blob: cf236ec533a9696cd50d99e5521a0884f4aa7bb5 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt73usb
23 Abstract: rt73usb device specific routines.
24 Supported chipsets: rt2571W & rt2671.
25 */
26
Ivo van Doorna7f3a062008-03-09 22:44:54 +010027#include <linux/crc-itu-t.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070028#include <linux/delay.h>
29#include <linux/etherdevice.h>
30#include <linux/init.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/usb.h>
34
35#include "rt2x00.h"
36#include "rt2x00usb.h"
37#include "rt73usb.h"
38
39/*
Ivo van Doorn008c4482008-08-06 17:27:31 +020040 * Allow hardware encryption to be disabled.
41 */
42static int modparam_nohwcrypt = 0;
43module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
44MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
45
46/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -070047 * Register access.
48 * All access to the CSR registers will go through the methods
49 * rt73usb_register_read and rt73usb_register_write.
50 * BBP and RF register require indirect register access,
51 * and use the CSR registers BBPCSR and RFCSR to achieve this.
52 * These indirect registers work with busy bits,
53 * and we will try maximal REGISTER_BUSY_COUNT times to access
54 * the register while taking a REGISTER_BUSY_DELAY us delay
55 * between each attampt. When the busy bit is still set at that time,
56 * the access attempt is considered to have failed,
57 * and we will print an error.
Adam Baker3d823462007-10-27 13:43:29 +020058 * The _lock versions must be used if you already hold the usb_cache_mutex
Ivo van Doorn95ea3622007-09-25 17:57:13 -070059 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020060static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070061 const unsigned int offset, u32 *value)
62{
63 __le32 reg;
64 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
65 USB_VENDOR_REQUEST_IN, offset,
66 &reg, sizeof(u32), REGISTER_TIMEOUT);
67 *value = le32_to_cpu(reg);
68}
69
Adam Baker3d823462007-10-27 13:43:29 +020070static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
71 const unsigned int offset, u32 *value)
72{
73 __le32 reg;
74 rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
75 USB_VENDOR_REQUEST_IN, offset,
76 &reg, sizeof(u32), REGISTER_TIMEOUT);
77 *value = le32_to_cpu(reg);
78}
79
Adam Baker0e14f6d2007-10-27 13:41:25 +020080static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070081 const unsigned int offset,
82 void *value, const u32 length)
83{
Ivo van Doorn95ea3622007-09-25 17:57:13 -070084 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
85 USB_VENDOR_REQUEST_IN, offset,
Ivo van Doornbd394a72008-04-21 19:01:58 +020086 value, length,
87 REGISTER_TIMEOUT32(length));
Ivo van Doorn95ea3622007-09-25 17:57:13 -070088}
89
Adam Baker0e14f6d2007-10-27 13:41:25 +020090static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070091 const unsigned int offset, u32 value)
92{
93 __le32 reg = cpu_to_le32(value);
94 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
95 USB_VENDOR_REQUEST_OUT, offset,
96 &reg, sizeof(u32), REGISTER_TIMEOUT);
97}
98
Adam Baker3d823462007-10-27 13:43:29 +020099static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
100 const unsigned int offset, u32 value)
101{
102 __le32 reg = cpu_to_le32(value);
103 rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
104 USB_VENDOR_REQUEST_OUT, offset,
105 &reg, sizeof(u32), REGISTER_TIMEOUT);
106}
107
Adam Baker0e14f6d2007-10-27 13:41:25 +0200108static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700109 const unsigned int offset,
110 void *value, const u32 length)
111{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
113 USB_VENDOR_REQUEST_OUT, offset,
Ivo van Doornbd394a72008-04-21 19:01:58 +0200114 value, length,
115 REGISTER_TIMEOUT32(length));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700116}
117
Adam Baker0e14f6d2007-10-27 13:41:25 +0200118static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700119{
120 u32 reg;
121 unsigned int i;
122
123 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Adam Baker3d823462007-10-27 13:43:29 +0200124 rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700125 if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
126 break;
127 udelay(REGISTER_BUSY_DELAY);
128 }
129
130 return reg;
131}
132
Adam Baker0e14f6d2007-10-27 13:41:25 +0200133static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700134 const unsigned int word, const u8 value)
135{
136 u32 reg;
137
Adam Baker3d823462007-10-27 13:43:29 +0200138 mutex_lock(&rt2x00dev->usb_cache_mutex);
139
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700140 /*
141 * Wait until the BBP becomes ready.
142 */
143 reg = rt73usb_bbp_check(rt2x00dev);
Ivo van Doorn99ade252008-06-20 22:11:00 +0200144 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY))
145 goto exit_fail;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700146
147 /*
148 * Write the data into the BBP.
149 */
150 reg = 0;
151 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
152 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
153 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
154 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
155
Adam Baker3d823462007-10-27 13:43:29 +0200156 rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
157 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn99ade252008-06-20 22:11:00 +0200158
159 return;
160
161exit_fail:
162 mutex_unlock(&rt2x00dev->usb_cache_mutex);
163
164 ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700165}
166
Adam Baker0e14f6d2007-10-27 13:41:25 +0200167static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700168 const unsigned int word, u8 *value)
169{
170 u32 reg;
171
Adam Baker3d823462007-10-27 13:43:29 +0200172 mutex_lock(&rt2x00dev->usb_cache_mutex);
173
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700174 /*
175 * Wait until the BBP becomes ready.
176 */
177 reg = rt73usb_bbp_check(rt2x00dev);
Ivo van Doorn99ade252008-06-20 22:11:00 +0200178 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY))
179 goto exit_fail;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700180
181 /*
182 * Write the request into the BBP.
183 */
184 reg = 0;
185 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
186 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
187 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
188
Adam Baker3d823462007-10-27 13:43:29 +0200189 rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700190
191 /*
192 * Wait until the BBP becomes ready.
193 */
194 reg = rt73usb_bbp_check(rt2x00dev);
Ivo van Doorn99ade252008-06-20 22:11:00 +0200195 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY))
196 goto exit_fail;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700197
198 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
Adam Baker3d823462007-10-27 13:43:29 +0200199 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn99ade252008-06-20 22:11:00 +0200200
201 return;
202
203exit_fail:
204 mutex_unlock(&rt2x00dev->usb_cache_mutex);
205
206 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
207 *value = 0xff;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700208}
209
Adam Baker0e14f6d2007-10-27 13:41:25 +0200210static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700211 const unsigned int word, const u32 value)
212{
213 u32 reg;
214 unsigned int i;
215
216 if (!word)
217 return;
218
Adam Baker3d823462007-10-27 13:43:29 +0200219 mutex_lock(&rt2x00dev->usb_cache_mutex);
220
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700221 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Adam Baker3d823462007-10-27 13:43:29 +0200222 rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700223 if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
224 goto rf_write;
225 udelay(REGISTER_BUSY_DELAY);
226 }
227
Adam Baker3d823462007-10-27 13:43:29 +0200228 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700229 ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
230 return;
231
232rf_write:
233 reg = 0;
234 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
235
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200236 /*
237 * RF5225 and RF2527 contain 21 bits per RF register value,
238 * all others contain 20 bits.
239 */
240 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
Ivo van Doornddc827f2007-10-13 16:26:42 +0200241 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
242 rt2x00_rf(&rt2x00dev->chip, RF2527)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700243 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
244 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
245
Adam Baker3d823462007-10-27 13:43:29 +0200246 rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700247 rt2x00_rf_write(rt2x00dev, word, value);
Adam Baker3d823462007-10-27 13:43:29 +0200248 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700249}
250
251#ifdef CONFIG_RT2X00_LIB_DEBUGFS
252#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
253
Adam Baker0e14f6d2007-10-27 13:41:25 +0200254static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700255 const unsigned int word, u32 *data)
256{
257 rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
258}
259
Adam Baker0e14f6d2007-10-27 13:41:25 +0200260static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700261 const unsigned int word, u32 data)
262{
263 rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
264}
265
266static const struct rt2x00debug rt73usb_rt2x00debug = {
267 .owner = THIS_MODULE,
268 .csr = {
269 .read = rt73usb_read_csr,
270 .write = rt73usb_write_csr,
271 .word_size = sizeof(u32),
272 .word_count = CSR_REG_SIZE / sizeof(u32),
273 },
274 .eeprom = {
275 .read = rt2x00_eeprom_read,
276 .write = rt2x00_eeprom_write,
277 .word_size = sizeof(u16),
278 .word_count = EEPROM_SIZE / sizeof(u16),
279 },
280 .bbp = {
281 .read = rt73usb_bbp_read,
282 .write = rt73usb_bbp_write,
283 .word_size = sizeof(u8),
284 .word_count = BBP_SIZE / sizeof(u8),
285 },
286 .rf = {
287 .read = rt2x00_rf_read,
288 .write = rt73usb_rf_write,
289 .word_size = sizeof(u32),
290 .word_count = RF_SIZE / sizeof(u32),
291 },
292};
293#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
294
Ivo van Doorna9450b72008-02-03 15:53:40 +0100295#ifdef CONFIG_RT73USB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200296static void rt73usb_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100297 enum led_brightness brightness)
298{
299 struct rt2x00_led *led =
300 container_of(led_cdev, struct rt2x00_led, led_dev);
301 unsigned int enabled = brightness != LED_OFF;
302 unsigned int a_mode =
303 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
304 unsigned int bg_mode =
305 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
306
307 if (led->type == LED_TYPE_RADIO) {
308 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
309 MCU_LEDCS_RADIO_STATUS, enabled);
310
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100311 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
312 0, led->rt2x00dev->led_mcu_reg,
313 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100314 } else if (led->type == LED_TYPE_ASSOC) {
315 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
316 MCU_LEDCS_LINK_BG_STATUS, bg_mode);
317 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
318 MCU_LEDCS_LINK_A_STATUS, a_mode);
319
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100320 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
321 0, led->rt2x00dev->led_mcu_reg,
322 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100323 } else if (led->type == LED_TYPE_QUALITY) {
324 /*
325 * The brightness is divided into 6 levels (0 - 5),
326 * this means we need to convert the brightness
327 * argument into the matching level within that range.
328 */
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100329 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
330 brightness / (LED_FULL / 6),
331 led->rt2x00dev->led_mcu_reg,
332 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100333 }
334}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200335
336static int rt73usb_blink_set(struct led_classdev *led_cdev,
337 unsigned long *delay_on,
338 unsigned long *delay_off)
339{
340 struct rt2x00_led *led =
341 container_of(led_cdev, struct rt2x00_led, led_dev);
342 u32 reg;
343
344 rt73usb_register_read(led->rt2x00dev, MAC_CSR14, &reg);
345 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
346 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
347 rt73usb_register_write(led->rt2x00dev, MAC_CSR14, reg);
348
349 return 0;
350}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200351
352static void rt73usb_init_led(struct rt2x00_dev *rt2x00dev,
353 struct rt2x00_led *led,
354 enum led_type type)
355{
356 led->rt2x00dev = rt2x00dev;
357 led->type = type;
358 led->led_dev.brightness_set = rt73usb_brightness_set;
359 led->led_dev.blink_set = rt73usb_blink_set;
360 led->flags = LED_INITIALIZED;
361}
Ivo van Doorna9450b72008-02-03 15:53:40 +0100362#endif /* CONFIG_RT73USB_LEDS */
363
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700364/*
365 * Configuration handlers.
366 */
Ivo van Doorn906c1102008-08-04 16:38:24 +0200367static int rt73usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
368 struct rt2x00lib_crypto *crypto,
369 struct ieee80211_key_conf *key)
370{
371 struct hw_key_entry key_entry;
372 struct rt2x00_field32 field;
373 int timeout;
374 u32 mask;
375 u32 reg;
376
377 if (crypto->cmd == SET_KEY) {
378 /*
379 * rt2x00lib can't determine the correct free
380 * key_idx for shared keys. We have 1 register
381 * with key valid bits. The goal is simple, read
382 * the register, if that is full we have no slots
383 * left.
384 * Note that each BSS is allowed to have up to 4
385 * shared keys, so put a mask over the allowed
386 * entries.
387 */
388 mask = (0xf << crypto->bssidx);
389
390 rt73usb_register_read(rt2x00dev, SEC_CSR0, &reg);
391 reg &= mask;
392
393 if (reg && reg == mask)
394 return -ENOSPC;
395
396 key->hw_key_idx += reg ? (ffz(reg) - 1) : 0;
397
398 /*
399 * Upload key to hardware
400 */
401 memcpy(key_entry.key, crypto->key,
402 sizeof(key_entry.key));
403 memcpy(key_entry.tx_mic, crypto->tx_mic,
404 sizeof(key_entry.tx_mic));
405 memcpy(key_entry.rx_mic, crypto->rx_mic,
406 sizeof(key_entry.rx_mic));
407
408 reg = SHARED_KEY_ENTRY(key->hw_key_idx);
409 timeout = REGISTER_TIMEOUT32(sizeof(key_entry));
410 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
411 USB_VENDOR_REQUEST_OUT, reg,
412 &key_entry,
413 sizeof(key_entry),
414 timeout);
415
416 /*
417 * The cipher types are stored over 2 registers.
418 * bssidx 0 and 1 keys are stored in SEC_CSR1 and
419 * bssidx 1 and 2 keys are stored in SEC_CSR5.
420 * Using the correct defines correctly will cause overhead,
421 * so just calculate the correct offset.
422 */
423 if (key->hw_key_idx < 8) {
424 field.bit_offset = (3 * key->hw_key_idx);
425 field.bit_mask = 0x7 << field.bit_offset;
426
427 rt73usb_register_read(rt2x00dev, SEC_CSR1, &reg);
428 rt2x00_set_field32(&reg, field, crypto->cipher);
429 rt73usb_register_write(rt2x00dev, SEC_CSR1, reg);
430 } else {
431 field.bit_offset = (3 * (key->hw_key_idx - 8));
432 field.bit_mask = 0x7 << field.bit_offset;
433
434 rt73usb_register_read(rt2x00dev, SEC_CSR5, &reg);
435 rt2x00_set_field32(&reg, field, crypto->cipher);
436 rt73usb_register_write(rt2x00dev, SEC_CSR5, reg);
437 }
438
439 /*
440 * The driver does not support the IV/EIV generation
441 * in hardware. However it doesn't support the IV/EIV
442 * inside the ieee80211 frame either, but requires it
443 * to be provided seperately for the descriptor.
444 * rt2x00lib will cut the IV/EIV data out of all frames
445 * given to us by mac80211, but we must tell mac80211
446 * to generate the IV/EIV data.
447 */
448 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
449 }
450
451 /*
452 * SEC_CSR0 contains only single-bit fields to indicate
453 * a particular key is valid. Because using the FIELD32()
454 * defines directly will cause a lot of overhead we use
455 * a calculation to determine the correct bit directly.
456 */
457 mask = 1 << key->hw_key_idx;
458
459 rt73usb_register_read(rt2x00dev, SEC_CSR0, &reg);
460 if (crypto->cmd == SET_KEY)
461 reg |= mask;
462 else if (crypto->cmd == DISABLE_KEY)
463 reg &= ~mask;
464 rt73usb_register_write(rt2x00dev, SEC_CSR0, reg);
465
466 return 0;
467}
468
469static int rt73usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
470 struct rt2x00lib_crypto *crypto,
471 struct ieee80211_key_conf *key)
472{
473 struct hw_pairwise_ta_entry addr_entry;
474 struct hw_key_entry key_entry;
475 int timeout;
476 u32 mask;
477 u32 reg;
478
479 if (crypto->cmd == SET_KEY) {
480 /*
481 * rt2x00lib can't determine the correct free
482 * key_idx for pairwise keys. We have 2 registers
483 * with key valid bits. The goal is simple, read
484 * the first register, if that is full move to
485 * the next register.
486 * When both registers are full, we drop the key,
487 * otherwise we use the first invalid entry.
488 */
489 rt73usb_register_read(rt2x00dev, SEC_CSR2, &reg);
490 if (reg && reg == ~0) {
491 key->hw_key_idx = 32;
492 rt73usb_register_read(rt2x00dev, SEC_CSR3, &reg);
493 if (reg && reg == ~0)
494 return -ENOSPC;
495 }
496
497 key->hw_key_idx += reg ? (ffz(reg) - 1) : 0;
498
499 /*
500 * Upload key to hardware
501 */
502 memcpy(key_entry.key, crypto->key,
503 sizeof(key_entry.key));
504 memcpy(key_entry.tx_mic, crypto->tx_mic,
505 sizeof(key_entry.tx_mic));
506 memcpy(key_entry.rx_mic, crypto->rx_mic,
507 sizeof(key_entry.rx_mic));
508
509 reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
510 timeout = REGISTER_TIMEOUT32(sizeof(key_entry));
511 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
512 USB_VENDOR_REQUEST_OUT, reg,
513 &key_entry,
514 sizeof(key_entry),
515 timeout);
516
517 /*
518 * Send the address and cipher type to the hardware register.
519 * This data fits within the CSR cache size, so we can use
520 * rt73usb_register_multiwrite() directly.
521 */
522 memset(&addr_entry, 0, sizeof(addr_entry));
523 memcpy(&addr_entry, crypto->address, ETH_ALEN);
524 addr_entry.cipher = crypto->cipher;
525
526 reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
527 rt73usb_register_multiwrite(rt2x00dev, reg,
528 &addr_entry, sizeof(addr_entry));
529
530 /*
531 * Enable pairwise lookup table for given BSS idx,
532 * without this received frames will not be decrypted
533 * by the hardware.
534 */
535 rt73usb_register_read(rt2x00dev, SEC_CSR4, &reg);
536 reg |= (1 << crypto->bssidx);
537 rt73usb_register_write(rt2x00dev, SEC_CSR4, reg);
538
539 /*
540 * The driver does not support the IV/EIV generation
541 * in hardware. However it doesn't support the IV/EIV
542 * inside the ieee80211 frame either, but requires it
543 * to be provided seperately for the descriptor.
544 * rt2x00lib will cut the IV/EIV data out of all frames
545 * given to us by mac80211, but we must tell mac80211
546 * to generate the IV/EIV data.
547 */
548 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
549 }
550
551 /*
552 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
553 * a particular key is valid. Because using the FIELD32()
554 * defines directly will cause a lot of overhead we use
555 * a calculation to determine the correct bit directly.
556 */
557 if (key->hw_key_idx < 32) {
558 mask = 1 << key->hw_key_idx;
559
560 rt73usb_register_read(rt2x00dev, SEC_CSR2, &reg);
561 if (crypto->cmd == SET_KEY)
562 reg |= mask;
563 else if (crypto->cmd == DISABLE_KEY)
564 reg &= ~mask;
565 rt73usb_register_write(rt2x00dev, SEC_CSR2, reg);
566 } else {
567 mask = 1 << (key->hw_key_idx - 32);
568
569 rt73usb_register_read(rt2x00dev, SEC_CSR3, &reg);
570 if (crypto->cmd == SET_KEY)
571 reg |= mask;
572 else if (crypto->cmd == DISABLE_KEY)
573 reg &= ~mask;
574 rt73usb_register_write(rt2x00dev, SEC_CSR3, reg);
575 }
576
577 return 0;
578}
579
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100580static void rt73usb_config_filter(struct rt2x00_dev *rt2x00dev,
581 const unsigned int filter_flags)
582{
583 u32 reg;
584
585 /*
586 * Start configuration steps.
587 * Note that the version error will always be dropped
588 * and broadcast frames will always be accepted since
589 * there is no filter for it at this time.
590 */
591 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
592 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
593 !(filter_flags & FIF_FCSFAIL));
594 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
595 !(filter_flags & FIF_PLCPFAIL));
596 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
597 !(filter_flags & FIF_CONTROL));
598 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
599 !(filter_flags & FIF_PROMISC_IN_BSS));
600 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200601 !(filter_flags & FIF_PROMISC_IN_BSS) &&
602 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100603 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
604 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
605 !(filter_flags & FIF_ALLMULTI));
606 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
607 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
608 !(filter_flags & FIF_CONTROL));
609 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
610}
611
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100612static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
613 struct rt2x00_intf *intf,
614 struct rt2x00intf_conf *conf,
615 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700616{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100617 unsigned int beacon_base;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700618 u32 reg;
619
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100620 if (flags & CONFIG_UPDATE_TYPE) {
621 /*
622 * Clear current synchronisation setup.
623 * For the Beacon base registers we only need to clear
624 * the first byte since that byte contains the VALID and OWNER
625 * bits which (when set to 0) will invalidate the entire beacon.
626 */
627 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100628 rt73usb_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700629
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100630 /*
631 * Enable synchronisation.
632 */
633 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100634 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100635 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
Ivo van Doornfd3c91c2008-03-09 22:47:43 +0100636 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100637 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200638 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700639
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100640 if (flags & CONFIG_UPDATE_MAC) {
641 reg = le32_to_cpu(conf->mac[1]);
642 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
643 conf->mac[1] = cpu_to_le32(reg);
644
645 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2,
646 conf->mac, sizeof(conf->mac));
647 }
648
649 if (flags & CONFIG_UPDATE_BSSID) {
650 reg = le32_to_cpu(conf->bssid[1]);
651 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
652 conf->bssid[1] = cpu_to_le32(reg);
653
654 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4,
655 conf->bssid, sizeof(conf->bssid));
656 }
657}
658
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100659static void rt73usb_config_erp(struct rt2x00_dev *rt2x00dev,
660 struct rt2x00lib_erp *erp)
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100661{
662 u32 reg;
663
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700664 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn72810372008-03-09 22:46:18 +0100665 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, erp->ack_timeout);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700666 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
667
668 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200669 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
Ivo van Doorn72810372008-03-09 22:46:18 +0100670 !!erp->short_preamble);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700671 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
672}
673
Ivo van Doornba2ab472008-08-06 16:22:17 +0200674static void rt73usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
675 struct rt2x00lib_conf *libconf)
676{
677 u16 eeprom;
678 short lna_gain = 0;
679
680 if (libconf->band == IEEE80211_BAND_2GHZ) {
681 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
682 lna_gain += 14;
683
684 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
685 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
686 } else {
687 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
688 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
689 }
690
691 rt2x00dev->lna_gain = lna_gain;
692}
693
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700694static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200695 const int basic_rate_mask)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700696{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200697 rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700698}
699
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200700static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
701 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700702{
703 u8 r3;
704 u8 r94;
705 u8 smart;
706
707 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
708 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
709
710 smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
711 rt2x00_rf(&rt2x00dev->chip, RF2527));
712
713 rt73usb_bbp_read(rt2x00dev, 3, &r3);
714 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
715 rt73usb_bbp_write(rt2x00dev, 3, r3);
716
717 r94 = 6;
718 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
719 r94 += txpower - MAX_TXPOWER;
720 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
721 r94 += txpower;
722 rt73usb_bbp_write(rt2x00dev, 94, r94);
723
724 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
725 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
726 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
727 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
728
729 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
730 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
731 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
732 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
733
734 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
735 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
736 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
737 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
738
739 udelay(10);
740}
741
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700742static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
743 const int txpower)
744{
745 struct rf_channel rf;
746
747 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
748 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
749 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
750 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
751
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200752 rt73usb_config_channel(rt2x00dev, &rf, txpower);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700753}
754
755static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200756 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700757{
758 u8 r3;
759 u8 r4;
760 u8 r77;
Mattias Nissler2676c942007-10-27 13:42:37 +0200761 u8 temp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700762
763 rt73usb_bbp_read(rt2x00dev, 3, &r3);
764 rt73usb_bbp_read(rt2x00dev, 4, &r4);
765 rt73usb_bbp_read(rt2x00dev, 77, &r77);
766
767 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
768
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200769 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200770 * Configure the RX antenna.
771 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200772 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700773 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200774 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
775 temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
Johannes Berg8318d782008-01-24 19:38:38 +0100776 && (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
Mattias Nissler2676c942007-10-27 13:42:37 +0200777 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700778 break;
779 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200780 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700781 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100782 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200783 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
784 else
785 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700786 break;
787 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100788 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200789 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700790 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100791 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200792 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
793 else
794 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700795 break;
796 }
797
798 rt73usb_bbp_write(rt2x00dev, 77, r77);
799 rt73usb_bbp_write(rt2x00dev, 3, r3);
800 rt73usb_bbp_write(rt2x00dev, 4, r4);
801}
802
803static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200804 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700805{
806 u8 r3;
807 u8 r4;
808 u8 r77;
809
810 rt73usb_bbp_read(rt2x00dev, 3, &r3);
811 rt73usb_bbp_read(rt2x00dev, 4, &r4);
812 rt73usb_bbp_read(rt2x00dev, 77, &r77);
813
814 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
815 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
816 !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
817
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200818 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200819 * Configure the RX antenna.
820 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200821 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700822 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200823 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700824 break;
825 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200826 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
827 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700828 break;
829 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100830 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200831 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
832 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700833 break;
834 }
835
836 rt73usb_bbp_write(rt2x00dev, 77, r77);
837 rt73usb_bbp_write(rt2x00dev, 3, r3);
838 rt73usb_bbp_write(rt2x00dev, 4, r4);
839}
840
841struct antenna_sel {
842 u8 word;
843 /*
844 * value[0] -> non-LNA
845 * value[1] -> LNA
846 */
847 u8 value[2];
848};
849
850static const struct antenna_sel antenna_sel_a[] = {
851 { 96, { 0x58, 0x78 } },
852 { 104, { 0x38, 0x48 } },
853 { 75, { 0xfe, 0x80 } },
854 { 86, { 0xfe, 0x80 } },
855 { 88, { 0xfe, 0x80 } },
856 { 35, { 0x60, 0x60 } },
857 { 97, { 0x58, 0x58 } },
858 { 98, { 0x58, 0x58 } },
859};
860
861static const struct antenna_sel antenna_sel_bg[] = {
862 { 96, { 0x48, 0x68 } },
863 { 104, { 0x2c, 0x3c } },
864 { 75, { 0xfe, 0x80 } },
865 { 86, { 0xfe, 0x80 } },
866 { 88, { 0xfe, 0x80 } },
867 { 35, { 0x50, 0x50 } },
868 { 97, { 0x48, 0x48 } },
869 { 98, { 0x48, 0x48 } },
870};
871
872static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200873 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700874{
875 const struct antenna_sel *sel;
876 unsigned int lna;
877 unsigned int i;
878 u32 reg;
879
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100880 /*
881 * We should never come here because rt2x00lib is supposed
882 * to catch this and send us the correct antenna explicitely.
883 */
884 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
885 ant->tx == ANTENNA_SW_DIVERSITY);
886
Johannes Berg8318d782008-01-24 19:38:38 +0100887 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700888 sel = antenna_sel_a;
889 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700890 } else {
891 sel = antenna_sel_bg;
892 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893 }
894
Mattias Nissler2676c942007-10-27 13:42:37 +0200895 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
896 rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
897
898 rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
899
Ivo van Doornddc827f2007-10-13 16:26:42 +0200900 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
Johannes Berg8318d782008-01-24 19:38:38 +0100901 (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200902 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
Johannes Berg8318d782008-01-24 19:38:38 +0100903 (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200904
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700905 rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
906
907 if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
908 rt2x00_rf(&rt2x00dev->chip, RF5225))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200909 rt73usb_config_antenna_5x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700910 else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
911 rt2x00_rf(&rt2x00dev->chip, RF2527))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200912 rt73usb_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700913}
914
915static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200916 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700917{
918 u32 reg;
919
920 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200921 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700922 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
923
924 rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200925 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700926 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200927 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700928 rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
929
930 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
931 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
932 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
933
934 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
935 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
936 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
937
938 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200939 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
940 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700941 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
942}
943
944static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100945 struct rt2x00lib_conf *libconf,
946 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700947{
Ivo van Doornba2ab472008-08-06 16:22:17 +0200948 /* Always recalculate LNA gain before changing configuration */
949 rt73usb_config_lna_gain(rt2x00dev, libconf);
950
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700951 if (flags & CONFIG_UPDATE_PHYMODE)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200952 rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700953 if (flags & CONFIG_UPDATE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200954 rt73usb_config_channel(rt2x00dev, &libconf->rf,
955 libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700956 if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200957 rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700958 if (flags & CONFIG_UPDATE_ANTENNA)
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200959 rt73usb_config_antenna(rt2x00dev, &libconf->ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700960 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200961 rt73usb_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700962}
963
964/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700965 * Link tuning
966 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200967static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
968 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700969{
970 u32 reg;
971
972 /*
973 * Update FCS error count from register.
974 */
975 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200976 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700977
978 /*
979 * Update False CCA count from register.
980 */
981 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200982 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700983}
984
985static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
986{
987 rt73usb_bbp_write(rt2x00dev, 17, 0x20);
988 rt2x00dev->link.vgc_level = 0x20;
989}
990
991static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
992{
993 int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
994 u8 r17;
995 u8 up_bound;
996 u8 low_bound;
997
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700998 rt73usb_bbp_read(rt2x00dev, 17, &r17);
999
1000 /*
1001 * Determine r17 bounds.
1002 */
Johannes Berg8318d782008-01-24 19:38:38 +01001003 if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001004 low_bound = 0x28;
1005 up_bound = 0x48;
1006
1007 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
1008 low_bound += 0x10;
1009 up_bound += 0x10;
1010 }
1011 } else {
1012 if (rssi > -82) {
1013 low_bound = 0x1c;
1014 up_bound = 0x40;
1015 } else if (rssi > -84) {
1016 low_bound = 0x1c;
1017 up_bound = 0x20;
1018 } else {
1019 low_bound = 0x1c;
1020 up_bound = 0x1c;
1021 }
1022
1023 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1024 low_bound += 0x14;
1025 up_bound += 0x10;
1026 }
1027 }
1028
1029 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001030 * If we are not associated, we should go straight to the
1031 * dynamic CCA tuning.
1032 */
1033 if (!rt2x00dev->intf_associated)
1034 goto dynamic_cca_tune;
1035
1036 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001037 * Special big-R17 for very short distance
1038 */
1039 if (rssi > -35) {
1040 if (r17 != 0x60)
1041 rt73usb_bbp_write(rt2x00dev, 17, 0x60);
1042 return;
1043 }
1044
1045 /*
1046 * Special big-R17 for short distance
1047 */
1048 if (rssi >= -58) {
1049 if (r17 != up_bound)
1050 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
1051 return;
1052 }
1053
1054 /*
1055 * Special big-R17 for middle-short distance
1056 */
1057 if (rssi >= -66) {
1058 low_bound += 0x10;
1059 if (r17 != low_bound)
1060 rt73usb_bbp_write(rt2x00dev, 17, low_bound);
1061 return;
1062 }
1063
1064 /*
1065 * Special mid-R17 for middle distance
1066 */
1067 if (rssi >= -74) {
1068 if (r17 != (low_bound + 0x10))
1069 rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
1070 return;
1071 }
1072
1073 /*
1074 * Special case: Change up_bound based on the rssi.
1075 * Lower up_bound when rssi is weaker then -74 dBm.
1076 */
1077 up_bound -= 2 * (-74 - rssi);
1078 if (low_bound > up_bound)
1079 up_bound = low_bound;
1080
1081 if (r17 > up_bound) {
1082 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
1083 return;
1084 }
1085
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001086dynamic_cca_tune:
1087
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001088 /*
1089 * r17 does not yet exceed upper limit, continue and base
1090 * the r17 tuning on the false CCA count.
1091 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +02001092 if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001093 r17 += 4;
1094 if (r17 > up_bound)
1095 r17 = up_bound;
1096 rt73usb_bbp_write(rt2x00dev, 17, r17);
Ivo van Doornebcf26d2007-10-13 16:26:12 +02001097 } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001098 r17 -= 4;
1099 if (r17 < low_bound)
1100 r17 = low_bound;
1101 rt73usb_bbp_write(rt2x00dev, 17, r17);
1102 }
1103}
1104
1105/*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001106 * Firmware functions
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001107 */
1108static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1109{
1110 return FIRMWARE_RT2571;
1111}
1112
David Woodhousef160ebc2008-05-24 00:08:39 +01001113static u16 rt73usb_get_firmware_crc(const void *data, const size_t len)
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001114{
1115 u16 crc;
1116
1117 /*
1118 * Use the crc itu-t algorithm.
1119 * The last 2 bytes in the firmware array are the crc checksum itself,
1120 * this means that we should never pass those 2 bytes to the crc
1121 * algorithm.
1122 */
1123 crc = crc_itu_t(0, data, len - 2);
1124 crc = crc_itu_t_byte(crc, 0);
1125 crc = crc_itu_t_byte(crc, 0);
1126
1127 return crc;
1128}
1129
David Woodhousef160ebc2008-05-24 00:08:39 +01001130static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, const void *data,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001131 const size_t len)
1132{
1133 unsigned int i;
1134 int status;
1135 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001136
1137 /*
1138 * Wait for stable hardware.
1139 */
1140 for (i = 0; i < 100; i++) {
1141 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1142 if (reg)
1143 break;
1144 msleep(1);
1145 }
1146
1147 if (!reg) {
1148 ERROR(rt2x00dev, "Unstable hardware.\n");
1149 return -EBUSY;
1150 }
1151
1152 /*
1153 * Write firmware to device.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 */
Iwo Mergler3e0c1abe2008-07-19 16:17:16 +02001155 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
1156 USB_VENDOR_REQUEST_OUT,
1157 FIRMWARE_IMAGE_BASE,
1158 data, len,
1159 REGISTER_TIMEOUT32(len));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001160
1161 /*
1162 * Send firmware request to device to load firmware,
1163 * we need to specify a long timeout time.
1164 */
1165 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
Ivo van Doorn3b640f22008-02-03 15:54:11 +01001166 0, USB_MODE_FIRMWARE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001167 REGISTER_TIMEOUT_FIRMWARE);
1168 if (status < 0) {
1169 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
1170 return status;
1171 }
1172
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001173 return 0;
1174}
1175
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001176/*
1177 * Initialization functions.
1178 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001179static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
1180{
1181 u32 reg;
1182
1183 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1184 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1185 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1186 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
1187 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1188
1189 rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
1190 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1191 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1192 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1193 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1194 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1195 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1196 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1197 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
1198 rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
1199
1200 /*
1201 * CCK TXD BBP registers
1202 */
1203 rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
1204 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1205 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1206 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1207 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1208 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1209 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1210 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1211 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
1212 rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
1213
1214 /*
1215 * OFDM TXD BBP registers
1216 */
1217 rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
1218 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1219 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1220 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1221 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1222 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1223 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
1224 rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
1225
1226 rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
1227 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1228 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1229 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1230 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
1231 rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
1232
1233 rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
1234 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1235 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1236 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1237 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
1238 rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
1239
Ivo van Doorn1f909162008-07-08 13:45:20 +02001240 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1241 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
1242 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1243 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
1244 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1245 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1246 rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
1247 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1248
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001249 rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
1250
1251 rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
1252 rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
1253 rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
1254
1255 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
1256
1257 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1258 return -EBUSY;
1259
1260 rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
1261
1262 /*
1263 * Invalidate all Shared Keys (SEC_CSR0),
1264 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1265 */
1266 rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1267 rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1268 rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
1269
1270 reg = 0x000023b0;
1271 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
1272 rt2x00_rf(&rt2x00dev->chip, RF2527))
1273 rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
1274 rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
1275
1276 rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
1277 rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1278 rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
1279
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001280 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
1281 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1282 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
1283
1284 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001285 * Clear all beacons
1286 * For the Beacon base registers we only need to clear
1287 * the first byte since that byte contains the VALID and OWNER
1288 * bits which (when set to 0) will invalidate the entire beacon.
1289 */
1290 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1291 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1292 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1293 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1294
1295 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001296 * We must clear the error counters.
1297 * These registers are cleared on read,
1298 * so we may pass a useless variable to store the value.
1299 */
1300 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
1301 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
1302 rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
1303
1304 /*
1305 * Reset MAC and BBP registers.
1306 */
1307 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1308 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1309 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1310 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1311
1312 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1313 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1314 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1315 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1316
1317 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1318 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1319 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1320
1321 return 0;
1322}
1323
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001324static int rt73usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1325{
1326 unsigned int i;
1327 u8 value;
1328
1329 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1330 rt73usb_bbp_read(rt2x00dev, 0, &value);
1331 if ((value != 0xff) && (value != 0x00))
1332 return 0;
1333 udelay(REGISTER_BUSY_DELAY);
1334 }
1335
1336 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1337 return -EACCES;
1338}
1339
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001340static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1341{
1342 unsigned int i;
1343 u16 eeprom;
1344 u8 reg_id;
1345 u8 value;
1346
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001347 if (unlikely(rt73usb_wait_bbp_ready(rt2x00dev)))
1348 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001349
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001350 rt73usb_bbp_write(rt2x00dev, 3, 0x80);
1351 rt73usb_bbp_write(rt2x00dev, 15, 0x30);
1352 rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
1353 rt73usb_bbp_write(rt2x00dev, 22, 0x38);
1354 rt73usb_bbp_write(rt2x00dev, 23, 0x06);
1355 rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
1356 rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
1357 rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
1358 rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
1359 rt73usb_bbp_write(rt2x00dev, 34, 0x12);
1360 rt73usb_bbp_write(rt2x00dev, 37, 0x07);
1361 rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
1362 rt73usb_bbp_write(rt2x00dev, 41, 0x60);
1363 rt73usb_bbp_write(rt2x00dev, 53, 0x10);
1364 rt73usb_bbp_write(rt2x00dev, 54, 0x18);
1365 rt73usb_bbp_write(rt2x00dev, 60, 0x10);
1366 rt73usb_bbp_write(rt2x00dev, 61, 0x04);
1367 rt73usb_bbp_write(rt2x00dev, 62, 0x04);
1368 rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
1369 rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
1370 rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
1371 rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
1372 rt73usb_bbp_write(rt2x00dev, 99, 0x00);
1373 rt73usb_bbp_write(rt2x00dev, 102, 0x16);
1374 rt73usb_bbp_write(rt2x00dev, 107, 0x04);
1375
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001376 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1377 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1378
1379 if (eeprom != 0xffff && eeprom != 0x0000) {
1380 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1381 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001382 rt73usb_bbp_write(rt2x00dev, reg_id, value);
1383 }
1384 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001385
1386 return 0;
1387}
1388
1389/*
1390 * Device state switch handlers.
1391 */
1392static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1393 enum dev_state state)
1394{
1395 u32 reg;
1396
1397 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1398 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001399 (state == STATE_RADIO_RX_OFF) ||
1400 (state == STATE_RADIO_RX_OFF_LINK));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001401 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1402}
1403
1404static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1405{
1406 /*
1407 * Initialize all registers.
1408 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001409 if (unlikely(rt73usb_init_registers(rt2x00dev) ||
1410 rt73usb_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001411 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001412
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001413 return 0;
1414}
1415
1416static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1417{
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001418 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1419
1420 /*
1421 * Disable synchronisation.
1422 */
1423 rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
1424
1425 rt2x00usb_disable_radio(rt2x00dev);
1426}
1427
1428static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1429{
1430 u32 reg;
1431 unsigned int i;
1432 char put_to_sleep;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001433
1434 put_to_sleep = (state != STATE_AWAKE);
1435
1436 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1437 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1438 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1439 rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
1440
1441 /*
1442 * Device is not guaranteed to be in the requested state yet.
1443 * We must wait until the register indicates that the
1444 * device has entered the correct state.
1445 */
1446 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1447 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001448 state = rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
1449 if (state == !put_to_sleep)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001450 return 0;
1451 msleep(10);
1452 }
1453
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001454 return -EBUSY;
1455}
1456
1457static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1458 enum dev_state state)
1459{
1460 int retval = 0;
1461
1462 switch (state) {
1463 case STATE_RADIO_ON:
1464 retval = rt73usb_enable_radio(rt2x00dev);
1465 break;
1466 case STATE_RADIO_OFF:
1467 rt73usb_disable_radio(rt2x00dev);
1468 break;
1469 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001470 case STATE_RADIO_RX_ON_LINK:
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001471 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001472 case STATE_RADIO_RX_OFF_LINK:
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001473 rt73usb_toggle_rx(rt2x00dev, state);
1474 break;
1475 case STATE_RADIO_IRQ_ON:
1476 case STATE_RADIO_IRQ_OFF:
1477 /* No support, but no error either */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001478 break;
1479 case STATE_DEEP_SLEEP:
1480 case STATE_SLEEP:
1481 case STATE_STANDBY:
1482 case STATE_AWAKE:
1483 retval = rt73usb_set_state(rt2x00dev, state);
1484 break;
1485 default:
1486 retval = -ENOTSUPP;
1487 break;
1488 }
1489
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001490 if (unlikely(retval))
1491 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
1492 state, retval);
1493
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001494 return retval;
1495}
1496
1497/*
1498 * TX descriptor initialization
1499 */
1500static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn906c1102008-08-04 16:38:24 +02001501 struct sk_buff *skb,
1502 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001503{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001504 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001505 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001506 u32 word;
1507
1508 /*
1509 * Start writing the descriptor words.
1510 */
1511 rt2x00_desc_read(txd, 1, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001512 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
1513 rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
1514 rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
1515 rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001516 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
Ivo van Doorn5adf6d62008-07-20 18:03:38 +02001517 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
1518 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001519 rt2x00_desc_write(txd, 1, word);
1520
1521 rt2x00_desc_read(txd, 2, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001522 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
1523 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
1524 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
1525 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001526 rt2x00_desc_write(txd, 2, word);
1527
Ivo van Doorn906c1102008-08-04 16:38:24 +02001528 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
1529 _rt2x00_desc_write(txd, 3, skbdesc->iv);
1530 _rt2x00_desc_write(txd, 4, skbdesc->eiv);
1531 }
1532
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001533 rt2x00_desc_read(txd, 5, &word);
1534 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
Ivo van Doornac1aa7e2008-02-17 17:31:48 +01001535 TXPOWER_TO_DEV(rt2x00dev->tx_power));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001536 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1537 rt2x00_desc_write(txd, 5, word);
1538
1539 rt2x00_desc_read(txd, 0, &word);
1540 rt2x00_set_field32(&word, TXD_W0_BURST,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001541 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001542 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1543 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001544 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001545 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001546 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001547 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001548 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001549 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001550 test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
1551 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001552 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001553 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Ivo van Doorn906c1102008-08-04 16:38:24 +02001554 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
1555 test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
1556 rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
1557 test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
1558 rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
Gertjan van Wingerded56d4532008-06-06 22:54:08 +02001559 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT,
1560 skb->len - skbdesc->desc_len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001561 rt2x00_set_field32(&word, TXD_W0_BURST2,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001562 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn906c1102008-08-04 16:38:24 +02001563 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001564 rt2x00_desc_write(txd, 0, word);
1565}
1566
Ivo van Doornbd88a782008-07-09 15:12:44 +02001567/*
1568 * TX data initialization
1569 */
1570static void rt73usb_write_beacon(struct queue_entry *entry)
1571{
1572 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1573 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1574 unsigned int beacon_base;
1575 u32 reg;
Iwo Merglerb93ce432008-07-19 16:17:40 +02001576 u32 word, len;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001577
1578 /*
1579 * Add the descriptor in front of the skb.
1580 */
1581 skb_push(entry->skb, entry->queue->desc_size);
1582 memcpy(entry->skb->data, skbdesc->desc, skbdesc->desc_len);
1583 skbdesc->desc = entry->skb->data;
1584
1585 /*
Iwo Merglerb93ce432008-07-19 16:17:40 +02001586 * Adjust the beacon databyte count. The current number is
1587 * calculated before this function gets called, but falsely
1588 * assumes that the descriptor was already present in the SKB.
1589 */
1590 rt2x00_desc_read(skbdesc->desc, 0, &word);
1591 len = rt2x00_get_field32(word, TXD_W0_DATABYTE_COUNT);
1592 len += skbdesc->desc_len;
1593 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, len);
1594 rt2x00_desc_write(skbdesc->desc, 0, word);
1595
1596 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001597 * Disable beaconing while we are reloading the beacon data,
1598 * otherwise we might be sending out invalid data.
1599 */
1600 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1601 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1602 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1603 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1604 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1605
1606 /*
1607 * Write entire beacon with descriptor to register.
1608 */
1609 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Iwo Mergler3e0c1abe2008-07-19 16:17:16 +02001610 rt2x00usb_vendor_request_large_buff(rt2x00dev, USB_MULTI_WRITE,
1611 USB_VENDOR_REQUEST_OUT, beacon_base,
1612 entry->skb->data, entry->skb->len,
1613 REGISTER_TIMEOUT32(entry->skb->len));
Ivo van Doornbd88a782008-07-09 15:12:44 +02001614
1615 /*
1616 * Clean up the beacon skb.
1617 */
1618 dev_kfree_skb(entry->skb);
1619 entry->skb = NULL;
1620}
1621
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001622static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
Ivo van Doornb242e892007-11-15 23:41:31 +01001623 struct sk_buff *skb)
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001624{
1625 int length;
1626
1627 /*
1628 * The length _must_ be a multiple of 4,
1629 * but it must _not_ be a multiple of the USB packet size.
1630 */
1631 length = roundup(skb->len, 4);
Ivo van Doornb242e892007-11-15 23:41:31 +01001632 length += (4 * !(length % rt2x00dev->usb_maxpacket));
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001633
1634 return length;
1635}
1636
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001637static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001638 const enum data_queue_qid queue)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001639{
1640 u32 reg;
1641
Ivo van Doornf019d512008-06-06 22:47:39 +02001642 if (queue != QID_BEACON) {
1643 rt2x00usb_kick_tx_queue(rt2x00dev, queue);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001644 return;
Ivo van Doornf019d512008-06-06 22:47:39 +02001645 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001646
1647 /*
1648 * For Wi-Fi faily generated beacons between participating stations.
1649 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
1650 */
1651 rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1652
1653 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1654 if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
Ivo van Doorn8af244c2008-03-09 22:42:59 +01001655 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
1656 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001657 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1658 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1659 }
1660}
1661
1662/*
1663 * RX control handlers
1664 */
1665static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1666{
Ivo van Doornba2ab472008-08-06 16:22:17 +02001667 u8 offset = rt2x00dev->lna_gain;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001668 u8 lna;
1669
1670 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1671 switch (lna) {
1672 case 3:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001673 offset += 90;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001674 break;
1675 case 2:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001676 offset += 74;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001677 break;
1678 case 1:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001679 offset += 64;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001680 break;
1681 default:
1682 return 0;
1683 }
1684
Johannes Berg8318d782008-01-24 19:38:38 +01001685 if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001686 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
1687 if (lna == 3 || lna == 2)
1688 offset += 10;
1689 } else {
1690 if (lna == 3)
1691 offset += 6;
1692 else if (lna == 2)
1693 offset += 8;
1694 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001695 }
1696
1697 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1698}
1699
Ivo van Doorn181d6902008-02-05 16:42:23 -05001700static void rt73usb_fill_rxdone(struct queue_entry *entry,
1701 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001702{
Ivo van Doorn906c1102008-08-04 16:38:24 +02001703 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001704 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn4bd7c452008-01-24 00:48:03 -08001705 __le32 *rxd = (__le32 *)entry->skb->data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001706 u32 word0;
1707 u32 word1;
1708
Ivo van Doornf855c102008-03-09 22:38:18 +01001709 /*
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001710 * Copy descriptor to the skbdesc->desc buffer, making it safe from moving of
1711 * frame data in rt2x00usb.
Ivo van Doornf855c102008-03-09 22:38:18 +01001712 */
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001713 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
Ivo van Doorn70a96102008-05-10 13:43:38 +02001714 rxd = (__le32 *)skbdesc->desc;
Ivo van Doornf855c102008-03-09 22:38:18 +01001715
1716 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001717 * It is now safe to read the descriptor on all architectures.
Ivo van Doornf855c102008-03-09 22:38:18 +01001718 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001719 rt2x00_desc_read(rxd, 0, &word0);
1720 rt2x00_desc_read(rxd, 1, &word1);
1721
Johannes Berg4150c572007-09-17 01:29:23 -04001722 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001723 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001724
Ivo van Doorn906c1102008-08-04 16:38:24 +02001725 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
1726 rxdesc->cipher =
1727 rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
1728 rxdesc->cipher_status =
1729 rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
1730 }
1731
1732 if (rxdesc->cipher != CIPHER_NONE) {
1733 _rt2x00_desc_read(rxd, 2, &rxdesc->iv);
1734 _rt2x00_desc_read(rxd, 3, &rxdesc->eiv);
1735 _rt2x00_desc_read(rxd, 4, &rxdesc->icv);
1736
1737 /*
1738 * Hardware has stripped IV/EIV data from 802.11 frame during
1739 * decryption. It has provided the data seperately but rt2x00lib
1740 * should decide if it should be reinserted.
1741 */
1742 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
1743
1744 /*
1745 * FIXME: Legacy driver indicates that the frame does
1746 * contain the Michael Mic. Unfortunately, in rt2x00
1747 * the MIC seems to be missing completely...
1748 */
1749 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
1750
1751 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
1752 rxdesc->flags |= RX_FLAG_DECRYPTED;
1753 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
1754 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
1755 }
1756
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001757 /*
1758 * Obtain the status about this packet.
Ivo van Doorn89993892008-03-09 22:49:04 +01001759 * When frame was received with an OFDM bitrate,
1760 * the signal is the PLCP value. If it was received with
1761 * a CCK bitrate the signal is the rate in 100kbit/s.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001762 */
Ivo van Doorn89993892008-03-09 22:49:04 +01001763 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001764 rxdesc->rssi = rt73usb_agc_to_rssi(rt2x00dev, word1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001765 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001766
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001767 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1768 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001769 else
1770 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001771 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1772 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001773
1774 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001775 * Set skb pointers, and update frame information.
Mattias Nissler2ae23852008-03-09 22:41:22 +01001776 */
Ivo van Doorn70a96102008-05-10 13:43:38 +02001777 skb_pull(entry->skb, entry->queue->desc_size);
Mattias Nissler2ae23852008-03-09 22:41:22 +01001778 skb_trim(entry->skb, rxdesc->size);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001779}
1780
1781/*
1782 * Device probe functions.
1783 */
1784static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1785{
1786 u16 word;
1787 u8 *mac;
1788 s8 value;
1789
1790 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
1791
1792 /*
1793 * Start validation of the data that has been read.
1794 */
1795 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1796 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001797 DECLARE_MAC_BUF(macbuf);
1798
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001799 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001800 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001801 }
1802
1803 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1804 if (word == 0xffff) {
1805 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001806 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1807 ANTENNA_B);
1808 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1809 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001810 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1811 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1812 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1813 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
1814 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1815 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1816 }
1817
1818 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1819 if (word == 0xffff) {
1820 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
1821 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1822 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1823 }
1824
1825 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1826 if (word == 0xffff) {
1827 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
1828 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
1829 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
1830 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
1831 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
1832 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
1833 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
1834 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
1835 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1836 LED_MODE_DEFAULT);
1837 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1838 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1839 }
1840
1841 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1842 if (word == 0xffff) {
1843 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1844 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1845 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1846 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1847 }
1848
1849 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1850 if (word == 0xffff) {
1851 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1852 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1853 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1854 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1855 } else {
1856 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1857 if (value < -10 || value > 10)
1858 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1859 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1860 if (value < -10 || value > 10)
1861 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1862 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1863 }
1864
1865 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1866 if (word == 0xffff) {
1867 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1868 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1869 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
Ivo van Doorn417f4122008-02-10 22:50:58 +01001870 EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001871 } else {
1872 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1873 if (value < -10 || value > 10)
1874 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1875 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1876 if (value < -10 || value > 10)
1877 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1878 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1879 }
1880
1881 return 0;
1882}
1883
1884static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
1885{
1886 u32 reg;
1887 u16 value;
1888 u16 eeprom;
1889
1890 /*
1891 * Read EEPROM word for configuration.
1892 */
1893 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1894
1895 /*
1896 * Identify RF chipset.
1897 */
1898 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1899 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1900 rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
1901
Ivo van Doorn755a9572007-11-12 15:02:22 +01001902 if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001903 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
1904 return -ENODEV;
1905 }
1906
1907 if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
1908 !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
1909 !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
1910 !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
1911 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1912 return -ENODEV;
1913 }
1914
1915 /*
1916 * Identify default antenna configuration.
1917 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001918 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001919 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001920 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001921 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1922
1923 /*
1924 * Read the Frame type.
1925 */
1926 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1927 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1928
1929 /*
1930 * Read frequency offset.
1931 */
1932 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1933 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1934
1935 /*
1936 * Read external LNA informations.
1937 */
1938 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1939
1940 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
1941 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1942 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1943 }
1944
1945 /*
1946 * Store led settings, for correct led behaviour.
1947 */
Ivo van Doorna9450b72008-02-03 15:53:40 +01001948#ifdef CONFIG_RT73USB_LEDS
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001949 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
1950
Ivo van Doorn475433b2008-06-03 20:30:01 +02001951 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1952 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
1953 if (value == LED_MODE_SIGNAL_STRENGTH)
1954 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_qual,
1955 LED_TYPE_QUALITY);
Ivo van Doorna9450b72008-02-03 15:53:40 +01001956
1957 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
1958 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001959 rt2x00_get_field16(eeprom,
1960 EEPROM_LED_POLARITY_GPIO_0));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001961 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001962 rt2x00_get_field16(eeprom,
1963 EEPROM_LED_POLARITY_GPIO_1));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001964 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001965 rt2x00_get_field16(eeprom,
1966 EEPROM_LED_POLARITY_GPIO_2));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001967 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001968 rt2x00_get_field16(eeprom,
1969 EEPROM_LED_POLARITY_GPIO_3));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001970 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001971 rt2x00_get_field16(eeprom,
1972 EEPROM_LED_POLARITY_GPIO_4));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001973 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001974 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001975 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001976 rt2x00_get_field16(eeprom,
1977 EEPROM_LED_POLARITY_RDY_G));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001978 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001979 rt2x00_get_field16(eeprom,
1980 EEPROM_LED_POLARITY_RDY_A));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001981#endif /* CONFIG_RT73USB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001982
1983 return 0;
1984}
1985
1986/*
1987 * RF value list for RF2528
1988 * Supports: 2.4 GHz
1989 */
1990static const struct rf_channel rf_vals_bg_2528[] = {
1991 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1992 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1993 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1994 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1995 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1996 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1997 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1998 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1999 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
2000 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
2001 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
2002 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
2003 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
2004 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
2005};
2006
2007/*
2008 * RF value list for RF5226
2009 * Supports: 2.4 GHz & 5.2 GHz
2010 */
2011static const struct rf_channel rf_vals_5226[] = {
2012 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
2013 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
2014 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
2015 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
2016 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
2017 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
2018 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
2019 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
2020 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
2021 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
2022 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
2023 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
2024 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
2025 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
2026
2027 /* 802.11 UNI / HyperLan 2 */
2028 { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
2029 { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
2030 { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
2031 { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
2032 { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
2033 { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
2034 { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
2035 { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
2036
2037 /* 802.11 HyperLan 2 */
2038 { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
2039 { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
2040 { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
2041 { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
2042 { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
2043 { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
2044 { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
2045 { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
2046 { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
2047 { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
2048
2049 /* 802.11 UNII */
2050 { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
2051 { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
2052 { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
2053 { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
2054 { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
2055 { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
2056
2057 /* MMAC(Japan)J52 ch 34,38,42,46 */
2058 { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
2059 { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
2060 { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
2061 { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
2062};
2063
2064/*
2065 * RF value list for RF5225 & RF2527
2066 * Supports: 2.4 GHz & 5.2 GHz
2067 */
2068static const struct rf_channel rf_vals_5225_2527[] = {
2069 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2070 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2071 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2072 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2073 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2074 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2075 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2076 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2077 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2078 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2079 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2080 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2081 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2082 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2083
2084 /* 802.11 UNI / HyperLan 2 */
2085 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2086 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2087 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2088 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2089 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2090 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2091 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2092 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2093
2094 /* 802.11 HyperLan 2 */
2095 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2096 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2097 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2098 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2099 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2100 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2101 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2102 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2103 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2104 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2105
2106 /* 802.11 UNII */
2107 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2108 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2109 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2110 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2111 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2112 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2113
2114 /* MMAC(Japan)J52 ch 34,38,42,46 */
2115 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2116 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2117 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2118 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2119};
2120
2121
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002122static int rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002123{
2124 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002125 struct channel_info *info;
2126 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002127 unsigned int i;
2128
2129 /*
2130 * Initialize all hw fields.
2131 */
2132 rt2x00dev->hw->flags =
Bruno Randolf566bfe52008-05-08 19:15:40 +02002133 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2134 IEEE80211_HW_SIGNAL_DBM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002135 rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002136
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02002137 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002138 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2139 rt2x00_eeprom_addr(rt2x00dev,
2140 EEPROM_MAC_ADDR_0));
2141
2142 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002143 * Initialize hw_mode information.
2144 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01002145 spec->supported_bands = SUPPORT_BAND_2GHZ;
2146 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002147
2148 if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
2149 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
2150 spec->channels = rf_vals_bg_2528;
2151 } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002152 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002153 spec->num_channels = ARRAY_SIZE(rf_vals_5226);
2154 spec->channels = rf_vals_5226;
2155 } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
2156 spec->num_channels = 14;
2157 spec->channels = rf_vals_5225_2527;
2158 } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002159 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002160 spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
2161 spec->channels = rf_vals_5225_2527;
2162 }
2163
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002164 /*
2165 * Create channel information array
2166 */
2167 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2168 if (!info)
2169 return -ENOMEM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002170
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002171 spec->channels_info = info;
2172
2173 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
2174 for (i = 0; i < 14; i++)
2175 info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2176
2177 if (spec->num_channels > 14) {
2178 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
2179 for (i = 14; i < spec->num_channels; i++)
2180 info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002181 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002182
2183 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002184}
2185
2186static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2187{
2188 int retval;
2189
2190 /*
2191 * Allocate eeprom data.
2192 */
2193 retval = rt73usb_validate_eeprom(rt2x00dev);
2194 if (retval)
2195 return retval;
2196
2197 retval = rt73usb_init_eeprom(rt2x00dev);
2198 if (retval)
2199 return retval;
2200
2201 /*
2202 * Initialize hw specifications.
2203 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002204 retval = rt73usb_probe_hw_mode(rt2x00dev);
2205 if (retval)
2206 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002207
2208 /*
Ivo van Doorn9404ef32008-02-03 15:48:38 +01002209 * This device requires firmware.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002210 */
Ivo van Doorn066cb632007-09-25 20:55:39 +02002211 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002212 __set_bit(DRIVER_REQUIRE_SCHEDULED, &rt2x00dev->flags);
Ivo van Doorn008c4482008-08-06 17:27:31 +02002213 if (!modparam_nohwcrypt)
2214 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002215
2216 /*
2217 * Set the rssi offset.
2218 */
2219 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2220
2221 return 0;
2222}
2223
2224/*
2225 * IEEE80211 stack callback functions.
2226 */
2227static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
2228 u32 short_retry, u32 long_retry)
2229{
2230 struct rt2x00_dev *rt2x00dev = hw->priv;
2231 u32 reg;
2232
2233 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
2234 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
2235 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
2236 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
2237
2238 return 0;
2239}
2240
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002241static int rt73usb_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2242 const struct ieee80211_tx_queue_params *params)
2243{
2244 struct rt2x00_dev *rt2x00dev = hw->priv;
2245 struct data_queue *queue;
2246 struct rt2x00_field32 field;
2247 int retval;
2248 u32 reg;
2249
2250 /*
2251 * First pass the configuration through rt2x00lib, that will
2252 * update the queue settings and validate the input. After that
2253 * we are free to update the registers based on the value
2254 * in the queue parameter.
2255 */
2256 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2257 if (retval)
2258 return retval;
2259
2260 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2261
2262 /* Update WMM TXOP register */
2263 if (queue_idx < 2) {
2264 field.bit_offset = queue_idx * 16;
2265 field.bit_mask = 0xffff << field.bit_offset;
2266
2267 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
2268 rt2x00_set_field32(&reg, field, queue->txop);
2269 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
2270 } else if (queue_idx < 4) {
2271 field.bit_offset = (queue_idx - 2) * 16;
2272 field.bit_mask = 0xffff << field.bit_offset;
2273
2274 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
2275 rt2x00_set_field32(&reg, field, queue->txop);
2276 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
2277 }
2278
2279 /* Update WMM registers */
2280 field.bit_offset = queue_idx * 4;
2281 field.bit_mask = 0xf << field.bit_offset;
2282
2283 rt73usb_register_read(rt2x00dev, AIFSN_CSR, &reg);
2284 rt2x00_set_field32(&reg, field, queue->aifs);
2285 rt73usb_register_write(rt2x00dev, AIFSN_CSR, reg);
2286
2287 rt73usb_register_read(rt2x00dev, CWMIN_CSR, &reg);
2288 rt2x00_set_field32(&reg, field, queue->cw_min);
2289 rt73usb_register_write(rt2x00dev, CWMIN_CSR, reg);
2290
2291 rt73usb_register_read(rt2x00dev, CWMAX_CSR, &reg);
2292 rt2x00_set_field32(&reg, field, queue->cw_max);
2293 rt73usb_register_write(rt2x00dev, CWMAX_CSR, reg);
2294
2295 return 0;
2296}
2297
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002298#if 0
2299/*
2300 * Mac80211 demands get_tsf must be atomic.
2301 * This is not possible for rt73usb since all register access
2302 * functions require sleeping. Untill mac80211 no longer needs
2303 * get_tsf to be atomic, this function should be disabled.
2304 */
2305static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
2306{
2307 struct rt2x00_dev *rt2x00dev = hw->priv;
2308 u64 tsf;
2309 u32 reg;
2310
2311 rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
2312 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
2313 rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
2314 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2315
2316 return tsf;
2317}
Ivo van Doorn37894472007-10-06 14:18:00 +02002318#else
2319#define rt73usb_get_tsf NULL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002320#endif
2321
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002322static const struct ieee80211_ops rt73usb_mac80211_ops = {
2323 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002324 .start = rt2x00mac_start,
2325 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002326 .add_interface = rt2x00mac_add_interface,
2327 .remove_interface = rt2x00mac_remove_interface,
2328 .config = rt2x00mac_config,
2329 .config_interface = rt2x00mac_config_interface,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002330 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002331 .set_key = rt2x00mac_set_key,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002332 .get_stats = rt2x00mac_get_stats,
2333 .set_retry_limit = rt73usb_set_retry_limit,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002334 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002335 .conf_tx = rt73usb_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002336 .get_tx_stats = rt2x00mac_get_tx_stats,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002337 .get_tsf = rt73usb_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002338};
2339
2340static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
2341 .probe_hw = rt73usb_probe_hw,
2342 .get_firmware_name = rt73usb_get_firmware_name,
Ivo van Doorna7f3a062008-03-09 22:44:54 +01002343 .get_firmware_crc = rt73usb_get_firmware_crc,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002344 .load_firmware = rt73usb_load_firmware,
2345 .initialize = rt2x00usb_initialize,
2346 .uninitialize = rt2x00usb_uninitialize,
Ivo van Doorn837e7f22008-01-06 23:41:45 +01002347 .init_rxentry = rt2x00usb_init_rxentry,
2348 .init_txentry = rt2x00usb_init_txentry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002349 .set_device_state = rt73usb_set_device_state,
2350 .link_stats = rt73usb_link_stats,
2351 .reset_tuner = rt73usb_reset_tuner,
2352 .link_tuner = rt73usb_link_tuner,
2353 .write_tx_desc = rt73usb_write_tx_desc,
2354 .write_tx_data = rt2x00usb_write_tx_data,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002355 .write_beacon = rt73usb_write_beacon,
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02002356 .get_tx_data_len = rt73usb_get_tx_data_len,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002357 .kick_tx_queue = rt73usb_kick_tx_queue,
2358 .fill_rxdone = rt73usb_fill_rxdone,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002359 .config_shared_key = rt73usb_config_shared_key,
2360 .config_pairwise_key = rt73usb_config_pairwise_key,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002361 .config_filter = rt73usb_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002362 .config_intf = rt73usb_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002363 .config_erp = rt73usb_config_erp,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002364 .config = rt73usb_config,
2365};
2366
Ivo van Doorn181d6902008-02-05 16:42:23 -05002367static const struct data_queue_desc rt73usb_queue_rx = {
2368 .entry_num = RX_ENTRIES,
2369 .data_size = DATA_FRAME_SIZE,
2370 .desc_size = RXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002371 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002372};
2373
2374static const struct data_queue_desc rt73usb_queue_tx = {
2375 .entry_num = TX_ENTRIES,
2376 .data_size = DATA_FRAME_SIZE,
2377 .desc_size = TXD_DESC_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002378 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002379};
2380
2381static const struct data_queue_desc rt73usb_queue_bcn = {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002382 .entry_num = 4 * BEACON_ENTRIES,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002383 .data_size = MGMT_FRAME_SIZE,
2384 .desc_size = TXINFO_SIZE,
Ivo van Doornb8be63f2008-05-10 13:46:03 +02002385 .priv_size = sizeof(struct queue_entry_priv_usb),
Ivo van Doorn181d6902008-02-05 16:42:23 -05002386};
2387
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002388static const struct rt2x00_ops rt73usb_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002389 .name = KBUILD_MODNAME,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002390 .max_sta_intf = 1,
2391 .max_ap_intf = 4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002392 .eeprom_size = EEPROM_SIZE,
2393 .rf_size = RF_SIZE,
Gertjan van Wingerde61448f82008-05-10 13:43:33 +02002394 .tx_queues = NUM_TX_QUEUES,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002395 .rx = &rt73usb_queue_rx,
2396 .tx = &rt73usb_queue_tx,
2397 .bcn = &rt73usb_queue_bcn,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002398 .lib = &rt73usb_rt2x00_ops,
2399 .hw = &rt73usb_mac80211_ops,
2400#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2401 .debugfs = &rt73usb_rt2x00debug,
2402#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2403};
2404
2405/*
2406 * rt73usb module information.
2407 */
2408static struct usb_device_id rt73usb_device_table[] = {
2409 /* AboCom */
2410 { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
2411 /* Askey */
2412 { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
2413 /* ASUS */
2414 { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
2415 { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
2416 /* Belkin */
2417 { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
2418 { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
2419 { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn1f068622007-10-13 16:27:13 +02002420 { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002421 /* Billionton */
2422 { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
2423 /* Buffalo */
2424 { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
2425 /* CNet */
2426 { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
2427 { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
2428 /* Conceptronic */
2429 { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
Masakazu Mokuno0a748922008-03-15 21:38:29 +01002430 /* Corega */
2431 { USB_DEVICE(0x07aa, 0x002e), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002432 /* D-Link */
2433 { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
2434 { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorncb62ecc2008-06-12 20:47:17 +02002435 { USB_DEVICE(0x07d1, 0x3c06), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn445815d2008-03-09 22:42:32 +01002436 { USB_DEVICE(0x07d1, 0x3c07), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002437 /* Gemtek */
2438 { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
2439 /* Gigabyte */
2440 { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
2441 { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
2442 /* Huawei-3Com */
2443 { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
2444 /* Hercules */
2445 { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
2446 { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
2447 /* Linksys */
2448 { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
2449 { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
2450 /* MSI */
2451 { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
2452 { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
2453 { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
2454 { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
2455 /* Ralink */
2456 { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
2457 { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
2458 /* Qcom */
2459 { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
2460 { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
2461 { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
2462 /* Senao */
2463 { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
2464 /* Sitecom */
2465 { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
2466 { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
2467 /* Surecom */
2468 { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
2469 /* Planex */
2470 { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
2471 { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
2472 { 0, }
2473};
2474
2475MODULE_AUTHOR(DRV_PROJECT);
2476MODULE_VERSION(DRV_VERSION);
2477MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
2478MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
2479MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
2480MODULE_FIRMWARE(FIRMWARE_RT2571);
2481MODULE_LICENSE("GPL");
2482
2483static struct usb_driver rt73usb_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002484 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002485 .id_table = rt73usb_device_table,
2486 .probe = rt2x00usb_probe,
2487 .disconnect = rt2x00usb_disconnect,
2488 .suspend = rt2x00usb_suspend,
2489 .resume = rt2x00usb_resume,
2490};
2491
2492static int __init rt73usb_init(void)
2493{
2494 return usb_register(&rt73usb_driver);
2495}
2496
2497static void __exit rt73usb_exit(void)
2498{
2499 usb_deregister(&rt73usb_driver);
2500}
2501
2502module_init(rt73usb_init);
2503module_exit(rt73usb_exit);