blob: dceaa4a82811e013c4ac687fd163fe7569e029e1 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010018#include <linux/ath9k_platform.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019
Sujith55624202010-01-08 10:36:02 +053020#include "ath9k.h"
21
22static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
29static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
30module_param_named(debug, ath9k_debug, uint, 0);
31MODULE_PARM_DESC(debug, "Debugging mask");
32
John W. Linville3e6109c2011-01-05 09:39:17 -050033int ath9k_modparam_nohwcrypt;
34module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053035MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
36
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053037int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053038module_param_named(blink, led_blink, int, 0444);
39MODULE_PARM_DESC(blink, "Enable LED blink on activity");
40
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080041static int ath9k_btcoex_enable;
42module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
43MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
44
Rajkumar Manoharand5847472010-12-20 14:39:51 +053045bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053046/* We use the hw_value as an index into our private channel structure */
47
48#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053049 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053050 .center_freq = (_freq), \
51 .hw_value = (_idx), \
52 .max_power = 20, \
53}
54
55#define CHAN5G(_freq, _idx) { \
56 .band = IEEE80211_BAND_5GHZ, \
57 .center_freq = (_freq), \
58 .hw_value = (_idx), \
59 .max_power = 20, \
60}
61
62/* Some 2 GHz radios are actually tunable on 2312-2732
63 * on 5 MHz steps, we support the channels which we know
64 * we have calibration data for all cards though to make
65 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020066static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053067 CHAN2G(2412, 0), /* Channel 1 */
68 CHAN2G(2417, 1), /* Channel 2 */
69 CHAN2G(2422, 2), /* Channel 3 */
70 CHAN2G(2427, 3), /* Channel 4 */
71 CHAN2G(2432, 4), /* Channel 5 */
72 CHAN2G(2437, 5), /* Channel 6 */
73 CHAN2G(2442, 6), /* Channel 7 */
74 CHAN2G(2447, 7), /* Channel 8 */
75 CHAN2G(2452, 8), /* Channel 9 */
76 CHAN2G(2457, 9), /* Channel 10 */
77 CHAN2G(2462, 10), /* Channel 11 */
78 CHAN2G(2467, 11), /* Channel 12 */
79 CHAN2G(2472, 12), /* Channel 13 */
80 CHAN2G(2484, 13), /* Channel 14 */
81};
82
83/* Some 5 GHz radios are actually tunable on XXXX-YYYY
84 * on 5 MHz steps, we support the channels which we know
85 * we have calibration data for all cards though to make
86 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020087static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053088 /* _We_ call this UNII 1 */
89 CHAN5G(5180, 14), /* Channel 36 */
90 CHAN5G(5200, 15), /* Channel 40 */
91 CHAN5G(5220, 16), /* Channel 44 */
92 CHAN5G(5240, 17), /* Channel 48 */
93 /* _We_ call this UNII 2 */
94 CHAN5G(5260, 18), /* Channel 52 */
95 CHAN5G(5280, 19), /* Channel 56 */
96 CHAN5G(5300, 20), /* Channel 60 */
97 CHAN5G(5320, 21), /* Channel 64 */
98 /* _We_ call this "Middle band" */
99 CHAN5G(5500, 22), /* Channel 100 */
100 CHAN5G(5520, 23), /* Channel 104 */
101 CHAN5G(5540, 24), /* Channel 108 */
102 CHAN5G(5560, 25), /* Channel 112 */
103 CHAN5G(5580, 26), /* Channel 116 */
104 CHAN5G(5600, 27), /* Channel 120 */
105 CHAN5G(5620, 28), /* Channel 124 */
106 CHAN5G(5640, 29), /* Channel 128 */
107 CHAN5G(5660, 30), /* Channel 132 */
108 CHAN5G(5680, 31), /* Channel 136 */
109 CHAN5G(5700, 32), /* Channel 140 */
110 /* _We_ call this UNII 3 */
111 CHAN5G(5745, 33), /* Channel 149 */
112 CHAN5G(5765, 34), /* Channel 153 */
113 CHAN5G(5785, 35), /* Channel 157 */
114 CHAN5G(5805, 36), /* Channel 161 */
115 CHAN5G(5825, 37), /* Channel 165 */
116};
117
118/* Atheros hardware rate code addition for short premble */
119#define SHPCHECK(__hw_rate, __flags) \
120 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
121
122#define RATE(_bitrate, _hw_rate, _flags) { \
123 .bitrate = (_bitrate), \
124 .flags = (_flags), \
125 .hw_value = (_hw_rate), \
126 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
127}
128
129static struct ieee80211_rate ath9k_legacy_rates[] = {
130 RATE(10, 0x1b, 0),
131 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
132 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
133 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(60, 0x0b, 0),
135 RATE(90, 0x0f, 0),
136 RATE(120, 0x0a, 0),
137 RATE(180, 0x0e, 0),
138 RATE(240, 0x09, 0),
139 RATE(360, 0x0d, 0),
140 RATE(480, 0x08, 0),
141 RATE(540, 0x0c, 0),
142};
143
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100144#ifdef CONFIG_MAC80211_LEDS
145static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
146 { .throughput = 0 * 1024, .blink_time = 334 },
147 { .throughput = 1 * 1024, .blink_time = 260 },
148 { .throughput = 5 * 1024, .blink_time = 220 },
149 { .throughput = 10 * 1024, .blink_time = 190 },
150 { .throughput = 20 * 1024, .blink_time = 170 },
151 { .throughput = 50 * 1024, .blink_time = 150 },
152 { .throughput = 70 * 1024, .blink_time = 130 },
153 { .throughput = 100 * 1024, .blink_time = 110 },
154 { .throughput = 200 * 1024, .blink_time = 80 },
155 { .throughput = 300 * 1024, .blink_time = 50 },
156};
157#endif
158
Sujith285f2dd2010-01-08 10:36:07 +0530159static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530160
161/*
162 * Read and write, they both share the same lock. We do this to serialize
163 * reads and writes on Atheros 802.11n PCI devices only. This is required
164 * as the FIFO on these devices can only accept sanely 2 requests.
165 */
166
167static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
168{
169 struct ath_hw *ah = (struct ath_hw *) hw_priv;
170 struct ath_common *common = ath9k_hw_common(ah);
171 struct ath_softc *sc = (struct ath_softc *) common->priv;
172
173 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
174 unsigned long flags;
175 spin_lock_irqsave(&sc->sc_serial_rw, flags);
176 iowrite32(val, sc->mem + reg_offset);
177 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
178 } else
179 iowrite32(val, sc->mem + reg_offset);
180}
181
182static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
183{
184 struct ath_hw *ah = (struct ath_hw *) hw_priv;
185 struct ath_common *common = ath9k_hw_common(ah);
186 struct ath_softc *sc = (struct ath_softc *) common->priv;
187 u32 val;
188
189 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
190 unsigned long flags;
191 spin_lock_irqsave(&sc->sc_serial_rw, flags);
192 val = ioread32(sc->mem + reg_offset);
193 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
194 } else
195 val = ioread32(sc->mem + reg_offset);
196 return val;
197}
198
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530199static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
200 u32 set, u32 clr)
201{
202 u32 val;
203
204 val = ioread32(sc->mem + reg_offset);
205 val &= ~clr;
206 val |= set;
207 iowrite32(val, sc->mem + reg_offset);
208
209 return val;
210}
211
Felix Fietkau845e03c2011-03-23 20:57:25 +0100212static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
213{
214 struct ath_hw *ah = (struct ath_hw *) hw_priv;
215 struct ath_common *common = ath9k_hw_common(ah);
216 struct ath_softc *sc = (struct ath_softc *) common->priv;
217 unsigned long uninitialized_var(flags);
218 u32 val;
219
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530220 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100221 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530222 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100223 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530224 } else
225 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100226
227 return val;
228}
229
Sujith55624202010-01-08 10:36:02 +0530230/**************************/
231/* Initialization */
232/**************************/
233
234static void setup_ht_cap(struct ath_softc *sc,
235 struct ieee80211_sta_ht_cap *ht_info)
236{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200237 struct ath_hw *ah = sc->sc_ah;
238 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530239 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200240 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530241
242 ht_info->ht_supported = true;
243 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
244 IEEE80211_HT_CAP_SM_PS |
245 IEEE80211_HT_CAP_SGI_40 |
246 IEEE80211_HT_CAP_DSSSCCK40;
247
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400248 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
249 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
250
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700251 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
252 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
253
Sujith55624202010-01-08 10:36:02 +0530254 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
255 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
256
Gabor Juhos72161982011-06-21 11:23:42 +0200257 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800258 max_streams = 1;
259 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200260 max_streams = 3;
261 else
262 max_streams = 2;
263
Felix Fietkau7a370812010-09-22 12:34:52 +0200264 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200265 if (max_streams >= 2)
266 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
267 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
268 }
269
Sujith55624202010-01-08 10:36:02 +0530270 /* set up supported mcs set */
271 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujith61389f32010-06-02 15:53:37 +0530272 tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
273 rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200274
Joe Perches226afe62010-12-02 19:12:37 -0800275 ath_dbg(common, ATH_DBG_CONFIG,
276 "TX streams %d, RX streams: %d\n",
277 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530278
279 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530280 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
281 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
282 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
283 }
284
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200285 for (i = 0; i < rx_streams; i++)
286 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530287
288 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
289}
290
291static int ath9k_reg_notifier(struct wiphy *wiphy,
292 struct regulatory_request *request)
293{
294 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100295 struct ath_softc *sc = hw->priv;
Sujith55624202010-01-08 10:36:02 +0530296 struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
297
298 return ath_reg_notifier_apply(wiphy, request, reg);
299}
300
301/*
302 * This function will allocate both the DMA descriptor structure, and the
303 * buffers it contains. These are used to contain the descriptors used
304 * by the system.
305*/
306int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
307 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400308 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530309{
Sujith55624202010-01-08 10:36:02 +0530310 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400311 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530312 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400313 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530314
Joe Perches226afe62010-12-02 19:12:37 -0800315 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
316 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530317
318 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400319
320 if (is_tx)
321 desc_len = sc->sc_ah->caps.tx_desc_len;
322 else
323 desc_len = sizeof(struct ath_desc);
324
Sujith55624202010-01-08 10:36:02 +0530325 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400326 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800327 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400328 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530329 error = -ENOMEM;
330 goto fail;
331 }
332
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400333 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530334
335 /*
336 * Need additional DMA memory because we can't use
337 * descriptors that cross the 4K page boundary. Assume
338 * one skipped descriptor per 4K page.
339 */
340 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
341 u32 ndesc_skipped =
342 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
343 u32 dma_len;
344
345 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400346 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530347 dd->dd_desc_len += dma_len;
348
349 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700350 }
Sujith55624202010-01-08 10:36:02 +0530351 }
352
353 /* allocate descriptors */
354 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
355 &dd->dd_desc_paddr, GFP_KERNEL);
356 if (dd->dd_desc == NULL) {
357 error = -ENOMEM;
358 goto fail;
359 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400360 ds = (u8 *) dd->dd_desc;
Joe Perches226afe62010-12-02 19:12:37 -0800361 ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
362 name, ds, (u32) dd->dd_desc_len,
363 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530364
365 /* allocate buffers */
366 bsize = sizeof(struct ath_buf) * nbuf;
367 bf = kzalloc(bsize, GFP_KERNEL);
368 if (bf == NULL) {
369 error = -ENOMEM;
370 goto fail2;
371 }
372 dd->dd_bufptr = bf;
373
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400374 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530375 bf->bf_desc = ds;
376 bf->bf_daddr = DS2PHYS(dd, ds);
377
378 if (!(sc->sc_ah->caps.hw_caps &
379 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
380 /*
381 * Skip descriptor addresses which can cause 4KB
382 * boundary crossing (addr + length) with a 32 dword
383 * descriptor fetch.
384 */
385 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
386 BUG_ON((caddr_t) bf->bf_desc >=
387 ((caddr_t) dd->dd_desc +
388 dd->dd_desc_len));
389
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400390 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530391 bf->bf_desc = ds;
392 bf->bf_daddr = DS2PHYS(dd, ds);
393 }
394 }
395 list_add_tail(&bf->list, head);
396 }
397 return 0;
398fail2:
399 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
400 dd->dd_desc_paddr);
401fail:
402 memset(dd, 0, sizeof(*dd));
403 return error;
Sujith55624202010-01-08 10:36:02 +0530404}
405
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530406void ath9k_init_crypto(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530407{
Sujith285f2dd2010-01-08 10:36:07 +0530408 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
409 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530410
411 /* Get the hardware key cache size. */
Felix Fietkau6de12a12011-03-23 20:57:31 +0100412 common->keymax = AR_KEYTABLE_SIZE;
Sujith55624202010-01-08 10:36:02 +0530413
414 /*
415 * Reset the key cache since some parts do not
416 * reset the contents on initial power up.
417 */
418 for (i = 0; i < common->keymax; i++)
Bruno Randolf040e5392010-09-08 16:05:04 +0900419 ath_hw_keyreset(common, (u16) i);
Sujith55624202010-01-08 10:36:02 +0530420
Felix Fietkau716f7fc2010-06-12 17:22:28 +0200421 /*
Sujith55624202010-01-08 10:36:02 +0530422 * Check whether the separate key cache entries
423 * are required to handle both tx+rx MIC keys.
424 * With split mic keys the number of stations is limited
425 * to 27 otherwise 59.
426 */
Bruno Randolf117675d2010-09-08 16:04:54 +0900427 if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
428 common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
Sujith285f2dd2010-01-08 10:36:07 +0530429}
Sujith55624202010-01-08 10:36:02 +0530430
Sujith285f2dd2010-01-08 10:36:07 +0530431static int ath9k_init_btcoex(struct ath_softc *sc)
432{
Felix Fietkau066dae92010-11-07 14:59:39 +0100433 struct ath_txq *txq;
434 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530435
436 switch (sc->sc_ah->btcoex_hw.scheme) {
437 case ATH_BTCOEX_CFG_NONE:
438 break;
439 case ATH_BTCOEX_CFG_2WIRE:
440 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
441 break;
442 case ATH_BTCOEX_CFG_3WIRE:
443 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
444 r = ath_init_btcoex_timer(sc);
445 if (r)
446 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100447 txq = sc->tx.txq_map[WME_AC_BE];
448 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530449 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
450 break;
451 default:
452 WARN_ON(1);
453 break;
Sujith55624202010-01-08 10:36:02 +0530454 }
455
Sujith285f2dd2010-01-08 10:36:07 +0530456 return 0;
457}
Sujith55624202010-01-08 10:36:02 +0530458
Sujith285f2dd2010-01-08 10:36:07 +0530459static int ath9k_init_queues(struct ath_softc *sc)
460{
Sujith285f2dd2010-01-08 10:36:07 +0530461 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530462
Sujith285f2dd2010-01-08 10:36:07 +0530463 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530464 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530465
Sujith285f2dd2010-01-08 10:36:07 +0530466 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
467 ath_cabq_update(sc);
468
Ben Greear60f2d1d2011-01-09 23:11:52 -0800469 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100470 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800471 sc->tx.txq_map[i]->mac80211_qnum = i;
472 }
Sujith285f2dd2010-01-08 10:36:07 +0530473 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530474}
475
Felix Fietkauf209f522010-10-01 01:06:53 +0200476static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530477{
Felix Fietkauf209f522010-10-01 01:06:53 +0200478 void *channels;
479
Felix Fietkaucac42202010-10-09 02:39:30 +0200480 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
481 ARRAY_SIZE(ath9k_5ghz_chantable) !=
482 ATH9K_NUM_CHANNELS);
483
Felix Fietkaud4659912010-10-14 16:02:39 +0200484 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200485 channels = kmemdup(ath9k_2ghz_chantable,
486 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
487 if (!channels)
488 return -ENOMEM;
489
490 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530491 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
492 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
493 ARRAY_SIZE(ath9k_2ghz_chantable);
494 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
495 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
496 ARRAY_SIZE(ath9k_legacy_rates);
497 }
498
Felix Fietkaud4659912010-10-14 16:02:39 +0200499 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200500 channels = kmemdup(ath9k_5ghz_chantable,
501 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
502 if (!channels) {
503 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
504 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
505 return -ENOMEM;
506 }
507
508 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530509 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
510 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
511 ARRAY_SIZE(ath9k_5ghz_chantable);
512 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
513 ath9k_legacy_rates + 4;
514 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
515 ARRAY_SIZE(ath9k_legacy_rates) - 4;
516 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200517 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530518}
Sujith55624202010-01-08 10:36:02 +0530519
Sujith285f2dd2010-01-08 10:36:07 +0530520static void ath9k_init_misc(struct ath_softc *sc)
521{
522 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
523 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530524 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
525
526 sc->config.txpowlimit = ATH_TXPOWER_MAX;
527
528 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
529 sc->sc_flags |= SC_OP_TXAGGR;
530 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530531 }
532
Sujith285f2dd2010-01-08 10:36:07 +0530533 common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
534 common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
535
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400536 ath9k_hw_set_diversity(sc->sc_ah, true);
Sujith285f2dd2010-01-08 10:36:07 +0530537 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
538
Felix Fietkau364734f2010-09-14 20:22:44 +0200539 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530540
541 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
542
Felix Fietkau7545daf2011-01-24 19:23:16 +0100543 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530544 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700545
546 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
547 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530548}
549
550static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
551 const struct ath_bus_ops *bus_ops)
552{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100553 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530554 struct ath_hw *ah = NULL;
555 struct ath_common *common;
556 int ret = 0, i;
557 int csz = 0;
558
Sujith285f2dd2010-01-08 10:36:07 +0530559 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
560 if (!ah)
561 return -ENOMEM;
562
Ben Greear233536e2011-01-09 23:11:44 -0800563 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530564 ah->hw_version.devid = devid;
565 ah->hw_version.subsysid = subsysid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100566 ah->reg_ops.read = ath9k_ioread32;
567 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100568 ah->reg_ops.rmw = ath9k_reg_rmw;
Sujith285f2dd2010-01-08 10:36:07 +0530569 sc->sc_ah = ah;
570
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100571 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100572 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100573 sc->sc_ah->led_pin = -1;
574 } else {
575 sc->sc_ah->gpio_mask = pdata->gpio_mask;
576 sc->sc_ah->gpio_val = pdata->gpio_val;
577 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530578 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200579 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200580 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100581 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100582
Sujith285f2dd2010-01-08 10:36:07 +0530583 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100584 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530585 common->bus_ops = bus_ops;
586 common->ah = ah;
587 common->hw = sc->hw;
588 common->priv = sc;
589 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800590 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530591 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700592 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530593
Sujith285f2dd2010-01-08 10:36:07 +0530594 spin_lock_init(&sc->sc_serial_rw);
595 spin_lock_init(&sc->sc_pm_lock);
596 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800597#ifdef CONFIG_ATH9K_DEBUGFS
598 spin_lock_init(&sc->nodes_lock);
599 INIT_LIST_HEAD(&sc->nodes);
600#endif
Sujith285f2dd2010-01-08 10:36:07 +0530601 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
602 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
603 (unsigned long)sc);
604
605 /*
606 * Cache line size is used to size and align various
607 * structures used to communicate with the hardware.
608 */
609 ath_read_cachesize(common, &csz);
610 common->cachelsz = csz << 2; /* convert to bytes */
611
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400612 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530613 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530615 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530616
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100617 if (pdata && pdata->macaddr)
618 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
619
Sujith285f2dd2010-01-08 10:36:07 +0530620 ret = ath9k_init_queues(sc);
621 if (ret)
622 goto err_queues;
623
624 ret = ath9k_init_btcoex(sc);
625 if (ret)
626 goto err_btcoex;
627
Felix Fietkauf209f522010-10-01 01:06:53 +0200628 ret = ath9k_init_channels_rates(sc);
629 if (ret)
630 goto err_btcoex;
631
Sujith285f2dd2010-01-08 10:36:07 +0530632 ath9k_init_crypto(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530633 ath9k_init_misc(sc);
634
Sujith55624202010-01-08 10:36:02 +0530635 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530636
637err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530638 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
639 if (ATH_TXQ_SETUP(sc, i))
640 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530641err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530642 ath9k_hw_deinit(ah);
643err_hw:
Sujith55624202010-01-08 10:36:02 +0530644
Sujith285f2dd2010-01-08 10:36:07 +0530645 kfree(ah);
646 sc->sc_ah = NULL;
647
648 return ret;
Sujith55624202010-01-08 10:36:02 +0530649}
650
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200651static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
652{
653 struct ieee80211_supported_band *sband;
654 struct ieee80211_channel *chan;
655 struct ath_hw *ah = sc->sc_ah;
656 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
657 int i;
658
659 sband = &sc->sbands[band];
660 for (i = 0; i < sband->n_channels; i++) {
661 chan = &sband->channels[i];
662 ah->curchan = &ah->channels[chan->hw_value];
663 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
664 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
665 chan->max_power = reg->max_power_level / 2;
666 }
667}
668
669static void ath9k_init_txpower_limits(struct ath_softc *sc)
670{
671 struct ath_hw *ah = sc->sc_ah;
672 struct ath9k_channel *curchan = ah->curchan;
673
674 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
675 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
676 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
677 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
678
679 ah->curchan = curchan;
680}
681
Sujith285f2dd2010-01-08 10:36:07 +0530682void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530683{
Sujith285f2dd2010-01-08 10:36:07 +0530684 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
685
Sujith55624202010-01-08 10:36:02 +0530686 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
687 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
688 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530689 IEEE80211_HW_SUPPORTS_PS |
690 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530691 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530692 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530693
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500694 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
695 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
696
John W. Linville3e6109c2011-01-05 09:39:17 -0500697 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530698 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
699
700 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100701 BIT(NL80211_IFTYPE_P2P_GO) |
702 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530703 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400704 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530705 BIT(NL80211_IFTYPE_STATION) |
706 BIT(NL80211_IFTYPE_ADHOC) |
707 BIT(NL80211_IFTYPE_MESH_POINT);
708
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400709 if (AR_SREV_5416(sc->sc_ah))
710 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530711
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200712 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
713
Sujith55624202010-01-08 10:36:02 +0530714 hw->queues = 4;
715 hw->max_rates = 4;
716 hw->channel_change_time = 5000;
717 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100718 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530719 hw->sta_data_size = sizeof(struct ath_node);
720 hw->vif_data_size = sizeof(struct ath_vif);
721
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200722#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530723 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200724#endif
Sujith55624202010-01-08 10:36:02 +0530725
Felix Fietkaud4659912010-10-14 16:02:39 +0200726 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530727 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
728 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200729 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530730 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
731 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530732
733 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Felix Fietkaud4659912010-10-14 16:02:39 +0200734 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530735 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Felix Fietkaud4659912010-10-14 16:02:39 +0200736 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith285f2dd2010-01-08 10:36:07 +0530737 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
738 }
739
740 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530741}
742
Sujith285f2dd2010-01-08 10:36:07 +0530743int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Sujith55624202010-01-08 10:36:02 +0530744 const struct ath_bus_ops *bus_ops)
745{
746 struct ieee80211_hw *hw = sc->hw;
747 struct ath_common *common;
748 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530749 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530750 struct ath_regulatory *reg;
751
Sujith285f2dd2010-01-08 10:36:07 +0530752 /* Bring up device */
753 error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530754 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530755 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530756
757 ah = sc->sc_ah;
758 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530759 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530760
Sujith285f2dd2010-01-08 10:36:07 +0530761 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530762 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
763 ath9k_reg_notifier);
764 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530765 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530766
767 reg = &common->regulatory;
768
Sujith285f2dd2010-01-08 10:36:07 +0530769 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530770 error = ath_tx_init(sc, ATH_TXBUF);
771 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530772 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530773
Sujith285f2dd2010-01-08 10:36:07 +0530774 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530775 error = ath_rx_init(sc, ATH_RXBUF);
776 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530777 goto error_rx;
778
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200779 ath9k_init_txpower_limits(sc);
780
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100781#ifdef CONFIG_MAC80211_LEDS
782 /* must be initialized before ieee80211_register_hw */
783 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
784 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
785 ARRAY_SIZE(ath9k_tpt_blink));
786#endif
787
Sujith285f2dd2010-01-08 10:36:07 +0530788 /* Register with mac80211 */
789 error = ieee80211_register_hw(hw);
790 if (error)
791 goto error_register;
792
Ben Greeareb272442010-11-29 14:13:22 -0800793 error = ath9k_init_debug(ah);
794 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800795 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800796 goto error_world;
797 }
798
Sujith285f2dd2010-01-08 10:36:07 +0530799 /* Handle world regulatory */
800 if (!ath_is_world_regd(reg)) {
801 error = regulatory_hint(hw->wiphy, reg->alpha2);
802 if (error)
803 goto error_world;
804 }
Sujith55624202010-01-08 10:36:02 +0530805
Felix Fietkau347809f2010-07-02 00:09:52 +0200806 INIT_WORK(&sc->hw_check_work, ath_hw_check);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400807 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530808 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100809 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530810
Sujith55624202010-01-08 10:36:02 +0530811 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530812 ath_start_rfkill_poll(sc);
813
814 return 0;
815
Sujith285f2dd2010-01-08 10:36:07 +0530816error_world:
817 ieee80211_unregister_hw(hw);
818error_register:
819 ath_rx_cleanup(sc);
820error_rx:
821 ath_tx_cleanup(sc);
822error_tx:
823 /* Nothing */
824error_regd:
825 ath9k_deinit_softc(sc);
826error_init:
Sujith55624202010-01-08 10:36:02 +0530827 return error;
828}
829
830/*****************************/
831/* De-Initialization */
832/*****************************/
833
Sujith285f2dd2010-01-08 10:36:07 +0530834static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530835{
Sujith285f2dd2010-01-08 10:36:07 +0530836 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530837
Felix Fietkauf209f522010-10-01 01:06:53 +0200838 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
839 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
840
841 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
842 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
843
Sujith285f2dd2010-01-08 10:36:07 +0530844 if ((sc->btcoex.no_stomp_timer) &&
845 sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
846 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530847
Sujith285f2dd2010-01-08 10:36:07 +0530848 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
849 if (ATH_TXQ_SETUP(sc, i))
850 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
851
Sujith285f2dd2010-01-08 10:36:07 +0530852 ath9k_hw_deinit(sc->sc_ah);
853
Sujith736b3a22010-03-17 14:25:24 +0530854 kfree(sc->sc_ah);
855 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530856}
857
Sujith285f2dd2010-01-08 10:36:07 +0530858void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530859{
860 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530861
862 ath9k_ps_wakeup(sc);
863
Sujith55624202010-01-08 10:36:02 +0530864 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530865 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530866
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530867 ath9k_ps_restore(sc);
868
Sujith55624202010-01-08 10:36:02 +0530869 ieee80211_unregister_hw(hw);
870 ath_rx_cleanup(sc);
871 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530872 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530873}
874
875void ath_descdma_cleanup(struct ath_softc *sc,
876 struct ath_descdma *dd,
877 struct list_head *head)
878{
879 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
880 dd->dd_desc_paddr);
881
882 INIT_LIST_HEAD(head);
883 kfree(dd->dd_bufptr);
884 memset(dd, 0, sizeof(*dd));
885}
886
Sujith55624202010-01-08 10:36:02 +0530887/************************/
888/* Module Hooks */
889/************************/
890
891static int __init ath9k_init(void)
892{
893 int error;
894
895 /* Register rate control algorithm */
896 error = ath_rate_control_register();
897 if (error != 0) {
898 printk(KERN_ERR
899 "ath9k: Unable to register rate control "
900 "algorithm: %d\n",
901 error);
902 goto err_out;
903 }
904
Sujith55624202010-01-08 10:36:02 +0530905 error = ath_pci_init();
906 if (error < 0) {
907 printk(KERN_ERR
908 "ath9k: No PCI devices found, driver not installed.\n");
909 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800910 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530911 }
912
913 error = ath_ahb_init();
914 if (error < 0) {
915 error = -ENODEV;
916 goto err_pci_exit;
917 }
918
919 return 0;
920
921 err_pci_exit:
922 ath_pci_exit();
923
Sujith55624202010-01-08 10:36:02 +0530924 err_rate_unregister:
925 ath_rate_control_unregister();
926 err_out:
927 return error;
928}
929module_init(ath9k_init);
930
931static void __exit ath9k_exit(void)
932{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530933 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530934 ath_ahb_exit();
935 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530936 ath_rate_control_unregister();
937 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
938}
939module_exit(ath9k_exit);