blob: 9faaa63d308981cc47f277773a1497f0d708bf0b [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053026#ifdef pr_fmt
27#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#endif
29
30#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053031#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020032#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#endif
35
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053036#define DSSDBG(format, ...) \
37 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020038
39#ifdef DSS_SUBSYS_NAME
40#define DSSERR(format, ...) \
41 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
42 ## __VA_ARGS__)
43#else
44#define DSSERR(format, ...) \
45 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
46#endif
47
48#ifdef DSS_SUBSYS_NAME
49#define DSSINFO(format, ...) \
50 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
51 ## __VA_ARGS__)
52#else
53#define DSSINFO(format, ...) \
54 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
55#endif
56
57#ifdef DSS_SUBSYS_NAME
58#define DSSWARN(format, ...) \
59 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
60 ## __VA_ARGS__)
61#else
62#define DSSWARN(format, ...) \
63 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
64#endif
65
66/* OMAP TRM gives bitfields as start:end, where start is the higher bit
67 number. For example 7:0 */
68#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
69#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
70#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
71#define FLD_MOD(orig, val, start, end) \
72 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
73
Archit Taneja569969d2011-08-22 17:41:57 +053074enum dss_io_pad_mode {
75 DSS_IO_PAD_MODE_RESET,
76 DSS_IO_PAD_MODE_RFBI,
77 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078};
79
Mythri P K7ed024a2011-03-09 16:31:38 +053080enum dss_hdmi_venc_clk_source_select {
81 DSS_VENC_TV_CLK = 0,
82 DSS_HDMI_M_PCLK = 1,
83};
84
Archit Taneja6ff8aa32011-08-25 18:35:58 +053085enum dss_dsi_content_type {
86 DSS_DSI_CONTENT_DCS,
87 DSS_DSI_CONTENT_GENERIC,
88};
89
Archit Tanejad9ac7732012-09-22 12:38:19 +053090enum dss_writeback_channel {
91 DSS_WB_LCD1_MGR = 0,
92 DSS_WB_LCD2_MGR = 1,
93 DSS_WB_TV_MGR = 2,
94 DSS_WB_OVL0 = 3,
95 DSS_WB_OVL1 = 4,
96 DSS_WB_OVL2 = 5,
97 DSS_WB_OVL3 = 6,
98 DSS_WB_LCD3_MGR = 7,
99};
100
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200101struct dss_clock_info {
102 /* rates that we get with dividers below */
103 unsigned long fck;
104
105 /* dividers */
106 u16 fck_div;
107};
108
109struct dispc_clock_info {
110 /* rates that we get with dividers below */
111 unsigned long lck;
112 unsigned long pck;
113
114 /* dividers */
115 u16 lck_div;
116 u16 pck_div;
117};
118
119struct dsi_clock_info {
120 /* rates that we get with dividers below */
121 unsigned long fint;
122 unsigned long clkin4ddr;
123 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600124 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
125 * OMAP4: PLLx_CLK1 */
126 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
127 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200128 unsigned long lp_clk;
129
130 /* dividers */
131 u16 regn;
132 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600133 u16 regm_dispc; /* OMAP3: REGM3
134 * OMAP4: REGM4 */
135 u16 regm_dsi; /* OMAP3: REGM4
136 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138};
139
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530140struct reg_field {
141 u16 reg;
142 u8 high;
143 u8 low;
144};
145
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530146struct dss_lcd_mgr_config {
147 enum dss_io_pad_mode io_pad_mode;
148
149 bool stallmode;
150 bool fifohandcheck;
151
152 struct dispc_clock_info clock_info;
153
154 int video_port_width;
155
156 int lcden_sig_polarity;
157};
158
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159struct seq_file;
160struct platform_device;
161
162/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300163struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200164struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200165struct regulator *dss_get_vdds_dsi(void);
166struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200167int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
168void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200169int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200170int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200171
Tomi Valkeinen52744842012-09-10 13:58:29 +0300172struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
173int dss_add_device(struct omap_dss_device *dssdev);
174void dss_unregister_device(struct omap_dss_device *dssdev);
175void dss_unregister_child_devices(struct device *parent);
176void dss_put_device(struct omap_dss_device *dssdev);
177void dss_copy_device_pdata(struct omap_dss_device *dst,
178 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200179
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200180/* apply */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200181void dss_mgr_start_update(struct omap_overlay_manager *mgr);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200182int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200183void dss_mgr_disable(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530184void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530185 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530186void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
187 const struct dss_lcd_mgr_config *config);
Tomi Valkeinen15502022012-10-10 13:59:07 +0300188int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
189 void (*handler)(void *), void *data);
190void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
191 void (*handler)(void *), void *data);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200192
Archit Taneja484dc402012-09-07 17:38:00 +0530193/* output */
194void dss_register_output(struct omap_dss_output *out);
195void dss_unregister_output(struct omap_dss_output *out);
196
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200197/* display */
198int dss_suspend_all_devices(void);
199int dss_resume_all_devices(void);
200void dss_disable_all_devices(void);
201
Tomi Valkeinen47eb6762012-09-07 15:44:30 +0300202int dss_init_device(struct platform_device *pdev,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200203 struct omap_dss_device *dssdev);
204void dss_uninit_device(struct platform_device *pdev,
205 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200206
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200207int display_init_sysfs(struct platform_device *pdev,
208 struct omap_dss_device *dssdev);
209void display_uninit_sysfs(struct platform_device *pdev,
210 struct omap_dss_device *dssdev);
211
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200212/* manager */
213int dss_init_overlay_managers(struct platform_device *pdev);
214void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200215int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
216 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530217int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
218 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200219int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200220 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530221 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530222 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200223 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224
Archit Tanejaf476ae92012-06-29 14:37:03 +0530225static inline bool dss_mgr_is_lcd(enum omap_channel id)
226{
227 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
228 id == OMAP_DSS_CHANNEL_LCD3)
229 return true;
230 else
231 return false;
232}
233
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300234int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
235 struct platform_device *pdev);
236void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
237
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200238/* overlay */
239void dss_init_overlays(struct platform_device *pdev);
240void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200241void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200242int dss_ovl_simple_check(struct omap_overlay *ovl,
243 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530244int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
245 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530246bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
247 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300248int dss_overlay_kobj_init(struct omap_overlay *ovl,
249 struct platform_device *pdev);
250void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200251
252/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200253int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000254void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
Tomi Valkeinende09e452012-09-21 12:09:54 +0300256int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530257void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300258enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530259const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000260void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530262#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000263void dss_debug_dump_clocks(struct seq_file *s);
264#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265
Archit Tanejabdb736a2012-11-28 17:01:39 +0530266int dss_get_ctx_loss_count(void);
267
Archit Taneja889b4fd2012-07-20 17:18:49 +0530268void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200269int dss_sdi_enable(void);
270void dss_sdi_disable(void);
271
Archit Taneja5a8b5722011-05-12 17:26:29 +0530272void dss_select_dsi_clk_source(int dsi_module,
273 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600274void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530275 enum omap_dss_clk_source clk_src);
276enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530277enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530278enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200279
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280void dss_set_venc_output(enum omap_dss_venc_type type);
281void dss_set_dac_pwrdn_bgz(bool enable);
282
283unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300284int dss_calc_clock_rates(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530286int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200287 struct dispc_clock_info *dispc_cinfo);
288
289/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200290int sdi_init_platform_driver(void) __init;
291void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200292
293/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200294#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530295
296struct dentry;
297struct file_operations;
298
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200299int dsi_init_platform_driver(void) __init;
300void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302int dsi_runtime_get(struct platform_device *dsidev);
303void dsi_runtime_put(struct platform_device *dsidev);
304
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200305void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200306
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530308u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
309
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530310unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
311int dsi_pll_set_clock_div(struct platform_device *dsidev,
312 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530313int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530314 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200315 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530316int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
317 bool enable_hsdiv);
318void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530319void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
320void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
321struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200322#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300323static inline int dsi_runtime_get(struct platform_device *dsidev)
324{
325 return 0;
326}
327static inline void dsi_runtime_put(struct platform_device *dsidev)
328{
329}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530330static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
331{
332 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
333 return 0;
334}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530335static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600336{
337 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
338 return 0;
339}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300340static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
341 struct dsi_clock_info *cinfo)
342{
343 WARN("%s: DSI not compiled in\n", __func__);
344 return -ENODEV;
345}
346static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530347 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300348 struct dsi_clock_info *dsi_cinfo,
349 struct dispc_clock_info *dispc_cinfo)
350{
351 WARN("%s: DSI not compiled in\n", __func__);
352 return -ENODEV;
353}
354static inline int dsi_pll_init(struct platform_device *dsidev,
355 bool enable_hsclk, bool enable_hsdiv)
356{
357 WARN("%s: DSI not compiled in\n", __func__);
358 return -ENODEV;
359}
360static inline void dsi_pll_uninit(struct platform_device *dsidev,
361 bool disconnect_lanes)
362{
363}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530364static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300365{
366}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530367static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300368{
369}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530370static inline struct platform_device *dsi_get_dsidev_from_id(int module)
371{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530372 return NULL;
373}
Jani Nikula368a1482010-05-07 11:58:41 +0200374#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200375
376/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200377int dpi_init_platform_driver(void) __init;
378void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379
380/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200381int dispc_init_platform_driver(void) __init;
382void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200383void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300384u32 dispc_read_irqstatus(void);
385void dispc_clear_irqstatus(u32 mask);
386u32 dispc_read_irqenable(void);
387void dispc_write_irqenable(u32 mask);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300389int dispc_runtime_get(void);
390void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200391
392void dispc_enable_sidle(void);
393void dispc_disable_sidle(void);
394
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200395void dispc_lcd_enable_signal(bool enable);
396void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300397void dispc_enable_fifomerge(bool enable);
398void dispc_enable_gamma_table(bool enable);
399void dispc_set_loadmode(enum omap_dss_load_mode mode);
400
Archit Taneja8f366162012-04-16 12:53:44 +0530401bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530402 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300403unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530404void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300405 struct dispc_clock_info *cinfo);
406int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
407 struct dispc_clock_info *cinfo);
408
409
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200410void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200411void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300412 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
413 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530414int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530415 bool replication, const struct omap_video_timings *mgr_timings,
416 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300417int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +0300418bool dispc_ovl_enabled(enum omap_plane plane);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300419void dispc_ovl_set_channel_out(enum omap_plane plane,
420 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300421
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200422u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200423u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300424u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300425bool dispc_mgr_go_busy(enum omap_channel channel);
426void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +0300427void dispc_mgr_enable(enum omap_channel channel, bool enable);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200428bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300429void dispc_mgr_set_lcd_config(enum omap_channel channel,
430 const struct dss_lcd_mgr_config *config);
Archit Tanejac51d9212012-04-16 12:53:43 +0530431void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200432 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300433unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
434unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530435unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530436void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200437 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300438int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000439 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200440void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200441 const struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200442
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530443u32 dispc_wb_get_framedone_irq(void);
444bool dispc_wb_go_busy(void);
445void dispc_wb_go(void);
446void dispc_wb_enable(bool enable);
447bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530448void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530449int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530450 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530451
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200452/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200453#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200454int venc_init_platform_driver(void) __init;
455void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530456unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200457#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530458static inline unsigned long venc_get_pixel_clock(void)
459{
460 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
461 return 0;
462}
Jani Nikula368a1482010-05-07 11:58:41 +0200463#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530464int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
465void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
466void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
467 struct omap_video_timings *timings);
468int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
469 struct omap_video_timings *timings);
470u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
471int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530472void omapdss_venc_set_type(struct omap_dss_device *dssdev,
473 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530474void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
475 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530476int venc_panel_init(void);
477void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200478
Mythri P Kc3198a52011-03-12 12:04:27 +0530479/* HDMI */
480#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200481int hdmi_init_platform_driver(void) __init;
482void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530483unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530484#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530485static inline unsigned long hdmi_get_pixel_clock(void)
486{
487 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
488 return 0;
489}
Mythri P Kc3198a52011-03-12 12:04:27 +0530490#endif
491int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
492void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen44898232012-10-19 17:42:27 +0300493int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
494void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530495void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
496 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530497int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
498 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300499int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300500bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530501int hdmi_panel_init(void);
502void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500503#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
504int hdmi_audio_enable(void);
505void hdmi_audio_disable(void);
506int hdmi_audio_start(void);
507void hdmi_audio_stop(void);
508bool hdmi_mode_has_audio(void);
509int hdmi_audio_config(struct omap_dss_audio *audio);
510#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530511
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200512/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200513int rfbi_init_platform_driver(void) __init;
514void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200515
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200516
517#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
518static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
519{
520 int b;
521 for (b = 0; b < 32; ++b) {
522 if (irqstatus & (1 << b))
523 irq_arr[b]++;
524 }
525}
526#endif
527
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300528struct dss_mgr_ops {
529 void (*start_update)(struct omap_overlay_manager *mgr);
530 int (*enable)(struct omap_overlay_manager *mgr);
531 void (*disable)(struct omap_overlay_manager *mgr);
532 void (*set_timings)(struct omap_overlay_manager *mgr,
533 const struct omap_video_timings *timings);
534 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
535 const struct dss_lcd_mgr_config *config);
Tomi Valkeinen15502022012-10-10 13:59:07 +0300536 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
537 void (*handler)(void *), void *data);
538 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
539 void (*handler)(void *), void *data);
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300540};
541
542int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
543void dss_uninstall_mgr_ops(void);
544
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200545#endif