blob: 6937c88fef4d4b6ceda9b70df91e77ada2930a66 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
3 *
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
6 * this source tree.
7 */
8
9#include <linux/types.h>
10#include <asm/byteorder.h>
11#include <linux/delay.h>
12#include <linux/errno.h>
13#include <linux/kernel.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020014#include <linux/slab.h>
Tomer Tayar5529bad2016-03-09 09:16:24 +020015#include <linux/spinlock.h>
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020016#include <linux/string.h>
17#include "qed.h"
18#include "qed_hsi.h"
19#include "qed_hw.h"
20#include "qed_mcp.h"
21#include "qed_reg_addr.h"
22#define CHIP_MCP_RESP_ITER_US 10
23
24#define QED_DRV_MB_MAX_RETRIES (500 * 1000) /* Account for 5 sec */
25#define QED_MCP_RESET_RETRIES (50 * 1000) /* Account for 500 msec */
26
27#define DRV_INNER_WR(_p_hwfn, _p_ptt, _ptr, _offset, _val) \
28 qed_wr(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset), \
29 _val)
30
31#define DRV_INNER_RD(_p_hwfn, _p_ptt, _ptr, _offset) \
32 qed_rd(_p_hwfn, _p_ptt, (_p_hwfn->mcp_info->_ptr + _offset))
33
34#define DRV_MB_WR(_p_hwfn, _p_ptt, _field, _val) \
35 DRV_INNER_WR(p_hwfn, _p_ptt, drv_mb_addr, \
36 offsetof(struct public_drv_mb, _field), _val)
37
38#define DRV_MB_RD(_p_hwfn, _p_ptt, _field) \
39 DRV_INNER_RD(_p_hwfn, _p_ptt, drv_mb_addr, \
40 offsetof(struct public_drv_mb, _field))
41
42#define PDA_COMP (((FW_MAJOR_VERSION) + (FW_MINOR_VERSION << 8)) << \
43 DRV_ID_PDA_COMP_VER_SHIFT)
44
45#define MCP_BYTES_PER_MBIT_SHIFT 17
46
47bool qed_mcp_is_init(struct qed_hwfn *p_hwfn)
48{
49 if (!p_hwfn->mcp_info || !p_hwfn->mcp_info->public_base)
50 return false;
51 return true;
52}
53
54void qed_mcp_cmd_port_init(struct qed_hwfn *p_hwfn,
55 struct qed_ptt *p_ptt)
56{
57 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
58 PUBLIC_PORT);
59 u32 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt, addr);
60
61 p_hwfn->mcp_info->port_addr = SECTION_ADDR(mfw_mb_offsize,
62 MFW_PORT(p_hwfn));
63 DP_VERBOSE(p_hwfn, QED_MSG_SP,
64 "port_addr = 0x%x, port_id 0x%02x\n",
65 p_hwfn->mcp_info->port_addr, MFW_PORT(p_hwfn));
66}
67
68void qed_mcp_read_mb(struct qed_hwfn *p_hwfn,
69 struct qed_ptt *p_ptt)
70{
71 u32 length = MFW_DRV_MSG_MAX_DWORDS(p_hwfn->mcp_info->mfw_mb_length);
72 u32 tmp, i;
73
74 if (!p_hwfn->mcp_info->public_base)
75 return;
76
77 for (i = 0; i < length; i++) {
78 tmp = qed_rd(p_hwfn, p_ptt,
79 p_hwfn->mcp_info->mfw_mb_addr +
80 (i << 2) + sizeof(u32));
81
82 /* The MB data is actually BE; Need to force it to cpu */
83 ((u32 *)p_hwfn->mcp_info->mfw_mb_cur)[i] =
84 be32_to_cpu((__force __be32)tmp);
85 }
86}
87
88int qed_mcp_free(struct qed_hwfn *p_hwfn)
89{
90 if (p_hwfn->mcp_info) {
91 kfree(p_hwfn->mcp_info->mfw_mb_cur);
92 kfree(p_hwfn->mcp_info->mfw_mb_shadow);
93 }
94 kfree(p_hwfn->mcp_info);
95
96 return 0;
97}
98
99static int qed_load_mcp_offsets(struct qed_hwfn *p_hwfn,
100 struct qed_ptt *p_ptt)
101{
102 struct qed_mcp_info *p_info = p_hwfn->mcp_info;
103 u32 drv_mb_offsize, mfw_mb_offsize;
104 u32 mcp_pf_id = MCP_PF_ID(p_hwfn);
105
106 p_info->public_base = qed_rd(p_hwfn, p_ptt, MISC_REG_SHARED_MEM_ADDR);
107 if (!p_info->public_base)
108 return 0;
109
110 p_info->public_base |= GRCBASE_MCP;
111
112 /* Calculate the driver and MFW mailbox address */
113 drv_mb_offsize = qed_rd(p_hwfn, p_ptt,
114 SECTION_OFFSIZE_ADDR(p_info->public_base,
115 PUBLIC_DRV_MB));
116 p_info->drv_mb_addr = SECTION_ADDR(drv_mb_offsize, mcp_pf_id);
117 DP_VERBOSE(p_hwfn, QED_MSG_SP,
118 "drv_mb_offsiz = 0x%x, drv_mb_addr = 0x%x mcp_pf_id = 0x%x\n",
119 drv_mb_offsize, p_info->drv_mb_addr, mcp_pf_id);
120
121 /* Set the MFW MB address */
122 mfw_mb_offsize = qed_rd(p_hwfn, p_ptt,
123 SECTION_OFFSIZE_ADDR(p_info->public_base,
124 PUBLIC_MFW_MB));
125 p_info->mfw_mb_addr = SECTION_ADDR(mfw_mb_offsize, mcp_pf_id);
126 p_info->mfw_mb_length = (u16)qed_rd(p_hwfn, p_ptt, p_info->mfw_mb_addr);
127
128 /* Get the current driver mailbox sequence before sending
129 * the first command
130 */
131 p_info->drv_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
132 DRV_MSG_SEQ_NUMBER_MASK;
133
134 /* Get current FW pulse sequence */
135 p_info->drv_pulse_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_pulse_mb) &
136 DRV_PULSE_SEQ_MASK;
137
138 p_info->mcp_hist = (u16)qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
139
140 return 0;
141}
142
143int qed_mcp_cmd_init(struct qed_hwfn *p_hwfn,
144 struct qed_ptt *p_ptt)
145{
146 struct qed_mcp_info *p_info;
147 u32 size;
148
149 /* Allocate mcp_info structure */
Yuval Mintz60fffb32016-02-21 11:40:07 +0200150 p_hwfn->mcp_info = kzalloc(sizeof(*p_hwfn->mcp_info), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200151 if (!p_hwfn->mcp_info)
152 goto err;
153 p_info = p_hwfn->mcp_info;
154
155 if (qed_load_mcp_offsets(p_hwfn, p_ptt) != 0) {
156 DP_NOTICE(p_hwfn, "MCP is not initialized\n");
157 /* Do not free mcp_info here, since public_base indicate that
158 * the MCP is not initialized
159 */
160 return 0;
161 }
162
163 size = MFW_DRV_MSG_MAX_DWORDS(p_info->mfw_mb_length) * sizeof(u32);
Yuval Mintz60fffb32016-02-21 11:40:07 +0200164 p_info->mfw_mb_cur = kzalloc(size, GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200165 p_info->mfw_mb_shadow =
166 kzalloc(sizeof(u32) * MFW_DRV_MSG_MAX_DWORDS(
Yuval Mintz60fffb32016-02-21 11:40:07 +0200167 p_info->mfw_mb_length), GFP_KERNEL);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200168 if (!p_info->mfw_mb_shadow || !p_info->mfw_mb_addr)
169 goto err;
170
Tomer Tayar5529bad2016-03-09 09:16:24 +0200171 /* Initialize the MFW spinlock */
172 spin_lock_init(&p_info->lock);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200173
174 return 0;
175
176err:
177 DP_NOTICE(p_hwfn, "Failed to allocate mcp memory\n");
178 qed_mcp_free(p_hwfn);
179 return -ENOMEM;
180}
181
Tomer Tayar5529bad2016-03-09 09:16:24 +0200182/* Locks the MFW mailbox of a PF to ensure a single access.
183 * The lock is achieved in most cases by holding a spinlock, causing other
184 * threads to wait till a previous access is done.
185 * In some cases (currently when a [UN]LOAD_REQ commands are sent), the single
186 * access is achieved by setting a blocking flag, which will fail other
187 * competing contexts to send their mailboxes.
188 */
189static int qed_mcp_mb_lock(struct qed_hwfn *p_hwfn,
190 u32 cmd)
191{
192 spin_lock_bh(&p_hwfn->mcp_info->lock);
193
194 /* The spinlock shouldn't be acquired when the mailbox command is
195 * [UN]LOAD_REQ, since the engine is locked by the MFW, and a parallel
196 * pending [UN]LOAD_REQ command of another PF together with a spinlock
197 * (i.e. interrupts are disabled) - can lead to a deadlock.
198 * It is assumed that for a single PF, no other mailbox commands can be
199 * sent from another context while sending LOAD_REQ, and that any
200 * parallel commands to UNLOAD_REQ can be cancelled.
201 */
202 if (cmd == DRV_MSG_CODE_LOAD_DONE || cmd == DRV_MSG_CODE_UNLOAD_DONE)
203 p_hwfn->mcp_info->block_mb_sending = false;
204
205 if (p_hwfn->mcp_info->block_mb_sending) {
206 DP_NOTICE(p_hwfn,
207 "Trying to send a MFW mailbox command [0x%x] in parallel to [UN]LOAD_REQ. Aborting.\n",
208 cmd);
209 spin_unlock_bh(&p_hwfn->mcp_info->lock);
210 return -EBUSY;
211 }
212
213 if (cmd == DRV_MSG_CODE_LOAD_REQ || cmd == DRV_MSG_CODE_UNLOAD_REQ) {
214 p_hwfn->mcp_info->block_mb_sending = true;
215 spin_unlock_bh(&p_hwfn->mcp_info->lock);
216 }
217
218 return 0;
219}
220
221static void qed_mcp_mb_unlock(struct qed_hwfn *p_hwfn,
222 u32 cmd)
223{
224 if (cmd != DRV_MSG_CODE_LOAD_REQ && cmd != DRV_MSG_CODE_UNLOAD_REQ)
225 spin_unlock_bh(&p_hwfn->mcp_info->lock);
226}
227
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200228int qed_mcp_reset(struct qed_hwfn *p_hwfn,
229 struct qed_ptt *p_ptt)
230{
231 u32 seq = ++p_hwfn->mcp_info->drv_mb_seq;
232 u8 delay = CHIP_MCP_RESP_ITER_US;
233 u32 org_mcp_reset_seq, cnt = 0;
234 int rc = 0;
235
Tomer Tayar5529bad2016-03-09 09:16:24 +0200236 /* Ensure that only a single thread is accessing the mailbox at a
237 * certain time.
238 */
239 rc = qed_mcp_mb_lock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
240 if (rc != 0)
241 return rc;
242
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200243 /* Set drv command along with the updated sequence */
244 org_mcp_reset_seq = qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0);
245 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header,
246 (DRV_MSG_CODE_MCP_RESET | seq));
247
248 do {
249 /* Wait for MFW response */
250 udelay(delay);
251 /* Give the FW up to 500 second (50*1000*10usec) */
252 } while ((org_mcp_reset_seq == qed_rd(p_hwfn, p_ptt,
253 MISCS_REG_GENERIC_POR_0)) &&
254 (cnt++ < QED_MCP_RESET_RETRIES));
255
256 if (org_mcp_reset_seq !=
257 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
258 DP_VERBOSE(p_hwfn, QED_MSG_SP,
259 "MCP was reset after %d usec\n", cnt * delay);
260 } else {
261 DP_ERR(p_hwfn, "Failed to reset MCP\n");
262 rc = -EAGAIN;
263 }
264
Tomer Tayar5529bad2016-03-09 09:16:24 +0200265 qed_mcp_mb_unlock(p_hwfn, DRV_MSG_CODE_MCP_RESET);
266
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200267 return rc;
268}
269
270static int qed_do_mcp_cmd(struct qed_hwfn *p_hwfn,
271 struct qed_ptt *p_ptt,
272 u32 cmd,
273 u32 param,
274 u32 *o_mcp_resp,
275 u32 *o_mcp_param)
276{
277 u8 delay = CHIP_MCP_RESP_ITER_US;
278 u32 seq, cnt = 1, actual_mb_seq;
279 int rc = 0;
280
281 /* Get actual driver mailbox sequence */
282 actual_mb_seq = DRV_MB_RD(p_hwfn, p_ptt, drv_mb_header) &
283 DRV_MSG_SEQ_NUMBER_MASK;
284
285 /* Use MCP history register to check if MCP reset occurred between
286 * init time and now.
287 */
288 if (p_hwfn->mcp_info->mcp_hist !=
289 qed_rd(p_hwfn, p_ptt, MISCS_REG_GENERIC_POR_0)) {
290 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Rereading MCP offsets\n");
291 qed_load_mcp_offsets(p_hwfn, p_ptt);
292 qed_mcp_cmd_port_init(p_hwfn, p_ptt);
293 }
294 seq = ++p_hwfn->mcp_info->drv_mb_seq;
295
296 /* Set drv param */
297 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_param, param);
298
299 /* Set drv command along with the updated sequence */
300 DRV_MB_WR(p_hwfn, p_ptt, drv_mb_header, (cmd | seq));
301
302 DP_VERBOSE(p_hwfn, QED_MSG_SP,
303 "wrote command (%x) to MFW MB param 0x%08x\n",
304 (cmd | seq), param);
305
306 do {
307 /* Wait for MFW response */
308 udelay(delay);
309 *o_mcp_resp = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_header);
310
311 /* Give the FW up to 5 second (500*10ms) */
312 } while ((seq != (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) &&
313 (cnt++ < QED_DRV_MB_MAX_RETRIES));
314
315 DP_VERBOSE(p_hwfn, QED_MSG_SP,
316 "[after %d ms] read (%x) seq is (%x) from FW MB\n",
317 cnt * delay, *o_mcp_resp, seq);
318
319 /* Is this a reply to our command? */
320 if (seq == (*o_mcp_resp & FW_MSG_SEQ_NUMBER_MASK)) {
321 *o_mcp_resp &= FW_MSG_CODE_MASK;
322 /* Get the MCP param */
323 *o_mcp_param = DRV_MB_RD(p_hwfn, p_ptt, fw_mb_param);
324 } else {
325 /* FW BUG! */
326 DP_ERR(p_hwfn, "MFW failed to respond!\n");
327 *o_mcp_resp = 0;
328 rc = -EAGAIN;
329 }
330 return rc;
331}
332
Tomer Tayar5529bad2016-03-09 09:16:24 +0200333static int qed_mcp_cmd_and_union(struct qed_hwfn *p_hwfn,
334 struct qed_ptt *p_ptt,
335 struct qed_mcp_mb_params *p_mb_params)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200336{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200337 u32 union_data_addr;
338 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200339
340 /* MCP not initialized */
341 if (!qed_mcp_is_init(p_hwfn)) {
342 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
343 return -EBUSY;
344 }
345
Tomer Tayar5529bad2016-03-09 09:16:24 +0200346 union_data_addr = p_hwfn->mcp_info->drv_mb_addr +
347 offsetof(struct public_drv_mb, union_data);
348
349 /* Ensure that only a single thread is accessing the mailbox at a
350 * certain time.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200351 */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200352 rc = qed_mcp_mb_lock(p_hwfn, p_mb_params->cmd);
353 if (rc)
354 return rc;
355
356 if (p_mb_params->p_data_src != NULL)
357 qed_memcpy_to(p_hwfn, p_ptt, union_data_addr,
358 p_mb_params->p_data_src,
359 sizeof(*p_mb_params->p_data_src));
360
361 rc = qed_do_mcp_cmd(p_hwfn, p_ptt, p_mb_params->cmd,
362 p_mb_params->param, &p_mb_params->mcp_resp,
363 &p_mb_params->mcp_param);
364
365 if (p_mb_params->p_data_dst != NULL)
366 qed_memcpy_from(p_hwfn, p_ptt, p_mb_params->p_data_dst,
367 union_data_addr,
368 sizeof(*p_mb_params->p_data_dst));
369
370 qed_mcp_mb_unlock(p_hwfn, p_mb_params->cmd);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200371
372 return rc;
373}
374
Tomer Tayar5529bad2016-03-09 09:16:24 +0200375int qed_mcp_cmd(struct qed_hwfn *p_hwfn,
376 struct qed_ptt *p_ptt,
377 u32 cmd,
378 u32 param,
379 u32 *o_mcp_resp,
380 u32 *o_mcp_param)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200381{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200382 struct qed_mcp_mb_params mb_params;
383 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200384
Tomer Tayar5529bad2016-03-09 09:16:24 +0200385 memset(&mb_params, 0, sizeof(mb_params));
386 mb_params.cmd = cmd;
387 mb_params.param = param;
388 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
389 if (rc)
390 return rc;
391
392 *o_mcp_resp = mb_params.mcp_resp;
393 *o_mcp_param = mb_params.mcp_param;
394
395 return 0;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200396}
397
398int qed_mcp_load_req(struct qed_hwfn *p_hwfn,
399 struct qed_ptt *p_ptt,
400 u32 *p_load_code)
401{
402 struct qed_dev *cdev = p_hwfn->cdev;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200403 struct qed_mcp_mb_params mb_params;
404 union drv_union_data union_data;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200405 int rc;
406
Tomer Tayar5529bad2016-03-09 09:16:24 +0200407 memset(&mb_params, 0, sizeof(mb_params));
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200408 /* Load Request */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200409 mb_params.cmd = DRV_MSG_CODE_LOAD_REQ;
410 mb_params.param = PDA_COMP | DRV_ID_MCP_HSI_VER_CURRENT |
411 cdev->drv_type;
412 memcpy(&union_data.ver_str, cdev->ver_str, MCP_DRV_VER_STR_SIZE);
413 mb_params.p_data_src = &union_data;
414 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200415
416 /* if mcp fails to respond we must abort */
417 if (rc) {
418 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
419 return rc;
420 }
421
Tomer Tayar5529bad2016-03-09 09:16:24 +0200422 *p_load_code = mb_params.mcp_resp;
423
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200424 /* If MFW refused (e.g. other port is in diagnostic mode) we
425 * must abort. This can happen in the following cases:
426 * - Other port is in diagnostic mode
427 * - Previously loaded function on the engine is not compliant with
428 * the requester.
429 * - MFW cannot cope with the requester's DRV_MFW_HSI_VERSION.
430 * -
431 */
432 if (!(*p_load_code) ||
433 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_HSI) ||
434 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_PDA) ||
435 ((*p_load_code) == FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG)) {
436 DP_ERR(p_hwfn, "MCP refused load request, aborting\n");
437 return -EBUSY;
438 }
439
440 return 0;
441}
442
Yuval Mintzcc875c22015-10-26 11:02:31 +0200443static void qed_mcp_handle_link_change(struct qed_hwfn *p_hwfn,
444 struct qed_ptt *p_ptt,
445 bool b_reset)
446{
447 struct qed_mcp_link_state *p_link;
448 u32 status = 0;
449
450 p_link = &p_hwfn->mcp_info->link_output;
451 memset(p_link, 0, sizeof(*p_link));
452 if (!b_reset) {
453 status = qed_rd(p_hwfn, p_ptt,
454 p_hwfn->mcp_info->port_addr +
455 offsetof(struct public_port, link_status));
456 DP_VERBOSE(p_hwfn, (NETIF_MSG_LINK | QED_MSG_SP),
457 "Received link update [0x%08x] from mfw [Addr 0x%x]\n",
458 status,
459 (u32)(p_hwfn->mcp_info->port_addr +
460 offsetof(struct public_port,
461 link_status)));
462 } else {
463 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
464 "Resetting link indications\n");
465 return;
466 }
467
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200468 if (p_hwfn->b_drv_link_init)
469 p_link->link_up = !!(status & LINK_STATUS_LINK_UP);
470 else
471 p_link->link_up = false;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200472
473 p_link->full_duplex = true;
474 switch ((status & LINK_STATUS_SPEED_AND_DUPLEX_MASK)) {
475 case LINK_STATUS_SPEED_AND_DUPLEX_100G:
476 p_link->speed = 100000;
477 break;
478 case LINK_STATUS_SPEED_AND_DUPLEX_50G:
479 p_link->speed = 50000;
480 break;
481 case LINK_STATUS_SPEED_AND_DUPLEX_40G:
482 p_link->speed = 40000;
483 break;
484 case LINK_STATUS_SPEED_AND_DUPLEX_25G:
485 p_link->speed = 25000;
486 break;
487 case LINK_STATUS_SPEED_AND_DUPLEX_20G:
488 p_link->speed = 20000;
489 break;
490 case LINK_STATUS_SPEED_AND_DUPLEX_10G:
491 p_link->speed = 10000;
492 break;
493 case LINK_STATUS_SPEED_AND_DUPLEX_1000THD:
494 p_link->full_duplex = false;
495 /* Fall-through */
496 case LINK_STATUS_SPEED_AND_DUPLEX_1000TFD:
497 p_link->speed = 1000;
498 break;
499 default:
500 p_link->speed = 0;
501 }
502
503 /* Correct speed according to bandwidth allocation */
504 if (p_hwfn->mcp_info->func_info.bandwidth_max && p_link->speed) {
505 p_link->speed = p_link->speed *
506 p_hwfn->mcp_info->func_info.bandwidth_max /
507 100;
508 qed_init_pf_rl(p_hwfn, p_ptt, p_hwfn->rel_pf_id,
509 p_link->speed);
510 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
511 "Configured MAX bandwidth to be %08x Mb/sec\n",
512 p_link->speed);
513 }
514
515 p_link->an = !!(status & LINK_STATUS_AUTO_NEGOTIATE_ENABLED);
516 p_link->an_complete = !!(status &
517 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE);
518 p_link->parallel_detection = !!(status &
519 LINK_STATUS_PARALLEL_DETECTION_USED);
520 p_link->pfc_enabled = !!(status & LINK_STATUS_PFC_ENABLED);
521
522 p_link->partner_adv_speed |=
523 (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE) ?
524 QED_LINK_PARTNER_SPEED_1G_FD : 0;
525 p_link->partner_adv_speed |=
526 (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE) ?
527 QED_LINK_PARTNER_SPEED_1G_HD : 0;
528 p_link->partner_adv_speed |=
529 (status & LINK_STATUS_LINK_PARTNER_10G_CAPABLE) ?
530 QED_LINK_PARTNER_SPEED_10G : 0;
531 p_link->partner_adv_speed |=
532 (status & LINK_STATUS_LINK_PARTNER_20G_CAPABLE) ?
533 QED_LINK_PARTNER_SPEED_20G : 0;
534 p_link->partner_adv_speed |=
535 (status & LINK_STATUS_LINK_PARTNER_40G_CAPABLE) ?
536 QED_LINK_PARTNER_SPEED_40G : 0;
537 p_link->partner_adv_speed |=
538 (status & LINK_STATUS_LINK_PARTNER_50G_CAPABLE) ?
539 QED_LINK_PARTNER_SPEED_50G : 0;
540 p_link->partner_adv_speed |=
541 (status & LINK_STATUS_LINK_PARTNER_100G_CAPABLE) ?
542 QED_LINK_PARTNER_SPEED_100G : 0;
543
544 p_link->partner_tx_flow_ctrl_en =
545 !!(status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED);
546 p_link->partner_rx_flow_ctrl_en =
547 !!(status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
548
549 switch (status & LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK) {
550 case LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE:
551 p_link->partner_adv_pause = QED_LINK_PARTNER_SYMMETRIC_PAUSE;
552 break;
553 case LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE:
554 p_link->partner_adv_pause = QED_LINK_PARTNER_ASYMMETRIC_PAUSE;
555 break;
556 case LINK_STATUS_LINK_PARTNER_BOTH_PAUSE:
557 p_link->partner_adv_pause = QED_LINK_PARTNER_BOTH_PAUSE;
558 break;
559 default:
560 p_link->partner_adv_pause = 0;
561 }
562
563 p_link->sfp_tx_fault = !!(status & LINK_STATUS_SFP_TX_FAULT);
564
565 qed_link_update(p_hwfn);
566}
567
568int qed_mcp_set_link(struct qed_hwfn *p_hwfn,
569 struct qed_ptt *p_ptt,
570 bool b_up)
571{
572 struct qed_mcp_link_params *params = &p_hwfn->mcp_info->link_input;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200573 struct qed_mcp_mb_params mb_params;
574 union drv_union_data union_data;
575 struct pmm_phy_cfg *phy_cfg;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200576 int rc = 0;
Tomer Tayar5529bad2016-03-09 09:16:24 +0200577 u32 cmd;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200578
579 /* Set the shmem configuration according to params */
Tomer Tayar5529bad2016-03-09 09:16:24 +0200580 phy_cfg = &union_data.drv_phy_cfg;
581 memset(phy_cfg, 0, sizeof(*phy_cfg));
Yuval Mintzcc875c22015-10-26 11:02:31 +0200582 cmd = b_up ? DRV_MSG_CODE_INIT_PHY : DRV_MSG_CODE_LINK_RESET;
583 if (!params->speed.autoneg)
Tomer Tayar5529bad2016-03-09 09:16:24 +0200584 phy_cfg->speed = params->speed.forced_speed;
585 phy_cfg->pause |= (params->pause.autoneg) ? PMM_PAUSE_AUTONEG : 0;
586 phy_cfg->pause |= (params->pause.forced_rx) ? PMM_PAUSE_RX : 0;
587 phy_cfg->pause |= (params->pause.forced_tx) ? PMM_PAUSE_TX : 0;
588 phy_cfg->adv_speed = params->speed.advertised_speeds;
589 phy_cfg->loopback_mode = params->loopback_mode;
Yuval Mintzcc875c22015-10-26 11:02:31 +0200590
Sudarsana Reddy Kallurufc916ff2016-03-09 09:16:23 +0200591 p_hwfn->b_drv_link_init = b_up;
592
Yuval Mintzcc875c22015-10-26 11:02:31 +0200593 if (b_up) {
594 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
595 "Configuring Link: Speed 0x%08x, Pause 0x%08x, adv_speed 0x%08x, loopback 0x%08x, features 0x%08x\n",
Tomer Tayar5529bad2016-03-09 09:16:24 +0200596 phy_cfg->speed,
597 phy_cfg->pause,
598 phy_cfg->adv_speed,
599 phy_cfg->loopback_mode,
600 phy_cfg->feature_config_flags);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200601 } else {
602 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
603 "Resetting link\n");
604 }
605
Tomer Tayar5529bad2016-03-09 09:16:24 +0200606 memset(&mb_params, 0, sizeof(mb_params));
607 mb_params.cmd = cmd;
608 mb_params.p_data_src = &union_data;
609 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
Yuval Mintzcc875c22015-10-26 11:02:31 +0200610
611 /* if mcp fails to respond we must abort */
612 if (rc) {
613 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
614 return rc;
615 }
616
617 /* Reset the link status if needed */
618 if (!b_up)
619 qed_mcp_handle_link_change(p_hwfn, p_ptt, true);
620
621 return 0;
622}
623
624int qed_mcp_handle_events(struct qed_hwfn *p_hwfn,
625 struct qed_ptt *p_ptt)
626{
627 struct qed_mcp_info *info = p_hwfn->mcp_info;
628 int rc = 0;
629 bool found = false;
630 u16 i;
631
632 DP_VERBOSE(p_hwfn, QED_MSG_SP, "Received message from MFW\n");
633
634 /* Read Messages from MFW */
635 qed_mcp_read_mb(p_hwfn, p_ptt);
636
637 /* Compare current messages to old ones */
638 for (i = 0; i < info->mfw_mb_length; i++) {
639 if (info->mfw_mb_cur[i] == info->mfw_mb_shadow[i])
640 continue;
641
642 found = true;
643
644 DP_VERBOSE(p_hwfn, NETIF_MSG_LINK,
645 "Msg [%d] - old CMD 0x%02x, new CMD 0x%02x\n",
646 i, info->mfw_mb_shadow[i], info->mfw_mb_cur[i]);
647
648 switch (i) {
649 case MFW_DRV_MSG_LINK_CHANGE:
650 qed_mcp_handle_link_change(p_hwfn, p_ptt, false);
651 break;
652 default:
653 DP_NOTICE(p_hwfn, "Unimplemented MFW message %d\n", i);
654 rc = -EINVAL;
655 }
656 }
657
658 /* ACK everything */
659 for (i = 0; i < MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length); i++) {
660 __be32 val = cpu_to_be32(((u32 *)info->mfw_mb_cur)[i]);
661
662 /* MFW expect answer in BE, so we force write in that format */
663 qed_wr(p_hwfn, p_ptt,
664 info->mfw_mb_addr + sizeof(u32) +
665 MFW_DRV_MSG_MAX_DWORDS(info->mfw_mb_length) *
666 sizeof(u32) + i * sizeof(u32),
667 (__force u32)val);
668 }
669
670 if (!found) {
671 DP_NOTICE(p_hwfn,
672 "Received an MFW message indication but no new message!\n");
673 rc = -EINVAL;
674 }
675
676 /* Copy the new mfw messages into the shadow */
677 memcpy(info->mfw_mb_shadow, info->mfw_mb_cur, info->mfw_mb_length);
678
679 return rc;
680}
681
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200682int qed_mcp_get_mfw_ver(struct qed_dev *cdev,
683 u32 *p_mfw_ver)
684{
685 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
686 struct qed_ptt *p_ptt;
687 u32 global_offsize;
688
689 p_ptt = qed_ptt_acquire(p_hwfn);
690 if (!p_ptt)
691 return -EBUSY;
692
693 global_offsize = qed_rd(p_hwfn, p_ptt,
694 SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->
695 public_base,
696 PUBLIC_GLOBAL));
697 *p_mfw_ver = qed_rd(p_hwfn, p_ptt,
698 SECTION_ADDR(global_offsize, 0) +
699 offsetof(struct public_global, mfw_ver));
700
701 qed_ptt_release(p_hwfn, p_ptt);
702
703 return 0;
704}
705
Yuval Mintzcc875c22015-10-26 11:02:31 +0200706int qed_mcp_get_media_type(struct qed_dev *cdev,
707 u32 *p_media_type)
708{
709 struct qed_hwfn *p_hwfn = &cdev->hwfns[0];
710 struct qed_ptt *p_ptt;
711
712 if (!qed_mcp_is_init(p_hwfn)) {
713 DP_NOTICE(p_hwfn, "MFW is not initialized !\n");
714 return -EBUSY;
715 }
716
717 *p_media_type = MEDIA_UNSPECIFIED;
718
719 p_ptt = qed_ptt_acquire(p_hwfn);
720 if (!p_ptt)
721 return -EBUSY;
722
723 *p_media_type = qed_rd(p_hwfn, p_ptt, p_hwfn->mcp_info->port_addr +
724 offsetof(struct public_port, media_type));
725
726 qed_ptt_release(p_hwfn, p_ptt);
727
728 return 0;
729}
730
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200731static u32 qed_mcp_get_shmem_func(struct qed_hwfn *p_hwfn,
732 struct qed_ptt *p_ptt,
733 struct public_func *p_data,
734 int pfid)
735{
736 u32 addr = SECTION_OFFSIZE_ADDR(p_hwfn->mcp_info->public_base,
737 PUBLIC_FUNC);
738 u32 mfw_path_offsize = qed_rd(p_hwfn, p_ptt, addr);
739 u32 func_addr = SECTION_ADDR(mfw_path_offsize, pfid);
740 u32 i, size;
741
742 memset(p_data, 0, sizeof(*p_data));
743
744 size = min_t(u32, sizeof(*p_data),
745 QED_SECTION_SIZE(mfw_path_offsize));
746 for (i = 0; i < size / sizeof(u32); i++)
747 ((u32 *)p_data)[i] = qed_rd(p_hwfn, p_ptt,
748 func_addr + (i << 2));
749
750 return size;
751}
752
753static int
754qed_mcp_get_shmem_proto(struct qed_hwfn *p_hwfn,
755 struct public_func *p_info,
756 enum qed_pci_personality *p_proto)
757{
758 int rc = 0;
759
760 switch (p_info->config & FUNC_MF_CFG_PROTOCOL_MASK) {
761 case FUNC_MF_CFG_PROTOCOL_ETHERNET:
762 *p_proto = QED_PCI_ETH;
763 break;
764 default:
765 rc = -EINVAL;
766 }
767
768 return rc;
769}
770
771int qed_mcp_fill_shmem_func_info(struct qed_hwfn *p_hwfn,
772 struct qed_ptt *p_ptt)
773{
774 struct qed_mcp_function_info *info;
775 struct public_func shmem_info;
776
777 qed_mcp_get_shmem_func(p_hwfn, p_ptt, &shmem_info,
778 MCP_PF_ID(p_hwfn));
779 info = &p_hwfn->mcp_info->func_info;
780
781 info->pause_on_host = (shmem_info.config &
782 FUNC_MF_CFG_PAUSE_ON_HOST_RING) ? 1 : 0;
783
784 if (qed_mcp_get_shmem_proto(p_hwfn, &shmem_info,
785 &info->protocol)) {
786 DP_ERR(p_hwfn, "Unknown personality %08x\n",
787 (u32)(shmem_info.config & FUNC_MF_CFG_PROTOCOL_MASK));
788 return -EINVAL;
789 }
790
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200791
Yuval Mintzfc48b7a2016-02-15 13:22:35 -0500792 info->bandwidth_min = (shmem_info.config &
793 FUNC_MF_CFG_MIN_BW_MASK) >>
794 FUNC_MF_CFG_MIN_BW_SHIFT;
795 if (info->bandwidth_min < 1 || info->bandwidth_min > 100) {
796 DP_INFO(p_hwfn,
797 "bandwidth minimum out of bounds [%02x]. Set to 1\n",
798 info->bandwidth_min);
799 info->bandwidth_min = 1;
800 }
801
802 info->bandwidth_max = (shmem_info.config &
803 FUNC_MF_CFG_MAX_BW_MASK) >>
804 FUNC_MF_CFG_MAX_BW_SHIFT;
805 if (info->bandwidth_max < 1 || info->bandwidth_max > 100) {
806 DP_INFO(p_hwfn,
807 "bandwidth maximum out of bounds [%02x]. Set to 100\n",
808 info->bandwidth_max);
809 info->bandwidth_max = 100;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200810 }
811
812 if (shmem_info.mac_upper || shmem_info.mac_lower) {
813 info->mac[0] = (u8)(shmem_info.mac_upper >> 8);
814 info->mac[1] = (u8)(shmem_info.mac_upper);
815 info->mac[2] = (u8)(shmem_info.mac_lower >> 24);
816 info->mac[3] = (u8)(shmem_info.mac_lower >> 16);
817 info->mac[4] = (u8)(shmem_info.mac_lower >> 8);
818 info->mac[5] = (u8)(shmem_info.mac_lower);
819 } else {
820 DP_NOTICE(p_hwfn, "MAC is 0 in shmem\n");
821 }
822
823 info->wwn_port = (u64)shmem_info.fcoe_wwn_port_name_upper |
824 (((u64)shmem_info.fcoe_wwn_port_name_lower) << 32);
825 info->wwn_node = (u64)shmem_info.fcoe_wwn_node_name_upper |
826 (((u64)shmem_info.fcoe_wwn_node_name_lower) << 32);
827
828 info->ovlan = (u16)(shmem_info.ovlan_stag & FUNC_MF_CFG_OV_STAG_MASK);
829
830 DP_VERBOSE(p_hwfn, (QED_MSG_SP | NETIF_MSG_IFUP),
831 "Read configuration from shmem: pause_on_host %02x protocol %02x BW [%02x - %02x] MAC %02x:%02x:%02x:%02x:%02x:%02x wwn port %llx node %llx ovlan %04x\n",
832 info->pause_on_host, info->protocol,
833 info->bandwidth_min, info->bandwidth_max,
834 info->mac[0], info->mac[1], info->mac[2],
835 info->mac[3], info->mac[4], info->mac[5],
836 info->wwn_port, info->wwn_node, info->ovlan);
837
838 return 0;
839}
840
Yuval Mintzcc875c22015-10-26 11:02:31 +0200841struct qed_mcp_link_params
842*qed_mcp_get_link_params(struct qed_hwfn *p_hwfn)
843{
844 if (!p_hwfn || !p_hwfn->mcp_info)
845 return NULL;
846 return &p_hwfn->mcp_info->link_input;
847}
848
849struct qed_mcp_link_state
850*qed_mcp_get_link_state(struct qed_hwfn *p_hwfn)
851{
852 if (!p_hwfn || !p_hwfn->mcp_info)
853 return NULL;
854 return &p_hwfn->mcp_info->link_output;
855}
856
857struct qed_mcp_link_capabilities
858*qed_mcp_get_link_capabilities(struct qed_hwfn *p_hwfn)
859{
860 if (!p_hwfn || !p_hwfn->mcp_info)
861 return NULL;
862 return &p_hwfn->mcp_info->link_capabilities;
863}
864
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200865int qed_mcp_drain(struct qed_hwfn *p_hwfn,
866 struct qed_ptt *p_ptt)
867{
868 u32 resp = 0, param = 0;
869 int rc;
870
871 rc = qed_mcp_cmd(p_hwfn, p_ptt,
872 DRV_MSG_CODE_NIG_DRAIN, 100,
873 &resp, &param);
874
875 /* Wait for the drain to complete before returning */
876 msleep(120);
877
878 return rc;
879}
880
Manish Chopracee4d262015-10-26 11:02:28 +0200881int qed_mcp_get_flash_size(struct qed_hwfn *p_hwfn,
882 struct qed_ptt *p_ptt,
883 u32 *p_flash_size)
884{
885 u32 flash_size;
886
887 flash_size = qed_rd(p_hwfn, p_ptt, MCP_REG_NVM_CFG4);
888 flash_size = (flash_size & MCP_REG_NVM_CFG4_FLASH_SIZE) >>
889 MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT;
890 flash_size = (1 << (flash_size + MCP_BYTES_PER_MBIT_SHIFT));
891
892 *p_flash_size = flash_size;
893
894 return 0;
895}
896
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200897int
898qed_mcp_send_drv_version(struct qed_hwfn *p_hwfn,
899 struct qed_ptt *p_ptt,
900 struct qed_mcp_drv_version *p_ver)
901{
Tomer Tayar5529bad2016-03-09 09:16:24 +0200902 struct drv_version_stc *p_drv_version;
903 struct qed_mcp_mb_params mb_params;
904 union drv_union_data union_data;
905 __be32 val;
906 u32 i;
907 int rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200908
Tomer Tayar5529bad2016-03-09 09:16:24 +0200909 p_drv_version = &union_data.drv_version;
910 p_drv_version->version = p_ver->version;
911 for (i = 0; i < MCP_DRV_VER_STR_SIZE - 1; i += 4) {
912 val = cpu_to_be32(p_ver->name[i]);
913 *(u32 *)&p_drv_version->name[i * sizeof(u32)] = val;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200914 }
915
Tomer Tayar5529bad2016-03-09 09:16:24 +0200916 memset(&mb_params, 0, sizeof(mb_params));
917 mb_params.cmd = DRV_MSG_CODE_SET_VERSION;
918 mb_params.p_data_src = &union_data;
919 rc = qed_mcp_cmd_and_union(p_hwfn, p_ptt, &mb_params);
920 if (rc)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200921 DP_ERR(p_hwfn, "MCP response failure, aborting\n");
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200922
Tomer Tayar5529bad2016-03-09 09:16:24 +0200923 return rc;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200924}
Sudarsana Kalluru91420b82015-11-30 12:25:03 +0200925
926int qed_mcp_set_led(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
927 enum qed_led_mode mode)
928{
929 u32 resp = 0, param = 0, drv_mb_param;
930 int rc;
931
932 switch (mode) {
933 case QED_LED_MODE_ON:
934 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_ON;
935 break;
936 case QED_LED_MODE_OFF:
937 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OFF;
938 break;
939 case QED_LED_MODE_RESTORE:
940 drv_mb_param = DRV_MB_PARAM_SET_LED_MODE_OPER;
941 break;
942 default:
943 DP_NOTICE(p_hwfn, "Invalid LED mode %d\n", mode);
944 return -EINVAL;
945 }
946
947 rc = qed_mcp_cmd(p_hwfn, p_ptt, DRV_MSG_CODE_SET_LED_MODE,
948 drv_mb_param, &resp, &param);
949
950 return rc;
951}