blob: 4069259aef34cbf868d4cb92ae069324576efa98 [file] [log] [blame]
Greg Rose5321a212013-12-21 06:13:06 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose5321a212013-12-21 06:13:06 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose5321a212013-12-21 06:13:06 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
27#ifndef _I40E_TXRX_H_
28#define _I40E_TXRX_H_
29
Jesse Brandeburgaee80872014-04-09 05:59:02 +000030/* Interrupt Throttling and Rate Limiting Goodies */
Greg Rose5321a212013-12-21 06:13:06 +000031#define I40E_DEFAULT_IRQ_WORK 256
Alexander Duyck92418fb2017-12-29 08:51:08 -050032
33/* The datasheet for the X710 and XL710 indicate that the maximum value for
34 * the ITR is 8160usec which is then called out as 0xFF0 with a 2usec
35 * resolution. 8160 is 0x1FE0 when written out in hex. So instead of storing
36 * the register value which is divided by 2 lets use the actual values and
37 * avoid an excessive amount of translation.
38 */
39#define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
40#define I40E_ITR_MASK 0x1FFE /* mask for ITR register value */
41#define I40E_MIN_ITR 2 /* reg uses 2 usec resolution */
42#define I40E_ITR_100K 10 /* all values below must be even */
43#define I40E_ITR_50K 20
44#define I40E_ITR_20K 50
45#define I40E_ITR_18K 60
46#define I40E_ITR_8K 122
47#define I40E_MAX_ITR 8160 /* maximum value as per datasheet */
48#define ITR_TO_REG(setting) ((setting) & ~I40E_ITR_DYNAMIC)
49#define ITR_REG_ALIGN(setting) __ALIGN_MASK(setting, ~I40E_ITR_MASK)
50#define ITR_IS_DYNAMIC(setting) (!!((setting) & I40E_ITR_DYNAMIC))
51
52#define I40E_ITR_RX_DEF (I40E_ITR_20K | I40E_ITR_DYNAMIC)
53#define I40E_ITR_TX_DEF (I40E_ITR_20K | I40E_ITR_DYNAMIC)
54
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040055/* 0x40 is the enable bit for interrupt rate limiting, and must be set if
56 * the value of the rate limit is non-zero
57 */
58#define INTRL_ENA BIT(6)
Alexander Duyck92418fb2017-12-29 08:51:08 -050059#define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
Jesse Brandeburgac26fc12015-09-28 14:12:37 -040060#define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
61#define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
62#define I40E_INTRL_8K 125 /* 8000 ints/sec */
63#define I40E_INTRL_62K 16 /* 62500 ints/sec */
64#define I40E_INTRL_83K 12 /* 83333 ints/sec */
Greg Rose5321a212013-12-21 06:13:06 +000065
66#define I40E_QUEUE_END_OF_LIST 0x7FF
67
68/* this enum matches hardware bits and is meant to be used by DYN_CTLN
69 * registers and QINT registers or more generally anywhere in the manual
70 * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
71 * register but instead is a special value meaning "don't update" ITR0/1/2.
72 */
73enum i40e_dyn_idx_t {
74 I40E_IDX_ITR0 = 0,
75 I40E_IDX_ITR1 = 1,
76 I40E_IDX_ITR2 = 2,
77 I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
78};
79
80/* these are indexes into ITRN registers */
81#define I40E_RX_ITR I40E_IDX_ITR0
82#define I40E_TX_ITR I40E_IDX_ITR1
83#define I40E_PE_ITR I40E_IDX_ITR2
84
85/* Supported RSS offloads */
86#define I40E_DEFAULT_RSS_HENA ( \
Jesse Brandeburg41a1d042015-06-04 16:24:02 -040087 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
88 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
89 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
90 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
91 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
92 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
93 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
94 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
95 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
96 BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
97 BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
Greg Rose5321a212013-12-21 06:13:06 +000098
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -040099#define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
Jesse Brandeburgd08f5552015-09-16 19:01:08 -0700100 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
101 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
102 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
103 BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
104 BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
105 BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
Anjali Singhai Jaine25d00b82015-06-23 19:00:04 -0400106
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700107/* Supported Rx Buffer Sizes (a multiple of 128) */
108#define I40E_RXBUFFER_256 256
Alexander Duyckdab86af2017-03-14 10:15:27 -0700109#define I40E_RXBUFFER_1536 1536 /* 128B aligned standard Ethernet frame */
Greg Rose5321a212013-12-21 06:13:06 +0000110#define I40E_RXBUFFER_2048 2048
Alexander Duyck98efd692017-04-05 07:51:01 -0400111#define I40E_RXBUFFER_3072 3072 /* Used for large frames w/ padding */
Greg Rose5321a212013-12-21 06:13:06 +0000112#define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
113
114/* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
115 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
116 * this adds up to 512 bytes of extra data meaning the smallest allocation
117 * we could have is 1K.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700118 * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
119 * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
Greg Rose5321a212013-12-21 06:13:06 +0000120 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700121#define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
Mitch Williams1e3a5fd2017-06-23 04:24:43 -0400122#define I40E_PACKET_HDR_PAD (ETH_HLEN + ETH_FCS_LEN + (VLAN_HLEN * 2))
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700123#define i40e_rx_desc i40e_32byte_rx_desc
124
Alexander Duyck59605bc2017-01-30 12:29:35 -0800125#define I40E_RX_DMA_ATTR \
126 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
127
Alexander Duyckca9ec082017-04-05 07:51:02 -0400128/* Attempt to maximize the headroom available for incoming frames. We
129 * use a 2K buffer for receives and need 1536/1534 to store the data for
130 * the frame. This leaves us with 512 bytes of room. From that we need
131 * to deduct the space needed for the shared info and the padding needed
132 * to IP align the frame.
133 *
134 * Note: For cache line sizes 256 or larger this value is going to end
135 * up negative. In these cases we should fall back to the legacy
136 * receive path.
137 */
138#if (PAGE_SIZE < 8192)
139#define I40E_2K_TOO_SMALL_WITH_PADDING \
140((NET_SKB_PAD + I40E_RXBUFFER_1536) > SKB_WITH_OVERHEAD(I40E_RXBUFFER_2048))
141
142static inline int i40e_compute_pad(int rx_buf_len)
143{
144 int page_size, pad_size;
145
146 page_size = ALIGN(rx_buf_len, PAGE_SIZE / 2);
147 pad_size = SKB_WITH_OVERHEAD(page_size) - rx_buf_len;
148
149 return pad_size;
150}
151
152static inline int i40e_skb_pad(void)
153{
154 int rx_buf_len;
155
156 /* If a 2K buffer cannot handle a standard Ethernet frame then
157 * optimize padding for a 3K buffer instead of a 1.5K buffer.
158 *
159 * For a 3K buffer we need to add enough padding to allow for
160 * tailroom due to NET_IP_ALIGN possibly shifting us out of
161 * cache-line alignment.
162 */
163 if (I40E_2K_TOO_SMALL_WITH_PADDING)
164 rx_buf_len = I40E_RXBUFFER_3072 + SKB_DATA_ALIGN(NET_IP_ALIGN);
165 else
166 rx_buf_len = I40E_RXBUFFER_1536;
167
168 /* if needed make room for NET_IP_ALIGN */
169 rx_buf_len -= NET_IP_ALIGN;
170
171 return i40e_compute_pad(rx_buf_len);
172}
173
174#define I40E_SKB_PAD i40e_skb_pad()
175#else
176#define I40E_2K_TOO_SMALL_WITH_PADDING false
177#define I40E_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
178#endif
179
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700180/**
181 * i40e_test_staterr - tests bits in Rx descriptor status and error fields
182 * @rx_desc: pointer to receive descriptor (in le64 format)
183 * @stat_err_bits: value to mask
184 *
185 * This function does some fast chicanery in order to return the
186 * value of the mask which is really only used for boolean tests.
187 * The status_error_len doesn't need to be shifted because it begins
188 * at offset zero.
189 */
190static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
191 const u64 stat_err_bits)
192{
193 return !!(rx_desc->wb.qword1.status_error_len &
194 cpu_to_le64(stat_err_bits));
195}
Greg Rose5321a212013-12-21 06:13:06 +0000196
197/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jacob Keller95bc2fb2017-09-07 08:05:52 -0400198#define I40E_RX_BUFFER_WRITE 32 /* Must be power of 2 */
Mitch Williamsa132af22015-01-24 09:58:35 +0000199#define I40E_RX_INCREMENT(r, i) \
200 do { \
201 (i)++; \
202 if ((i) == (r)->count) \
203 i = 0; \
204 r->next_to_clean = i; \
205 } while (0)
206
Greg Rose5321a212013-12-21 06:13:06 +0000207#define I40E_RX_NEXT_DESC(r, i, n) \
208 do { \
209 (i)++; \
210 if ((i) == (r)->count) \
211 i = 0; \
212 (n) = I40E_RX_DESC((r), (i)); \
213 } while (0)
214
215#define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
216 do { \
217 I40E_RX_NEXT_DESC((r), (i), (n)); \
218 prefetch((n)); \
219 } while (0)
220
Anjali Singhai71da6192015-02-21 06:42:35 +0000221#define I40E_MAX_BUFFER_TXD 8
Greg Rose5321a212013-12-21 06:13:06 +0000222#define I40E_MIN_TX_LEN 17
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800223
224/* The size limit for a transmit buffer in a descriptor is (16K - 1).
225 * In order to align with the read requests we will align the value to
226 * the nearest 4K which represents our maximum read request size.
227 */
228#define I40E_MAX_READ_REQ_SIZE 4096
229#define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
230#define I40E_MAX_DATA_PER_TXD_ALIGNED \
231 (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
232
Mitch Williams4293d5f2016-11-08 13:05:14 -0800233/**
234 * i40e_txd_use_count - estimate the number of descriptors needed for Tx
235 * @size: transmit request size in bytes
236 *
237 * Due to hardware alignment restrictions (4K alignment), we need to
238 * assume that we can have no more than 12K of data per descriptor, even
239 * though each descriptor can take up to 16K - 1 bytes of aligned memory.
240 * Thus, we need to divide by 12K. But division is slow! Instead,
241 * we decompose the operation into shifts and one relatively cheap
242 * multiply operation.
243 *
244 * To divide by 12K, we first divide by 4K, then divide by 3:
245 * To divide by 4K, shift right by 12 bits
246 * To divide by 3, multiply by 85, then divide by 256
247 * (Divide by 256 is done by shifting right by 8 bits)
248 * Finally, we add one to round up. Because 256 isn't an exact multiple of
249 * 3, we'll underestimate near each multiple of 12K. This is actually more
250 * accurate as we have 4K - 1 of wiggle room that we can fit into the last
251 * segment. For our purposes this is accurate out to 1M which is orders of
252 * magnitude greater than our largest possible GSO size.
253 *
254 * This would then be implemented as:
255 * return (((size >> 12) * 85) >> 8) + 1;
256 *
257 * Since multiplication and division are commutative, we can reorder
258 * operations into:
259 * return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800260 */
261static inline unsigned int i40e_txd_use_count(unsigned int size)
262{
Mitch Williams4293d5f2016-11-08 13:05:14 -0800263 return ((size * 85) >> 20) + 1;
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800264}
Greg Rose5321a212013-12-21 06:13:06 +0000265
266/* Tx Descriptors needed, worst case */
Alexander Duyck0a797db32018-01-26 08:54:45 -0800267#define DESC_NEEDED (MAX_SKB_FRAGS + 6)
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000268#define I40E_MIN_DESC_PENDING 4
Greg Rose5321a212013-12-21 06:13:06 +0000269
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400270#define I40E_TX_FLAGS_HW_VLAN BIT(1)
271#define I40E_TX_FLAGS_SW_VLAN BIT(2)
272#define I40E_TX_FLAGS_TSO BIT(3)
273#define I40E_TX_FLAGS_IPV4 BIT(4)
274#define I40E_TX_FLAGS_IPV6 BIT(5)
275#define I40E_TX_FLAGS_FCCRC BIT(6)
276#define I40E_TX_FLAGS_FSO BIT(7)
277#define I40E_TX_FLAGS_FD_SB BIT(9)
278#define I40E_TX_FLAGS_VXLAN_TUNNEL BIT(10)
Greg Rose5321a212013-12-21 06:13:06 +0000279#define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
280#define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
281#define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
282#define I40E_TX_FLAGS_VLAN_SHIFT 16
283
284struct i40e_tx_buffer {
285 struct i40e_tx_desc *next_to_watch;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000286 union {
287 struct sk_buff *skb;
288 void *raw_buf;
289 };
Greg Rose5321a212013-12-21 06:13:06 +0000290 unsigned int bytecount;
291 unsigned short gso_segs;
Jesse Brandeburg6995b362015-08-28 17:55:54 -0400292
Greg Rose5321a212013-12-21 06:13:06 +0000293 DEFINE_DMA_UNMAP_ADDR(dma);
294 DEFINE_DMA_UNMAP_LEN(len);
295 u32 tx_flags;
296};
297
298struct i40e_rx_buffer {
Greg Rose5321a212013-12-21 06:13:06 +0000299 dma_addr_t dma;
300 struct page *page;
Alexander Duyck17936682017-02-21 15:55:39 -0800301#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
302 __u32 page_offset;
303#else
304 __u16 page_offset;
305#endif
306 __u16 pagecnt_bias;
Greg Rose5321a212013-12-21 06:13:06 +0000307};
308
309struct i40e_queue_stats {
310 u64 packets;
311 u64 bytes;
312};
313
314struct i40e_tx_queue_stats {
315 u64 restart_queue;
316 u64 tx_busy;
317 u64 tx_done_old;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -0400318 u64 tx_linearize;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -0400319 u64 tx_force_wb;
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -0500320 int prev_pkt_ctr;
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800321 u64 tx_lost_interrupt;
Greg Rose5321a212013-12-21 06:13:06 +0000322};
323
324struct i40e_rx_queue_stats {
325 u64 non_eop_descs;
326 u64 alloc_page_failed;
327 u64 alloc_buff_failed;
Mitch Williamsf16704e2016-01-13 16:51:49 -0800328 u64 page_reuse_count;
329 u64 realloc_count;
Greg Rose5321a212013-12-21 06:13:06 +0000330};
331
332enum i40e_ring_state_t {
333 __I40E_TX_FDIR_INIT_DONE,
334 __I40E_TX_XPS_INIT_DONE,
Jesse Brandeburgbd6cd4e2017-08-29 05:32:35 -0400335 __I40E_RING_STATE_NBITS /* must be last */
Greg Rose5321a212013-12-21 06:13:06 +0000336};
337
Jesse Brandeburgbec60fc2016-04-18 11:33:47 -0700338/* some useful defines for virtchannel interface, which
339 * is the only remaining user of header split
340 */
341#define I40E_RX_DTYPE_NO_SPLIT 0
342#define I40E_RX_DTYPE_HEADER_SPLIT 1
343#define I40E_RX_DTYPE_SPLIT_ALWAYS 2
344#define I40E_RX_SPLIT_L2 0x1
345#define I40E_RX_SPLIT_IP 0x2
346#define I40E_RX_SPLIT_TCP_UDP 0x4
347#define I40E_RX_SPLIT_SCTP 0x8
Greg Rose5321a212013-12-21 06:13:06 +0000348
349/* struct that defines a descriptor ring, associated with a VSI */
350struct i40e_ring {
351 struct i40e_ring *next; /* pointer to next ring in q_vector */
352 void *desc; /* Descriptor ring memory */
353 struct device *dev; /* Used for DMA mapping */
354 struct net_device *netdev; /* netdev ring maps to */
355 union {
356 struct i40e_tx_buffer *tx_bi;
357 struct i40e_rx_buffer *rx_bi;
358 };
Jesse Brandeburgbd6cd4e2017-08-29 05:32:35 -0400359 DECLARE_BITMAP(state, __I40E_RING_STATE_NBITS);
Greg Rose5321a212013-12-21 06:13:06 +0000360 u16 queue_index; /* Queue number of ring */
361 u8 dcb_tc; /* Traffic class of ring */
362 u8 __iomem *tail;
363
Jacob Keller65e87c02016-09-12 14:18:44 -0700364 /* high bit set means dynamic, use accessors routines to read/write.
365 * hardware only supports 2us resolution for the ITR registers.
366 * these values always store the USER setting, and must be converted
367 * before programming to a register.
368 */
Alexander Duyck40588ca2017-12-29 08:49:28 -0500369 u16 itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -0700370
Greg Rose5321a212013-12-21 06:13:06 +0000371 u16 count; /* Number of descriptors */
372 u16 reg_idx; /* HW register index of the ring */
Greg Rose5321a212013-12-21 06:13:06 +0000373 u16 rx_buf_len;
Greg Rose5321a212013-12-21 06:13:06 +0000374
375 /* used in interrupt processing */
376 u16 next_to_use;
377 u16 next_to_clean;
378
379 u8 atr_sample_rate;
380 u8 atr_count;
381
382 bool ring_active; /* is ring online or not */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000383 bool arm_wb; /* do something to arm write back */
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -0400384 u8 packet_stride;
Greg Rose5321a212013-12-21 06:13:06 +0000385
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400386 u16 flags;
Alexander Duyckca9ec082017-04-05 07:51:02 -0400387#define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
388#define I40E_RXR_FLAGS_BUILD_SKB_ENABLED BIT(1)
Anjali Singhai Jain527274c2015-06-05 12:20:31 -0400389
Greg Rose5321a212013-12-21 06:13:06 +0000390 /* stats structs */
391 struct i40e_queue_stats stats;
392 struct u64_stats_sync syncp;
393 union {
394 struct i40e_tx_queue_stats tx_stats;
395 struct i40e_rx_queue_stats rx_stats;
396 };
397
398 unsigned int size; /* length of descriptor ring in bytes */
399 dma_addr_t dma; /* physical address of ring */
400
401 struct i40e_vsi *vsi; /* Backreference to associated VSI */
402 struct i40e_q_vector *q_vector; /* Backreference to associated vector */
403
404 struct rcu_head rcu; /* to avoid race on free */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700405 u16 next_to_alloc;
Scott Petersone72e5652017-02-09 23:40:25 -0800406 struct sk_buff *skb; /* When i40evf_clean_rx_ring_irq() must
407 * return before it sees the EOP for
408 * the current packet, we save that skb
409 * here and resume receiving this
410 * packet the next time
411 * i40evf_clean_rx_ring_irq() is called
412 * for this ring.
413 */
Greg Rose5321a212013-12-21 06:13:06 +0000414} ____cacheline_internodealigned_in_smp;
415
Alexander Duyckca9ec082017-04-05 07:51:02 -0400416static inline bool ring_uses_build_skb(struct i40e_ring *ring)
417{
418 return !!(ring->flags & I40E_RXR_FLAGS_BUILD_SKB_ENABLED);
419}
420
421static inline void set_ring_build_skb_enabled(struct i40e_ring *ring)
422{
423 ring->flags |= I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
424}
425
426static inline void clear_ring_build_skb_enabled(struct i40e_ring *ring)
427{
428 ring->flags &= ~I40E_RXR_FLAGS_BUILD_SKB_ENABLED;
429}
430
Greg Rose5321a212013-12-21 06:13:06 +0000431enum i40e_latency_range {
432 I40E_LOWEST_LATENCY = 0,
433 I40E_LOW_LATENCY = 1,
434 I40E_BULK_LATENCY = 2,
435};
436
437struct i40e_ring_container {
438 /* array of pointers to rings */
439 struct i40e_ring *ring;
440 unsigned int total_bytes; /* total bytes processed this int */
441 unsigned int total_packets; /* total packets processed this int */
Jacob Keller742c9872017-07-14 09:10:13 -0400442 unsigned long last_itr_update; /* jiffies of last ITR update */
Greg Rose5321a212013-12-21 06:13:06 +0000443 u16 count;
444 enum i40e_latency_range latency_range;
Alexander Duyck556fdfd2017-12-29 08:51:25 -0500445 u16 target_itr; /* target ITR setting for ring(s) */
446 u16 current_itr; /* current ITR setting for ring(s) */
Greg Rose5321a212013-12-21 06:13:06 +0000447};
448
449/* iterator for handling rings in ring container */
450#define i40e_for_each_ring(pos, head) \
451 for (pos = (head).ring; pos != NULL; pos = pos->next)
452
Alexander Duyck98efd692017-04-05 07:51:01 -0400453static inline unsigned int i40e_rx_pg_order(struct i40e_ring *ring)
454{
455#if (PAGE_SIZE < 8192)
456 if (ring->rx_buf_len > (PAGE_SIZE / 2))
457 return 1;
458#endif
459 return 0;
460}
461
462#define i40e_rx_pg_size(_ring) (PAGE_SIZE << i40e_rx_pg_order(_ring))
463
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700464bool i40evf_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
Greg Rose5321a212013-12-21 06:13:06 +0000465netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
466void i40evf_clean_tx_ring(struct i40e_ring *tx_ring);
467void i40evf_clean_rx_ring(struct i40e_ring *rx_ring);
468int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring);
469int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring);
470void i40evf_free_tx_resources(struct i40e_ring *tx_ring);
471void i40evf_free_rx_resources(struct i40e_ring *rx_ring);
472int i40evf_napi_poll(struct napi_struct *napi, int budget);
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800473void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800474u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw);
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -0500475void i40evf_detect_recover_hung(struct i40e_vsi *vsi);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800476int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
Alexander Duyck2d374902016-02-17 11:02:50 -0800477bool __i40evf_chk_linearize(struct sk_buff *skb);
Kiran Patil9c6c1252015-11-06 15:26:02 -0800478
479/**
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800480 * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
481 * @skb: send buffer
482 * @tx_ring: ring to send buffer on
483 *
484 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
485 * there is not enough descriptors available in this ring since we need at least
486 * one descriptor.
487 **/
488static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
489{
490 const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
491 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
492 int count = 0, size = skb_headlen(skb);
493
494 for (;;) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -0800495 count += i40e_txd_use_count(size);
Alexander Duyck4ec441d2016-02-17 11:02:43 -0800496
497 if (!nr_frags--)
498 break;
499
500 size = skb_frag_size(frag++);
501 }
502
503 return count;
504}
505
506/**
507 * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
508 * @tx_ring: the ring to be checked
509 * @size: the size buffer we want to assure is available
510 *
511 * Returns 0 if stop is not needed
512 **/
513static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
514{
515 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
516 return 0;
517 return __i40evf_maybe_stop_tx(tx_ring, size);
518}
Alexander Duyck2d374902016-02-17 11:02:50 -0800519
520/**
521 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
522 * @skb: send buffer
523 * @count: number of buffers used
524 *
525 * Note: Our HW can't scatter-gather more than 8 fragments to build
526 * a packet on the wire and so we need to figure out the cases where we
527 * need to linearize the skb.
528 **/
529static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
530{
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700531 /* Both TSO and single send will work if count is less than 8 */
532 if (likely(count < I40E_MAX_BUFFER_TXD))
Alexander Duyck2d374902016-02-17 11:02:50 -0800533 return false;
534
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -0700535 if (skb_is_gso(skb))
536 return __i40evf_chk_linearize(skb);
537
538 /* we can support up to 8 data buffers for a single send */
539 return count != I40E_MAX_BUFFER_TXD;
Alexander Duyck2d374902016-02-17 11:02:50 -0800540}
Jesse Brandeburg1f15d662016-04-01 03:56:06 -0700541/**
Alexander Duycke486bdf2016-09-12 14:18:40 -0700542 * @ring: Tx ring to find the netdev equivalent of
543 **/
544static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
545{
546 return netdev_get_tx_queue(ring->netdev, ring->queue_index);
547}
Greg Rose5321a212013-12-21 06:13:06 +0000548#endif /* _I40E_TXRX_H_ */