blob: 834b6e9619714a91d5b96fc0aca80a96d69cc013 [file] [log] [blame]
Steffen Trumtrar97259e92014-01-06 10:27:37 -06001/*
2 * Copyright 2011-2012 Calxeda, Inc.
3 * Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * Based from clk-highbank.c
16 *
17 */
18#include <linux/clk.h>
19#include <linux/clkdev.h>
20#include <linux/clk-provider.h>
21#include <linux/io.h>
22#include <linux/of.h>
23
24#include "clk.h"
25
26/* Clock bypass bits */
27#define MAINPLL_BYPASS (1<<0)
28#define SDRAMPLL_BYPASS (1<<1)
29#define SDRAMPLL_SRC_BYPASS (1<<2)
30#define PERPLL_BYPASS (1<<3)
31#define PERPLL_SRC_BYPASS (1<<4)
32
33#define SOCFPGA_PLL_BG_PWRDWN 0
34#define SOCFPGA_PLL_EXT_ENA 1
35#define SOCFPGA_PLL_PWR_DOWN 2
36#define SOCFPGA_PLL_DIVF_MASK 0x0000FFF8
37#define SOCFPGA_PLL_DIVF_SHIFT 3
38#define SOCFPGA_PLL_DIVQ_MASK 0x003F0000
39#define SOCFPGA_PLL_DIVQ_SHIFT 16
40
41#define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
42
43static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
44 unsigned long parent_rate)
45{
46 struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
Dinh Nguyen5585f732014-02-19 15:11:10 -060047 unsigned long divf, divq, reg;
48 unsigned long long vco_freq;
Steffen Trumtrar97259e92014-01-06 10:27:37 -060049 unsigned long bypass;
50
51 reg = readl(socfpgaclk->hw.reg);
52 bypass = readl(clk_mgr_base_addr + CLKMGR_BYPASS);
53 if (bypass & MAINPLL_BYPASS)
54 return parent_rate;
55
56 divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT;
57 divq = (reg & SOCFPGA_PLL_DIVQ_MASK) >> SOCFPGA_PLL_DIVQ_SHIFT;
Dinh Nguyen5585f732014-02-19 15:11:10 -060058 vco_freq = (unsigned long long)parent_rate * (divf + 1);
59 do_div(vco_freq, (1 + divq));
60 return (unsigned long)vco_freq;
Steffen Trumtrar97259e92014-01-06 10:27:37 -060061}
62
63static struct clk_ops clk_pll_ops = {
64 .recalc_rate = clk_pll_recalc_rate,
65};
66
67static __init struct clk *__socfpga_pll_init(struct device_node *node,
68 const struct clk_ops *ops)
69{
70 u32 reg;
71 struct clk *clk;
72 struct socfpga_pll *pll_clk;
73 const char *clk_name = node->name;
74 const char *parent_name;
75 struct clk_init_data init;
76 int rc;
77
78 of_property_read_u32(node, "reg", &reg);
79
80 pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
81 if (WARN_ON(!pll_clk))
82 return NULL;
83
84 pll_clk->hw.reg = clk_mgr_base_addr + reg;
85
86 of_property_read_string(node, "clock-output-names", &clk_name);
87
88 init.name = clk_name;
89 init.ops = ops;
90 init.flags = 0;
91 parent_name = of_clk_get_parent_name(node, 0);
92 init.parent_names = parent_name ? &parent_name : NULL;
93 init.num_parents = parent_name ? 1 : 0;
94
95 pll_clk->hw.hw.init = &init;
96
97 pll_clk->hw.bit_idx = SOCFPGA_PLL_EXT_ENA;
98 clk_pll_ops.enable = clk_gate_ops.enable;
99 clk_pll_ops.disable = clk_gate_ops.disable;
100
101 clk = clk_register(NULL, &pll_clk->hw.hw);
102 if (WARN_ON(IS_ERR(clk))) {
103 kfree(pll_clk);
104 return NULL;
105 }
106 rc = of_clk_add_provider(node, of_clk_src_simple_get, clk);
107 return clk;
108}
109
110void __init socfpga_pll_init(struct device_node *node)
111{
112 __socfpga_pll_init(node, &clk_pll_ops);
113}