blob: 0aa8b7d5b21dbfafd3bbdf38d82e8f09a2636a56 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010018
Russell King0ba8b9b2008-08-10 18:08:10 +010019#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000020#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050021#include <asm/cachetype.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010022#include <asm/setup.h>
23#include <asm/sizes.h>
Russell Kinge616c592009-09-27 20:55:43 +010024#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010025#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040026#include <asm/highmem.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010027#include <asm/traps.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010028
29#include <asm/mach/arch.h>
30#include <asm/mach/map.h>
31
32#include "mm.h"
33
Russell Kingd111e8f2006-09-27 15:27:33 +010034/*
35 * empty_zero_page is a special page that is used for
36 * zero-initialized data and COW.
37 */
38struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040039EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010040
41/*
42 * The pmd table for the upper-most set of pages.
43 */
44pmd_t *top_pmd;
45
Russell Kingae8f1542006-09-27 15:38:34 +010046#define CPOLICY_UNCACHED 0
47#define CPOLICY_BUFFERED 1
48#define CPOLICY_WRITETHROUGH 2
49#define CPOLICY_WRITEBACK 3
50#define CPOLICY_WRITEALLOC 4
51
52static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
53static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010054pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010055pgprot_t pgprot_kernel;
56
Imre_Deak44b18692007-02-11 13:45:13 +010057EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010058EXPORT_SYMBOL(pgprot_kernel);
59
60struct cachepolicy {
61 const char policy[16];
62 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010063 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000064 pteval_t pte;
Russell Kingae8f1542006-09-27 15:38:34 +010065};
66
67static struct cachepolicy cache_policies[] __initdata = {
68 {
69 .policy = "uncached",
70 .cr_mask = CR_W|CR_C,
71 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010072 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010073 }, {
74 .policy = "buffered",
75 .cr_mask = CR_C,
76 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010077 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010078 }, {
79 .policy = "writethrough",
80 .cr_mask = 0,
81 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010082 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010083 }, {
84 .policy = "writeback",
85 .cr_mask = 0,
86 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010087 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010088 }, {
89 .policy = "writealloc",
90 .cr_mask = 0,
91 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010092 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010093 }
94};
95
96/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010097 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010098 * problems by allowing the cache or the cache and
99 * writebuffer to be turned off. (Note: the write
100 * buffer should not be on and the cache off).
101 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100102static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100103{
104 int i;
105
106 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
107 int len = strlen(cache_policies[i].policy);
108
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100109 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingae8f1542006-09-27 15:38:34 +0100110 cachepolicy = i;
111 cr_alignment &= ~cache_policies[i].cr_mask;
112 cr_no_alignment &= ~cache_policies[i].cr_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100113 break;
114 }
115 }
116 if (i == ARRAY_SIZE(cache_policies))
117 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Russell King4b46d642009-11-01 17:44:24 +0000118 /*
119 * This restriction is partly to do with the way we boot; it is
120 * unpredictable to have memory mapped using two different sets of
121 * memory attributes (shared, type, and cache attribs). We can not
122 * change these attributes once the initial assembly has setup the
123 * page tables.
124 */
Catalin Marinas11179d82007-07-20 11:42:24 +0100125 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
126 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
127 cachepolicy = CPOLICY_WRITEBACK;
128 }
Russell Kingae8f1542006-09-27 15:38:34 +0100129 flush_cache_all();
130 set_cr(cr_alignment);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100131 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100132}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100133early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100134
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100135static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100136{
137 char *p = "buffered";
138 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100139 early_cachepolicy(p);
140 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100141}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100142early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100143
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100144static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100145{
146 char *p = "uncached";
147 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100148 early_cachepolicy(p);
149 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100150}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100151early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100152
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100153static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100154{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100155 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100156 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100157 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100158 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100160}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100161early_param("ecc", early_ecc);
Russell Kingae8f1542006-09-27 15:38:34 +0100162
163static int __init noalign_setup(char *__unused)
164{
165 cr_alignment &= ~CR_A;
166 cr_no_alignment &= ~CR_A;
167 set_cr(cr_alignment);
168 return 1;
169}
170__setup("noalign", noalign_setup);
171
Russell King255d1f82006-12-18 00:12:47 +0000172#ifndef CONFIG_SMP
173void adjust_cr(unsigned long mask, unsigned long set)
174{
175 unsigned long flags;
176
177 mask &= ~CR_A;
178
179 set &= mask;
180
181 local_irq_save(flags);
182
183 cr_no_alignment = (cr_no_alignment & ~mask) | set;
184 cr_alignment = (cr_alignment & ~mask) | set;
185
186 set_cr((get_cr() & ~mask) | set);
187
188 local_irq_restore(flags);
189}
190#endif
191
Russell King36bb94b2010-11-16 08:40:36 +0000192#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Russell Kingb1cce6b2008-11-04 10:52:28 +0000193#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100194
Russell Kingb29e9f52007-04-21 10:47:29 +0100195static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100196 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100197 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
198 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100199 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000200 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100201 .domain = DOMAIN_IO,
202 },
203 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100204 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100205 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000206 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100207 .domain = DOMAIN_IO,
208 },
209 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100210 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100211 .prot_l1 = PMD_TYPE_TABLE,
212 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
213 .domain = DOMAIN_IO,
214 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100215 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100216 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100217 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000218 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100219 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100220 },
Russell Kingebb4c652008-11-09 11:18:36 +0000221 [MT_UNCACHED] = {
222 .prot_pte = PROT_PTE_DEVICE,
223 .prot_l1 = PMD_TYPE_TABLE,
224 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
225 .domain = DOMAIN_IO,
226 },
Russell Kingae8f1542006-09-27 15:38:34 +0100227 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100228 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100229 .domain = DOMAIN_KERNEL,
230 },
231 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100232 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100233 .domain = DOMAIN_KERNEL,
234 },
235 [MT_LOW_VECTORS] = {
236 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000237 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100238 .prot_l1 = PMD_TYPE_TABLE,
239 .domain = DOMAIN_USER,
240 },
241 [MT_HIGH_VECTORS] = {
242 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000243 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100244 .prot_l1 = PMD_TYPE_TABLE,
245 .domain = DOMAIN_USER,
246 },
247 [MT_MEMORY] = {
Russell King36bb94b2010-11-16 08:40:36 +0000248 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100249 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100250 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100251 .domain = DOMAIN_KERNEL,
252 },
253 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100254 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100255 .domain = DOMAIN_KERNEL,
256 },
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100257 [MT_MEMORY_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100258 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000259 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100260 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100261 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
262 .domain = DOMAIN_KERNEL,
263 },
Linus Walleijcb9d7702010-07-12 21:50:59 +0100264 [MT_MEMORY_DTCM] = {
Linus Walleijf444fce2010-10-18 09:03:03 +0100265 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000266 L_PTE_XN,
Linus Walleijf444fce2010-10-18 09:03:03 +0100267 .prot_l1 = PMD_TYPE_TABLE,
268 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
269 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100270 },
271 [MT_MEMORY_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000272 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100273 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce2010-10-18 09:03:03 +0100274 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100275 },
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700276 [MT_MEMORY_SO] = {
277 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
278 L_PTE_MT_UNCACHED,
279 .prot_l1 = PMD_TYPE_TABLE,
280 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
281 PMD_SECT_UNCACHED | PMD_SECT_XN,
282 .domain = DOMAIN_KERNEL,
283 },
Russell Kingae8f1542006-09-27 15:38:34 +0100284};
285
Russell Kingb29e9f52007-04-21 10:47:29 +0100286const struct mem_type *get_mem_type(unsigned int type)
287{
288 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
289}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200290EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100291
Russell Kingae8f1542006-09-27 15:38:34 +0100292/*
293 * Adjust the PMD section entries according to the CPU in use.
294 */
295static void __init build_mem_type_table(void)
296{
297 struct cachepolicy *cp;
298 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100299 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100300 int cpu_arch = cpu_architecture();
301 int i;
302
Catalin Marinas11179d82007-07-20 11:42:24 +0100303 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100304#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100305 if (cachepolicy > CPOLICY_BUFFERED)
306 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100307#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100308 if (cachepolicy > CPOLICY_WRITETHROUGH)
309 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100310#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100311 }
Russell Kingae8f1542006-09-27 15:38:34 +0100312 if (cpu_arch < CPU_ARCH_ARMv5) {
313 if (cachepolicy >= CPOLICY_WRITEALLOC)
314 cachepolicy = CPOLICY_WRITEBACK;
315 ecc_mask = 0;
316 }
Russell Kingf00ec482010-09-04 10:47:48 +0100317 if (is_smp())
318 cachepolicy = CPOLICY_WRITEALLOC;
Russell Kingae8f1542006-09-27 15:38:34 +0100319
320 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000321 * Strip out features not present on earlier architectures.
322 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
323 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100324 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000325 if (cpu_arch < CPU_ARCH_ARMv5)
326 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
327 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
328 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
329 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
330 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100331
332 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000333 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
334 * "update-able on write" bit on ARM610). However, Xscale and
335 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100336 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000337 if (cpu_is_xscale() || cpu_is_xsc3()) {
Russell King9ef79632007-05-05 20:03:35 +0100338 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100339 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100340 mem_types[i].prot_l1 &= ~PMD_BIT4;
341 }
342 } else if (cpu_arch < CPU_ARCH_ARMv6) {
343 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100344 if (mem_types[i].prot_l1)
345 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100346 if (mem_types[i].prot_sect)
347 mem_types[i].prot_sect |= PMD_BIT4;
348 }
349 }
Russell Kingae8f1542006-09-27 15:38:34 +0100350
Russell Kingb1cce6b2008-11-04 10:52:28 +0000351 /*
352 * Mark the device areas according to the CPU/architecture.
353 */
354 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
355 if (!cpu_is_xsc3()) {
356 /*
357 * Mark device regions on ARMv6+ as execute-never
358 * to prevent speculative instruction fetches.
359 */
360 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
361 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
362 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
363 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
364 }
365 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
366 /*
367 * For ARMv7 with TEX remapping,
368 * - shared device is SXCB=1100
369 * - nonshared device is SXCB=0100
370 * - write combine device mem is SXCB=0001
371 * (Uncached Normal memory)
372 */
373 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
374 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
375 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
376 } else if (cpu_is_xsc3()) {
377 /*
378 * For Xscale3,
379 * - shared device is TEXCB=00101
380 * - nonshared device is TEXCB=01000
381 * - write combine device mem is TEXCB=00100
382 * (Inner/Outer Uncacheable in xsc3 parlance)
383 */
384 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
385 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
386 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
387 } else {
388 /*
389 * For ARMv6 and ARMv7 without TEX remapping,
390 * - shared device is TEXCB=00001
391 * - nonshared device is TEXCB=01000
392 * - write combine device mem is TEXCB=00100
393 * (Uncached Normal in ARMv6 parlance).
394 */
395 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
396 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
397 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
398 }
399 } else {
400 /*
401 * On others, write combining is "Uncached/Buffered"
402 */
403 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
404 }
405
406 /*
407 * Now deal with the memory-type mappings
408 */
Russell Kingae8f1542006-09-27 15:38:34 +0100409 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100410 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
411
Russell Kingbb30f362008-09-06 20:04:59 +0100412 /*
413 * Only use write-through for non-SMP systems
414 */
Russell Kingf00ec482010-09-04 10:47:48 +0100415 if (!is_smp() && cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
Russell Kingbb30f362008-09-06 20:04:59 +0100416 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100417
418 /*
419 * Enable CPU-specific coherency if supported.
420 * (Only available on XSC3 at the moment.)
421 */
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100422 if (arch_is_coherent() && cpu_is_xsc3()) {
Russell Kingb1cce6b2008-11-04 10:52:28 +0000423 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100424 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
425 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
426 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
427 }
Russell Kingae8f1542006-09-27 15:38:34 +0100428 /*
429 * ARMv6 and above have extended page tables.
430 */
431 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
432 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100433 * Mark cache clean areas and XIP ROM read only
434 * from SVC mode and no access from userspace.
435 */
436 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
437 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
438 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
439
Russell Kingf00ec482010-09-04 10:47:48 +0100440 if (is_smp()) {
441 /*
442 * Mark memory with the "shared" attribute
443 * for SMP systems
444 */
445 user_pgprot |= L_PTE_SHARED;
446 kern_pgprot |= L_PTE_SHARED;
447 vecs_pgprot |= L_PTE_SHARED;
448 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
449 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
450 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
451 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
452 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
453 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
454 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_S;
455 mem_types[MT_MEMORY_NONCACHED].prot_pte |= L_PTE_SHARED;
456 }
Russell Kingae8f1542006-09-27 15:38:34 +0100457 }
458
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100459 /*
460 * Non-cacheable Normal - intended for memory areas that must
461 * not cause dirty cache line writebacks when used
462 */
463 if (cpu_arch >= CPU_ARCH_ARMv6) {
464 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
465 /* Non-cacheable Normal is XCB = 001 */
466 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
467 PMD_SECT_BUFFERED;
468 } else {
469 /* For both ARMv6 and non-TEX-remapping ARMv7 */
470 mem_types[MT_MEMORY_NONCACHED].prot_sect |=
471 PMD_SECT_TEX(1);
472 }
473 } else {
474 mem_types[MT_MEMORY_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
475 }
476
Russell Kingae8f1542006-09-27 15:38:34 +0100477 for (i = 0; i < 16; i++) {
478 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100479 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100480 }
481
Russell Kingbb30f362008-09-06 20:04:59 +0100482 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
483 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100484
Imre_Deak44b18692007-02-11 13:45:13 +0100485 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100486 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000487 L_PTE_DIRTY | kern_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100488
489 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
490 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
491 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100492 mem_types[MT_MEMORY].prot_pte |= kern_pgprot;
493 mem_types[MT_MEMORY_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100494 mem_types[MT_ROM].prot_sect |= cp->pmd;
495
496 switch (cp->pmd) {
497 case PMD_SECT_WT:
498 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
499 break;
500 case PMD_SECT_WB:
501 case PMD_SECT_WBWA:
502 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
503 break;
504 }
505 printk("Memory policy: ECC %sabled, Data cache %s\n",
506 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100507
508 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
509 struct mem_type *t = &mem_types[i];
510 if (t->prot_l1)
511 t->prot_l1 |= PMD_DOMAIN(t->domain);
512 if (t->prot_sect)
513 t->prot_sect |= PMD_DOMAIN(t->domain);
514 }
Russell Kingae8f1542006-09-27 15:38:34 +0100515}
516
Catalin Marinasd9073872010-09-13 16:01:24 +0100517#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
518pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
519 unsigned long size, pgprot_t vma_prot)
520{
521 if (!pfn_valid(pfn))
522 return pgprot_noncached(vma_prot);
523 else if (file->f_flags & O_SYNC)
524 return pgprot_writecombine(vma_prot);
525 return vma_prot;
526}
527EXPORT_SYMBOL(phys_mem_access_prot);
528#endif
529
Russell Kingae8f1542006-09-27 15:38:34 +0100530#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
531
Russell King3abe9d32010-03-25 17:02:59 +0000532static void __init *early_alloc(unsigned long sz)
533{
Russell King2778f622010-07-09 16:27:52 +0100534 void *ptr = __va(memblock_alloc(sz, sz));
535 memset(ptr, 0, sz);
536 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000537}
538
Russell King4bb2e272010-07-01 18:33:29 +0100539static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr, unsigned long prot)
540{
541 if (pmd_none(*pmd)) {
Catalin Marinas410f1482011-02-14 12:58:04 +0100542 pte_t *pte = early_alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000543 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100544 }
545 BUG_ON(pmd_bad(*pmd));
546 return pte_offset_kernel(pmd, addr);
547}
548
Russell King24e6c692007-04-21 10:21:28 +0100549static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
550 unsigned long end, unsigned long pfn,
551 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100552{
Russell King4bb2e272010-07-01 18:33:29 +0100553 pte_t *pte = early_pte_alloc(pmd, addr, type->prot_l1);
Russell King24e6c692007-04-21 10:21:28 +0100554 do {
Russell King40d192b2008-09-06 21:15:56 +0100555 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)), 0);
Russell King24e6c692007-04-21 10:21:28 +0100556 pfn++;
557 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100558}
559
Russell King516295e2010-11-21 16:27:49 +0000560static void __init alloc_init_section(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000561 unsigned long end, phys_addr_t phys,
Russell King24e6c692007-04-21 10:21:28 +0100562 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100563{
Russell King516295e2010-11-21 16:27:49 +0000564 pmd_t *pmd = pmd_offset(pud, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100565
Russell King24e6c692007-04-21 10:21:28 +0100566 /*
567 * Try a section mapping - end, addr and phys must all be aligned
568 * to a section boundary. Note that PMDs refer to the individual
569 * L1 entries, whereas PGDs refer to a group of L1 entries making
570 * up one logical pointer to an L2 table.
571 */
572 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
573 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100574
Russell King24e6c692007-04-21 10:21:28 +0100575 if (addr & SECTION_SIZE)
576 pmd++;
577
578 do {
579 *pmd = __pmd(phys | type->prot_sect);
580 phys += SECTION_SIZE;
581 } while (pmd++, addr += SECTION_SIZE, addr != end);
582
583 flush_pmd_entry(p);
584 } else {
585 /*
586 * No need to loop; pte's aren't interested in the
587 * individual L1 entries.
588 */
589 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100590 }
Russell Kingae8f1542006-09-27 15:38:34 +0100591}
592
Russell King516295e2010-11-21 16:27:49 +0000593static void alloc_init_pud(pgd_t *pgd, unsigned long addr, unsigned long end,
594 unsigned long phys, const struct mem_type *type)
595{
596 pud_t *pud = pud_offset(pgd, addr);
597 unsigned long next;
598
599 do {
600 next = pud_addr_end(addr, end);
601 alloc_init_section(pud, addr, next, phys, type);
602 phys += next - addr;
603 } while (pud++, addr = next, addr != end);
604}
605
Russell King4a56c1e2007-04-21 10:16:48 +0100606static void __init create_36bit_mapping(struct map_desc *md,
607 const struct mem_type *type)
608{
Russell King97092e02010-11-16 00:16:01 +0000609 unsigned long addr, length, end;
610 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100611 pgd_t *pgd;
612
613 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100614 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100615 length = PAGE_ALIGN(md->length);
616
617 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
618 printk(KERN_ERR "MM: CPU does not support supersection "
619 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100620 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100621 return;
622 }
623
624 /* N.B. ARMv6 supersections are only defined to work with domain 0.
625 * Since domain assignments can in fact be arbitrary, the
626 * 'domain == 0' check below is required to insure that ARMv6
627 * supersections are only allocated for domain 0 regardless
628 * of the actual domain assignments in use.
629 */
630 if (type->domain) {
631 printk(KERN_ERR "MM: invalid domain in supersection "
632 "mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100633 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100634 return;
635 }
636
637 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Will Deacon29a38192011-02-15 14:31:37 +0100638 printk(KERN_ERR "MM: cannot create mapping for 0x%08llx"
639 " at 0x%08lx invalid alignment\n",
640 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100641 return;
642 }
643
644 /*
645 * Shift bits [35:32] of address into bits [23:20] of PMD
646 * (See ARMv6 spec).
647 */
648 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
649
650 pgd = pgd_offset_k(addr);
651 end = addr + length;
652 do {
Russell King516295e2010-11-21 16:27:49 +0000653 pud_t *pud = pud_offset(pgd, addr);
654 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100655 int i;
656
657 for (i = 0; i < 16; i++)
658 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
659
660 addr += SUPERSECTION_SIZE;
661 phys += SUPERSECTION_SIZE;
662 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
663 } while (addr != end);
664}
665
Russell Kingae8f1542006-09-27 15:38:34 +0100666/*
667 * Create the page directory entries and any necessary
668 * page tables for the mapping specified by `md'. We
669 * are able to cope here with varying sizes and address
670 * offsets, and we take full advantage of sections and
671 * supersections.
672 */
Russell Kinga2227122010-03-25 18:56:05 +0000673static void __init create_mapping(struct map_desc *md)
Russell Kingae8f1542006-09-27 15:38:34 +0100674{
Will Deaconcae62922011-02-15 12:42:57 +0100675 unsigned long addr, length, end;
676 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100677 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100678 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100679
680 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
Will Deacon29a38192011-02-15 14:31:37 +0100681 printk(KERN_WARNING "BUG: not creating mapping for 0x%08llx"
682 " at 0x%08lx in user region\n",
683 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100684 return;
685 }
686
687 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
688 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
Will Deacon29a38192011-02-15 14:31:37 +0100689 printk(KERN_WARNING "BUG: mapping for 0x%08llx"
690 " at 0x%08lx overlaps vmalloc space\n",
691 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
Russell Kingae8f1542006-09-27 15:38:34 +0100692 }
693
Russell Kingd5c98172007-04-21 10:05:32 +0100694 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100695
696 /*
697 * Catch 36-bit addresses
698 */
Russell King4a56c1e2007-04-21 10:16:48 +0100699 if (md->pfn >= 0x100000) {
700 create_36bit_mapping(md, type);
701 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100702 }
703
Russell King7b9c7b42007-07-04 21:16:33 +0100704 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100705 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100706 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100707
Russell King24e6c692007-04-21 10:21:28 +0100708 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Will Deacon29a38192011-02-15 14:31:37 +0100709 printk(KERN_WARNING "BUG: map for 0x%08llx at 0x%08lx can not "
Russell Kingae8f1542006-09-27 15:38:34 +0100710 "be mapped using pages, ignoring.\n",
Will Deacon29a38192011-02-15 14:31:37 +0100711 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100712 return;
713 }
714
Russell King24e6c692007-04-21 10:21:28 +0100715 pgd = pgd_offset_k(addr);
716 end = addr + length;
717 do {
718 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100719
Russell King516295e2010-11-21 16:27:49 +0000720 alloc_init_pud(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100721
Russell King24e6c692007-04-21 10:21:28 +0100722 phys += next - addr;
723 addr = next;
724 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100725}
726
727/*
728 * Create the architecture specific mappings
729 */
730void __init iotable_init(struct map_desc *io_desc, int nr)
731{
732 int i;
733
734 for (i = 0; i < nr; i++)
735 create_mapping(io_desc + i);
736}
737
Russell King79612392010-05-22 16:20:14 +0100738static void * __initdata vmalloc_min = (void *)(VMALLOC_END - SZ_128M);
Russell King6c5da7a2008-09-30 19:31:44 +0100739
740/*
741 * vmalloc=size forces the vmalloc area to be exactly 'size'
742 * bytes. This can be used to increase (or decrease) the vmalloc
743 * area - the default is 128m.
744 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100745static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +0100746{
Russell King79612392010-05-22 16:20:14 +0100747 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +0100748
749 if (vmalloc_reserve < SZ_16M) {
750 vmalloc_reserve = SZ_16M;
751 printk(KERN_WARNING
752 "vmalloc area too small, limiting to %luMB\n",
753 vmalloc_reserve >> 20);
754 }
Nicolas Pitre92108072008-09-19 10:43:06 -0400755
756 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
757 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
758 printk(KERN_WARNING
759 "vmalloc area is too big, limiting to %luMB\n",
760 vmalloc_reserve >> 20);
761 }
Russell King79612392010-05-22 16:20:14 +0100762
763 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100764 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +0100765}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100766early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +0100767
Russell King8df65162010-10-27 19:57:38 +0100768static phys_addr_t lowmem_limit __initdata = 0;
769
Russell King0371d3f2011-07-05 19:58:29 +0100770void __init sanity_check_meminfo(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200771{
Russell Kingdde58282009-08-15 12:36:00 +0100772 int i, j, highmem = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200773
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400774 for (i = 0, j = 0; i < meminfo.nr_banks; i++) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400775 struct membank *bank = &meminfo.bank[j];
776 *bank = meminfo.bank[i];
777
778#ifdef CONFIG_HIGHMEM
Will Deacon40f7bfe2011-05-19 13:22:48 +0100779 if (__va(bank->start) >= vmalloc_min ||
Russell Kingdde58282009-08-15 12:36:00 +0100780 __va(bank->start) < (void *)PAGE_OFFSET)
781 highmem = 1;
782
783 bank->highmem = highmem;
784
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400785 /*
786 * Split those memory banks which are partially overlapping
787 * the vmalloc area greatly simplifying things later.
788 */
Russell King79612392010-05-22 16:20:14 +0100789 if (__va(bank->start) < vmalloc_min &&
790 bank->size > vmalloc_min - __va(bank->start)) {
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400791 if (meminfo.nr_banks >= NR_BANKS) {
792 printk(KERN_CRIT "NR_BANKS too low, "
793 "ignoring high memory\n");
794 } else {
795 memmove(bank + 1, bank,
796 (meminfo.nr_banks - i) * sizeof(*bank));
797 meminfo.nr_banks++;
798 i++;
Russell King79612392010-05-22 16:20:14 +0100799 bank[1].size -= vmalloc_min - __va(bank->start);
800 bank[1].start = __pa(vmalloc_min - 1) + 1;
Russell Kingdde58282009-08-15 12:36:00 +0100801 bank[1].highmem = highmem = 1;
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400802 j++;
803 }
Russell King79612392010-05-22 16:20:14 +0100804 bank->size = vmalloc_min - __va(bank->start);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400805 }
806#else
Russell King041d7852009-09-27 17:40:42 +0100807 bank->highmem = highmem;
808
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400809 /*
810 * Check whether this memory bank would entirely overlap
811 * the vmalloc area.
812 */
Russell King79612392010-05-22 16:20:14 +0100813 if (__va(bank->start) >= vmalloc_min ||
Mikael Petterssonf0bba9f92009-03-28 19:18:05 +0100814 __va(bank->start) < (void *)PAGE_OFFSET) {
Russell Kinge33b9d02011-02-20 11:47:41 +0000815 printk(KERN_NOTICE "Ignoring RAM at %.8llx-%.8llx "
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400816 "(vmalloc region overlap).\n",
Russell Kinge33b9d02011-02-20 11:47:41 +0000817 (unsigned long long)bank->start,
818 (unsigned long long)bank->start + bank->size - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400819 continue;
820 }
821
822 /*
823 * Check whether this memory bank would partially overlap
824 * the vmalloc area.
825 */
Russell King79612392010-05-22 16:20:14 +0100826 if (__va(bank->start + bank->size) > vmalloc_min ||
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400827 __va(bank->start + bank->size) < __va(bank->start)) {
Russell King79612392010-05-22 16:20:14 +0100828 unsigned long newsize = vmalloc_min - __va(bank->start);
Russell Kinge33b9d02011-02-20 11:47:41 +0000829 printk(KERN_NOTICE "Truncating RAM at %.8llx-%.8llx "
830 "to -%.8llx (vmalloc region overlap).\n",
831 (unsigned long long)bank->start,
832 (unsigned long long)bank->start + bank->size - 1,
833 (unsigned long long)bank->start + newsize - 1);
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400834 bank->size = newsize;
835 }
836#endif
Will Deacon40f7bfe2011-05-19 13:22:48 +0100837 if (!bank->highmem && bank->start + bank->size > lowmem_limit)
838 lowmem_limit = bank->start + bank->size;
839
Nicolas Pitrea1bbaec2008-09-02 11:44:21 -0400840 j++;
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200841 }
Russell Kinge616c592009-09-27 20:55:43 +0100842#ifdef CONFIG_HIGHMEM
843 if (highmem) {
844 const char *reason = NULL;
845
846 if (cache_is_vipt_aliasing()) {
847 /*
848 * Interactions between kmap and other mappings
849 * make highmem support with aliasing VIPT caches
850 * rather difficult.
851 */
852 reason = "with VIPT aliasing cache";
Russell Kinge616c592009-09-27 20:55:43 +0100853 }
854 if (reason) {
855 printk(KERN_CRIT "HIGHMEM is not supported %s, ignoring high memory\n",
856 reason);
857 while (j > 0 && meminfo.bank[j - 1].highmem)
858 j--;
859 }
860 }
861#endif
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400862 meminfo.nr_banks = j;
Nicolas Pitre55a81732011-09-18 22:40:00 -0400863 high_memory = __va(lowmem_limit - 1) + 1;
Will Deacon40f7bfe2011-05-19 13:22:48 +0100864 memblock_set_current_limit(lowmem_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200865}
866
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -0400867static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100868{
869 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +0100870 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +0100871
872 /*
873 * Clear out all the mappings below the kernel image.
874 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100875 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100876 pmd_clear(pmd_off_k(addr));
877
878#ifdef CONFIG_XIP_KERNEL
879 /* The XIP kernel is mapped in the module area -- skip over it */
Catalin Marinase73fc882011-08-23 14:07:23 +0100880 addr = ((unsigned long)_etext + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100881#endif
Catalin Marinase73fc882011-08-23 14:07:23 +0100882 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100883 pmd_clear(pmd_off_k(addr));
884
885 /*
Russell King8df65162010-10-27 19:57:38 +0100886 * Find the end of the first block of lowmem.
887 */
888 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
889 if (end >= lowmem_limit)
890 end = lowmem_limit;
891
892 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100893 * Clear out all the kernel space mappings, except for the first
894 * memory bank, up to the end of the vmalloc region.
895 */
Russell King8df65162010-10-27 19:57:38 +0100896 for (addr = __phys_to_virt(end);
Catalin Marinase73fc882011-08-23 14:07:23 +0100897 addr < VMALLOC_END; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100898 pmd_clear(pmd_off_k(addr));
899}
900
Catalin Marinase73fc882011-08-23 14:07:23 +0100901#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
902
Russell Kingd111e8f2006-09-27 15:27:33 +0100903/*
Russell King2778f622010-07-09 16:27:52 +0100904 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +0100905 */
Russell King2778f622010-07-09 16:27:52 +0100906void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +0100907{
Russell Kingd111e8f2006-09-27 15:27:33 +0100908 /*
Russell Kingd111e8f2006-09-27 15:27:33 +0100909 * Reserve the page tables. These are already in use,
910 * and can only be in node 0.
911 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100912 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100913
Russell Kingd111e8f2006-09-27 15:27:33 +0100914#ifdef CONFIG_SA1111
915 /*
916 * Because of the SA1111 DMA bug, we want to preserve our
917 * precious DMA-able memory...
918 */
Russell King2778f622010-07-09 16:27:52 +0100919 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +0100920#endif
Russell Kingd111e8f2006-09-27 15:27:33 +0100921}
922
923/*
924 * Set up device the mappings. Since we clear out the page tables for all
925 * mappings above VMALLOC_END, we will remove any debug device mappings.
926 * This means you have to be careful how you debug this function, or any
927 * called function. This means you can't use any function or debugging
928 * method which may touch any device, otherwise the kernel _will_ crash.
929 */
930static void __init devicemaps_init(struct machine_desc *mdesc)
931{
932 struct map_desc map;
933 unsigned long addr;
Russell Kingd111e8f2006-09-27 15:27:33 +0100934
935 /*
936 * Allocate the vector page early.
937 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100938 vectors_page = early_alloc(PAGE_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +0100939
Catalin Marinase73fc882011-08-23 14:07:23 +0100940 for (addr = VMALLOC_END; addr; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +0100941 pmd_clear(pmd_off_k(addr));
942
943 /*
944 * Map the kernel if it is XIP.
945 * It is always first in the modulearea.
946 */
947#ifdef CONFIG_XIP_KERNEL
948 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +0000949 map.virtual = MODULES_VADDR;
Russell King37efe642008-12-01 11:53:07 +0000950 map.length = ((unsigned long)_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +0100951 map.type = MT_ROM;
952 create_mapping(&map);
953#endif
954
955 /*
956 * Map the cache flushing regions.
957 */
958#ifdef FLUSH_BASE
959 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
960 map.virtual = FLUSH_BASE;
961 map.length = SZ_1M;
962 map.type = MT_CACHECLEAN;
963 create_mapping(&map);
964#endif
965#ifdef FLUSH_BASE_MINICACHE
966 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
967 map.virtual = FLUSH_BASE_MINICACHE;
968 map.length = SZ_1M;
969 map.type = MT_MINICLEAN;
970 create_mapping(&map);
971#endif
972
973 /*
974 * Create a mapping for the machine vectors at the high-vectors
975 * location (0xffff0000). If we aren't using high-vectors, also
976 * create a mapping at the low-vectors virtual address.
977 */
Catalin Marinas247055a2010-09-13 16:03:21 +0100978 map.pfn = __phys_to_pfn(virt_to_phys(vectors_page));
Russell Kingd111e8f2006-09-27 15:27:33 +0100979 map.virtual = 0xffff0000;
980 map.length = PAGE_SIZE;
981 map.type = MT_HIGH_VECTORS;
982 create_mapping(&map);
983
984 if (!vectors_high()) {
985 map.virtual = 0;
986 map.type = MT_LOW_VECTORS;
987 create_mapping(&map);
988 }
989
990 /*
991 * Ask the machine support to map in the statically mapped devices.
992 */
993 if (mdesc->map_io)
994 mdesc->map_io();
995
996 /*
997 * Finally flush the caches and tlb to ensure that we're in a
998 * consistent state wrt the writebuffer. This also ensures that
999 * any write-allocated cache lines in the vector page are written
1000 * back. After this point, we can start to touch devices again.
1001 */
1002 local_flush_tlb_all();
1003 flush_cache_all();
1004}
1005
Nicolas Pitred73cd422008-09-15 16:44:55 -04001006static void __init kmap_init(void)
1007{
1008#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001009 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1010 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001011#endif
1012}
1013
Russell Kinga2227122010-03-25 18:56:05 +00001014static void __init map_lowmem(void)
1015{
Russell King8df65162010-10-27 19:57:38 +01001016 struct memblock_region *reg;
Russell Kinga2227122010-03-25 18:56:05 +00001017
1018 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001019 for_each_memblock(memory, reg) {
1020 phys_addr_t start = reg->base;
1021 phys_addr_t end = start + reg->size;
1022 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001023
Russell King8df65162010-10-27 19:57:38 +01001024 if (end > lowmem_limit)
1025 end = lowmem_limit;
1026 if (start >= end)
1027 break;
1028
1029 map.pfn = __phys_to_pfn(start);
1030 map.virtual = __phys_to_virt(start);
1031 map.length = end - start;
1032 map.type = MT_MEMORY;
1033
1034 create_mapping(&map);
Russell Kinga2227122010-03-25 18:56:05 +00001035 }
1036}
1037
Russell Kingd111e8f2006-09-27 15:27:33 +01001038/*
1039 * paging_init() sets up the page tables, initialises the zone memory
1040 * maps, and sets up the zero page, bad page and bad page tables.
1041 */
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001042void __init paging_init(struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001043{
1044 void *zero_page;
1045
Russell King0371d3f2011-07-05 19:58:29 +01001046 memblock_set_current_limit(lowmem_limit);
1047
Russell Kingd111e8f2006-09-27 15:27:33 +01001048 build_mem_type_table();
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001049 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001050 map_lowmem();
Russell Kingd111e8f2006-09-27 15:27:33 +01001051 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001052 kmap_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001053
1054 top_pmd = pmd_off_k(0xffff0000);
1055
Russell King3abe9d32010-03-25 17:02:59 +00001056 /* allocate the zero page. */
1057 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001058
Russell King8d717a52010-05-22 19:47:18 +01001059 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001060
Russell Kingd111e8f2006-09-27 15:27:33 +01001061 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001062 __flush_dcache_page(NULL, empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +01001063}