Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2014 Intel Corporation. |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
Vasu Dev | 36fac58 | 2013-11-28 06:39:31 +0000 | [diff] [blame] | 27 | #ifndef _I40E_TXRX_H_ |
| 28 | #define _I40E_TXRX_H_ |
| 29 | |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 30 | /* Interrupt Throttling and Rate Limiting (storm control) Goodies */ |
| 31 | |
| 32 | #define I40E_MAX_ITR 0x07FF |
| 33 | #define I40E_MIN_ITR 0x0001 |
| 34 | #define I40E_ITR_USEC_RESOLUTION 2 |
| 35 | #define I40E_MAX_IRATE 0x03F |
| 36 | #define I40E_MIN_IRATE 0x001 |
| 37 | #define I40E_IRATE_USEC_RESOLUTION 4 |
| 38 | #define I40E_ITR_100K 0x0005 |
| 39 | #define I40E_ITR_20K 0x0019 |
| 40 | #define I40E_ITR_8K 0x003E |
| 41 | #define I40E_ITR_4K 0x007A |
| 42 | #define I40E_ITR_RX_DEF I40E_ITR_8K |
| 43 | #define I40E_ITR_TX_DEF I40E_ITR_4K |
| 44 | #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */ |
| 45 | #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */ |
| 46 | #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */ |
| 47 | #define I40E_DEFAULT_IRQ_WORK 256 |
| 48 | #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1) |
| 49 | #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC)) |
| 50 | #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1) |
| 51 | |
| 52 | #define I40E_QUEUE_END_OF_LIST 0x7FF |
| 53 | |
Jesse Brandeburg | 0319577 | 2013-11-20 10:03:09 +0000 | [diff] [blame] | 54 | /* this enum matches hardware bits and is meant to be used by DYN_CTLN |
| 55 | * registers and QINT registers or more generally anywhere in the manual |
| 56 | * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any |
| 57 | * register but instead is a special value meaning "don't update" ITR0/1/2. |
| 58 | */ |
| 59 | enum i40e_dyn_idx_t { |
| 60 | I40E_IDX_ITR0 = 0, |
| 61 | I40E_IDX_ITR1 = 1, |
| 62 | I40E_IDX_ITR2 = 2, |
| 63 | I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */ |
| 64 | }; |
| 65 | |
| 66 | /* these are indexes into ITRN registers */ |
| 67 | #define I40E_RX_ITR I40E_IDX_ITR0 |
| 68 | #define I40E_TX_ITR I40E_IDX_ITR1 |
| 69 | #define I40E_PE_ITR I40E_IDX_ITR2 |
| 70 | |
Mitch Williams | 12dc4fe | 2013-11-28 06:39:32 +0000 | [diff] [blame] | 71 | /* Supported RSS offloads */ |
| 72 | #define I40E_DEFAULT_RSS_HENA ( \ |
| 73 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \ |
| 74 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \ |
| 75 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \ |
| 76 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \ |
| 77 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN) | \ |
| 78 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \ |
| 79 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \ |
| 80 | ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV4) | \ |
| 81 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \ |
| 82 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP) | \ |
| 83 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \ |
| 84 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN) | \ |
| 85 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \ |
| 86 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \ |
| 87 | ((u64)1 << I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \ |
| 88 | ((u64)1 << I40E_FILTER_PCTYPE_FRAG_IPV6) | \ |
| 89 | ((u64)1 << I40E_FILTER_PCTYPE_L2_PAYLOAD)) |
| 90 | |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 91 | /* Supported Rx Buffer Sizes */ |
| 92 | #define I40E_RXBUFFER_512 512 /* Used for packet split */ |
| 93 | #define I40E_RXBUFFER_2048 2048 |
| 94 | #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */ |
| 95 | #define I40E_RXBUFFER_4096 4096 |
| 96 | #define I40E_RXBUFFER_8192 8192 |
| 97 | #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */ |
| 98 | |
| 99 | /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we |
| 100 | * reserve 2 more, and skb_shared_info adds an additional 384 bytes more, |
| 101 | * this adds up to 512 bytes of extra data meaning the smallest allocation |
| 102 | * we could have is 1K. |
| 103 | * i.e. RXBUFFER_512 --> size-1024 slab |
| 104 | */ |
| 105 | #define I40E_RX_HDR_SIZE I40E_RXBUFFER_512 |
| 106 | |
| 107 | /* How many Rx Buffers do we bundle into one write to the hardware ? */ |
| 108 | #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */ |
| 109 | #define I40E_RX_NEXT_DESC(r, i, n) \ |
| 110 | do { \ |
| 111 | (i)++; \ |
| 112 | if ((i) == (r)->count) \ |
| 113 | i = 0; \ |
| 114 | (n) = I40E_RX_DESC((r), (i)); \ |
| 115 | } while (0) |
| 116 | |
| 117 | #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \ |
| 118 | do { \ |
| 119 | I40E_RX_NEXT_DESC((r), (i), (n)); \ |
| 120 | prefetch((n)); \ |
| 121 | } while (0) |
| 122 | |
| 123 | #define i40e_rx_desc i40e_32byte_rx_desc |
| 124 | |
| 125 | #define I40E_MIN_TX_LEN 17 |
| 126 | #define I40E_MAX_DATA_PER_TXD 16383 /* aka 16kB - 1 */ |
| 127 | |
| 128 | /* Tx Descriptors needed, worst case */ |
| 129 | #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), I40E_MAX_DATA_PER_TXD) |
| 130 | #define DESC_NEEDED ((MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE)) + 4) |
| 131 | |
| 132 | #define I40E_TX_FLAGS_CSUM (u32)(1) |
| 133 | #define I40E_TX_FLAGS_HW_VLAN (u32)(1 << 1) |
| 134 | #define I40E_TX_FLAGS_SW_VLAN (u32)(1 << 2) |
| 135 | #define I40E_TX_FLAGS_TSO (u32)(1 << 3) |
| 136 | #define I40E_TX_FLAGS_IPV4 (u32)(1 << 4) |
| 137 | #define I40E_TX_FLAGS_IPV6 (u32)(1 << 5) |
| 138 | #define I40E_TX_FLAGS_FCCRC (u32)(1 << 6) |
| 139 | #define I40E_TX_FLAGS_FSO (u32)(1 << 7) |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 140 | #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000 |
| 141 | #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000 |
| 142 | #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29 |
| 143 | #define I40E_TX_FLAGS_VLAN_SHIFT 16 |
| 144 | |
| 145 | struct i40e_tx_buffer { |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 146 | struct i40e_tx_desc *next_to_watch; |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 147 | unsigned long time_stamp; |
| 148 | struct sk_buff *skb; |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 149 | unsigned int bytecount; |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 150 | unsigned short gso_segs; |
| 151 | DEFINE_DMA_UNMAP_ADDR(dma); |
| 152 | DEFINE_DMA_UNMAP_LEN(len); |
| 153 | u32 tx_flags; |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 154 | }; |
| 155 | |
| 156 | struct i40e_rx_buffer { |
| 157 | struct sk_buff *skb; |
| 158 | dma_addr_t dma; |
| 159 | struct page *page; |
| 160 | dma_addr_t page_dma; |
| 161 | unsigned int page_offset; |
| 162 | }; |
| 163 | |
Alexander Duyck | a114d0a | 2013-09-28 06:00:43 +0000 | [diff] [blame] | 164 | struct i40e_queue_stats { |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 165 | u64 packets; |
| 166 | u64 bytes; |
Alexander Duyck | a114d0a | 2013-09-28 06:00:43 +0000 | [diff] [blame] | 167 | }; |
| 168 | |
| 169 | struct i40e_tx_queue_stats { |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 170 | u64 restart_queue; |
| 171 | u64 tx_busy; |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 172 | u64 tx_done_old; |
| 173 | }; |
| 174 | |
| 175 | struct i40e_rx_queue_stats { |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 176 | u64 non_eop_descs; |
| 177 | u64 alloc_rx_page_failed; |
| 178 | u64 alloc_rx_buff_failed; |
| 179 | }; |
| 180 | |
| 181 | enum i40e_ring_state_t { |
| 182 | __I40E_TX_FDIR_INIT_DONE, |
| 183 | __I40E_TX_XPS_INIT_DONE, |
| 184 | __I40E_TX_DETECT_HANG, |
| 185 | __I40E_HANG_CHECK_ARMED, |
| 186 | __I40E_RX_PS_ENABLED, |
| 187 | __I40E_RX_LRO_ENABLED, |
| 188 | __I40E_RX_16BYTE_DESC_ENABLED, |
| 189 | }; |
| 190 | |
| 191 | #define ring_is_ps_enabled(ring) \ |
| 192 | test_bit(__I40E_RX_PS_ENABLED, &(ring)->state) |
| 193 | #define set_ring_ps_enabled(ring) \ |
| 194 | set_bit(__I40E_RX_PS_ENABLED, &(ring)->state) |
| 195 | #define clear_ring_ps_enabled(ring) \ |
| 196 | clear_bit(__I40E_RX_PS_ENABLED, &(ring)->state) |
| 197 | #define check_for_tx_hang(ring) \ |
| 198 | test_bit(__I40E_TX_DETECT_HANG, &(ring)->state) |
| 199 | #define set_check_for_tx_hang(ring) \ |
| 200 | set_bit(__I40E_TX_DETECT_HANG, &(ring)->state) |
| 201 | #define clear_check_for_tx_hang(ring) \ |
| 202 | clear_bit(__I40E_TX_DETECT_HANG, &(ring)->state) |
| 203 | #define ring_is_lro_enabled(ring) \ |
| 204 | test_bit(__I40E_RX_LRO_ENABLED, &(ring)->state) |
| 205 | #define set_ring_lro_enabled(ring) \ |
| 206 | set_bit(__I40E_RX_LRO_ENABLED, &(ring)->state) |
| 207 | #define clear_ring_lro_enabled(ring) \ |
| 208 | clear_bit(__I40E_RX_LRO_ENABLED, &(ring)->state) |
| 209 | #define ring_is_16byte_desc_enabled(ring) \ |
| 210 | test_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state) |
| 211 | #define set_ring_16byte_desc_enabled(ring) \ |
| 212 | set_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state) |
| 213 | #define clear_ring_16byte_desc_enabled(ring) \ |
| 214 | clear_bit(__I40E_RX_16BYTE_DESC_ENABLED, &(ring)->state) |
| 215 | |
| 216 | /* struct that defines a descriptor ring, associated with a VSI */ |
| 217 | struct i40e_ring { |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 218 | struct i40e_ring *next; /* pointer to next ring in q_vector */ |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 219 | void *desc; /* Descriptor ring memory */ |
| 220 | struct device *dev; /* Used for DMA mapping */ |
| 221 | struct net_device *netdev; /* netdev ring maps to */ |
| 222 | union { |
| 223 | struct i40e_tx_buffer *tx_bi; |
| 224 | struct i40e_rx_buffer *rx_bi; |
| 225 | }; |
| 226 | unsigned long state; |
| 227 | u16 queue_index; /* Queue number of ring */ |
| 228 | u8 dcb_tc; /* Traffic class of ring */ |
| 229 | u8 __iomem *tail; |
| 230 | |
| 231 | u16 count; /* Number of descriptors */ |
| 232 | u16 reg_idx; /* HW register index of the ring */ |
| 233 | u16 rx_hdr_len; |
| 234 | u16 rx_buf_len; |
| 235 | u8 dtype; |
| 236 | #define I40E_RX_DTYPE_NO_SPLIT 0 |
| 237 | #define I40E_RX_DTYPE_SPLIT_ALWAYS 1 |
| 238 | #define I40E_RX_DTYPE_HEADER_SPLIT 2 |
| 239 | u8 hsplit; |
| 240 | #define I40E_RX_SPLIT_L2 0x1 |
| 241 | #define I40E_RX_SPLIT_IP 0x2 |
| 242 | #define I40E_RX_SPLIT_TCP_UDP 0x4 |
| 243 | #define I40E_RX_SPLIT_SCTP 0x8 |
| 244 | |
| 245 | /* used in interrupt processing */ |
| 246 | u16 next_to_use; |
| 247 | u16 next_to_clean; |
| 248 | |
| 249 | u8 atr_sample_rate; |
| 250 | u8 atr_count; |
| 251 | |
| 252 | bool ring_active; /* is ring online or not */ |
| 253 | |
| 254 | /* stats structs */ |
Alexander Duyck | a114d0a | 2013-09-28 06:00:43 +0000 | [diff] [blame] | 255 | struct i40e_queue_stats stats; |
Alexander Duyck | 980e9b1 | 2013-09-28 06:01:03 +0000 | [diff] [blame] | 256 | struct u64_stats_sync syncp; |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 257 | union { |
| 258 | struct i40e_tx_queue_stats tx_stats; |
| 259 | struct i40e_rx_queue_stats rx_stats; |
| 260 | }; |
| 261 | |
| 262 | unsigned int size; /* length of descriptor ring in bytes */ |
| 263 | dma_addr_t dma; /* physical address of ring */ |
| 264 | |
| 265 | struct i40e_vsi *vsi; /* Backreference to associated VSI */ |
| 266 | struct i40e_q_vector *q_vector; /* Backreference to associated vector */ |
Alexander Duyck | 9f65e15 | 2013-09-28 06:00:58 +0000 | [diff] [blame] | 267 | |
| 268 | struct rcu_head rcu; /* to avoid race on free */ |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 269 | } ____cacheline_internodealigned_in_smp; |
| 270 | |
| 271 | enum i40e_latency_range { |
| 272 | I40E_LOWEST_LATENCY = 0, |
| 273 | I40E_LOW_LATENCY = 1, |
| 274 | I40E_BULK_LATENCY = 2, |
| 275 | }; |
| 276 | |
| 277 | struct i40e_ring_container { |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 278 | /* array of pointers to rings */ |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 279 | struct i40e_ring *ring; |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 280 | unsigned int total_bytes; /* total bytes processed this int */ |
| 281 | unsigned int total_packets; /* total packets processed this int */ |
| 282 | u16 count; |
| 283 | enum i40e_latency_range latency_range; |
| 284 | u16 itr; |
| 285 | }; |
| 286 | |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 287 | /* iterator for handling rings in ring container */ |
| 288 | #define i40e_for_each_ring(pos, head) \ |
| 289 | for (pos = (head).ring; pos != NULL; pos = pos->next) |
| 290 | |
Jesse Brandeburg | 7daa6bf | 2013-09-11 08:40:01 +0000 | [diff] [blame] | 291 | void i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count); |
| 292 | netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev); |
| 293 | void i40e_clean_tx_ring(struct i40e_ring *tx_ring); |
| 294 | void i40e_clean_rx_ring(struct i40e_ring *rx_ring); |
| 295 | int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring); |
| 296 | int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring); |
| 297 | void i40e_free_tx_resources(struct i40e_ring *tx_ring); |
| 298 | void i40e_free_rx_resources(struct i40e_ring *rx_ring); |
| 299 | int i40e_napi_poll(struct napi_struct *napi, int budget); |
Vasu Dev | 36fac58 | 2013-11-28 06:39:31 +0000 | [diff] [blame] | 300 | #endif /* _I40E_TXRX_H_ */ |