blob: b3edc6d2bf16d72d56dad1bbedce5cd015f13651 [file] [log] [blame]
Rob Clark16ea9752013-01-08 15:04:28 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Sean Paulce2f2c32016-09-21 06:14:53 -070018#include <drm/drm_atomic.h>
Jyri Sarha305198d2016-04-07 15:05:16 +030019#include <drm/drm_atomic_helper.h>
Sean Paulce2f2c32016-09-21 06:14:53 -070020#include <drm/drm_crtc.h>
21#include <drm/drm_flip_work.h>
22#include <drm/drm_plane_helper.h>
Jyri Sarha4e910c72016-09-06 22:55:33 +030023#include <linux/workqueue.h>
Bartosz Golaszewski93452352016-10-31 15:19:26 +010024#include <linux/completion.h>
25#include <linux/dma-mapping.h>
Rob Clark16ea9752013-01-08 15:04:28 -060026
27#include "tilcdc_drv.h"
28#include "tilcdc_regs.h"
29
Bartosz Golaszewski93452352016-10-31 15:19:26 +010030#define TILCDC_VBLANK_SAFETY_THRESHOLD_US 1000
Jyri Sarha55e165c2016-11-15 23:37:24 +020031#define TILCDC_PALETTE_SIZE 32
32#define TILCDC_PALETTE_FIRST_ENTRY 0x4000
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +020033
Rob Clark16ea9752013-01-08 15:04:28 -060034struct tilcdc_crtc {
35 struct drm_crtc base;
36
Jyri Sarha47f571c2016-04-07 15:04:18 +030037 struct drm_plane primary;
Rob Clark16ea9752013-01-08 15:04:28 -060038 const struct tilcdc_panel_info *info;
Rob Clark16ea9752013-01-08 15:04:28 -060039 struct drm_pending_vblank_event *event;
Jyri Sarha2d53a182016-10-25 12:27:31 +030040 struct mutex enable_lock;
Jyri Sarha47bfd6c2016-06-22 16:27:54 +030041 bool enabled;
Jyri Sarha2d53a182016-10-25 12:27:31 +030042 bool shutdown;
Rob Clark16ea9752013-01-08 15:04:28 -060043 wait_queue_head_t frame_done_wq;
44 bool frame_done;
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +020045 spinlock_t irq_lock;
46
Jyri Sarha642e5162016-09-06 16:19:54 +030047 unsigned int lcd_fck_rate;
48
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +020049 ktime_t last_vblank;
Rob Clark16ea9752013-01-08 15:04:28 -060050
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +030051 struct drm_framebuffer *curr_fb;
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +020052 struct drm_framebuffer *next_fb;
Rob Clark16ea9752013-01-08 15:04:28 -060053
54 /* for deferred fb unref's: */
Rob Clarka464d612013-08-07 13:41:20 -040055 struct drm_flip_work unref_work;
Jyri Sarha103cd8b2015-02-10 14:13:23 +020056
57 /* Only set if an external encoder is connected */
58 bool simulate_vesa_sync;
Jyri Sarha5895d082016-01-08 14:33:09 +020059
60 int sync_lost_count;
61 bool frame_intact;
Jyri Sarha13b3d722016-04-06 14:02:38 +030062 struct work_struct recover_work;
Bartosz Golaszewski93452352016-10-31 15:19:26 +010063
64 dma_addr_t palette_dma_handle;
Jyri Sarha55e165c2016-11-15 23:37:24 +020065 u16 *palette_base;
Bartosz Golaszewski93452352016-10-31 15:19:26 +010066 struct completion palette_loaded;
Rob Clark16ea9752013-01-08 15:04:28 -060067};
68#define to_tilcdc_crtc(x) container_of(x, struct tilcdc_crtc, base)
69
Rob Clarka464d612013-08-07 13:41:20 -040070static void unref_worker(struct drm_flip_work *work, void *val)
Rob Clark16ea9752013-01-08 15:04:28 -060071{
Darren Etheridgef7b45752013-06-21 13:52:26 -050072 struct tilcdc_crtc *tilcdc_crtc =
Rob Clarka464d612013-08-07 13:41:20 -040073 container_of(work, struct tilcdc_crtc, unref_work);
Rob Clark16ea9752013-01-08 15:04:28 -060074 struct drm_device *dev = tilcdc_crtc->base.dev;
Rob Clark16ea9752013-01-08 15:04:28 -060075
76 mutex_lock(&dev->mode_config.mutex);
Rob Clarka464d612013-08-07 13:41:20 -040077 drm_framebuffer_unreference(val);
Rob Clark16ea9752013-01-08 15:04:28 -060078 mutex_unlock(&dev->mode_config.mutex);
79}
80
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +030081static void set_scanout(struct drm_crtc *crtc, struct drm_framebuffer *fb)
Rob Clark16ea9752013-01-08 15:04:28 -060082{
83 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
84 struct drm_device *dev = crtc->dev;
Daniel Schultz4c268d62016-10-28 13:52:41 +020085 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -060086 struct drm_gem_cma_object *gem;
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +030087 dma_addr_t start, end;
Jyri Sarha7eb9f062016-08-26 15:10:14 +030088 u64 dma_base_and_ceiling;
Rob Clark16ea9752013-01-08 15:04:28 -060089
Rob Clark16ea9752013-01-08 15:04:28 -060090 gem = drm_fb_cma_get_gem_obj(fb, 0);
91
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +030092 start = gem->paddr + fb->offsets[0] +
93 crtc->y * fb->pitches[0] +
Laurent Pinchart59f11a42016-10-18 01:41:14 +030094 crtc->x * drm_format_plane_cpp(fb->pixel_format, 0);
Rob Clark16ea9752013-01-08 15:04:28 -060095
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +030096 end = start + (crtc->mode.vdisplay * fb->pitches[0]);
Rob Clark16ea9752013-01-08 15:04:28 -060097
Jyri Sarha7eb9f062016-08-26 15:10:14 +030098 /* Write LCDC_DMA_FB_BASE_ADDR_0_REG and LCDC_DMA_FB_CEILING_ADDR_0_REG
99 * with a single insruction, if available. This should make it more
100 * unlikely that LCDC would fetch the DMA addresses in the middle of
101 * an update.
102 */
Daniel Schultz4c268d62016-10-28 13:52:41 +0200103 if (priv->rev == 1)
104 end -= 1;
105
106 dma_base_and_ceiling = (u64)end << 32 | start;
Jyri Sarha7eb9f062016-08-26 15:10:14 +0300107 tilcdc_write64(dev, LCDC_DMA_FB_BASE_ADDR_0_REG, dma_base_and_ceiling);
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300108
109 if (tilcdc_crtc->curr_fb)
110 drm_flip_work_queue(&tilcdc_crtc->unref_work,
111 tilcdc_crtc->curr_fb);
112
113 tilcdc_crtc->curr_fb = fb;
Rob Clark16ea9752013-01-08 15:04:28 -0600114}
115
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100116/*
Jyri Sarha55e165c2016-11-15 23:37:24 +0200117 * The driver currently only supports only true color formats. For
118 * true color the palette block is bypassed, but a 32 byte palette
119 * should still be loaded. The first 16-bit entry must be 0x4000 while
120 * all other entries must be zeroed.
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100121 */
122static void tilcdc_crtc_load_palette(struct drm_crtc *crtc)
123{
124 u32 dma_fb_base, dma_fb_ceiling, raster_ctl;
Jyri Sarha55e165c2016-11-15 23:37:24 +0200125 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
126 struct drm_device *dev = crtc->dev;
127 struct tilcdc_drm_private *priv = dev->dev_private;
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100128
129 dma_fb_base = tilcdc_read(dev, LCDC_DMA_FB_BASE_ADDR_0_REG);
130 dma_fb_ceiling = tilcdc_read(dev, LCDC_DMA_FB_CEILING_ADDR_0_REG);
131 raster_ctl = tilcdc_read(dev, LCDC_RASTER_CTRL_REG);
132
133 /* Tell the LCDC where the palette is located. */
134 tilcdc_write(dev, LCDC_DMA_FB_BASE_ADDR_0_REG,
135 tilcdc_crtc->palette_dma_handle);
136 tilcdc_write(dev, LCDC_DMA_FB_CEILING_ADDR_0_REG,
Jyri Sarha55e165c2016-11-15 23:37:24 +0200137 (u32) tilcdc_crtc->palette_dma_handle +
138 TILCDC_PALETTE_SIZE - 1);
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100139
Jyri Sarha55e165c2016-11-15 23:37:24 +0200140 /* Set dma load mode for palette loading only. */
141 tilcdc_write_mask(dev, LCDC_RASTER_CTRL_REG,
142 LCDC_PALETTE_LOAD_MODE(PALETTE_ONLY),
143 LCDC_PALETTE_LOAD_MODE_MASK);
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100144
Jyri Sarha55e165c2016-11-15 23:37:24 +0200145 /* Enable DMA Palette Loaded Interrupt */
146 if (priv->rev == 1)
147 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_PL_INT_ENA);
148 else
149 tilcdc_write(dev, LCDC_INT_ENABLE_SET_REG, LCDC_V2_PL_INT_ENA);
150
151 /* Enable LCDC DMA and wait for palette to be loaded. */
152 tilcdc_clear_irqstatus(dev, 0xffffffff);
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100153 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ENABLE);
154
155 wait_for_completion(&tilcdc_crtc->palette_loaded);
156
Jyri Sarha55e165c2016-11-15 23:37:24 +0200157 /* Disable LCDC DMA and DMA Palette Loaded Interrupt. */
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100158 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ENABLE);
Jyri Sarha55e165c2016-11-15 23:37:24 +0200159 if (priv->rev == 1)
160 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG, LCDC_V1_PL_INT_ENA);
161 else
162 tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG, LCDC_V2_PL_INT_ENA);
163
164 /* Restore the registers. */
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100165 tilcdc_write(dev, LCDC_DMA_FB_BASE_ADDR_0_REG, dma_fb_base);
166 tilcdc_write(dev, LCDC_DMA_FB_CEILING_ADDR_0_REG, dma_fb_ceiling);
167 tilcdc_write(dev, LCDC_RASTER_CTRL_REG, raster_ctl);
168}
169
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300170static void tilcdc_crtc_enable_irqs(struct drm_device *dev)
171{
172 struct tilcdc_drm_private *priv = dev->dev_private;
173
174 tilcdc_clear_irqstatus(dev, 0xffffffff);
175
176 if (priv->rev == 1) {
177 tilcdc_set(dev, LCDC_RASTER_CTRL_REG,
Jyri Sarhacba88442016-11-16 00:12:27 +0200178 LCDC_V1_SYNC_LOST_INT_ENA |
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300179 LCDC_V1_UNDERFLOW_INT_ENA);
Karl Beldan8d6c3f72016-08-23 12:57:00 +0000180 tilcdc_set(dev, LCDC_DMA_CTRL_REG,
181 LCDC_V1_END_OF_FRAME_INT_ENA);
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300182 } else {
183 tilcdc_write(dev, LCDC_INT_ENABLE_SET_REG,
184 LCDC_V2_UNDERFLOW_INT_ENA |
185 LCDC_V2_END_OF_FRAME0_INT_ENA |
186 LCDC_FRAME_DONE | LCDC_SYNC_LOST);
187 }
188}
189
190static void tilcdc_crtc_disable_irqs(struct drm_device *dev)
191{
192 struct tilcdc_drm_private *priv = dev->dev_private;
193
194 /* disable irqs that we might have enabled: */
195 if (priv->rev == 1) {
196 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
Jyri Sarhacba88442016-11-16 00:12:27 +0200197 LCDC_V1_SYNC_LOST_INT_ENA |
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300198 LCDC_V1_UNDERFLOW_INT_ENA | LCDC_V1_PL_INT_ENA);
199 tilcdc_clear(dev, LCDC_DMA_CTRL_REG,
200 LCDC_V1_END_OF_FRAME_INT_ENA);
201 } else {
202 tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG,
203 LCDC_V2_UNDERFLOW_INT_ENA | LCDC_V2_PL_INT_ENA |
204 LCDC_V2_END_OF_FRAME0_INT_ENA |
205 LCDC_FRAME_DONE | LCDC_SYNC_LOST);
206 }
207}
208
Tomi Valkeinen2efec4f2015-10-20 09:37:27 +0300209static void reset(struct drm_crtc *crtc)
Rob Clark16ea9752013-01-08 15:04:28 -0600210{
211 struct drm_device *dev = crtc->dev;
212 struct tilcdc_drm_private *priv = dev->dev_private;
213
Tomi Valkeinen2efec4f2015-10-20 09:37:27 +0300214 if (priv->rev != 2)
215 return;
216
217 tilcdc_set(dev, LCDC_CLK_RESET_REG, LCDC_CLK_MAIN_RESET);
218 usleep_range(250, 1000);
219 tilcdc_clear(dev, LCDC_CLK_RESET_REG, LCDC_CLK_MAIN_RESET);
220}
221
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300222static void tilcdc_crtc_enable(struct drm_crtc *crtc)
Tomi Valkeinen2efec4f2015-10-20 09:37:27 +0300223{
224 struct drm_device *dev = crtc->dev;
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300225 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
226
Jyri Sarha2e0965b2016-09-06 17:25:08 +0300227 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
Jyri Sarha2d53a182016-10-25 12:27:31 +0300228 mutex_lock(&tilcdc_crtc->enable_lock);
229 if (tilcdc_crtc->enabled || tilcdc_crtc->shutdown) {
230 mutex_unlock(&tilcdc_crtc->enable_lock);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300231 return;
Jyri Sarha2d53a182016-10-25 12:27:31 +0300232 }
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300233
234 pm_runtime_get_sync(dev->dev);
Tomi Valkeinen2efec4f2015-10-20 09:37:27 +0300235
236 reset(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600237
Jyri Sarha55e165c2016-11-15 23:37:24 +0200238 if (!completion_done(&tilcdc_crtc->palette_loaded))
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100239 tilcdc_crtc_load_palette(crtc);
240
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300241 tilcdc_crtc_enable_irqs(dev);
242
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300243 tilcdc_clear(dev, LCDC_DMA_CTRL_REG, LCDC_DUAL_FRAME_BUFFER_ENABLE);
Jyri Sarhaf13e0882016-11-19 18:00:32 +0200244 tilcdc_write_mask(dev, LCDC_RASTER_CTRL_REG,
245 LCDC_PALETTE_LOAD_MODE(DATA_ONLY),
246 LCDC_PALETTE_LOAD_MODE_MASK);
Rob Clark16ea9752013-01-08 15:04:28 -0600247 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ENABLE);
Jyri Sarhad85f850e2016-06-15 11:16:23 +0300248
249 drm_crtc_vblank_on(crtc);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300250
251 tilcdc_crtc->enabled = true;
Jyri Sarha2d53a182016-10-25 12:27:31 +0300252 mutex_unlock(&tilcdc_crtc->enable_lock);
Rob Clark16ea9752013-01-08 15:04:28 -0600253}
254
Jyri Sarha2d53a182016-10-25 12:27:31 +0300255static void tilcdc_crtc_off(struct drm_crtc *crtc, bool shutdown)
Rob Clark16ea9752013-01-08 15:04:28 -0600256{
Jyri Sarha2d5be882016-04-07 20:20:23 +0300257 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600258 struct drm_device *dev = crtc->dev;
Jyri Sarha2d5be882016-04-07 20:20:23 +0300259 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600260
Jyri Sarha2d53a182016-10-25 12:27:31 +0300261 mutex_lock(&tilcdc_crtc->enable_lock);
262 if (shutdown)
263 tilcdc_crtc->shutdown = true;
264 if (!tilcdc_crtc->enabled) {
265 mutex_unlock(&tilcdc_crtc->enable_lock);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300266 return;
Jyri Sarha2d53a182016-10-25 12:27:31 +0300267 }
Jyri Sarha2d5be882016-04-07 20:20:23 +0300268 tilcdc_crtc->frame_done = false;
Rob Clark16ea9752013-01-08 15:04:28 -0600269 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ENABLE);
Jyri Sarha2d5be882016-04-07 20:20:23 +0300270
271 /*
272 * if necessary wait for framedone irq which will still come
273 * before putting things to sleep..
274 */
275 if (priv->rev == 2) {
276 int ret = wait_event_timeout(tilcdc_crtc->frame_done_wq,
277 tilcdc_crtc->frame_done,
Jyri Sarha437c7d92016-06-16 16:19:17 +0300278 msecs_to_jiffies(500));
Jyri Sarha2d5be882016-04-07 20:20:23 +0300279 if (ret == 0)
280 dev_err(dev->dev, "%s: timeout waiting for framedone\n",
281 __func__);
282 }
Jyri Sarhad85f850e2016-06-15 11:16:23 +0300283
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100284 /*
285 * LCDC will not retain the palette when reset. Make sure it gets
286 * reloaded on tilcdc_crtc_enable().
287 */
Jyri Sarha55e165c2016-11-15 23:37:24 +0200288 reinit_completion(&tilcdc_crtc->palette_loaded);
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100289
Jyri Sarhad85f850e2016-06-15 11:16:23 +0300290 drm_crtc_vblank_off(crtc);
Jyri Sarhaafaf8332016-06-21 16:00:44 +0300291
292 tilcdc_crtc_disable_irqs(dev);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300293
294 pm_runtime_put_sync(dev->dev);
295
296 if (tilcdc_crtc->next_fb) {
297 drm_flip_work_queue(&tilcdc_crtc->unref_work,
298 tilcdc_crtc->next_fb);
299 tilcdc_crtc->next_fb = NULL;
300 }
301
302 if (tilcdc_crtc->curr_fb) {
303 drm_flip_work_queue(&tilcdc_crtc->unref_work,
304 tilcdc_crtc->curr_fb);
305 tilcdc_crtc->curr_fb = NULL;
306 }
307
308 drm_flip_work_commit(&tilcdc_crtc->unref_work, priv->wq);
309 tilcdc_crtc->last_vblank = ktime_set(0, 0);
310
311 tilcdc_crtc->enabled = false;
Jyri Sarha2d53a182016-10-25 12:27:31 +0300312 mutex_unlock(&tilcdc_crtc->enable_lock);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300313}
314
Jyri Sarha9e79e062016-10-18 23:23:27 +0300315static void tilcdc_crtc_disable(struct drm_crtc *crtc)
316{
317 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
Jyri Sarha2d53a182016-10-25 12:27:31 +0300318 tilcdc_crtc_off(crtc, false);
319}
320
321void tilcdc_crtc_shutdown(struct drm_crtc *crtc)
322{
323 tilcdc_crtc_off(crtc, true);
Jyri Sarha9e79e062016-10-18 23:23:27 +0300324}
325
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300326static bool tilcdc_crtc_is_on(struct drm_crtc *crtc)
327{
328 return crtc->state && crtc->state->enable && crtc->state->active;
Rob Clark16ea9752013-01-08 15:04:28 -0600329}
330
Jyri Sarha13b3d722016-04-06 14:02:38 +0300331static void tilcdc_crtc_recover_work(struct work_struct *work)
332{
333 struct tilcdc_crtc *tilcdc_crtc =
334 container_of(work, struct tilcdc_crtc, recover_work);
335 struct drm_crtc *crtc = &tilcdc_crtc->base;
336
337 dev_info(crtc->dev->dev, "%s: Reset CRTC", __func__);
338
339 drm_modeset_lock_crtc(crtc, NULL);
340
341 if (!tilcdc_crtc_is_on(crtc))
342 goto out;
343
344 tilcdc_crtc_disable(crtc);
345 tilcdc_crtc_enable(crtc);
346out:
347 drm_modeset_unlock_crtc(crtc);
348}
349
Rob Clark16ea9752013-01-08 15:04:28 -0600350static void tilcdc_crtc_destroy(struct drm_crtc *crtc)
351{
352 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
Jyri Sarha4e910c72016-09-06 22:55:33 +0300353 struct tilcdc_drm_private *priv = crtc->dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600354
Jyri Sarha6c94c712016-09-07 11:46:40 +0300355 drm_modeset_lock_crtc(crtc, NULL);
Jyri Sarha47bfd6c2016-06-22 16:27:54 +0300356 tilcdc_crtc_disable(crtc);
Jyri Sarha6c94c712016-09-07 11:46:40 +0300357 drm_modeset_unlock_crtc(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600358
Jyri Sarha4e910c72016-09-06 22:55:33 +0300359 flush_workqueue(priv->wq);
Rob Clark16ea9752013-01-08 15:04:28 -0600360
Jyri Sarhad66284fb2015-05-27 11:58:37 +0300361 of_node_put(crtc->port);
Rob Clark16ea9752013-01-08 15:04:28 -0600362 drm_crtc_cleanup(crtc);
Rob Clarka464d612013-08-07 13:41:20 -0400363 drm_flip_work_cleanup(&tilcdc_crtc->unref_work);
Rob Clark16ea9752013-01-08 15:04:28 -0600364}
365
Jyri Sarhae0e344e2016-06-22 17:21:06 +0300366int tilcdc_crtc_update_fb(struct drm_crtc *crtc,
Rob Clark16ea9752013-01-08 15:04:28 -0600367 struct drm_framebuffer *fb,
Jyri Sarhae0e344e2016-06-22 17:21:06 +0300368 struct drm_pending_vblank_event *event)
Rob Clark16ea9752013-01-08 15:04:28 -0600369{
370 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
371 struct drm_device *dev = crtc->dev;
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300372 unsigned long flags;
Tomi Valkeinen6f206e92014-02-07 17:37:07 +0000373
Jyri Sarha2e0965b2016-09-06 17:25:08 +0300374 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
375
Rob Clark16ea9752013-01-08 15:04:28 -0600376 if (tilcdc_crtc->event) {
377 dev_err(dev->dev, "already pending page flip!\n");
378 return -EBUSY;
379 }
380
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300381 drm_framebuffer_reference(fb);
382
Matt Roperf4510a22014-04-01 15:22:40 -0700383 crtc->primary->fb = fb;
Tomi Valkeinen65734a22015-10-19 12:30:03 +0300384
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200385 spin_lock_irqsave(&tilcdc_crtc->irq_lock, flags);
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300386
Jyri Sarha0a1fe1b2016-06-13 09:53:36 +0300387 if (crtc->hwmode.vrefresh && ktime_to_ns(tilcdc_crtc->last_vblank)) {
388 ktime_t next_vblank;
389 s64 tdiff;
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300390
Jyri Sarha0a1fe1b2016-06-13 09:53:36 +0300391 next_vblank = ktime_add_us(tilcdc_crtc->last_vblank,
392 1000000 / crtc->hwmode.vrefresh);
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200393
Jyri Sarha0a1fe1b2016-06-13 09:53:36 +0300394 tdiff = ktime_to_us(ktime_sub(next_vblank, ktime_get()));
395
396 if (tdiff < TILCDC_VBLANK_SAFETY_THRESHOLD_US)
397 tilcdc_crtc->next_fb = fb;
398 }
399
400 if (tilcdc_crtc->next_fb != fb)
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200401 set_scanout(crtc, fb);
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200402
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300403 tilcdc_crtc->event = event;
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200404
405 spin_unlock_irqrestore(&tilcdc_crtc->irq_lock, flags);
Rob Clark16ea9752013-01-08 15:04:28 -0600406
407 return 0;
408}
409
Rob Clark16ea9752013-01-08 15:04:28 -0600410static bool tilcdc_crtc_mode_fixup(struct drm_crtc *crtc,
411 const struct drm_display_mode *mode,
412 struct drm_display_mode *adjusted_mode)
413{
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200414 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
415
416 if (!tilcdc_crtc->simulate_vesa_sync)
417 return true;
418
419 /*
420 * tilcdc does not generate VESA-compliant sync but aligns
421 * VS on the second edge of HS instead of first edge.
422 * We use adjusted_mode, to fixup sync by aligning both rising
423 * edges and add HSKEW offset to fix the sync.
424 */
425 adjusted_mode->hskew = mode->hsync_end - mode->hsync_start;
426 adjusted_mode->flags |= DRM_MODE_FLAG_HSKEW;
427
428 if (mode->flags & DRM_MODE_FLAG_NHSYNC) {
429 adjusted_mode->flags |= DRM_MODE_FLAG_PHSYNC;
430 adjusted_mode->flags &= ~DRM_MODE_FLAG_NHSYNC;
431 } else {
432 adjusted_mode->flags |= DRM_MODE_FLAG_NHSYNC;
433 adjusted_mode->flags &= ~DRM_MODE_FLAG_PHSYNC;
434 }
435
Rob Clark16ea9752013-01-08 15:04:28 -0600436 return true;
437}
438
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200439/*
440 * Calculate the percentage difference between the requested pixel clock rate
441 * and the effective rate resulting from calculating the clock divider value.
442 */
443static unsigned int tilcdc_pclk_diff(unsigned long rate,
444 unsigned long real_rate)
445{
446 int r = rate / 100, rr = real_rate / 100;
447
448 return (unsigned int)(abs(((rr - r) * 100) / r));
449}
450
Jyri Sarha642e5162016-09-06 16:19:54 +0300451static void tilcdc_crtc_set_clk(struct drm_crtc *crtc)
452{
453 struct drm_device *dev = crtc->dev;
454 struct tilcdc_drm_private *priv = dev->dev_private;
455 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200456 unsigned long clk_rate, real_rate, req_rate;
457 unsigned int clkdiv;
Jyri Sarha642e5162016-09-06 16:19:54 +0300458 int ret;
459
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200460 clkdiv = 2; /* first try using a standard divider of 2 */
461
Jyri Sarha642e5162016-09-06 16:19:54 +0300462 /* mode.clock is in KHz, set_rate wants parameter in Hz */
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200463 req_rate = crtc->mode.clock * 1000;
464
465 ret = clk_set_rate(priv->clk, req_rate * clkdiv);
466 clk_rate = clk_get_rate(priv->clk);
Jyri Sarha642e5162016-09-06 16:19:54 +0300467 if (ret < 0) {
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200468 /*
469 * If we fail to set the clock rate (some architectures don't
470 * use the common clock framework yet and may not implement
471 * all the clk API calls for every clock), try the next best
472 * thing: adjusting the clock divider, unless clk_get_rate()
473 * failed as well.
474 */
475 if (!clk_rate) {
476 /* Nothing more we can do. Just bail out. */
477 dev_err(dev->dev,
478 "failed to set the pixel clock - unable to read current lcdc clock rate\n");
479 return;
480 }
481
482 clkdiv = DIV_ROUND_CLOSEST(clk_rate, req_rate);
483
484 /*
485 * Emit a warning if the real clock rate resulting from the
486 * calculated divider differs much from the requested rate.
487 *
488 * 5% is an arbitrary value - LCDs are usually quite tolerant
489 * about pixel clock rates.
490 */
491 real_rate = clkdiv * req_rate;
492
493 if (tilcdc_pclk_diff(clk_rate, real_rate) > 5) {
494 dev_warn(dev->dev,
495 "effective pixel clock rate (%luHz) differs from the calculated rate (%luHz)\n",
496 clk_rate, real_rate);
497 }
Jyri Sarha642e5162016-09-06 16:19:54 +0300498 }
499
Bartosz Golaszewskicb42e202016-09-29 18:43:57 +0200500 tilcdc_crtc->lcd_fck_rate = clk_rate;
Jyri Sarha642e5162016-09-06 16:19:54 +0300501
502 DBG("lcd_clk=%u, mode clock=%d, div=%u",
503 tilcdc_crtc->lcd_fck_rate, crtc->mode.clock, clkdiv);
504
505 /* Configure the LCD clock divisor. */
506 tilcdc_write(dev, LCDC_CTRL_REG, LCDC_CLK_DIVISOR(clkdiv) |
507 LCDC_RASTER_MODE);
508
509 if (priv->rev == 2)
510 tilcdc_set(dev, LCDC_CLK_ENABLE_REG,
511 LCDC_V2_DMA_CLK_EN | LCDC_V2_LIDD_CLK_EN |
512 LCDC_V2_CORE_CLK_EN);
513}
514
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300515static void tilcdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
516{
517 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
518 struct drm_device *dev = crtc->dev;
519 struct tilcdc_drm_private *priv = dev->dev_private;
520 const struct tilcdc_panel_info *info = tilcdc_crtc->info;
521 uint32_t reg, hbp, hfp, hsw, vbp, vfp, vsw;
522 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
523 struct drm_framebuffer *fb = crtc->primary->state->fb;
524
Jyri Sarha2e0965b2016-09-06 17:25:08 +0300525 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
526
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300527 if (WARN_ON(!info))
528 return;
529
530 if (WARN_ON(!fb))
531 return;
532
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300533 /* Configure the Burst Size and fifo threshold of DMA: */
534 reg = tilcdc_read(dev, LCDC_DMA_CTRL_REG) & ~0x00000770;
535 switch (info->dma_burst_sz) {
536 case 1:
537 reg |= LCDC_DMA_BURST_SIZE(LCDC_DMA_BURST_1);
538 break;
539 case 2:
540 reg |= LCDC_DMA_BURST_SIZE(LCDC_DMA_BURST_2);
541 break;
542 case 4:
543 reg |= LCDC_DMA_BURST_SIZE(LCDC_DMA_BURST_4);
544 break;
545 case 8:
546 reg |= LCDC_DMA_BURST_SIZE(LCDC_DMA_BURST_8);
547 break;
548 case 16:
549 reg |= LCDC_DMA_BURST_SIZE(LCDC_DMA_BURST_16);
550 break;
551 default:
552 dev_err(dev->dev, "invalid burst size\n");
553 return;
554 }
555 reg |= (info->fifo_th << 8);
556 tilcdc_write(dev, LCDC_DMA_CTRL_REG, reg);
557
558 /* Configure timings: */
559 hbp = mode->htotal - mode->hsync_end;
560 hfp = mode->hsync_start - mode->hdisplay;
561 hsw = mode->hsync_end - mode->hsync_start;
562 vbp = mode->vtotal - mode->vsync_end;
563 vfp = mode->vsync_start - mode->vdisplay;
564 vsw = mode->vsync_end - mode->vsync_start;
565
566 DBG("%dx%d, hbp=%u, hfp=%u, hsw=%u, vbp=%u, vfp=%u, vsw=%u",
567 mode->hdisplay, mode->vdisplay, hbp, hfp, hsw, vbp, vfp, vsw);
568
569 /* Set AC Bias Period and Number of Transitions per Interrupt: */
570 reg = tilcdc_read(dev, LCDC_RASTER_TIMING_2_REG) & ~0x000fff00;
571 reg |= LCDC_AC_BIAS_FREQUENCY(info->ac_bias) |
572 LCDC_AC_BIAS_TRANSITIONS_PER_INT(info->ac_bias_intrpt);
573
574 /*
575 * subtract one from hfp, hbp, hsw because the hardware uses
576 * a value of 0 as 1
577 */
578 if (priv->rev == 2) {
579 /* clear bits we're going to set */
580 reg &= ~0x78000033;
581 reg |= ((hfp-1) & 0x300) >> 8;
582 reg |= ((hbp-1) & 0x300) >> 4;
583 reg |= ((hsw-1) & 0x3c0) << 21;
584 }
585 tilcdc_write(dev, LCDC_RASTER_TIMING_2_REG, reg);
586
587 reg = (((mode->hdisplay >> 4) - 1) << 4) |
588 (((hbp-1) & 0xff) << 24) |
589 (((hfp-1) & 0xff) << 16) |
590 (((hsw-1) & 0x3f) << 10);
591 if (priv->rev == 2)
592 reg |= (((mode->hdisplay >> 4) - 1) & 0x40) >> 3;
593 tilcdc_write(dev, LCDC_RASTER_TIMING_0_REG, reg);
594
595 reg = ((mode->vdisplay - 1) & 0x3ff) |
596 ((vbp & 0xff) << 24) |
597 ((vfp & 0xff) << 16) |
598 (((vsw-1) & 0x3f) << 10);
599 tilcdc_write(dev, LCDC_RASTER_TIMING_1_REG, reg);
600
601 /*
602 * be sure to set Bit 10 for the V2 LCDC controller,
603 * otherwise limited to 1024 pixels width, stopping
604 * 1920x1080 being supported.
605 */
606 if (priv->rev == 2) {
607 if ((mode->vdisplay - 1) & 0x400) {
608 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG,
609 LCDC_LPP_B10);
610 } else {
611 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG,
612 LCDC_LPP_B10);
613 }
614 }
615
616 /* Configure display type: */
617 reg = tilcdc_read(dev, LCDC_RASTER_CTRL_REG) &
618 ~(LCDC_TFT_MODE | LCDC_MONO_8BIT_MODE | LCDC_MONOCHROME_MODE |
619 LCDC_V2_TFT_24BPP_MODE | LCDC_V2_TFT_24BPP_UNPACK |
620 0x000ff000 /* Palette Loading Delay bits */);
621 reg |= LCDC_TFT_MODE; /* no monochrome/passive support */
622 if (info->tft_alt_mode)
623 reg |= LCDC_TFT_ALT_ENABLE;
624 if (priv->rev == 2) {
Laurent Pinchart59f11a42016-10-18 01:41:14 +0300625 switch (fb->pixel_format) {
626 case DRM_FORMAT_BGR565:
627 case DRM_FORMAT_RGB565:
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300628 break;
Laurent Pinchart59f11a42016-10-18 01:41:14 +0300629 case DRM_FORMAT_XBGR8888:
630 case DRM_FORMAT_XRGB8888:
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300631 reg |= LCDC_V2_TFT_24BPP_UNPACK;
632 /* fallthrough */
Laurent Pinchart59f11a42016-10-18 01:41:14 +0300633 case DRM_FORMAT_BGR888:
634 case DRM_FORMAT_RGB888:
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300635 reg |= LCDC_V2_TFT_24BPP_MODE;
636 break;
637 default:
638 dev_err(dev->dev, "invalid pixel format\n");
639 return;
640 }
641 }
642 reg |= info->fdd < 12;
643 tilcdc_write(dev, LCDC_RASTER_CTRL_REG, reg);
644
645 if (info->invert_pxl_clk)
646 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_PIXEL_CLOCK);
647 else
648 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_PIXEL_CLOCK);
649
650 if (info->sync_ctrl)
651 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG, LCDC_SYNC_CTRL);
652 else
653 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG, LCDC_SYNC_CTRL);
654
655 if (info->sync_edge)
656 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG, LCDC_SYNC_EDGE);
657 else
658 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG, LCDC_SYNC_EDGE);
659
660 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
661 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_HSYNC);
662 else
663 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_HSYNC);
664
665 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
666 tilcdc_set(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_VSYNC);
667 else
668 tilcdc_clear(dev, LCDC_RASTER_TIMING_2_REG, LCDC_INVERT_VSYNC);
669
670 if (info->raster_order)
671 tilcdc_set(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ORDER);
672 else
673 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG, LCDC_RASTER_ORDER);
674
675 drm_framebuffer_reference(fb);
676
677 set_scanout(crtc, fb);
678
Jyri Sarha642e5162016-09-06 16:19:54 +0300679 tilcdc_crtc_set_clk(crtc);
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300680
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300681 crtc->hwmode = crtc->state->adjusted_mode;
682}
683
Jyri Sarhadb380c52016-04-07 15:10:23 +0300684static int tilcdc_crtc_atomic_check(struct drm_crtc *crtc,
685 struct drm_crtc_state *state)
686{
687 struct drm_display_mode *mode = &state->mode;
688 int ret;
689
690 /* If we are not active we don't care */
691 if (!state->active)
692 return 0;
693
694 if (state->state->planes[0].ptr != crtc->primary ||
695 state->state->planes[0].state == NULL ||
696 state->state->planes[0].state->crtc != crtc) {
697 dev_dbg(crtc->dev->dev, "CRTC primary plane must be present");
698 return -EINVAL;
699 }
700
701 ret = tilcdc_crtc_mode_valid(crtc, mode);
702 if (ret) {
703 dev_dbg(crtc->dev->dev, "Mode \"%s\" not valid", mode->name);
704 return -EINVAL;
705 }
706
707 return 0;
708}
709
Rob Clark16ea9752013-01-08 15:04:28 -0600710static const struct drm_crtc_funcs tilcdc_crtc_funcs = {
Jyri Sarha305198d2016-04-07 15:05:16 +0300711 .destroy = tilcdc_crtc_destroy,
712 .set_config = drm_atomic_helper_set_config,
713 .page_flip = drm_atomic_helper_page_flip,
714 .reset = drm_atomic_helper_crtc_reset,
715 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
716 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Rob Clark16ea9752013-01-08 15:04:28 -0600717};
718
719static const struct drm_crtc_helper_funcs tilcdc_crtc_helper_funcs = {
Rob Clark16ea9752013-01-08 15:04:28 -0600720 .mode_fixup = tilcdc_crtc_mode_fixup,
Jyri Sarha305198d2016-04-07 15:05:16 +0300721 .enable = tilcdc_crtc_enable,
722 .disable = tilcdc_crtc_disable,
Jyri Sarhadb380c52016-04-07 15:10:23 +0300723 .atomic_check = tilcdc_crtc_atomic_check,
Jyri Sarhaf6382f12016-04-07 15:09:50 +0300724 .mode_set_nofb = tilcdc_crtc_mode_set_nofb,
Rob Clark16ea9752013-01-08 15:04:28 -0600725};
726
727int tilcdc_crtc_max_width(struct drm_crtc *crtc)
728{
729 struct drm_device *dev = crtc->dev;
730 struct tilcdc_drm_private *priv = dev->dev_private;
731 int max_width = 0;
732
733 if (priv->rev == 1)
734 max_width = 1024;
735 else if (priv->rev == 2)
736 max_width = 2048;
737
738 return max_width;
739}
740
741int tilcdc_crtc_mode_valid(struct drm_crtc *crtc, struct drm_display_mode *mode)
742{
743 struct tilcdc_drm_private *priv = crtc->dev->dev_private;
744 unsigned int bandwidth;
Darren Etheridgee1c5d0a2013-06-21 13:52:25 -0500745 uint32_t hbp, hfp, hsw, vbp, vfp, vsw;
Rob Clark16ea9752013-01-08 15:04:28 -0600746
Darren Etheridgee1c5d0a2013-06-21 13:52:25 -0500747 /*
748 * check to see if the width is within the range that
749 * the LCD Controller physically supports
750 */
Rob Clark16ea9752013-01-08 15:04:28 -0600751 if (mode->hdisplay > tilcdc_crtc_max_width(crtc))
752 return MODE_VIRTUAL_X;
753
754 /* width must be multiple of 16 */
755 if (mode->hdisplay & 0xf)
756 return MODE_VIRTUAL_X;
757
758 if (mode->vdisplay > 2048)
759 return MODE_VIRTUAL_Y;
760
Darren Etheridgee1c5d0a2013-06-21 13:52:25 -0500761 DBG("Processing mode %dx%d@%d with pixel clock %d",
762 mode->hdisplay, mode->vdisplay,
763 drm_mode_vrefresh(mode), mode->clock);
764
765 hbp = mode->htotal - mode->hsync_end;
766 hfp = mode->hsync_start - mode->hdisplay;
767 hsw = mode->hsync_end - mode->hsync_start;
768 vbp = mode->vtotal - mode->vsync_end;
769 vfp = mode->vsync_start - mode->vdisplay;
770 vsw = mode->vsync_end - mode->vsync_start;
771
772 if ((hbp-1) & ~0x3ff) {
773 DBG("Pruning mode: Horizontal Back Porch out of range");
774 return MODE_HBLANK_WIDE;
775 }
776
777 if ((hfp-1) & ~0x3ff) {
778 DBG("Pruning mode: Horizontal Front Porch out of range");
779 return MODE_HBLANK_WIDE;
780 }
781
782 if ((hsw-1) & ~0x3ff) {
783 DBG("Pruning mode: Horizontal Sync Width out of range");
784 return MODE_HSYNC_WIDE;
785 }
786
787 if (vbp & ~0xff) {
788 DBG("Pruning mode: Vertical Back Porch out of range");
789 return MODE_VBLANK_WIDE;
790 }
791
792 if (vfp & ~0xff) {
793 DBG("Pruning mode: Vertical Front Porch out of range");
794 return MODE_VBLANK_WIDE;
795 }
796
797 if ((vsw-1) & ~0x3f) {
798 DBG("Pruning mode: Vertical Sync Width out of range");
799 return MODE_VSYNC_WIDE;
800 }
801
Darren Etheridge4e564342013-06-21 13:52:23 -0500802 /*
803 * some devices have a maximum allowed pixel clock
804 * configured from the DT
805 */
806 if (mode->clock > priv->max_pixelclock) {
Darren Etheridgef7b45752013-06-21 13:52:26 -0500807 DBG("Pruning mode: pixel clock too high");
Darren Etheridge4e564342013-06-21 13:52:23 -0500808 return MODE_CLOCK_HIGH;
809 }
810
811 /*
812 * some devices further limit the max horizontal resolution
813 * configured from the DT
814 */
815 if (mode->hdisplay > priv->max_width)
816 return MODE_BAD_WIDTH;
817
Rob Clark16ea9752013-01-08 15:04:28 -0600818 /* filter out modes that would require too much memory bandwidth: */
Darren Etheridge4e564342013-06-21 13:52:23 -0500819 bandwidth = mode->hdisplay * mode->vdisplay *
820 drm_mode_vrefresh(mode);
821 if (bandwidth > priv->max_bandwidth) {
Darren Etheridgef7b45752013-06-21 13:52:26 -0500822 DBG("Pruning mode: exceeds defined bandwidth limit");
Rob Clark16ea9752013-01-08 15:04:28 -0600823 return MODE_BAD;
Darren Etheridge4e564342013-06-21 13:52:23 -0500824 }
Rob Clark16ea9752013-01-08 15:04:28 -0600825
826 return MODE_OK;
827}
828
829void tilcdc_crtc_set_panel_info(struct drm_crtc *crtc,
830 const struct tilcdc_panel_info *info)
831{
832 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
833 tilcdc_crtc->info = info;
834}
835
Jyri Sarha103cd8b2015-02-10 14:13:23 +0200836void tilcdc_crtc_set_simulate_vesa_sync(struct drm_crtc *crtc,
837 bool simulate_vesa_sync)
838{
839 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
840
841 tilcdc_crtc->simulate_vesa_sync = simulate_vesa_sync;
842}
843
Rob Clark16ea9752013-01-08 15:04:28 -0600844void tilcdc_crtc_update_clk(struct drm_crtc *crtc)
845{
Rob Clark16ea9752013-01-08 15:04:28 -0600846 struct drm_device *dev = crtc->dev;
847 struct tilcdc_drm_private *priv = dev->dev_private;
Jyri Sarha642e5162016-09-06 16:19:54 +0300848 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600849
Jyri Sarha642e5162016-09-06 16:19:54 +0300850 drm_modeset_lock_crtc(crtc, NULL);
851 if (tilcdc_crtc->lcd_fck_rate != clk_get_rate(priv->clk)) {
852 if (tilcdc_crtc_is_on(crtc)) {
853 pm_runtime_get_sync(dev->dev);
854 tilcdc_crtc_disable(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600855
Jyri Sarha642e5162016-09-06 16:19:54 +0300856 tilcdc_crtc_set_clk(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600857
Jyri Sarha642e5162016-09-06 16:19:54 +0300858 tilcdc_crtc_enable(crtc);
859 pm_runtime_put_sync(dev->dev);
860 }
Rob Clark16ea9752013-01-08 15:04:28 -0600861 }
Jyri Sarha642e5162016-09-06 16:19:54 +0300862 drm_modeset_unlock_crtc(crtc);
Rob Clark16ea9752013-01-08 15:04:28 -0600863}
864
Jyri Sarha5895d082016-01-08 14:33:09 +0200865#define SYNC_LOST_COUNT_LIMIT 50
866
Rob Clark16ea9752013-01-08 15:04:28 -0600867irqreturn_t tilcdc_crtc_irq(struct drm_crtc *crtc)
868{
869 struct tilcdc_crtc *tilcdc_crtc = to_tilcdc_crtc(crtc);
870 struct drm_device *dev = crtc->dev;
871 struct tilcdc_drm_private *priv = dev->dev_private;
Tomi Valkeinen317aae72015-10-20 12:08:03 +0300872 uint32_t stat;
Rob Clark16ea9752013-01-08 15:04:28 -0600873
Tomi Valkeinen317aae72015-10-20 12:08:03 +0300874 stat = tilcdc_read_irqstatus(dev);
875 tilcdc_clear_irqstatus(dev, stat);
876
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300877 if (stat & LCDC_END_OF_FRAME0) {
Rob Clark16ea9752013-01-08 15:04:28 -0600878 unsigned long flags;
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200879 bool skip_event = false;
880 ktime_t now;
881
882 now = ktime_get();
Rob Clark16ea9752013-01-08 15:04:28 -0600883
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300884 drm_flip_work_commit(&tilcdc_crtc->unref_work, priv->wq);
Rob Clark16ea9752013-01-08 15:04:28 -0600885
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200886 spin_lock_irqsave(&tilcdc_crtc->irq_lock, flags);
Rob Clark16ea9752013-01-08 15:04:28 -0600887
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200888 tilcdc_crtc->last_vblank = now;
Rob Clark16ea9752013-01-08 15:04:28 -0600889
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200890 if (tilcdc_crtc->next_fb) {
891 set_scanout(crtc, tilcdc_crtc->next_fb);
892 tilcdc_crtc->next_fb = NULL;
893 skip_event = true;
Tomi Valkeinen2b2080d72015-10-20 09:37:27 +0300894 }
895
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200896 spin_unlock_irqrestore(&tilcdc_crtc->irq_lock, flags);
897
Gustavo Padovan099ede82016-07-04 21:04:52 -0300898 drm_crtc_handle_vblank(crtc);
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200899
900 if (!skip_event) {
901 struct drm_pending_vblank_event *event;
902
903 spin_lock_irqsave(&dev->event_lock, flags);
904
905 event = tilcdc_crtc->event;
906 tilcdc_crtc->event = NULL;
907 if (event)
Gustavo Padovandfebc152016-04-14 10:48:22 -0700908 drm_crtc_send_vblank_event(crtc, event);
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +0200909
910 spin_unlock_irqrestore(&dev->event_lock, flags);
911 }
Jyri Sarha5895d082016-01-08 14:33:09 +0200912
913 if (tilcdc_crtc->frame_intact)
914 tilcdc_crtc->sync_lost_count = 0;
915 else
916 tilcdc_crtc->frame_intact = true;
Rob Clark16ea9752013-01-08 15:04:28 -0600917 }
918
Jyri Sarha14944112016-04-07 20:36:48 +0300919 if (stat & LCDC_FIFO_UNDERFLOW)
Daniel Schultzd7014532016-10-28 13:52:42 +0200920 dev_err_ratelimited(dev->dev, "%s(0x%08x): FIFO underflow",
Jyri Sarha14944112016-04-07 20:36:48 +0300921 __func__, stat);
922
Jyri Sarha55e165c2016-11-15 23:37:24 +0200923 if (stat & LCDC_PL_LOAD_DONE) {
924 complete(&tilcdc_crtc->palette_loaded);
925 if (priv->rev == 1)
926 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
927 LCDC_V1_PL_INT_ENA);
928 else
929 tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG,
930 LCDC_V2_PL_INT_ENA);
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100931 }
932
Jyri Sarhacba88442016-11-16 00:12:27 +0200933 if (stat & LCDC_SYNC_LOST) {
934 dev_err_ratelimited(dev->dev, "%s(0x%08x): Sync lost",
935 __func__, stat);
936 tilcdc_crtc->frame_intact = false;
937 if (tilcdc_crtc->sync_lost_count++ >
938 SYNC_LOST_COUNT_LIMIT) {
939 dev_err(dev->dev, "%s(0x%08x): Sync lost flood detected, recovering", __func__, stat);
940 queue_work(system_wq, &tilcdc_crtc->recover_work);
941 if (priv->rev == 1)
942 tilcdc_clear(dev, LCDC_RASTER_CTRL_REG,
943 LCDC_V1_SYNC_LOST_INT_ENA);
944 else
945 tilcdc_write(dev, LCDC_INT_ENABLE_CLR_REG,
946 LCDC_SYNC_LOST);
947 tilcdc_crtc->sync_lost_count = 0;
948 }
949 }
950
Jyri Sarha14944112016-04-07 20:36:48 +0300951 /* For revision 2 only */
Rob Clark16ea9752013-01-08 15:04:28 -0600952 if (priv->rev == 2) {
953 if (stat & LCDC_FRAME_DONE) {
954 tilcdc_crtc->frame_done = true;
955 wake_up(&tilcdc_crtc->frame_done_wq);
956 }
Rob Clark16ea9752013-01-08 15:04:28 -0600957
Jyri Sarha14944112016-04-07 20:36:48 +0300958 /* Indicate to LCDC that the interrupt service routine has
959 * completed, see 13.3.6.1.6 in AM335x TRM.
960 */
961 tilcdc_write(dev, LCDC_END_OF_INT_IND_REG, 0);
962 }
Jyri Sarhac0c2baa2015-12-18 13:07:52 +0200963
Rob Clark16ea9752013-01-08 15:04:28 -0600964 return IRQ_HANDLED;
965}
966
Jyri Sarha9963d362016-11-15 22:56:46 +0200967int tilcdc_crtc_create(struct drm_device *dev)
Rob Clark16ea9752013-01-08 15:04:28 -0600968{
Jyri Sarhad66284fb2015-05-27 11:58:37 +0300969 struct tilcdc_drm_private *priv = dev->dev_private;
Rob Clark16ea9752013-01-08 15:04:28 -0600970 struct tilcdc_crtc *tilcdc_crtc;
971 struct drm_crtc *crtc;
972 int ret;
973
Jyri Sarhad0ec32c2016-02-23 12:44:27 +0200974 tilcdc_crtc = devm_kzalloc(dev->dev, sizeof(*tilcdc_crtc), GFP_KERNEL);
Rob Clark16ea9752013-01-08 15:04:28 -0600975 if (!tilcdc_crtc) {
976 dev_err(dev->dev, "allocation failed\n");
Jyri Sarha9963d362016-11-15 22:56:46 +0200977 return -ENOMEM;
Rob Clark16ea9752013-01-08 15:04:28 -0600978 }
979
Jyri Sarha55e165c2016-11-15 23:37:24 +0200980 init_completion(&tilcdc_crtc->palette_loaded);
981 tilcdc_crtc->palette_base = dmam_alloc_coherent(dev->dev,
982 TILCDC_PALETTE_SIZE,
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100983 &tilcdc_crtc->palette_dma_handle,
984 GFP_KERNEL | __GFP_ZERO);
Jyri Sarha55e165c2016-11-15 23:37:24 +0200985 if (!tilcdc_crtc->palette_base)
986 return -ENOMEM;
987 *tilcdc_crtc->palette_base = TILCDC_PALETTE_FIRST_ENTRY;
Bartosz Golaszewski93452352016-10-31 15:19:26 +0100988
Rob Clark16ea9752013-01-08 15:04:28 -0600989 crtc = &tilcdc_crtc->base;
990
Jyri Sarha47f571c2016-04-07 15:04:18 +0300991 ret = tilcdc_plane_init(dev, &tilcdc_crtc->primary);
992 if (ret < 0)
993 goto fail;
994
Jyri Sarha2d53a182016-10-25 12:27:31 +0300995 mutex_init(&tilcdc_crtc->enable_lock);
996
Rob Clark16ea9752013-01-08 15:04:28 -0600997 init_waitqueue_head(&tilcdc_crtc->frame_done_wq);
998
Boris BREZILLONd7f8db52014-11-14 19:30:30 +0100999 drm_flip_work_init(&tilcdc_crtc->unref_work,
Rob Clarka464d612013-08-07 13:41:20 -04001000 "unref", unref_worker);
Rob Clark16ea9752013-01-08 15:04:28 -06001001
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +02001002 spin_lock_init(&tilcdc_crtc->irq_lock);
Jyri Sarha13b3d722016-04-06 14:02:38 +03001003 INIT_WORK(&tilcdc_crtc->recover_work, tilcdc_crtc_recover_work);
Tomi Valkeinen2b3a8cd2015-11-03 12:00:51 +02001004
Jyri Sarha47f571c2016-04-07 15:04:18 +03001005 ret = drm_crtc_init_with_planes(dev, crtc,
1006 &tilcdc_crtc->primary,
1007 NULL,
1008 &tilcdc_crtc_funcs,
1009 "tilcdc crtc");
Rob Clark16ea9752013-01-08 15:04:28 -06001010 if (ret < 0)
1011 goto fail;
1012
1013 drm_crtc_helper_add(crtc, &tilcdc_crtc_helper_funcs);
1014
Jyri Sarhad66284fb2015-05-27 11:58:37 +03001015 if (priv->is_componentized) {
1016 struct device_node *ports =
1017 of_get_child_by_name(dev->dev->of_node, "ports");
1018
1019 if (ports) {
1020 crtc->port = of_get_child_by_name(ports, "port");
1021 of_node_put(ports);
1022 } else {
1023 crtc->port =
1024 of_get_child_by_name(dev->dev->of_node, "port");
1025 }
1026 if (!crtc->port) { /* This should never happen */
1027 dev_err(dev->dev, "Port node not found in %s\n",
1028 dev->dev->of_node->full_name);
Jyri Sarha9963d362016-11-15 22:56:46 +02001029 ret = -EINVAL;
Jyri Sarhad66284fb2015-05-27 11:58:37 +03001030 goto fail;
1031 }
1032 }
1033
Jyri Sarha9963d362016-11-15 22:56:46 +02001034 priv->crtc = crtc;
1035 return 0;
Rob Clark16ea9752013-01-08 15:04:28 -06001036
1037fail:
1038 tilcdc_crtc_destroy(crtc);
Jyri Sarha9963d362016-11-15 22:56:46 +02001039 return -ENOMEM;
Rob Clark16ea9752013-01-08 15:04:28 -06001040}