blob: 10040d58c8efaa6ec17b71bb52f419f40d2ccb90 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include "../pci.h"
41#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Kenji Kaneshige5d386e12007-03-06 15:02:26 -080043static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
44
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
46{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090047 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090048 return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080049}
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080051static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
52{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090053 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090054 return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080055}
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080057static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
58{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090059 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090060 return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080061}
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080063static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
64{
Kenji Kaneshige385e2492009-09-15 17:30:14 +090065 struct pci_dev *dev = ctrl->pcie->port;
Kenji Kaneshige1518c172009-11-11 14:34:52 +090066 return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080067}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Power Control Command */
70#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090071#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080073static irqreturn_t pcie_isr(int irq, void *dev_id);
74static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080077static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080079 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080082 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080084 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070086 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080088 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089}
90
91/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080092static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080094 /* Clamp to sane value */
95 if ((sec <= 0) || (sec > 60))
96 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080098 ctrl->poll_timer.function = &int_poll_timeout;
99 ctrl->poll_timer.data = (unsigned long)ctrl;
100 ctrl->poll_timer.expires = jiffies + sec * HZ;
101 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700104static inline int pciehp_request_irq(struct controller *ctrl)
105{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900106 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700107
108 /* Install interrupt polling timer. Start with 10 sec delay */
109 if (pciehp_poll_mode) {
110 init_timer(&ctrl->poll_timer);
111 start_int_poll_timer(ctrl, 10);
112 return 0;
113 }
114
115 /* Installs the interrupt handler */
116 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
117 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900118 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
119 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700120 return retval;
121}
122
123static inline void pciehp_free_irq(struct controller *ctrl)
124{
125 if (pciehp_poll_mode)
126 del_timer_sync(&ctrl->poll_timer);
127 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900128 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700129}
130
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900131static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900132{
133 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900134 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900135
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900136 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
137 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
138 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
139 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900140 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300141 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900142 msleep(10);
143 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900144 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
145 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
146 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
147 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900148 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900149 }
150 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900151}
152
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900153static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800154{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800155 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
156 unsigned long timeout = msecs_to_jiffies(msecs);
157 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900159 if (poll)
160 rc = pcie_poll_cmd(ctrl);
161 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900162 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800163 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900164 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800165}
166
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700167/**
168 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700169 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700170 * @cmd: command value written to slot control register
171 * @mask: bitmask of slot control register to be modified
172 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700173static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 int retval = 0;
176 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700177 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800179 mutex_lock(&ctrl->ctrl_lock);
180
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900181 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900183 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
184 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800185 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800186 }
187
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900188 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900189 if (!ctrl->no_cmd_complete) {
190 /*
191 * After 1 sec and CMD_COMPLETED still not set, just
192 * proceed forward to issue the next command according
193 * to spec. Just print out the error message.
194 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900195 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900196 } else if (!NO_CMD_CMPL(ctrl)) {
197 /*
198 * This controller semms to notify of command completed
199 * event even though it supports none of power
200 * controller, attention led, power led and EMI.
201 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900202 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
203 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900204 ctrl->no_cmd_complete = 0;
205 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900206 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
207 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900211 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900213 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700214 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700217 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700218 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700219 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700220 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900221 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700222 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900223 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700224
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800225 /*
226 * Wait for command completion.
227 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900228 if (!retval && !ctrl->no_cmd_complete) {
229 int poll = 0;
230 /*
231 * if hotplug interrupt is not enabled or command
232 * completed interrupt is not enabled, we need to poll
233 * command completed event.
234 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900235 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
236 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900237 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900238 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900239 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800240 out:
241 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 return retval;
243}
244
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245static inline int check_link_active(struct controller *ctrl)
246{
247 u16 link_status;
248
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900250 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900251 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900252}
253
254static void pcie_wait_link_active(struct controller *ctrl)
255{
256 int timeout = 1000;
257
258 if (check_link_active(ctrl))
259 return;
260 while (timeout > 0) {
261 msleep(10);
262 timeout -= 10;
263 if (check_link_active(ctrl))
264 return;
265 }
266 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
267}
268
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900269int pciehp_check_link_status(struct controller *ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 u16 lnk_status;
272 int retval = 0;
273
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900274 /*
275 * Data Link Layer Link Active Reporting must be capable for
276 * hot-plug capable downstream port. But old controller might
277 * not implement it. In this case, we wait for 1000 ms.
278 */
279 if (ctrl->link_active_reporting){
280 /* Wait for Data Link Layer Link Active bit to be set */
281 pcie_wait_link_active(ctrl);
282 /*
283 * We must wait for 100 ms after the Data Link Layer
284 * Link Active bit reads 1b before initiating a
285 * configuration access to the hot added device.
286 */
287 msleep(100);
288 } else
289 msleep(1000);
290
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900291 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900293 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return retval;
295 }
296
Taku Izumi7f2feec2008-09-05 12:11:26 +0900297 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900298 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
299 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900300 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 retval = -1;
302 return retval;
303 }
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 return retval;
306}
307
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900308int pciehp_get_attention_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800310 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u16 slot_ctrl;
312 u8 atten_led_state;
313 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900315 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900317 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return retval;
319 }
320
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900321 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
322 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900324 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 switch (atten_led_state) {
327 case 0:
328 *status = 0xFF; /* Reserved */
329 break;
330 case 1:
331 *status = 1; /* On */
332 break;
333 case 2:
334 *status = 2; /* Blink */
335 break;
336 case 3:
337 *status = 0; /* Off */
338 break;
339 default:
340 *status = 0xFF;
341 break;
342 }
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 return 0;
345}
346
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900347int pciehp_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800349 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 u16 slot_ctrl;
351 u8 pwr_state;
352 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900354 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900356 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return retval;
358 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900359 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
360 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900362 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 switch (pwr_state) {
365 case 0:
366 *status = 1;
367 break;
368 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700369 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 break;
371 default:
372 *status = 0xFF;
373 break;
374 }
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 return retval;
377}
378
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900379int pciehp_get_latch_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800381 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900387 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
388 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return retval;
390 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
393}
394
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900395int pciehp_get_adapter_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800397 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900399 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900403 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
404 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return retval;
406 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
409}
410
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900411int pciehp_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800413 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900415 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900417 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900419 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return retval;
421 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900422 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900425int pciehp_set_attention_status(struct slot *slot, u8 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800427 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700428 u16 slot_cmd;
429 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900431 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 switch (value) {
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900433 case 0 : /* turn off */
434 slot_cmd = 0x00C0;
435 break;
436 case 1: /* turn on */
437 slot_cmd = 0x0040;
438 break;
439 case 2: /* turn blink */
440 slot_cmd = 0x0080;
441 break;
442 default:
443 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900445 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
446 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige445f7982009-10-05 17:42:59 +0900447 return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
449
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900450void pciehp_green_led_on(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800452 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700454 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700455
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700456 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900457 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700458 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900459 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
460 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461}
462
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900463void pciehp_green_led_off(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800465 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700467 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700469 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900470 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700471 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900472 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
473 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900476void pciehp_green_led_blink(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800478 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700480 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700481
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700482 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900483 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700484 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900485 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
486 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487}
488
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900489int pciehp_power_on_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800491 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700493 u16 cmd_mask;
494 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 int retval = 0;
496
Rajesh Shah5a49f202005-11-23 15:44:54 -0800497 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900498 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900500 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
501 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800502 return retval;
503 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900504 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800505 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900506 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800507 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900508 ctrl_err(ctrl,
509 "%s: Cannot write to SLOTSTATUS register\n",
510 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800511 return retval;
512 }
513 }
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900514 ctrl->power_fault_detected = 0;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800515
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700516 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900517 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700518 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900520 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900521 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900523 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
524 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 return retval;
527}
528
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900529int pciehp_power_off_slot(struct slot * slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800531 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700533 u16 cmd_mask;
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900534 int retval;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900535
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700536 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900537 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700538 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900540 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900541 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900543 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
544 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige3c3a1b12009-10-05 17:40:48 +0900545 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546}
547
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800548static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800550 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900551 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700552 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700554 /*
555 * In order to guarantee that all interrupt events are
556 * serviced, we need to re-inspect Slot Status register after
557 * clearing what is presumed to be the last pending interrupt.
558 */
559 intr_loc = 0;
560 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900561 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900562 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
563 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 return IRQ_NONE;
565 }
566
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900567 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
568 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
569 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900570 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700571 intr_loc |= detected;
572 if (!intr_loc)
573 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900574 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900575 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
576 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800577 return IRQ_NONE;
578 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700579 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Taku Izumi7f2feec2008-09-05 12:11:26 +0900581 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700582
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700583 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900584 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800585 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700586 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900587 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 }
589
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900590 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900591 return IRQ_HANDLED;
592
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700593 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900594 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900595 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800596
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700597 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900598 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900599 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800600
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700601 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900602 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900603 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800604
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700605 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900606 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
607 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900608 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900609 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 return IRQ_HANDLED;
611}
612
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900613int pciehp_get_max_link_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800615 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 enum pcie_link_speed lnk_speed;
617 u32 lnk_cap;
618 int retval = 0;
619
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900620 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900622 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 return retval;
624 }
625
626 switch (lnk_cap & 0x000F) {
627 case 1:
Kenji Kaneshige825c4232009-07-29 14:39:58 +0900628 lnk_speed = PCIE_2_5GB;
629 break;
630 case 2:
631 lnk_speed = PCIE_5_0GB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 break;
633 default:
634 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
635 break;
636 }
637
638 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900639 ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 return retval;
642}
643
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900644int pciehp_get_max_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700645 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800647 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 enum pcie_link_width lnk_wdth;
649 u32 lnk_cap;
650 int retval = 0;
651
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900652 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900654 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 return retval;
656 }
657
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900658 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 case 0:
660 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
661 break;
662 case 1:
663 lnk_wdth = PCIE_LNK_X1;
664 break;
665 case 2:
666 lnk_wdth = PCIE_LNK_X2;
667 break;
668 case 4:
669 lnk_wdth = PCIE_LNK_X4;
670 break;
671 case 8:
672 lnk_wdth = PCIE_LNK_X8;
673 break;
674 case 12:
675 lnk_wdth = PCIE_LNK_X12;
676 break;
677 case 16:
678 lnk_wdth = PCIE_LNK_X16;
679 break;
680 case 32:
681 lnk_wdth = PCIE_LNK_X32;
682 break;
683 default:
684 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
685 break;
686 }
687
688 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900689 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700690
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 return retval;
692}
693
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900694int pciehp_get_cur_link_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800696 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
698 int retval = 0;
699 u16 lnk_status;
700
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900701 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900703 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
704 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 return retval;
706 }
707
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900708 switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 case 1:
Kenji Kaneshige825c4232009-07-29 14:39:58 +0900710 lnk_speed = PCIE_2_5GB;
711 break;
712 case 2:
713 lnk_speed = PCIE_5_0GB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 break;
715 default:
716 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
717 break;
718 }
719
720 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900721 ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 return retval;
724}
725
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900726int pciehp_get_cur_lnk_width(struct slot *slot,
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700727 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800729 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
731 int retval = 0;
732 u16 lnk_status;
733
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900734 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900736 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
737 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 return retval;
739 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700740
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900741 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 case 0:
743 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
744 break;
745 case 1:
746 lnk_wdth = PCIE_LNK_X1;
747 break;
748 case 2:
749 lnk_wdth = PCIE_LNK_X2;
750 break;
751 case 4:
752 lnk_wdth = PCIE_LNK_X4;
753 break;
754 case 8:
755 lnk_wdth = PCIE_LNK_X8;
756 break;
757 case 12:
758 lnk_wdth = PCIE_LNK_X12;
759 break;
760 case 16:
761 lnk_wdth = PCIE_LNK_X16;
762 break;
763 case 32:
764 lnk_wdth = PCIE_LNK_X32;
765 break;
766 default:
767 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
768 break;
769 }
770
771 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900772 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 return retval;
775}
776
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900777int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800778{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700779 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Kenji Kaneshige5651c48c2009-11-13 15:14:10 +0900781 /*
782 * TBD: Power fault detected software notification support.
783 *
784 * Power fault detected software notification is not enabled
785 * now, because it caused power fault detected interrupt storm
786 * on some machines. On those machines, power fault detected
787 * bit in the slot status register was set again immediately
788 * when it is cleared in the interrupt service routine, and
789 * next power fault detected interrupt was notified again.
790 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900791 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700792 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900793 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700794 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900795 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700796 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900797 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700798
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900799 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
800 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
801 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700802
803 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900804 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900805 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800809
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900810static void pcie_disable_notification(struct controller *ctrl)
811{
812 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900813 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
814 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
Kenji Kaneshigef22daf12009-10-05 17:40:02 +0900815 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
816 PCI_EXP_SLTCTL_DLLSCE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900817 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900818 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900819}
820
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800821int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900822{
823 if (pciehp_request_irq(ctrl))
824 return -1;
825 if (pcie_enable_notification(ctrl)) {
826 pciehp_free_irq(ctrl);
827 return -1;
828 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800829 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900830 return 0;
831}
832
833static void pcie_shutdown_notification(struct controller *ctrl)
834{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800835 if (ctrl->notification_enabled) {
836 pcie_disable_notification(ctrl);
837 pciehp_free_irq(ctrl);
838 ctrl->notification_enabled = 0;
839 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900840}
841
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900842static int pcie_init_slot(struct controller *ctrl)
843{
844 struct slot *slot;
845
846 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
847 if (!slot)
848 return -ENOMEM;
849
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900850 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900851 mutex_init(&slot->lock);
852 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900853 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900854 return 0;
855}
856
857static void pcie_cleanup_slot(struct controller *ctrl)
858{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900859 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900860 cancel_delayed_work(&slot->work);
861 flush_scheduled_work();
862 flush_workqueue(pciehp_wq);
863 kfree(slot);
864}
865
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700866static inline void dbg_ctrl(struct controller *ctrl)
867{
868 int i;
869 u16 reg16;
Kenji Kaneshige385e2492009-09-15 17:30:14 +0900870 struct pci_dev *pdev = ctrl->pcie->port;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700871
872 if (!pciehp_debug)
873 return;
874
Taku Izumi7f2feec2008-09-05 12:11:26 +0900875 ctrl_info(ctrl, "Hotplug Controller:\n");
876 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
877 pci_name(pdev), pdev->irq);
878 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
879 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
880 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
881 pdev->subsystem_device);
882 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
883 pdev->subsystem_vendor);
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900884 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n",
885 pci_pcie_cap(pdev));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700886 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
887 if (!pci_resource_len(pdev, i))
888 continue;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900889 ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
890 i, (unsigned long long)pci_resource_len(pdev, i),
891 (unsigned long long)pci_resource_start(pdev, i));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700892 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900893 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
Kenji Kaneshiged54798f2009-09-15 17:28:53 +0900894 ctrl_info(ctrl, " Physical Slot Number : %d\n", PSN(ctrl));
Taku Izumi7f2feec2008-09-05 12:11:26 +0900895 ctrl_info(ctrl, " Attention Button : %3s\n",
896 ATTN_BUTTN(ctrl) ? "yes" : "no");
897 ctrl_info(ctrl, " Power Controller : %3s\n",
898 POWER_CTRL(ctrl) ? "yes" : "no");
899 ctrl_info(ctrl, " MRL Sensor : %3s\n",
900 MRL_SENS(ctrl) ? "yes" : "no");
901 ctrl_info(ctrl, " Attention Indicator : %3s\n",
902 ATTN_LED(ctrl) ? "yes" : "no");
903 ctrl_info(ctrl, " Power Indicator : %3s\n",
904 PWR_LED(ctrl) ? "yes" : "no");
905 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
906 HP_SUPR_RM(ctrl) ? "yes" : "no");
907 ctrl_info(ctrl, " EMI Present : %3s\n",
908 EMI(ctrl) ? "yes" : "no");
909 ctrl_info(ctrl, " Command Completed : %3s\n",
910 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900911 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900912 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900913 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900914 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700915}
916
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900917struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800918{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900919 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900920 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700921 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800922
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900923 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
924 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900925 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900926 goto abort;
927 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900928 ctrl->pcie = dev;
Kenji Kaneshige1518c172009-11-11 14:34:52 +0900929 if (!pci_pcie_cap(pdev)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900930 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900931 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800932 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900933 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900934 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +0900935 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800936 }
Mark Lord08e7a7d2007-11-28 15:11:46 -0800937
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700938 ctrl->slot_cap = slot_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700939 mutex_init(&ctrl->ctrl_lock);
940 init_waitqueue_head(&ctrl->queue);
941 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +0900942 /*
943 * Controller doesn't notify of command completion if the "No
944 * Command Completed Support" bit is set in Slot Capability
945 * register or the controller supports none of power
946 * controller, attention led, power led and EMI.
947 */
948 if (NO_CMD_CMPL(ctrl) ||
949 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
950 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800951
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900952 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900953 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900954 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
955 goto abort_ctrl;
956 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900957 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900958 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
959 ctrl->link_active_reporting = 1;
960 }
961
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900962 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900963 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900964 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -0800965
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900966 /* Disable sotfware notification */
967 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -0800968
969 /*
970 * If this is the first controller to be initialized,
971 * initialize the pciehp work queue
972 */
973 if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
974 pciehp_wq = create_singlethread_workqueue("pciehpd");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900975 if (!pciehp_wq)
976 goto abort_ctrl;
Mark Lordecdde932007-11-21 15:07:55 -0800977 }
978
Taku Izumi7f2feec2008-09-05 12:11:26 +0900979 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
980 pdev->vendor, pdev->device, pdev->subsystem_vendor,
981 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700982
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900983 if (pcie_init_slot(ctrl))
984 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700985
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900986 return ctrl;
987
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900988abort_ctrl:
989 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -0800990abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900991 return NULL;
992}
993
Kenji Kaneshige82a9e792009-09-15 17:30:48 +0900994void pciehp_release_ctrl(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900995{
996 pcie_shutdown_notification(ctrl);
997 pcie_cleanup_slot(ctrl);
998 /*
999 * If this is the last controller to be released, destroy the
1000 * pciehp work queue
1001 */
1002 if (atomic_dec_and_test(&pciehp_num_controllers))
1003 destroy_workqueue(pciehp_wq);
1004 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001005}