Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 24 | /** |
| 25 | * DOC: Frame Buffer Compression (FBC) |
| 26 | * |
| 27 | * FBC tries to save memory bandwidth (and so power consumption) by |
| 28 | * compressing the amount of memory used by the display. It is total |
| 29 | * transparent to user space and completely handled in the kernel. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 30 | * |
| 31 | * The benefits of FBC are mostly visible with solid backgrounds and |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 32 | * variation-less patterns. It comes from keeping the memory footprint small |
| 33 | * and having fewer memory pages opened and accessed for refreshing the display. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 34 | * |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 35 | * i915 is responsible to reserve stolen memory for FBC and configure its |
| 36 | * offset on proper registers. The hardware takes care of all |
| 37 | * compress/decompress. However there are many known cases where we have to |
| 38 | * forcibly disable it to allow proper screen updates. |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 39 | */ |
| 40 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 41 | #include "intel_drv.h" |
| 42 | #include "i915_drv.h" |
| 43 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 44 | static inline bool fbc_supported(struct drm_i915_private *dev_priv) |
| 45 | { |
| 46 | return dev_priv->fbc.enable_fbc != NULL; |
| 47 | } |
| 48 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame^] | 49 | static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv) |
| 50 | { |
| 51 | return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8; |
| 52 | } |
| 53 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 54 | /* |
| 55 | * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the |
| 56 | * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's |
| 57 | * origin so the x and y offsets can actually fit the registers. As a |
| 58 | * consequence, the fence doesn't really start exactly at the display plane |
| 59 | * address we program because it starts at the real start of the buffer, so we |
| 60 | * have to take this into consideration here. |
| 61 | */ |
| 62 | static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc) |
| 63 | { |
| 64 | return crtc->base.y - crtc->adjusted_y; |
| 65 | } |
| 66 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 67 | static void i8xx_fbc_disable(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 68 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 69 | u32 fbc_ctl; |
| 70 | |
| 71 | dev_priv->fbc.enabled = false; |
| 72 | |
| 73 | /* Disable compression */ |
| 74 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 75 | if ((fbc_ctl & FBC_CTL_EN) == 0) |
| 76 | return; |
| 77 | |
| 78 | fbc_ctl &= ~FBC_CTL_EN; |
| 79 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 80 | |
| 81 | /* Wait for compressing bit to clear */ |
| 82 | if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) { |
| 83 | DRM_DEBUG_KMS("FBC idle timed out\n"); |
| 84 | return; |
| 85 | } |
| 86 | |
| 87 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 88 | } |
| 89 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 90 | static void i8xx_fbc_enable(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 91 | { |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 92 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 93 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 94 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 95 | int cfb_pitch; |
| 96 | int i; |
| 97 | u32 fbc_ctl; |
| 98 | |
| 99 | dev_priv->fbc.enabled = true; |
| 100 | |
Jani Nikula | 60ee5cd | 2015-02-05 12:04:27 +0200 | [diff] [blame] | 101 | /* Note: fbc.threshold == 1 for i8xx */ |
| 102 | cfb_pitch = dev_priv->fbc.uncompressed_size / FBC_LL_SIZE; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 103 | if (fb->pitches[0] < cfb_pitch) |
| 104 | cfb_pitch = fb->pitches[0]; |
| 105 | |
| 106 | /* FBC_CTL wants 32B or 64B units */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 107 | if (IS_GEN2(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 108 | cfb_pitch = (cfb_pitch / 32) - 1; |
| 109 | else |
| 110 | cfb_pitch = (cfb_pitch / 64) - 1; |
| 111 | |
| 112 | /* Clear old tags */ |
| 113 | for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++) |
Ville Syrjälä | 4d110c7 | 2015-09-18 20:03:18 +0300 | [diff] [blame] | 114 | I915_WRITE(FBC_TAG(i), 0); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 115 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 116 | if (IS_GEN4(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 117 | u32 fbc_ctl2; |
| 118 | |
| 119 | /* Set it up... */ |
| 120 | fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE; |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 121 | fbc_ctl2 |= FBC_CTL_PLANE(crtc->plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 122 | I915_WRITE(FBC_CONTROL2, fbc_ctl2); |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 123 | I915_WRITE(FBC_FENCE_OFF, get_crtc_fence_y_offset(crtc)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 124 | } |
| 125 | |
| 126 | /* enable it... */ |
| 127 | fbc_ctl = I915_READ(FBC_CONTROL); |
| 128 | fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT; |
| 129 | fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 130 | if (IS_I945GM(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 131 | fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */ |
| 132 | fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT; |
| 133 | fbc_ctl |= obj->fence_reg; |
| 134 | I915_WRITE(FBC_CONTROL, fbc_ctl); |
| 135 | |
| 136 | DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n", |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 137 | cfb_pitch, crtc->base.y, plane_name(crtc->plane)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 138 | } |
| 139 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 140 | static bool i8xx_fbc_enabled(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 141 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 142 | return I915_READ(FBC_CONTROL) & FBC_CTL_EN; |
| 143 | } |
| 144 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 145 | static void g4x_fbc_enable(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 146 | { |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 147 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 148 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 149 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 150 | u32 dpfc_ctl; |
| 151 | |
| 152 | dev_priv->fbc.enabled = true; |
| 153 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 154 | dpfc_ctl = DPFC_CTL_PLANE(crtc->plane) | DPFC_SR_EN; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 155 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
| 156 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 157 | else |
| 158 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 159 | dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg; |
| 160 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 161 | I915_WRITE(DPFC_FENCE_YOFF, get_crtc_fence_y_offset(crtc)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 162 | |
| 163 | /* enable it... */ |
| 164 | I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 165 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 166 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 167 | } |
| 168 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 169 | static void g4x_fbc_disable(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 170 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 171 | u32 dpfc_ctl; |
| 172 | |
| 173 | dev_priv->fbc.enabled = false; |
| 174 | |
| 175 | /* Disable compression */ |
| 176 | dpfc_ctl = I915_READ(DPFC_CONTROL); |
| 177 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 178 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 179 | I915_WRITE(DPFC_CONTROL, dpfc_ctl); |
| 180 | |
| 181 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 182 | } |
| 183 | } |
| 184 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 185 | static bool g4x_fbc_enabled(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 186 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 187 | return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN; |
| 188 | } |
| 189 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 190 | /* This function forces a CFB recompression through the nuke operation. */ |
| 191 | static void intel_fbc_recompress(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 192 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 193 | I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE); |
| 194 | POSTING_READ(MSG_FBC_REND_STATE); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 195 | } |
| 196 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 197 | static void ilk_fbc_enable(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 198 | { |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 199 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 200 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 201 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 202 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 203 | int threshold = dev_priv->fbc.threshold; |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 204 | unsigned int y_offset; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 205 | |
| 206 | dev_priv->fbc.enabled = true; |
| 207 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 208 | dpfc_ctl = DPFC_CTL_PLANE(crtc->plane); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 209 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 210 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 211 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 212 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 213 | case 4: |
| 214 | case 3: |
| 215 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 216 | break; |
| 217 | case 2: |
| 218 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 219 | break; |
| 220 | case 1: |
| 221 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 222 | break; |
| 223 | } |
| 224 | dpfc_ctl |= DPFC_CTL_FENCE_EN; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 225 | if (IS_GEN5(dev_priv)) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 226 | dpfc_ctl |= obj->fence_reg; |
| 227 | |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 228 | y_offset = get_crtc_fence_y_offset(crtc); |
| 229 | I915_WRITE(ILK_DPFC_FENCE_YOFF, y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 230 | I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID); |
| 231 | /* enable it... */ |
| 232 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 233 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 234 | if (IS_GEN6(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 235 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 236 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 237 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, y_offset); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 238 | } |
| 239 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 240 | intel_fbc_recompress(dev_priv); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 241 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 242 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 243 | } |
| 244 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 245 | static void ilk_fbc_disable(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 246 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 247 | u32 dpfc_ctl; |
| 248 | |
| 249 | dev_priv->fbc.enabled = false; |
| 250 | |
| 251 | /* Disable compression */ |
| 252 | dpfc_ctl = I915_READ(ILK_DPFC_CONTROL); |
| 253 | if (dpfc_ctl & DPFC_CTL_EN) { |
| 254 | dpfc_ctl &= ~DPFC_CTL_EN; |
| 255 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl); |
| 256 | |
| 257 | DRM_DEBUG_KMS("disabled FBC\n"); |
| 258 | } |
| 259 | } |
| 260 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 261 | static bool ilk_fbc_enabled(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 262 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 263 | return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN; |
| 264 | } |
| 265 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 266 | static void gen7_fbc_enable(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 267 | { |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 268 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 269 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 270 | struct drm_i915_gem_object *obj = intel_fb_obj(fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 271 | u32 dpfc_ctl; |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 272 | int threshold = dev_priv->fbc.threshold; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 273 | |
| 274 | dev_priv->fbc.enabled = true; |
| 275 | |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 276 | dpfc_ctl = 0; |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 277 | if (IS_IVYBRIDGE(dev_priv)) |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 278 | dpfc_ctl |= IVB_DPFC_CTL_PLANE(crtc->plane); |
Paulo Zanoni | d8514d6 | 2015-06-12 14:36:21 -0300 | [diff] [blame] | 279 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 280 | if (drm_format_plane_cpp(fb->pixel_format, 0) == 2) |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 281 | threshold++; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 282 | |
Paulo Zanoni | ce65e47 | 2015-06-30 10:53:05 -0300 | [diff] [blame] | 283 | switch (threshold) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 284 | case 4: |
| 285 | case 3: |
| 286 | dpfc_ctl |= DPFC_CTL_LIMIT_4X; |
| 287 | break; |
| 288 | case 2: |
| 289 | dpfc_ctl |= DPFC_CTL_LIMIT_2X; |
| 290 | break; |
| 291 | case 1: |
| 292 | dpfc_ctl |= DPFC_CTL_LIMIT_1X; |
| 293 | break; |
| 294 | } |
| 295 | |
| 296 | dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN; |
| 297 | |
| 298 | if (dev_priv->fbc.false_color) |
| 299 | dpfc_ctl |= FBC_CTL_FALSE_COLOR; |
| 300 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 301 | if (IS_IVYBRIDGE(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 302 | /* WaFbcAsynchFlipDisableFbcQueue:ivb */ |
| 303 | I915_WRITE(ILK_DISPLAY_CHICKEN1, |
| 304 | I915_READ(ILK_DISPLAY_CHICKEN1) | |
| 305 | ILK_FBCQ_DIS); |
Paulo Zanoni | 40f4022 | 2015-09-14 15:20:01 -0300 | [diff] [blame] | 306 | } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 307 | /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */ |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 308 | I915_WRITE(CHICKEN_PIPESL_1(crtc->pipe), |
| 309 | I915_READ(CHICKEN_PIPESL_1(crtc->pipe)) | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 310 | HSW_FBCQ_DIS); |
| 311 | } |
| 312 | |
Paulo Zanoni | 57012be9 | 2015-09-14 15:20:00 -0300 | [diff] [blame] | 313 | I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN); |
| 314 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 315 | I915_WRITE(SNB_DPFC_CTL_SA, |
| 316 | SNB_CPU_FENCE_ENABLE | obj->fence_reg); |
Paulo Zanoni | 2db3366 | 2015-09-14 15:20:03 -0300 | [diff] [blame] | 317 | I915_WRITE(DPFC_CPU_FENCE_OFFSET, get_crtc_fence_y_offset(crtc)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 318 | |
Paulo Zanoni | d5ce416 | 2015-11-04 17:10:45 -0200 | [diff] [blame] | 319 | intel_fbc_recompress(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 320 | |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 321 | DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(crtc->plane)); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 322 | } |
| 323 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 324 | /** |
| 325 | * intel_fbc_enabled - Is FBC enabled? |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 326 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 327 | * |
| 328 | * This function is used to verify the current state of FBC. |
| 329 | * FIXME: This should be tracked in the plane config eventually |
| 330 | * instead of queried at runtime for most callers. |
| 331 | */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 332 | bool intel_fbc_enabled(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 333 | { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 334 | return dev_priv->fbc.enabled; |
| 335 | } |
| 336 | |
Paulo Zanoni | e8cb8d6 | 2015-09-14 15:19:55 -0300 | [diff] [blame] | 337 | static void intel_fbc_enable(struct intel_crtc *crtc, |
| 338 | const struct drm_framebuffer *fb) |
| 339 | { |
| 340 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 341 | |
| 342 | dev_priv->fbc.enable_fbc(crtc); |
| 343 | |
| 344 | dev_priv->fbc.crtc = crtc; |
| 345 | dev_priv->fbc.fb_id = fb->base.id; |
| 346 | dev_priv->fbc.y = crtc->base.y; |
| 347 | } |
| 348 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 349 | static void intel_fbc_work_fn(struct work_struct *__work) |
| 350 | { |
| 351 | struct intel_fbc_work *work = |
| 352 | container_of(to_delayed_work(__work), |
| 353 | struct intel_fbc_work, work); |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 354 | struct drm_i915_private *dev_priv = work->crtc->base.dev->dev_private; |
| 355 | struct drm_framebuffer *crtc_fb = work->crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 356 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 357 | mutex_lock(&dev_priv->fbc.lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 358 | if (work == dev_priv->fbc.fbc_work) { |
| 359 | /* Double check that we haven't switched fb without cancelling |
| 360 | * the prior work. |
| 361 | */ |
Paulo Zanoni | e8cb8d6 | 2015-09-14 15:19:55 -0300 | [diff] [blame] | 362 | if (crtc_fb == work->fb) |
| 363 | intel_fbc_enable(work->crtc, work->fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 364 | |
| 365 | dev_priv->fbc.fbc_work = NULL; |
| 366 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 367 | mutex_unlock(&dev_priv->fbc.lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 368 | |
| 369 | kfree(work); |
| 370 | } |
| 371 | |
| 372 | static void intel_fbc_cancel_work(struct drm_i915_private *dev_priv) |
| 373 | { |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 374 | WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock)); |
| 375 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 376 | if (dev_priv->fbc.fbc_work == NULL) |
| 377 | return; |
| 378 | |
| 379 | DRM_DEBUG_KMS("cancelling pending FBC enable\n"); |
| 380 | |
| 381 | /* Synchronisation is provided by struct_mutex and checking of |
| 382 | * dev_priv->fbc.fbc_work, so we can perform the cancellation |
| 383 | * entirely asynchronously. |
| 384 | */ |
| 385 | if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work)) |
| 386 | /* tasklet was killed before being run, clean up */ |
| 387 | kfree(dev_priv->fbc.fbc_work); |
| 388 | |
| 389 | /* Mark the work as no longer wanted so that if it does |
| 390 | * wake-up (because the work was already running and waiting |
| 391 | * for our mutex), it will discover that is no longer |
| 392 | * necessary to run. |
| 393 | */ |
| 394 | dev_priv->fbc.fbc_work = NULL; |
| 395 | } |
| 396 | |
Paulo Zanoni | e8cb8d6 | 2015-09-14 15:19:55 -0300 | [diff] [blame] | 397 | static void intel_fbc_schedule_enable(struct intel_crtc *crtc) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 398 | { |
| 399 | struct intel_fbc_work *work; |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 400 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 401 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 402 | WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock)); |
| 403 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 404 | intel_fbc_cancel_work(dev_priv); |
| 405 | |
| 406 | work = kzalloc(sizeof(*work), GFP_KERNEL); |
| 407 | if (work == NULL) { |
| 408 | DRM_ERROR("Failed to allocate FBC work structure\n"); |
Paulo Zanoni | e8cb8d6 | 2015-09-14 15:19:55 -0300 | [diff] [blame] | 409 | intel_fbc_enable(crtc, crtc->base.primary->fb); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 410 | return; |
| 411 | } |
| 412 | |
| 413 | work->crtc = crtc; |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 414 | work->fb = crtc->base.primary->fb; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 415 | INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn); |
| 416 | |
| 417 | dev_priv->fbc.fbc_work = work; |
| 418 | |
| 419 | /* Delay the actual enabling to let pageflipping cease and the |
| 420 | * display to settle before starting the compression. Note that |
| 421 | * this delay also serves a second purpose: it allows for a |
| 422 | * vblank to pass after disabling the FBC before we attempt |
| 423 | * to modify the control registers. |
| 424 | * |
| 425 | * A more complicated solution would involve tracking vblanks |
| 426 | * following the termination of the page-flipping sequence |
| 427 | * and indeed performing the enable as a co-routine and not |
| 428 | * waiting synchronously upon the vblank. |
| 429 | * |
| 430 | * WaFbcWaitForVBlankBeforeEnable:ilk,snb |
| 431 | */ |
| 432 | schedule_delayed_work(&work->work, msecs_to_jiffies(50)); |
| 433 | } |
| 434 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 435 | static void __intel_fbc_disable(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 436 | { |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 437 | WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock)); |
| 438 | |
| 439 | intel_fbc_cancel_work(dev_priv); |
| 440 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 441 | dev_priv->fbc.disable_fbc(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 442 | dev_priv->fbc.crtc = NULL; |
| 443 | } |
| 444 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 445 | /** |
| 446 | * intel_fbc_disable - disable FBC |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 447 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 448 | * |
| 449 | * This function disables FBC. |
| 450 | */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 451 | void intel_fbc_disable(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 452 | { |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 453 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 454 | return; |
| 455 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 456 | mutex_lock(&dev_priv->fbc.lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 457 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 458 | mutex_unlock(&dev_priv->fbc.lock); |
| 459 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 460 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 461 | /* |
| 462 | * intel_fbc_disable_crtc - disable FBC if it's associated with crtc |
| 463 | * @crtc: the CRTC |
| 464 | * |
| 465 | * This function disables FBC if it's associated with the provided CRTC. |
| 466 | */ |
| 467 | void intel_fbc_disable_crtc(struct intel_crtc *crtc) |
| 468 | { |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 469 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 470 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 471 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 472 | return; |
| 473 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 474 | mutex_lock(&dev_priv->fbc.lock); |
| 475 | if (dev_priv->fbc.crtc == crtc) |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 476 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 477 | mutex_unlock(&dev_priv->fbc.lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 478 | } |
| 479 | |
Paulo Zanoni | 2e8144a | 2015-06-12 14:36:20 -0300 | [diff] [blame] | 480 | static void set_no_fbc_reason(struct drm_i915_private *dev_priv, |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 481 | const char *reason) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 482 | { |
| 483 | if (dev_priv->fbc.no_fbc_reason == reason) |
Paulo Zanoni | 2e8144a | 2015-06-12 14:36:20 -0300 | [diff] [blame] | 484 | return; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 485 | |
| 486 | dev_priv->fbc.no_fbc_reason = reason; |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 487 | DRM_DEBUG_KMS("Disabling FBC: %s\n", reason); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 488 | } |
| 489 | |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 490 | static struct drm_crtc *intel_fbc_find_crtc(struct drm_i915_private *dev_priv) |
| 491 | { |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 492 | struct drm_crtc *crtc = NULL, *tmp_crtc; |
Paulo Zanoni | 68b9214 | 2015-02-13 17:23:42 -0200 | [diff] [blame] | 493 | enum pipe pipe; |
Paulo Zanoni | 68b9214 | 2015-02-13 17:23:42 -0200 | [diff] [blame] | 494 | |
| 495 | for_each_pipe(dev_priv, pipe) { |
| 496 | tmp_crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 497 | |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 498 | if (intel_crtc_active(tmp_crtc) && |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 499 | to_intel_plane_state(tmp_crtc->primary->state)->visible) |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 500 | crtc = tmp_crtc; |
Paulo Zanoni | 68b9214 | 2015-02-13 17:23:42 -0200 | [diff] [blame] | 501 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame^] | 502 | if (fbc_on_pipe_a_only(dev_priv)) |
Paulo Zanoni | 68b9214 | 2015-02-13 17:23:42 -0200 | [diff] [blame] | 503 | break; |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 504 | } |
| 505 | |
Paulo Zanoni | 8df5dd5 | 2015-07-07 15:26:08 -0300 | [diff] [blame] | 506 | if (!crtc || crtc->primary->fb == NULL) |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 507 | return NULL; |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 508 | |
| 509 | return crtc; |
| 510 | } |
| 511 | |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 512 | static bool multiple_pipes_ok(struct drm_i915_private *dev_priv) |
| 513 | { |
| 514 | enum pipe pipe; |
| 515 | int n_pipes = 0; |
| 516 | struct drm_crtc *crtc; |
| 517 | |
| 518 | if (INTEL_INFO(dev_priv)->gen > 4) |
| 519 | return true; |
| 520 | |
| 521 | for_each_pipe(dev_priv, pipe) { |
| 522 | crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 523 | |
| 524 | if (intel_crtc_active(crtc) && |
| 525 | to_intel_plane_state(crtc->primary->state)->visible) |
| 526 | n_pipes++; |
| 527 | } |
| 528 | |
| 529 | return (n_pipes < 2); |
| 530 | } |
| 531 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 532 | static int find_compression_threshold(struct drm_i915_private *dev_priv, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 533 | struct drm_mm_node *node, |
| 534 | int size, |
| 535 | int fb_cpp) |
| 536 | { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 537 | int compression_threshold = 1; |
| 538 | int ret; |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 539 | u64 end; |
| 540 | |
| 541 | /* The FBC hardware for BDW/SKL doesn't have access to the stolen |
| 542 | * reserved range size, so it always assumes the maximum (8mb) is used. |
| 543 | * If we enable FBC using a CFB on that memory range we'll get FIFO |
| 544 | * underruns, even if that range is not reserved by the BIOS. */ |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 545 | if (IS_BROADWELL(dev_priv) || |
| 546 | IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 547 | end = dev_priv->gtt.stolen_size - 8 * 1024 * 1024; |
| 548 | else |
| 549 | end = dev_priv->gtt.stolen_usable_size; |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 550 | |
| 551 | /* HACK: This code depends on what we will do in *_enable_fbc. If that |
| 552 | * code changes, this code needs to change as well. |
| 553 | * |
| 554 | * The enable_fbc code will attempt to use one of our 2 compression |
| 555 | * thresholds, therefore, in that case, we only have 1 resort. |
| 556 | */ |
| 557 | |
| 558 | /* Try to over-allocate to reduce reallocations and fragmentation. */ |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 559 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1, |
| 560 | 4096, 0, end); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 561 | if (ret == 0) |
| 562 | return compression_threshold; |
| 563 | |
| 564 | again: |
| 565 | /* HW's ability to limit the CFB is 1:4 */ |
| 566 | if (compression_threshold > 4 || |
| 567 | (fb_cpp == 2 && compression_threshold == 2)) |
| 568 | return 0; |
| 569 | |
Paulo Zanoni | a9da512 | 2015-09-14 15:19:57 -0300 | [diff] [blame] | 570 | ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1, |
| 571 | 4096, 0, end); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 572 | if (ret && INTEL_INFO(dev_priv)->gen <= 4) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 573 | return 0; |
| 574 | } else if (ret) { |
| 575 | compression_threshold <<= 1; |
| 576 | goto again; |
| 577 | } else { |
| 578 | return compression_threshold; |
| 579 | } |
| 580 | } |
| 581 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 582 | static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv, int size, |
| 583 | int fb_cpp) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 584 | { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 585 | struct drm_mm_node *uninitialized_var(compressed_llb); |
| 586 | int ret; |
| 587 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 588 | ret = find_compression_threshold(dev_priv, &dev_priv->fbc.compressed_fb, |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 589 | size, fb_cpp); |
| 590 | if (!ret) |
| 591 | goto err_llb; |
| 592 | else if (ret > 1) { |
| 593 | DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n"); |
| 594 | |
| 595 | } |
| 596 | |
| 597 | dev_priv->fbc.threshold = ret; |
| 598 | |
| 599 | if (INTEL_INFO(dev_priv)->gen >= 5) |
| 600 | I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 601 | else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 602 | I915_WRITE(DPFC_CB_BASE, dev_priv->fbc.compressed_fb.start); |
| 603 | } else { |
| 604 | compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL); |
| 605 | if (!compressed_llb) |
| 606 | goto err_fb; |
| 607 | |
| 608 | ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb, |
| 609 | 4096, 4096); |
| 610 | if (ret) |
| 611 | goto err_fb; |
| 612 | |
| 613 | dev_priv->fbc.compressed_llb = compressed_llb; |
| 614 | |
| 615 | I915_WRITE(FBC_CFB_BASE, |
| 616 | dev_priv->mm.stolen_base + dev_priv->fbc.compressed_fb.start); |
| 617 | I915_WRITE(FBC_LL_BASE, |
| 618 | dev_priv->mm.stolen_base + compressed_llb->start); |
| 619 | } |
| 620 | |
| 621 | dev_priv->fbc.uncompressed_size = size; |
| 622 | |
Paulo Zanoni | b8bf5d7 | 2015-09-14 15:19:58 -0300 | [diff] [blame] | 623 | DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n", |
| 624 | dev_priv->fbc.compressed_fb.size, |
| 625 | dev_priv->fbc.threshold); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 626 | |
| 627 | return 0; |
| 628 | |
| 629 | err_fb: |
| 630 | kfree(compressed_llb); |
| 631 | i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb); |
| 632 | err_llb: |
| 633 | pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size); |
| 634 | return -ENOSPC; |
| 635 | } |
| 636 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 637 | static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 638 | { |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 639 | if (dev_priv->fbc.uncompressed_size == 0) |
| 640 | return; |
| 641 | |
| 642 | i915_gem_stolen_remove_node(dev_priv, &dev_priv->fbc.compressed_fb); |
| 643 | |
| 644 | if (dev_priv->fbc.compressed_llb) { |
| 645 | i915_gem_stolen_remove_node(dev_priv, |
| 646 | dev_priv->fbc.compressed_llb); |
| 647 | kfree(dev_priv->fbc.compressed_llb); |
| 648 | } |
| 649 | |
| 650 | dev_priv->fbc.uncompressed_size = 0; |
| 651 | } |
| 652 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 653 | void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 654 | { |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 655 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 656 | return; |
| 657 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 658 | mutex_lock(&dev_priv->fbc.lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 659 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 660 | mutex_unlock(&dev_priv->fbc.lock); |
| 661 | } |
| 662 | |
Paulo Zanoni | c4ffd40 | 2015-10-01 19:55:57 -0300 | [diff] [blame] | 663 | /* |
| 664 | * For SKL+, the plane source size used by the hardware is based on the value we |
| 665 | * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value |
| 666 | * we wrote to PIPESRC. |
| 667 | */ |
| 668 | static void intel_fbc_get_plane_source_size(struct intel_crtc *crtc, |
| 669 | int *width, int *height) |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 670 | { |
Paulo Zanoni | c4ffd40 | 2015-10-01 19:55:57 -0300 | [diff] [blame] | 671 | struct intel_plane_state *plane_state = |
| 672 | to_intel_plane_state(crtc->base.primary->state); |
| 673 | int w, h; |
| 674 | |
| 675 | if (intel_rotation_90_or_270(plane_state->base.rotation)) { |
| 676 | w = drm_rect_height(&plane_state->src) >> 16; |
| 677 | h = drm_rect_width(&plane_state->src) >> 16; |
| 678 | } else { |
| 679 | w = drm_rect_width(&plane_state->src) >> 16; |
| 680 | h = drm_rect_height(&plane_state->src) >> 16; |
| 681 | } |
| 682 | |
| 683 | if (width) |
| 684 | *width = w; |
| 685 | if (height) |
| 686 | *height = h; |
| 687 | } |
| 688 | |
| 689 | static int intel_fbc_calculate_cfb_size(struct intel_crtc *crtc) |
| 690 | { |
| 691 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 692 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
| 693 | int lines; |
| 694 | |
| 695 | intel_fbc_get_plane_source_size(crtc, NULL, &lines); |
| 696 | if (INTEL_INFO(dev_priv)->gen >= 7) |
| 697 | lines = min(lines, 2048); |
| 698 | |
| 699 | return lines * fb->pitches[0]; |
| 700 | } |
| 701 | |
| 702 | static int intel_fbc_setup_cfb(struct intel_crtc *crtc) |
| 703 | { |
| 704 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
| 705 | struct drm_framebuffer *fb = crtc->base.primary->fb; |
| 706 | int size, cpp; |
| 707 | |
| 708 | size = intel_fbc_calculate_cfb_size(crtc); |
| 709 | cpp = drm_format_plane_cpp(fb->pixel_format, 0); |
| 710 | |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 711 | if (size <= dev_priv->fbc.uncompressed_size) |
| 712 | return 0; |
| 713 | |
| 714 | /* Release any current block */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 715 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 716 | |
Paulo Zanoni | c4ffd40 | 2015-10-01 19:55:57 -0300 | [diff] [blame] | 717 | return intel_fbc_alloc_cfb(dev_priv, size, cpp); |
Paulo Zanoni | fc78672 | 2015-07-02 19:25:08 -0300 | [diff] [blame] | 718 | } |
| 719 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 720 | static bool stride_is_valid(struct drm_i915_private *dev_priv, |
| 721 | unsigned int stride) |
| 722 | { |
| 723 | /* These should have been caught earlier. */ |
| 724 | WARN_ON(stride < 512); |
| 725 | WARN_ON((stride & (64 - 1)) != 0); |
| 726 | |
| 727 | /* Below are the additional FBC restrictions. */ |
| 728 | |
| 729 | if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv)) |
| 730 | return stride == 4096 || stride == 8192; |
| 731 | |
| 732 | if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048) |
| 733 | return false; |
| 734 | |
| 735 | if (stride > 16384) |
| 736 | return false; |
| 737 | |
| 738 | return true; |
| 739 | } |
| 740 | |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 741 | static bool pixel_format_is_valid(struct drm_framebuffer *fb) |
| 742 | { |
| 743 | struct drm_device *dev = fb->dev; |
| 744 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 745 | |
| 746 | switch (fb->pixel_format) { |
| 747 | case DRM_FORMAT_XRGB8888: |
| 748 | case DRM_FORMAT_XBGR8888: |
| 749 | return true; |
| 750 | case DRM_FORMAT_XRGB1555: |
| 751 | case DRM_FORMAT_RGB565: |
| 752 | /* 16bpp not supported on gen2 */ |
| 753 | if (IS_GEN2(dev)) |
| 754 | return false; |
| 755 | /* WaFbcOnly1to1Ratio:ctg */ |
| 756 | if (IS_G4X(dev_priv)) |
| 757 | return false; |
| 758 | return true; |
| 759 | default: |
| 760 | return false; |
| 761 | } |
| 762 | } |
| 763 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 764 | /* |
| 765 | * For some reason, the hardware tracking starts looking at whatever we |
| 766 | * programmed as the display plane base address register. It does not look at |
| 767 | * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y} |
| 768 | * variables instead of just looking at the pipe/plane size. |
| 769 | */ |
| 770 | static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc) |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 771 | { |
| 772 | struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 773 | unsigned int effective_w, effective_h, max_w, max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 774 | |
| 775 | if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) { |
| 776 | max_w = 4096; |
| 777 | max_h = 4096; |
| 778 | } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { |
| 779 | max_w = 4096; |
| 780 | max_h = 2048; |
| 781 | } else { |
| 782 | max_w = 2048; |
| 783 | max_h = 1536; |
| 784 | } |
| 785 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 786 | intel_fbc_get_plane_source_size(crtc, &effective_w, &effective_h); |
| 787 | effective_w += crtc->adjusted_x; |
| 788 | effective_h += crtc->adjusted_y; |
| 789 | |
| 790 | return effective_w <= max_w && effective_h <= max_h; |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 791 | } |
| 792 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 793 | /** |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 794 | * __intel_fbc_update - enable/disable FBC as needed, unlocked |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 795 | * @dev_priv: i915 device instance |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 796 | * |
| 797 | * Set up the framebuffer compression hardware at mode set time. We |
| 798 | * enable it if possible: |
| 799 | * - plane A only (on pre-965) |
| 800 | * - no pixel mulitply/line duplication |
| 801 | * - no alpha buffer discard |
| 802 | * - no dual wide |
| 803 | * - framebuffer <= max_hdisplay in width, max_vdisplay in height |
| 804 | * |
| 805 | * We can't assume that any compression will take place (worst case), |
| 806 | * so the compressed buffer has to be the same size as the uncompressed |
| 807 | * one. It also must reside (along with the line length buffer) in |
| 808 | * stolen memory. |
| 809 | * |
| 810 | * We need to enable/disable FBC on a global basis. |
| 811 | */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 812 | static void __intel_fbc_update(struct drm_i915_private *dev_priv) |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 813 | { |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 814 | struct drm_crtc *crtc = NULL; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 815 | struct intel_crtc *intel_crtc; |
| 816 | struct drm_framebuffer *fb; |
| 817 | struct drm_i915_gem_object *obj; |
| 818 | const struct drm_display_mode *adjusted_mode; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 819 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 820 | WARN_ON(!mutex_is_locked(&dev_priv->fbc.lock)); |
| 821 | |
Yu Zhang | bd49234 | 2015-02-10 19:05:50 +0800 | [diff] [blame] | 822 | /* disable framebuffer compression in vGPU */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 823 | if (intel_vgpu_active(dev_priv->dev)) |
Yu Zhang | bd49234 | 2015-02-10 19:05:50 +0800 | [diff] [blame] | 824 | i915.enable_fbc = 0; |
| 825 | |
Paulo Zanoni | 7cc6574 | 2015-02-09 14:46:27 -0200 | [diff] [blame] | 826 | if (i915.enable_fbc < 0) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 827 | set_no_fbc_reason(dev_priv, "disabled per chip default"); |
Paulo Zanoni | 7cc6574 | 2015-02-09 14:46:27 -0200 | [diff] [blame] | 828 | goto out_disable; |
| 829 | } |
| 830 | |
Rodrigo Vivi | ab585de | 2015-03-24 12:40:09 -0700 | [diff] [blame] | 831 | if (!i915.enable_fbc) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 832 | set_no_fbc_reason(dev_priv, "disabled per module param"); |
Paulo Zanoni | 7cc6574 | 2015-02-09 14:46:27 -0200 | [diff] [blame] | 833 | goto out_disable; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 834 | } |
| 835 | |
| 836 | /* |
| 837 | * If FBC is already on, we just have to verify that we can |
| 838 | * keep it that way... |
| 839 | * Need to disable if: |
| 840 | * - more than one pipe is active |
| 841 | * - changing FBC params (stride, fence, mode) |
| 842 | * - new fb is too large to fit in compressed buffer |
| 843 | * - going to an unsupported config (interlace, pixel multiply, etc.) |
| 844 | */ |
Paulo Zanoni | 9510675 | 2015-02-13 17:23:41 -0200 | [diff] [blame] | 845 | crtc = intel_fbc_find_crtc(dev_priv); |
Paulo Zanoni | 8df5dd5 | 2015-07-07 15:26:08 -0300 | [diff] [blame] | 846 | if (!crtc) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 847 | set_no_fbc_reason(dev_priv, "no output"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 848 | goto out_disable; |
Paulo Zanoni | 8df5dd5 | 2015-07-07 15:26:08 -0300 | [diff] [blame] | 849 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 850 | |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 851 | if (!multiple_pipes_ok(dev_priv)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 852 | set_no_fbc_reason(dev_priv, "more than one pipe active"); |
Paulo Zanoni | 232fd93 | 2015-07-07 15:26:07 -0300 | [diff] [blame] | 853 | goto out_disable; |
| 854 | } |
| 855 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 856 | intel_crtc = to_intel_crtc(crtc); |
| 857 | fb = crtc->primary->fb; |
| 858 | obj = intel_fb_obj(fb); |
Ander Conselvan de Oliveira | 6e3c971 | 2015-01-15 14:55:25 +0200 | [diff] [blame] | 859 | adjusted_mode = &intel_crtc->config->base.adjusted_mode; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 860 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 861 | if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) || |
| 862 | (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 863 | set_no_fbc_reason(dev_priv, "incompatible mode"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 864 | goto out_disable; |
| 865 | } |
| 866 | |
Paulo Zanoni | 856312a | 2015-10-01 19:57:12 -0300 | [diff] [blame] | 867 | if (!intel_fbc_hw_tracking_covers_screen(intel_crtc)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 868 | set_no_fbc_reason(dev_priv, "mode too large for compression"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 869 | goto out_disable; |
| 870 | } |
Paulo Zanoni | 3c5f174 | 2015-09-23 12:52:24 -0300 | [diff] [blame] | 871 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 872 | if ((INTEL_INFO(dev_priv)->gen < 4 || HAS_DDI(dev_priv)) && |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 873 | intel_crtc->plane != PLANE_A) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 874 | set_no_fbc_reason(dev_priv, "FBC unsupported on plane"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 875 | goto out_disable; |
| 876 | } |
| 877 | |
| 878 | /* The use of a CPU fence is mandatory in order to detect writes |
| 879 | * by the CPU to the scanout and trigger updates to the FBC. |
| 880 | */ |
| 881 | if (obj->tiling_mode != I915_TILING_X || |
| 882 | obj->fence_reg == I915_FENCE_REG_NONE) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 883 | set_no_fbc_reason(dev_priv, "framebuffer not tiled or fenced"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 884 | goto out_disable; |
| 885 | } |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 886 | if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) && |
Matt Roper | 8e7d688 | 2015-01-21 16:35:41 -0800 | [diff] [blame] | 887 | crtc->primary->state->rotation != BIT(DRM_ROTATE_0)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 888 | set_no_fbc_reason(dev_priv, "rotation unsupported"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 889 | goto out_disable; |
| 890 | } |
| 891 | |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 892 | if (!stride_is_valid(dev_priv, fb->pitches[0])) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 893 | set_no_fbc_reason(dev_priv, "framebuffer stride not supported"); |
Paulo Zanoni | adf70c6 | 2015-09-14 15:19:56 -0300 | [diff] [blame] | 894 | goto out_disable; |
| 895 | } |
| 896 | |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 897 | if (!pixel_format_is_valid(fb)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 898 | set_no_fbc_reason(dev_priv, "pixel format is invalid"); |
Paulo Zanoni | b9e831d | 2015-09-21 19:48:06 -0300 | [diff] [blame] | 899 | goto out_disable; |
| 900 | } |
| 901 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 902 | /* If the kernel debugger is active, always disable compression */ |
Paulo Zanoni | 8935108 | 2015-07-07 15:26:06 -0300 | [diff] [blame] | 903 | if (in_dbg_master()) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 904 | set_no_fbc_reason(dev_priv, "Kernel debugger is active"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 905 | goto out_disable; |
Paulo Zanoni | 8935108 | 2015-07-07 15:26:06 -0300 | [diff] [blame] | 906 | } |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 907 | |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 908 | /* WaFbcExceedCdClockThreshold:hsw,bdw */ |
| 909 | if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) && |
| 910 | ilk_pipe_pixel_rate(intel_crtc->config) >= |
| 911 | dev_priv->cdclk_freq * 95 / 100) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 912 | set_no_fbc_reason(dev_priv, "pixel rate is too big"); |
Paulo Zanoni | 7b24c9a | 2015-09-14 15:19:59 -0300 | [diff] [blame] | 913 | goto out_disable; |
| 914 | } |
| 915 | |
Paulo Zanoni | c4ffd40 | 2015-10-01 19:55:57 -0300 | [diff] [blame] | 916 | if (intel_fbc_setup_cfb(intel_crtc)) { |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 917 | set_no_fbc_reason(dev_priv, "not enough stolen memory"); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 918 | goto out_disable; |
| 919 | } |
| 920 | |
| 921 | /* If the scanout has not changed, don't modify the FBC settings. |
| 922 | * Note that we make the fundamental assumption that the fb->obj |
| 923 | * cannot be unpinned (and have its GTT offset and fence revoked) |
| 924 | * without first being decoupled from the scanout and FBC disabled. |
| 925 | */ |
Paulo Zanoni | e35fef2 | 2015-02-09 14:46:29 -0200 | [diff] [blame] | 926 | if (dev_priv->fbc.crtc == intel_crtc && |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 927 | dev_priv->fbc.fb_id == fb->base.id && |
| 928 | dev_priv->fbc.y == crtc->y) |
| 929 | return; |
| 930 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 931 | if (intel_fbc_enabled(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 932 | /* We update FBC along two paths, after changing fb/crtc |
| 933 | * configuration (modeswitching) and after page-flipping |
| 934 | * finishes. For the latter, we know that not only did |
| 935 | * we disable the FBC at the start of the page-flip |
| 936 | * sequence, but also more than one vblank has passed. |
| 937 | * |
| 938 | * For the former case of modeswitching, it is possible |
| 939 | * to switch between two FBC valid configurations |
| 940 | * instantaneously so we do need to disable the FBC |
| 941 | * before we can modify its control registers. We also |
| 942 | * have to wait for the next vblank for that to take |
| 943 | * effect. However, since we delay enabling FBC we can |
| 944 | * assume that a vblank has passed since disabling and |
| 945 | * that we can safely alter the registers in the deferred |
| 946 | * callback. |
| 947 | * |
| 948 | * In the scenario that we go from a valid to invalid |
| 949 | * and then back to valid FBC configuration we have |
| 950 | * no strict enforcement that a vblank occurred since |
| 951 | * disabling the FBC. However, along all current pipe |
| 952 | * disabling paths we do need to wait for a vblank at |
| 953 | * some point. And we wait before enabling FBC anyway. |
| 954 | */ |
| 955 | DRM_DEBUG_KMS("disabling active FBC for update\n"); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 956 | __intel_fbc_disable(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 957 | } |
| 958 | |
Paulo Zanoni | e8cb8d6 | 2015-09-14 15:19:55 -0300 | [diff] [blame] | 959 | intel_fbc_schedule_enable(intel_crtc); |
Paulo Zanoni | 793af07 | 2015-11-04 17:10:57 -0200 | [diff] [blame] | 960 | dev_priv->fbc.no_fbc_reason = "FBC enabled (not necessarily active)"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 961 | return; |
| 962 | |
| 963 | out_disable: |
| 964 | /* Multiple disables should be harmless */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 965 | if (intel_fbc_enabled(dev_priv)) { |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 966 | DRM_DEBUG_KMS("unsupported config, disabling FBC\n"); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 967 | __intel_fbc_disable(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 968 | } |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 969 | __intel_fbc_cleanup_cfb(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 970 | } |
| 971 | |
| 972 | /* |
| 973 | * intel_fbc_update - enable/disable FBC as needed |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 974 | * @dev_priv: i915 device instance |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 975 | * |
| 976 | * This function reevaluates the overall state and enables or disables FBC. |
| 977 | */ |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 978 | void intel_fbc_update(struct drm_i915_private *dev_priv) |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 979 | { |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 980 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 981 | return; |
| 982 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 983 | mutex_lock(&dev_priv->fbc.lock); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 984 | __intel_fbc_update(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 985 | mutex_unlock(&dev_priv->fbc.lock); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 986 | } |
| 987 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 988 | void intel_fbc_invalidate(struct drm_i915_private *dev_priv, |
| 989 | unsigned int frontbuffer_bits, |
| 990 | enum fb_op_origin origin) |
| 991 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 992 | unsigned int fbc_bits; |
| 993 | |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 994 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 995 | return; |
| 996 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 997 | if (origin == ORIGIN_GTT) |
| 998 | return; |
| 999 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1000 | mutex_lock(&dev_priv->fbc.lock); |
| 1001 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1002 | if (dev_priv->fbc.enabled) |
| 1003 | fbc_bits = INTEL_FRONTBUFFER_PRIMARY(dev_priv->fbc.crtc->pipe); |
| 1004 | else if (dev_priv->fbc.fbc_work) |
| 1005 | fbc_bits = INTEL_FRONTBUFFER_PRIMARY( |
Paulo Zanoni | 220285f | 2015-07-07 15:26:05 -0300 | [diff] [blame] | 1006 | dev_priv->fbc.fbc_work->crtc->pipe); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1007 | else |
| 1008 | fbc_bits = dev_priv->fbc.possible_framebuffer_bits; |
| 1009 | |
| 1010 | dev_priv->fbc.busy_bits |= (fbc_bits & frontbuffer_bits); |
| 1011 | |
| 1012 | if (dev_priv->fbc.busy_bits) |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1013 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1014 | |
| 1015 | mutex_unlock(&dev_priv->fbc.lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1016 | } |
| 1017 | |
| 1018 | void intel_fbc_flush(struct drm_i915_private *dev_priv, |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1019 | unsigned int frontbuffer_bits, enum fb_op_origin origin) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1020 | { |
Paulo Zanoni | 9f21833 | 2015-09-23 12:52:27 -0300 | [diff] [blame] | 1021 | if (!fbc_supported(dev_priv)) |
Paulo Zanoni | 0bf73c3 | 2015-07-03 15:40:54 -0300 | [diff] [blame] | 1022 | return; |
| 1023 | |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1024 | if (origin == ORIGIN_GTT) |
| 1025 | return; |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1026 | |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1027 | mutex_lock(&dev_priv->fbc.lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1028 | |
| 1029 | dev_priv->fbc.busy_bits &= ~frontbuffer_bits; |
| 1030 | |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1031 | if (!dev_priv->fbc.busy_bits) { |
| 1032 | __intel_fbc_disable(dev_priv); |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1033 | __intel_fbc_update(dev_priv); |
Paulo Zanoni | 6f4551f | 2015-07-14 16:29:10 -0300 | [diff] [blame] | 1034 | } |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1035 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1036 | mutex_unlock(&dev_priv->fbc.lock); |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1037 | } |
| 1038 | |
Rodrigo Vivi | 94b8395 | 2014-12-08 06:46:31 -0800 | [diff] [blame] | 1039 | /** |
| 1040 | * intel_fbc_init - Initialize FBC |
| 1041 | * @dev_priv: the i915 device |
| 1042 | * |
| 1043 | * This function might be called during PM init process. |
| 1044 | */ |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1045 | void intel_fbc_init(struct drm_i915_private *dev_priv) |
| 1046 | { |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1047 | enum pipe pipe; |
| 1048 | |
Paulo Zanoni | 25ad93f | 2015-07-02 19:25:10 -0300 | [diff] [blame] | 1049 | mutex_init(&dev_priv->fbc.lock); |
| 1050 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1051 | if (!HAS_FBC(dev_priv)) { |
| 1052 | dev_priv->fbc.enabled = false; |
Paulo Zanoni | bf6189c | 2015-10-27 14:50:03 -0200 | [diff] [blame] | 1053 | dev_priv->fbc.no_fbc_reason = "unsupported by this chipset"; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1054 | return; |
| 1055 | } |
| 1056 | |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1057 | for_each_pipe(dev_priv, pipe) { |
| 1058 | dev_priv->fbc.possible_framebuffer_bits |= |
| 1059 | INTEL_FRONTBUFFER_PRIMARY(pipe); |
| 1060 | |
Paulo Zanoni | 5710502 | 2015-11-04 17:10:46 -0200 | [diff] [blame^] | 1061 | if (fbc_on_pipe_a_only(dev_priv)) |
Paulo Zanoni | dbef0f1 | 2015-02-13 17:23:46 -0200 | [diff] [blame] | 1062 | break; |
| 1063 | } |
| 1064 | |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1065 | if (INTEL_INFO(dev_priv)->gen >= 7) { |
Paulo Zanoni | ff2a311 | 2015-07-07 15:26:03 -0300 | [diff] [blame] | 1066 | dev_priv->fbc.fbc_enabled = ilk_fbc_enabled; |
| 1067 | dev_priv->fbc.enable_fbc = gen7_fbc_enable; |
| 1068 | dev_priv->fbc.disable_fbc = ilk_fbc_disable; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1069 | } else if (INTEL_INFO(dev_priv)->gen >= 5) { |
Paulo Zanoni | ff2a311 | 2015-07-07 15:26:03 -0300 | [diff] [blame] | 1070 | dev_priv->fbc.fbc_enabled = ilk_fbc_enabled; |
| 1071 | dev_priv->fbc.enable_fbc = ilk_fbc_enable; |
| 1072 | dev_priv->fbc.disable_fbc = ilk_fbc_disable; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1073 | } else if (IS_GM45(dev_priv)) { |
Paulo Zanoni | ff2a311 | 2015-07-07 15:26:03 -0300 | [diff] [blame] | 1074 | dev_priv->fbc.fbc_enabled = g4x_fbc_enabled; |
| 1075 | dev_priv->fbc.enable_fbc = g4x_fbc_enable; |
| 1076 | dev_priv->fbc.disable_fbc = g4x_fbc_disable; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1077 | } else { |
Paulo Zanoni | ff2a311 | 2015-07-07 15:26:03 -0300 | [diff] [blame] | 1078 | dev_priv->fbc.fbc_enabled = i8xx_fbc_enabled; |
| 1079 | dev_priv->fbc.enable_fbc = i8xx_fbc_enable; |
| 1080 | dev_priv->fbc.disable_fbc = i8xx_fbc_disable; |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1081 | |
| 1082 | /* This value was pulled out of someone's hat */ |
| 1083 | I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT); |
| 1084 | } |
| 1085 | |
Paulo Zanoni | 7733b49 | 2015-07-07 15:26:04 -0300 | [diff] [blame] | 1086 | dev_priv->fbc.enabled = dev_priv->fbc.fbc_enabled(dev_priv); |
Rodrigo Vivi | 7ff0ebc | 2014-12-08 14:09:10 -0200 | [diff] [blame] | 1087 | } |