blob: 435def22445d9a64ba1b105a6d317f45b6258a55 [file] [log] [blame]
Shawn Guofba311f2010-12-18 21:39:31 +08001/*
2 * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * Based on code from Freescale,
6 * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * as published by the Free Software Foundation; either version 2
11 * of the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
20 * MA 02110-1301, USA.
21 */
22
Thierry Reding641d0342013-01-21 11:09:01 +010023#include <linux/err.h>
Shawn Guofba311f2010-12-18 21:39:31 +080024#include <linux/init.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/irq.h>
Shawn Guo0b76c542012-08-20 16:43:32 +080028#include <linux/irqdomain.h>
Shawn Guo4052d45e82012-05-04 14:29:22 +080029#include <linux/of.h>
30#include <linux/of_address.h>
31#include <linux/of_device.h>
Shawn Guo8d7cf832011-06-06 09:37:58 -060032#include <linux/platform_device.h>
33#include <linux/slab.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010034#include <linux/gpio/driver.h>
35/* FIXME: for gpio_get_value(), replace this by direct register read */
36#include <linux/gpio.h>
Paul Gortmakerbb207ef2011-07-03 13:38:09 -040037#include <linux/module.h>
Shawn Guofba311f2010-12-18 21:39:31 +080038
Shawn Guo8d7cf832011-06-06 09:37:58 -060039#define MXS_SET 0x4
40#define MXS_CLR 0x8
Shawn Guofba311f2010-12-18 21:39:31 +080041
Shawn Guo164387d2012-05-03 23:32:52 +080042#define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
43#define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
44#define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
45#define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
46#define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
47#define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
48#define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
49#define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
Shawn Guofba311f2010-12-18 21:39:31 +080050
51#define GPIO_INT_FALL_EDGE 0x0
52#define GPIO_INT_LOW_LEV 0x1
53#define GPIO_INT_RISE_EDGE 0x2
54#define GPIO_INT_HIGH_LEV 0x3
55#define GPIO_INT_LEV_MASK (1 << 0)
56#define GPIO_INT_POL_MASK (1 << 1)
57
Shawn Guo164387d2012-05-03 23:32:52 +080058enum mxs_gpio_id {
59 IMX23_GPIO,
60 IMX28_GPIO,
61};
62
Grant Likely7b2fa572011-06-06 09:37:58 -060063struct mxs_gpio_port {
64 void __iomem *base;
65 int id;
66 int irq;
Shawn Guo0b76c542012-08-20 16:43:32 +080067 struct irq_domain *domain;
Linus Walleij0f4630f2015-12-04 14:02:58 +010068 struct gpio_chip gc;
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +020069 struct device *dev;
Shawn Guo164387d2012-05-03 23:32:52 +080070 enum mxs_gpio_id devid;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010071 u32 both_edges;
Grant Likely7b2fa572011-06-06 09:37:58 -060072};
73
Shawn Guo164387d2012-05-03 23:32:52 +080074static inline int is_imx23_gpio(struct mxs_gpio_port *port)
75{
76 return port->devid == IMX23_GPIO;
77}
78
79static inline int is_imx28_gpio(struct mxs_gpio_port *port)
80{
81 return port->devid == IMX28_GPIO;
82}
83
Shawn Guofba311f2010-12-18 21:39:31 +080084/* Note: This driver assumes 32 GPIOs are handled in one register */
85
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +010086static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
Shawn Guofba311f2010-12-18 21:39:31 +080087{
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +010088 u32 val;
Shawn Guo0b76c542012-08-20 16:43:32 +080089 u32 pin_mask = 1 << d->hwirq;
Shawn Guo498c17c2011-06-07 22:00:54 +080090 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020091 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Shawn Guo498c17c2011-06-07 22:00:54 +080092 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +080093 void __iomem *pin_addr;
94 int edge;
95
Sascha Hauerf08ea3c2016-10-21 15:11:38 +020096 if (!(ct->type & type))
97 if (irq_setup_alt_chip(d, type))
98 return -EINVAL;
99
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100100 port->both_edges &= ~pin_mask;
Shawn Guofba311f2010-12-18 21:39:31 +0800101 switch (type) {
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100102 case IRQ_TYPE_EDGE_BOTH:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100103 val = gpio_get_value(port->gc.base + d->hwirq);
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100104 if (val)
105 edge = GPIO_INT_FALL_EDGE;
106 else
107 edge = GPIO_INT_RISE_EDGE;
108 port->both_edges |= pin_mask;
109 break;
Shawn Guofba311f2010-12-18 21:39:31 +0800110 case IRQ_TYPE_EDGE_RISING:
111 edge = GPIO_INT_RISE_EDGE;
112 break;
113 case IRQ_TYPE_EDGE_FALLING:
114 edge = GPIO_INT_FALL_EDGE;
115 break;
116 case IRQ_TYPE_LEVEL_LOW:
117 edge = GPIO_INT_LOW_LEV;
118 break;
119 case IRQ_TYPE_LEVEL_HIGH:
120 edge = GPIO_INT_HIGH_LEV;
121 break;
122 default:
123 return -EINVAL;
124 }
125
126 /* set level or edge */
Shawn Guo164387d2012-05-03 23:32:52 +0800127 pin_addr = port->base + PINCTRL_IRQLEV(port);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200128 if (edge & GPIO_INT_LEV_MASK) {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600129 writel(pin_mask, pin_addr + MXS_SET);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200130 writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
131 } else {
Shawn Guo8d7cf832011-06-06 09:37:58 -0600132 writel(pin_mask, pin_addr + MXS_CLR);
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200133 writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
134 }
Shawn Guofba311f2010-12-18 21:39:31 +0800135
136 /* set polarity */
Shawn Guo164387d2012-05-03 23:32:52 +0800137 pin_addr = port->base + PINCTRL_IRQPOL(port);
Shawn Guofba311f2010-12-18 21:39:31 +0800138 if (edge & GPIO_INT_POL_MASK)
Shawn Guo8d7cf832011-06-06 09:37:58 -0600139 writel(pin_mask, pin_addr + MXS_SET);
Shawn Guofba311f2010-12-18 21:39:31 +0800140 else
Shawn Guo8d7cf832011-06-06 09:37:58 -0600141 writel(pin_mask, pin_addr + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800142
Shawn Guo0b76c542012-08-20 16:43:32 +0800143 writel(pin_mask,
Shawn Guo164387d2012-05-03 23:32:52 +0800144 port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guofba311f2010-12-18 21:39:31 +0800145
146 return 0;
147}
148
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100149static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
150{
151 u32 bit, val, edge;
152 void __iomem *pin_addr;
153
154 bit = 1 << gpio;
155
156 pin_addr = port->base + PINCTRL_IRQPOL(port);
157 val = readl(pin_addr);
158 edge = val & bit;
159
160 if (edge)
161 writel(bit, pin_addr + MXS_CLR);
162 else
163 writel(bit, pin_addr + MXS_SET);
164}
165
Shawn Guofba311f2010-12-18 21:39:31 +0800166/* MXS has one interrupt *per* gpio port */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200167static void mxs_gpio_irq_handler(struct irq_desc *desc)
Shawn Guofba311f2010-12-18 21:39:31 +0800168{
169 u32 irq_stat;
Jiang Liu476f8b42015-06-04 12:13:15 +0800170 struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
Shawn Guofba311f2010-12-18 21:39:31 +0800171
Uwe Kleine-König1f6b5dd2011-01-25 16:54:22 +0100172 desc->irq_data.chip->irq_ack(&desc->irq_data);
173
Shawn Guo164387d2012-05-03 23:32:52 +0800174 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
175 readl(port->base + PINCTRL_IRQEN(port));
Shawn Guofba311f2010-12-18 21:39:31 +0800176
177 while (irq_stat != 0) {
178 int irqoffset = fls(irq_stat) - 1;
Gwenhael Goavec-Merou66d79902013-01-29 09:16:33 +0100179 if (port->both_edges & (1 << irqoffset))
180 mxs_flip_edge(port, irqoffset);
181
Shawn Guo0b76c542012-08-20 16:43:32 +0800182 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
Shawn Guofba311f2010-12-18 21:39:31 +0800183 irq_stat &= ~(1 << irqoffset);
184 }
185}
186
187/*
188 * Set interrupt number "irq" in the GPIO as a wake-up source.
189 * While system is running, all registered GPIO interrupts need to have
190 * wake-up enabled. When system is suspended, only selected GPIO interrupts
191 * need to have wake-up enabled.
192 * @param irq interrupt source number
193 * @param enable enable as wake-up if equal to non-zero
194 * @return This function returns 0 on success.
195 */
Uwe Kleine-Königbf0c11182011-02-18 21:31:41 +0100196static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
Shawn Guofba311f2010-12-18 21:39:31 +0800197{
Shawn Guo498c17c2011-06-07 22:00:54 +0800198 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
199 struct mxs_gpio_port *port = gc->private;
Shawn Guofba311f2010-12-18 21:39:31 +0800200
Shawn Guo61617152011-06-07 22:00:53 +0800201 if (enable)
202 enable_irq_wake(port->irq);
203 else
204 disable_irq_wake(port->irq);
Shawn Guofba311f2010-12-18 21:39:31 +0800205
206 return 0;
207}
208
Arnd Bergmannabc8d582016-12-16 10:08:14 +0100209static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
Shawn Guo498c17c2011-06-07 22:00:54 +0800210{
211 struct irq_chip_generic *gc;
212 struct irq_chip_type *ct;
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200213 int rv;
Shawn Guo498c17c2011-06-07 22:00:54 +0800214
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200215 gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
216 port->base, handle_level_irq);
Peng Fan1bbc5572015-08-23 21:11:53 +0800217 if (!gc)
218 return -ENOMEM;
219
Shawn Guo498c17c2011-06-07 22:00:54 +0800220 gc->private = port;
221
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200222 ct = &gc->chip_types[0];
223 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
Shawn Guo591567a2011-07-19 21:16:56 +0800224 ct->chip.irq_ack = irq_gc_ack_set_bit;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200225 ct->chip.irq_mask = irq_gc_mask_disable_reg;
226 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
Shawn Guo498c17c2011-06-07 22:00:54 +0800227 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
Shawn Guo591567a2011-07-19 21:16:56 +0800228 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200229 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800230 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200231 ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
232 ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
233
234 ct = &gc->chip_types[1];
235 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
236 ct->chip.irq_ack = irq_gc_ack_set_bit;
237 ct->chip.irq_mask = irq_gc_mask_disable_reg;
238 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
239 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
240 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
241 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
Shawn Guo164387d2012-05-03 23:32:52 +0800242 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
Sascha Hauer66a37c32016-10-21 15:11:37 +0200243 ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
244 ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200245 ct->handler = handle_level_irq;
Shawn Guo498c17c2011-06-07 22:00:54 +0800246
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200247 rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
248 IRQ_GC_INIT_NESTED_LOCK,
249 IRQ_NOREQUEST, 0);
Peng Fan1bbc5572015-08-23 21:11:53 +0800250
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200251 return rv;
Shawn Guo498c17c2011-06-07 22:00:54 +0800252}
Shawn Guofba311f2010-12-18 21:39:31 +0800253
Shawn Guo06f88a82011-06-06 22:31:29 +0800254static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
Shawn Guofba311f2010-12-18 21:39:31 +0800255{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100256 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Shawn Guofba311f2010-12-18 21:39:31 +0800257
Shawn Guo0b76c542012-08-20 16:43:32 +0800258 return irq_find_mapping(port->domain, offset);
Shawn Guofba311f2010-12-18 21:39:31 +0800259}
260
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100261static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
262{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100263 struct mxs_gpio_port *port = gpiochip_get_data(gc);
Janusz Uzyckic8aaa1b2014-11-19 09:55:22 +0100264 u32 mask = 1 << offset;
265 u32 dir;
266
267 dir = readl(port->base + PINCTRL_DOE(port));
268 return !(dir & mask);
269}
270
Krzysztof Kozlowskif4f79d42015-05-02 00:56:47 +0900271static const struct platform_device_id mxs_gpio_ids[] = {
Shawn Guo164387d2012-05-03 23:32:52 +0800272 {
273 .name = "imx23-gpio",
274 .driver_data = IMX23_GPIO,
275 }, {
276 .name = "imx28-gpio",
277 .driver_data = IMX28_GPIO,
278 }, {
279 /* sentinel */
280 }
281};
282MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
283
Shawn Guo4052d45e82012-05-04 14:29:22 +0800284static const struct of_device_id mxs_gpio_dt_ids[] = {
285 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
286 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
287 { /* sentinel */ }
288};
289MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
290
Bill Pemberton38363092012-11-19 13:22:34 -0500291static int mxs_gpio_probe(struct platform_device *pdev)
Shawn Guofba311f2010-12-18 21:39:31 +0800292{
Shawn Guo4052d45e82012-05-04 14:29:22 +0800293 const struct of_device_id *of_id =
294 of_match_device(mxs_gpio_dt_ids, &pdev->dev);
295 struct device_node *np = pdev->dev.of_node;
296 struct device_node *parent;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600297 static void __iomem *base;
298 struct mxs_gpio_port *port;
Shawn Guo0b76c542012-08-20 16:43:32 +0800299 int irq_base;
Shawn Guo498c17c2011-06-07 22:00:54 +0800300 int err;
Shawn Guofba311f2010-12-18 21:39:31 +0800301
Shawn Guo940a4f72012-05-04 10:30:14 +0800302 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600303 if (!port)
304 return -ENOMEM;
Shawn Guofba311f2010-12-18 21:39:31 +0800305
Fabio Estevam99357122013-11-05 17:21:22 -0200306 port->id = of_alias_get_id(np, "gpio");
307 if (port->id < 0)
308 return port->id;
309 port->devid = (enum mxs_gpio_id) of_id->data;
Bartosz Golaszewski5751d3d2017-08-09 14:25:07 +0200310 port->dev = &pdev->dev;
Shawn Guo940a4f72012-05-04 10:30:14 +0800311 port->irq = platform_get_irq(pdev, 0);
312 if (port->irq < 0)
313 return port->irq;
314
Shawn Guo8d7cf832011-06-06 09:37:58 -0600315 /*
316 * map memory region only once, as all the gpio ports
317 * share the same one
318 */
319 if (!base) {
Fabio Estevam99357122013-11-05 17:21:22 -0200320 parent = of_get_parent(np);
321 base = of_iomap(parent, 0);
322 of_node_put(parent);
323 if (!base)
324 return -EADDRNOTAVAIL;
Shawn Guofba311f2010-12-18 21:39:31 +0800325 }
Shawn Guo8d7cf832011-06-06 09:37:58 -0600326 port->base = base;
327
Sascha Hauerf08ea3c2016-10-21 15:11:38 +0200328 /* initially disable the interrupts */
329 writel(0, port->base + PINCTRL_PIN2IRQ(port));
Shawn Guo164387d2012-05-03 23:32:52 +0800330 writel(0, port->base + PINCTRL_IRQEN(port));
Shawn Guo8d7cf832011-06-06 09:37:58 -0600331
332 /* clear address has to be used to clear IRQSTAT bits */
Shawn Guo164387d2012-05-03 23:32:52 +0800333 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600334
Bartosz Golaszewski8514b542017-03-04 17:23:39 +0100335 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
Arvind Yadav44df0812016-10-05 15:08:36 +0530336 if (irq_base < 0) {
337 err = irq_base;
338 goto out_iounmap;
339 }
Shawn Guo0b76c542012-08-20 16:43:32 +0800340
341 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
342 &irq_domain_simple_ops, NULL);
343 if (!port->domain) {
344 err = -ENODEV;
Bartosz Golaszewski8514b542017-03-04 17:23:39 +0100345 goto out_iounmap;
Shawn Guo0b76c542012-08-20 16:43:32 +0800346 }
347
Shawn Guo498c17c2011-06-07 22:00:54 +0800348 /* gpio-mxs can be a generic irq chip */
Peng Fan1bbc5572015-08-23 21:11:53 +0800349 err = mxs_gpio_init_gc(port, irq_base);
350 if (err < 0)
351 goto out_irqdomain_remove;
Shawn Guo8d7cf832011-06-06 09:37:58 -0600352
353 /* setup one handler for each entry */
Russell Kinga44735f2015-06-16 23:06:45 +0100354 irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
355 port);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600356
Linus Walleij0f4630f2015-12-04 14:02:58 +0100357 err = bgpio_init(&port->gc, &pdev->dev, 4,
Shawn Guo164387d2012-05-03 23:32:52 +0800358 port->base + PINCTRL_DIN(port),
Maxime Ripard90dae4e2013-04-29 16:07:18 +0200359 port->base + PINCTRL_DOUT(port) + MXS_SET,
360 port->base + PINCTRL_DOUT(port) + MXS_CLR,
Linus Torvalds84a442b2012-05-26 12:57:47 -0700361 port->base + PINCTRL_DOE(port), NULL, 0);
Shawn Guo8d7cf832011-06-06 09:37:58 -0600362 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100363 goto out_irqdomain_remove;
Shawn Guofba311f2010-12-18 21:39:31 +0800364
Linus Walleij0f4630f2015-12-04 14:02:58 +0100365 port->gc.to_irq = mxs_gpio_to_irq;
366 port->gc.get_direction = mxs_gpio_get_direction;
367 port->gc.base = port->id * 32;
Shawn Guo06f88a82011-06-06 22:31:29 +0800368
Linus Walleij0f4630f2015-12-04 14:02:58 +0100369 err = gpiochip_add_data(&port->gc, port);
Shawn Guo0b76c542012-08-20 16:43:32 +0800370 if (err)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100371 goto out_irqdomain_remove;
Shawn Guo06f88a82011-06-06 22:31:29 +0800372
Shawn Guofba311f2010-12-18 21:39:31 +0800373 return 0;
Shawn Guo0b76c542012-08-20 16:43:32 +0800374
Peng Fan1bbc5572015-08-23 21:11:53 +0800375out_irqdomain_remove:
376 irq_domain_remove(port->domain);
Arvind Yadav44df0812016-10-05 15:08:36 +0530377out_iounmap:
378 iounmap(port->base);
Shawn Guo0b76c542012-08-20 16:43:32 +0800379 return err;
Shawn Guofba311f2010-12-18 21:39:31 +0800380}
381
Shawn Guo8d7cf832011-06-06 09:37:58 -0600382static struct platform_driver mxs_gpio_driver = {
383 .driver = {
384 .name = "gpio-mxs",
Shawn Guo4052d45e82012-05-04 14:29:22 +0800385 .of_match_table = mxs_gpio_dt_ids,
Bartosz Golaszewski60909ec2017-08-09 14:25:01 +0200386 .suppress_bind_attrs = true,
Shawn Guo8d7cf832011-06-06 09:37:58 -0600387 },
388 .probe = mxs_gpio_probe,
Shawn Guo164387d2012-05-03 23:32:52 +0800389 .id_table = mxs_gpio_ids,
Shawn Guofba311f2010-12-18 21:39:31 +0800390};
Sascha Haueref196602011-01-24 12:57:46 +0100391
Shawn Guo8d7cf832011-06-06 09:37:58 -0600392static int __init mxs_gpio_init(void)
Sascha Haueref196602011-01-24 12:57:46 +0100393{
Shawn Guo8d7cf832011-06-06 09:37:58 -0600394 return platform_driver_register(&mxs_gpio_driver);
Sascha Haueref196602011-01-24 12:57:46 +0100395}
Shawn Guo8d7cf832011-06-06 09:37:58 -0600396postcore_initcall(mxs_gpio_init);
Shawn Guofba311f2010-12-18 21:39:31 +0800397
Shawn Guo8d7cf832011-06-06 09:37:58 -0600398MODULE_AUTHOR("Freescale Semiconductor, "
399 "Daniel Mack <danielncaiaq.de>, "
400 "Juergen Beisert <kernel@pengutronix.de>");
401MODULE_DESCRIPTION("Freescale MXS GPIO");
402MODULE_LICENSE("GPL");