Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 1 | /* |
| 2 | * MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de> |
| 3 | * Copyright 2008 Juergen Beisert, kernel@pengutronix.de |
| 4 | * |
| 5 | * Based on code from Freescale, |
| 6 | * Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License |
| 10 | * as published by the Free Software Foundation; either version 2 |
| 11 | * of the License, or (at your option) any later version. |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, |
| 20 | * MA 02110-1301, USA. |
| 21 | */ |
| 22 | |
Thierry Reding | 641d034 | 2013-01-21 11:09:01 +0100 | [diff] [blame] | 23 | #include <linux/err.h> |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 24 | #include <linux/init.h> |
| 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/io.h> |
| 27 | #include <linux/irq.h> |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 28 | #include <linux/irqdomain.h> |
Shawn Guo | 4052d45e8 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 29 | #include <linux/of.h> |
| 30 | #include <linux/of_address.h> |
| 31 | #include <linux/of_device.h> |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
| 33 | #include <linux/slab.h> |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 34 | #include <linux/gpio/driver.h> |
| 35 | /* FIXME: for gpio_get_value(), replace this by direct register read */ |
| 36 | #include <linux/gpio.h> |
Paul Gortmaker | bb207ef | 2011-07-03 13:38:09 -0400 | [diff] [blame] | 37 | #include <linux/module.h> |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 38 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 39 | #define MXS_SET 0x4 |
| 40 | #define MXS_CLR 0x8 |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 41 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 42 | #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10) |
| 43 | #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10) |
| 44 | #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10) |
| 45 | #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10) |
| 46 | #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10) |
| 47 | #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10) |
| 48 | #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10) |
| 49 | #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 50 | |
| 51 | #define GPIO_INT_FALL_EDGE 0x0 |
| 52 | #define GPIO_INT_LOW_LEV 0x1 |
| 53 | #define GPIO_INT_RISE_EDGE 0x2 |
| 54 | #define GPIO_INT_HIGH_LEV 0x3 |
| 55 | #define GPIO_INT_LEV_MASK (1 << 0) |
| 56 | #define GPIO_INT_POL_MASK (1 << 1) |
| 57 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 58 | enum mxs_gpio_id { |
| 59 | IMX23_GPIO, |
| 60 | IMX28_GPIO, |
| 61 | }; |
| 62 | |
Grant Likely | 7b2fa57 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 63 | struct mxs_gpio_port { |
| 64 | void __iomem *base; |
| 65 | int id; |
| 66 | int irq; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 67 | struct irq_domain *domain; |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 68 | struct gpio_chip gc; |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 69 | struct device *dev; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 70 | enum mxs_gpio_id devid; |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 71 | u32 both_edges; |
Grant Likely | 7b2fa57 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 72 | }; |
| 73 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 74 | static inline int is_imx23_gpio(struct mxs_gpio_port *port) |
| 75 | { |
| 76 | return port->devid == IMX23_GPIO; |
| 77 | } |
| 78 | |
| 79 | static inline int is_imx28_gpio(struct mxs_gpio_port *port) |
| 80 | { |
| 81 | return port->devid == IMX28_GPIO; |
| 82 | } |
| 83 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 84 | /* Note: This driver assumes 32 GPIOs are handled in one register */ |
| 85 | |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 86 | static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 87 | { |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 88 | u32 val; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 89 | u32 pin_mask = 1 << d->hwirq; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 90 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 91 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 92 | struct mxs_gpio_port *port = gc->private; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 93 | void __iomem *pin_addr; |
| 94 | int edge; |
| 95 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 96 | if (!(ct->type & type)) |
| 97 | if (irq_setup_alt_chip(d, type)) |
| 98 | return -EINVAL; |
| 99 | |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 100 | port->both_edges &= ~pin_mask; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 101 | switch (type) { |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 102 | case IRQ_TYPE_EDGE_BOTH: |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 103 | val = gpio_get_value(port->gc.base + d->hwirq); |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 104 | if (val) |
| 105 | edge = GPIO_INT_FALL_EDGE; |
| 106 | else |
| 107 | edge = GPIO_INT_RISE_EDGE; |
| 108 | port->both_edges |= pin_mask; |
| 109 | break; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 110 | case IRQ_TYPE_EDGE_RISING: |
| 111 | edge = GPIO_INT_RISE_EDGE; |
| 112 | break; |
| 113 | case IRQ_TYPE_EDGE_FALLING: |
| 114 | edge = GPIO_INT_FALL_EDGE; |
| 115 | break; |
| 116 | case IRQ_TYPE_LEVEL_LOW: |
| 117 | edge = GPIO_INT_LOW_LEV; |
| 118 | break; |
| 119 | case IRQ_TYPE_LEVEL_HIGH: |
| 120 | edge = GPIO_INT_HIGH_LEV; |
| 121 | break; |
| 122 | default: |
| 123 | return -EINVAL; |
| 124 | } |
| 125 | |
| 126 | /* set level or edge */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 127 | pin_addr = port->base + PINCTRL_IRQLEV(port); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 128 | if (edge & GPIO_INT_LEV_MASK) { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 129 | writel(pin_mask, pin_addr + MXS_SET); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 130 | writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET); |
| 131 | } else { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 132 | writel(pin_mask, pin_addr + MXS_CLR); |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 133 | writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET); |
| 134 | } |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 135 | |
| 136 | /* set polarity */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 137 | pin_addr = port->base + PINCTRL_IRQPOL(port); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 138 | if (edge & GPIO_INT_POL_MASK) |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 139 | writel(pin_mask, pin_addr + MXS_SET); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 140 | else |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 141 | writel(pin_mask, pin_addr + MXS_CLR); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 142 | |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 143 | writel(pin_mask, |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 144 | port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 145 | |
| 146 | return 0; |
| 147 | } |
| 148 | |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 149 | static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio) |
| 150 | { |
| 151 | u32 bit, val, edge; |
| 152 | void __iomem *pin_addr; |
| 153 | |
| 154 | bit = 1 << gpio; |
| 155 | |
| 156 | pin_addr = port->base + PINCTRL_IRQPOL(port); |
| 157 | val = readl(pin_addr); |
| 158 | edge = val & bit; |
| 159 | |
| 160 | if (edge) |
| 161 | writel(bit, pin_addr + MXS_CLR); |
| 162 | else |
| 163 | writel(bit, pin_addr + MXS_SET); |
| 164 | } |
| 165 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 166 | /* MXS has one interrupt *per* gpio port */ |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 167 | static void mxs_gpio_irq_handler(struct irq_desc *desc) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 168 | { |
| 169 | u32 irq_stat; |
Jiang Liu | 476f8b4 | 2015-06-04 12:13:15 +0800 | [diff] [blame] | 170 | struct mxs_gpio_port *port = irq_desc_get_handler_data(desc); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 171 | |
Uwe Kleine-König | 1f6b5dd | 2011-01-25 16:54:22 +0100 | [diff] [blame] | 172 | desc->irq_data.chip->irq_ack(&desc->irq_data); |
| 173 | |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 174 | irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) & |
| 175 | readl(port->base + PINCTRL_IRQEN(port)); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 176 | |
| 177 | while (irq_stat != 0) { |
| 178 | int irqoffset = fls(irq_stat) - 1; |
Gwenhael Goavec-Merou | 66d7990 | 2013-01-29 09:16:33 +0100 | [diff] [blame] | 179 | if (port->both_edges & (1 << irqoffset)) |
| 180 | mxs_flip_edge(port, irqoffset); |
| 181 | |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 182 | generic_handle_irq(irq_find_mapping(port->domain, irqoffset)); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 183 | irq_stat &= ~(1 << irqoffset); |
| 184 | } |
| 185 | } |
| 186 | |
| 187 | /* |
| 188 | * Set interrupt number "irq" in the GPIO as a wake-up source. |
| 189 | * While system is running, all registered GPIO interrupts need to have |
| 190 | * wake-up enabled. When system is suspended, only selected GPIO interrupts |
| 191 | * need to have wake-up enabled. |
| 192 | * @param irq interrupt source number |
| 193 | * @param enable enable as wake-up if equal to non-zero |
| 194 | * @return This function returns 0 on success. |
| 195 | */ |
Uwe Kleine-König | bf0c1118 | 2011-02-18 21:31:41 +0100 | [diff] [blame] | 196 | static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 197 | { |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 198 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 199 | struct mxs_gpio_port *port = gc->private; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 200 | |
Shawn Guo | 6161715 | 2011-06-07 22:00:53 +0800 | [diff] [blame] | 201 | if (enable) |
| 202 | enable_irq_wake(port->irq); |
| 203 | else |
| 204 | disable_irq_wake(port->irq); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 205 | |
| 206 | return 0; |
| 207 | } |
| 208 | |
Arnd Bergmann | abc8d58 | 2016-12-16 10:08:14 +0100 | [diff] [blame] | 209 | static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base) |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 210 | { |
| 211 | struct irq_chip_generic *gc; |
| 212 | struct irq_chip_type *ct; |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 213 | int rv; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 214 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 215 | gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base, |
| 216 | port->base, handle_level_irq); |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 217 | if (!gc) |
| 218 | return -ENOMEM; |
| 219 | |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 220 | gc->private = port; |
| 221 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 222 | ct = &gc->chip_types[0]; |
| 223 | ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW; |
Shawn Guo | 591567a | 2011-07-19 21:16:56 +0800 | [diff] [blame] | 224 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
Sascha Hauer | 66a37c3 | 2016-10-21 15:11:37 +0200 | [diff] [blame] | 225 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 226 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 227 | ct->chip.irq_set_type = mxs_gpio_set_irq_type; |
Shawn Guo | 591567a | 2011-07-19 21:16:56 +0800 | [diff] [blame] | 228 | ct->chip.irq_set_wake = mxs_gpio_set_wake_irq; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 229 | ct->chip.flags = IRQCHIP_SET_TYPE_MASKED; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 230 | ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 231 | ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET; |
| 232 | ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR; |
| 233 | |
| 234 | ct = &gc->chip_types[1]; |
| 235 | ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 236 | ct->chip.irq_ack = irq_gc_ack_set_bit; |
| 237 | ct->chip.irq_mask = irq_gc_mask_disable_reg; |
| 238 | ct->chip.irq_unmask = irq_gc_unmask_enable_reg; |
| 239 | ct->chip.irq_set_type = mxs_gpio_set_irq_type; |
| 240 | ct->chip.irq_set_wake = mxs_gpio_set_wake_irq; |
| 241 | ct->chip.flags = IRQCHIP_SET_TYPE_MASKED; |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 242 | ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR; |
Sascha Hauer | 66a37c3 | 2016-10-21 15:11:37 +0200 | [diff] [blame] | 243 | ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET; |
| 244 | ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR; |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 245 | ct->handler = handle_level_irq; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 246 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 247 | rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32), |
| 248 | IRQ_GC_INIT_NESTED_LOCK, |
| 249 | IRQ_NOREQUEST, 0); |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 250 | |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 251 | return rv; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 252 | } |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 253 | |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 254 | static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 255 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 256 | struct mxs_gpio_port *port = gpiochip_get_data(gc); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 257 | |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 258 | return irq_find_mapping(port->domain, offset); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 259 | } |
| 260 | |
Janusz Uzycki | c8aaa1b | 2014-11-19 09:55:22 +0100 | [diff] [blame] | 261 | static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset) |
| 262 | { |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 263 | struct mxs_gpio_port *port = gpiochip_get_data(gc); |
Janusz Uzycki | c8aaa1b | 2014-11-19 09:55:22 +0100 | [diff] [blame] | 264 | u32 mask = 1 << offset; |
| 265 | u32 dir; |
| 266 | |
| 267 | dir = readl(port->base + PINCTRL_DOE(port)); |
| 268 | return !(dir & mask); |
| 269 | } |
| 270 | |
Krzysztof Kozlowski | f4f79d4 | 2015-05-02 00:56:47 +0900 | [diff] [blame] | 271 | static const struct platform_device_id mxs_gpio_ids[] = { |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 272 | { |
| 273 | .name = "imx23-gpio", |
| 274 | .driver_data = IMX23_GPIO, |
| 275 | }, { |
| 276 | .name = "imx28-gpio", |
| 277 | .driver_data = IMX28_GPIO, |
| 278 | }, { |
| 279 | /* sentinel */ |
| 280 | } |
| 281 | }; |
| 282 | MODULE_DEVICE_TABLE(platform, mxs_gpio_ids); |
| 283 | |
Shawn Guo | 4052d45e8 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 284 | static const struct of_device_id mxs_gpio_dt_ids[] = { |
| 285 | { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, }, |
| 286 | { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, }, |
| 287 | { /* sentinel */ } |
| 288 | }; |
| 289 | MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids); |
| 290 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 291 | static int mxs_gpio_probe(struct platform_device *pdev) |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 292 | { |
Shawn Guo | 4052d45e8 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 293 | const struct of_device_id *of_id = |
| 294 | of_match_device(mxs_gpio_dt_ids, &pdev->dev); |
| 295 | struct device_node *np = pdev->dev.of_node; |
| 296 | struct device_node *parent; |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 297 | static void __iomem *base; |
| 298 | struct mxs_gpio_port *port; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 299 | int irq_base; |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 300 | int err; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 301 | |
Shawn Guo | 940a4f7 | 2012-05-04 10:30:14 +0800 | [diff] [blame] | 302 | port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 303 | if (!port) |
| 304 | return -ENOMEM; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 305 | |
Fabio Estevam | 9935712 | 2013-11-05 17:21:22 -0200 | [diff] [blame] | 306 | port->id = of_alias_get_id(np, "gpio"); |
| 307 | if (port->id < 0) |
| 308 | return port->id; |
| 309 | port->devid = (enum mxs_gpio_id) of_id->data; |
Bartosz Golaszewski | 5751d3d | 2017-08-09 14:25:07 +0200 | [diff] [blame^] | 310 | port->dev = &pdev->dev; |
Shawn Guo | 940a4f7 | 2012-05-04 10:30:14 +0800 | [diff] [blame] | 311 | port->irq = platform_get_irq(pdev, 0); |
| 312 | if (port->irq < 0) |
| 313 | return port->irq; |
| 314 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 315 | /* |
| 316 | * map memory region only once, as all the gpio ports |
| 317 | * share the same one |
| 318 | */ |
| 319 | if (!base) { |
Fabio Estevam | 9935712 | 2013-11-05 17:21:22 -0200 | [diff] [blame] | 320 | parent = of_get_parent(np); |
| 321 | base = of_iomap(parent, 0); |
| 322 | of_node_put(parent); |
| 323 | if (!base) |
| 324 | return -EADDRNOTAVAIL; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 325 | } |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 326 | port->base = base; |
| 327 | |
Sascha Hauer | f08ea3c | 2016-10-21 15:11:38 +0200 | [diff] [blame] | 328 | /* initially disable the interrupts */ |
| 329 | writel(0, port->base + PINCTRL_PIN2IRQ(port)); |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 330 | writel(0, port->base + PINCTRL_IRQEN(port)); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 331 | |
| 332 | /* clear address has to be used to clear IRQSTAT bits */ |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 333 | writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 334 | |
Bartosz Golaszewski | 8514b54 | 2017-03-04 17:23:39 +0100 | [diff] [blame] | 335 | irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id()); |
Arvind Yadav | 44df081 | 2016-10-05 15:08:36 +0530 | [diff] [blame] | 336 | if (irq_base < 0) { |
| 337 | err = irq_base; |
| 338 | goto out_iounmap; |
| 339 | } |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 340 | |
| 341 | port->domain = irq_domain_add_legacy(np, 32, irq_base, 0, |
| 342 | &irq_domain_simple_ops, NULL); |
| 343 | if (!port->domain) { |
| 344 | err = -ENODEV; |
Bartosz Golaszewski | 8514b54 | 2017-03-04 17:23:39 +0100 | [diff] [blame] | 345 | goto out_iounmap; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 346 | } |
| 347 | |
Shawn Guo | 498c17c | 2011-06-07 22:00:54 +0800 | [diff] [blame] | 348 | /* gpio-mxs can be a generic irq chip */ |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 349 | err = mxs_gpio_init_gc(port, irq_base); |
| 350 | if (err < 0) |
| 351 | goto out_irqdomain_remove; |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 352 | |
| 353 | /* setup one handler for each entry */ |
Russell King | a44735f | 2015-06-16 23:06:45 +0100 | [diff] [blame] | 354 | irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler, |
| 355 | port); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 356 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 357 | err = bgpio_init(&port->gc, &pdev->dev, 4, |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 358 | port->base + PINCTRL_DIN(port), |
Maxime Ripard | 90dae4e | 2013-04-29 16:07:18 +0200 | [diff] [blame] | 359 | port->base + PINCTRL_DOUT(port) + MXS_SET, |
| 360 | port->base + PINCTRL_DOUT(port) + MXS_CLR, |
Linus Torvalds | 84a442b | 2012-05-26 12:57:47 -0700 | [diff] [blame] | 361 | port->base + PINCTRL_DOE(port), NULL, 0); |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 362 | if (err) |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 363 | goto out_irqdomain_remove; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 364 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 365 | port->gc.to_irq = mxs_gpio_to_irq; |
| 366 | port->gc.get_direction = mxs_gpio_get_direction; |
| 367 | port->gc.base = port->id * 32; |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 368 | |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 369 | err = gpiochip_add_data(&port->gc, port); |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 370 | if (err) |
Linus Walleij | 0f4630f | 2015-12-04 14:02:58 +0100 | [diff] [blame] | 371 | goto out_irqdomain_remove; |
Shawn Guo | 06f88a8 | 2011-06-06 22:31:29 +0800 | [diff] [blame] | 372 | |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 373 | return 0; |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 374 | |
Peng Fan | 1bbc557 | 2015-08-23 21:11:53 +0800 | [diff] [blame] | 375 | out_irqdomain_remove: |
| 376 | irq_domain_remove(port->domain); |
Arvind Yadav | 44df081 | 2016-10-05 15:08:36 +0530 | [diff] [blame] | 377 | out_iounmap: |
| 378 | iounmap(port->base); |
Shawn Guo | 0b76c54 | 2012-08-20 16:43:32 +0800 | [diff] [blame] | 379 | return err; |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 380 | } |
| 381 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 382 | static struct platform_driver mxs_gpio_driver = { |
| 383 | .driver = { |
| 384 | .name = "gpio-mxs", |
Shawn Guo | 4052d45e8 | 2012-05-04 14:29:22 +0800 | [diff] [blame] | 385 | .of_match_table = mxs_gpio_dt_ids, |
Bartosz Golaszewski | 60909ec | 2017-08-09 14:25:01 +0200 | [diff] [blame] | 386 | .suppress_bind_attrs = true, |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 387 | }, |
| 388 | .probe = mxs_gpio_probe, |
Shawn Guo | 164387d | 2012-05-03 23:32:52 +0800 | [diff] [blame] | 389 | .id_table = mxs_gpio_ids, |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 390 | }; |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 391 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 392 | static int __init mxs_gpio_init(void) |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 393 | { |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 394 | return platform_driver_register(&mxs_gpio_driver); |
Sascha Hauer | ef19660 | 2011-01-24 12:57:46 +0100 | [diff] [blame] | 395 | } |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 396 | postcore_initcall(mxs_gpio_init); |
Shawn Guo | fba311f | 2010-12-18 21:39:31 +0800 | [diff] [blame] | 397 | |
Shawn Guo | 8d7cf83 | 2011-06-06 09:37:58 -0600 | [diff] [blame] | 398 | MODULE_AUTHOR("Freescale Semiconductor, " |
| 399 | "Daniel Mack <danielncaiaq.de>, " |
| 400 | "Juergen Beisert <kernel@pengutronix.de>"); |
| 401 | MODULE_DESCRIPTION("Freescale MXS GPIO"); |
| 402 | MODULE_LICENSE("GPL"); |