blob: 00dae7b7e78530c710c8801ad8c79174e71fa7bc [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Single-step support.
3 *
4 * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11#include <linux/kernel.h>
Gui,Jian0d69a052006-11-01 10:50:15 +080012#include <linux/kprobes.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100013#include <linux/ptrace.h>
Linus Torvalds268bb0c2011-05-20 12:50:29 -070014#include <linux/prefetch.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100015#include <asm/sstep.h>
16#include <asm/processor.h>
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080017#include <linux/uaccess.h>
Michael Ellerman5e9d0e32016-11-18 11:51:14 +110018#include <asm/cpu_has_feature.h>
Paul Mackerras0016a4c2010-06-15 14:48:58 +100019#include <asm/cputable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
21extern char system_call_common[];
22
Paul Mackerrasc0325242005-10-28 22:48:08 +100023#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +100024/* Bits in SRR1 that are copied from MSR */
Stephen Rothwellaf308372006-03-23 17:38:10 +110025#define MSR_MASK 0xffffffff87c0ffffUL
Paul Mackerrasc0325242005-10-28 22:48:08 +100026#else
27#define MSR_MASK 0x87c0ffff
28#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100029
Paul Mackerras0016a4c2010-06-15 14:48:58 +100030/* Bits in XER */
31#define XER_SO 0x80000000U
32#define XER_OV 0x40000000U
33#define XER_CA 0x20000000U
34
Sean MacLennancd64d162010-09-01 07:21:21 +000035#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +100036/*
37 * Functions in ldstfp.S
38 */
39extern int do_lfs(int rn, unsigned long ea);
40extern int do_lfd(int rn, unsigned long ea);
41extern int do_stfs(int rn, unsigned long ea);
42extern int do_stfd(int rn, unsigned long ea);
43extern int do_lvx(int rn, unsigned long ea);
44extern int do_stvx(int rn, unsigned long ea);
Paul Mackerras350779a2017-08-30 14:12:27 +100045extern void load_vsrn(int vsr, const void *p);
46extern void store_vsrn(int vsr, void *p);
47extern void conv_sp_to_dp(const float *sp, double *dp);
48extern void conv_dp_to_sp(const double *dp, float *sp);
49#endif
50
51#ifdef __powerpc64__
52/*
53 * Functions in quad.S
54 */
55extern int do_lq(unsigned long ea, unsigned long *regs);
56extern int do_stq(unsigned long ea, unsigned long val0, unsigned long val1);
57extern int do_lqarx(unsigned long ea, unsigned long *regs);
58extern int do_stqcx(unsigned long ea, unsigned long val0, unsigned long val1,
59 unsigned int *crp);
60#endif
61
62#ifdef __LITTLE_ENDIAN__
63#define IS_LE 1
64#define IS_BE 0
65#else
66#define IS_LE 0
67#define IS_BE 1
Sean MacLennancd64d162010-09-01 07:21:21 +000068#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +100069
Paul Mackerras14cf11a2005-09-26 16:04:21 +100070/*
Michael Ellermanb91e1362011-04-07 21:56:04 +000071 * Emulate the truncation of 64 bit values in 32-bit mode.
72 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +053073static nokprobe_inline unsigned long truncate_if_32bit(unsigned long msr,
74 unsigned long val)
Michael Ellermanb91e1362011-04-07 21:56:04 +000075{
76#ifdef __powerpc64__
77 if ((msr & MSR_64BIT) == 0)
78 val &= 0xffffffffUL;
79#endif
80 return val;
81}
82
83/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084 * Determine whether a conditional branch instruction would branch.
85 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +100086static nokprobe_inline int branch_taken(unsigned int instr,
87 const struct pt_regs *regs,
88 struct instruction_op *op)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100089{
90 unsigned int bo = (instr >> 21) & 0x1f;
91 unsigned int bi;
92
93 if ((bo & 4) == 0) {
94 /* decrement counter */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +100095 op->type |= DECCTR;
96 if (((bo >> 1) & 1) ^ (regs->ctr == 1))
Paul Mackerras14cf11a2005-09-26 16:04:21 +100097 return 0;
98 }
99 if ((bo & 0x10) == 0) {
100 /* check bit from CR */
101 bi = (instr >> 16) & 0x1f;
102 if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1))
103 return 0;
104 }
105 return 1;
106}
107
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530108static nokprobe_inline long address_ok(struct pt_regs *regs, unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000109{
110 if (!user_mode(regs))
111 return 1;
112 return __access_ok(ea, nb, USER_DS);
113}
114
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000115/*
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000116 * Calculate effective address for a D-form instruction
117 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000118static nokprobe_inline unsigned long dform_ea(unsigned int instr,
119 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000120{
121 int ra;
122 unsigned long ea;
123
124 ra = (instr >> 16) & 0x1f;
125 ea = (signed short) instr; /* sign-extend */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000126 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000127 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000128
Paul Mackerrasd120cdb2017-08-30 14:12:28 +1000129 return ea;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000130}
131
132#ifdef __powerpc64__
133/*
134 * Calculate effective address for a DS-form instruction
135 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000136static nokprobe_inline unsigned long dsform_ea(unsigned int instr,
137 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000138{
139 int ra;
140 unsigned long ea;
141
142 ra = (instr >> 16) & 0x1f;
143 ea = (signed short) (instr & ~3); /* sign-extend */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000144 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000145 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000146
Paul Mackerrasd120cdb2017-08-30 14:12:28 +1000147 return ea;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000148}
Paul Mackerras350779a2017-08-30 14:12:27 +1000149
150/*
151 * Calculate effective address for a DQ-form instruction
152 */
153static nokprobe_inline unsigned long dqform_ea(unsigned int instr,
154 const struct pt_regs *regs)
155{
156 int ra;
157 unsigned long ea;
158
159 ra = (instr >> 16) & 0x1f;
160 ea = (signed short) (instr & ~0xf); /* sign-extend */
161 if (ra)
162 ea += regs->gpr[ra];
163
Paul Mackerrasd120cdb2017-08-30 14:12:28 +1000164 return ea;
Paul Mackerras350779a2017-08-30 14:12:27 +1000165}
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000166#endif /* __powerpc64 */
167
168/*
169 * Calculate effective address for an X-form instruction
170 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530171static nokprobe_inline unsigned long xform_ea(unsigned int instr,
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000172 const struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000173{
174 int ra, rb;
175 unsigned long ea;
176
177 ra = (instr >> 16) & 0x1f;
178 rb = (instr >> 11) & 0x1f;
179 ea = regs->gpr[rb];
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000180 if (ra)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000181 ea += regs->gpr[ra];
Michael Ellermanb91e1362011-04-07 21:56:04 +0000182
Paul Mackerrasd120cdb2017-08-30 14:12:28 +1000183 return ea;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000184}
185
186/*
187 * Return the largest power of 2, not greater than sizeof(unsigned long),
188 * such that x is a multiple of it.
189 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530190static nokprobe_inline unsigned long max_align(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000191{
192 x |= sizeof(unsigned long);
193 return x & -x; /* isolates rightmost bit */
194}
195
196
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530197static nokprobe_inline unsigned long byterev_2(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000198{
199 return ((x >> 8) & 0xff) | ((x & 0xff) << 8);
200}
201
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530202static nokprobe_inline unsigned long byterev_4(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000203{
204 return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) |
205 ((x & 0xff00) << 8) | ((x & 0xff) << 24);
206}
207
208#ifdef __powerpc64__
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530209static nokprobe_inline unsigned long byterev_8(unsigned long x)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000210{
211 return (byterev_4(x) << 32) | byterev_4(x >> 32);
212}
213#endif
214
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530215static nokprobe_inline int read_mem_aligned(unsigned long *dest,
216 unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000217{
218 int err = 0;
219 unsigned long x = 0;
220
221 switch (nb) {
222 case 1:
223 err = __get_user(x, (unsigned char __user *) ea);
224 break;
225 case 2:
226 err = __get_user(x, (unsigned short __user *) ea);
227 break;
228 case 4:
229 err = __get_user(x, (unsigned int __user *) ea);
230 break;
231#ifdef __powerpc64__
232 case 8:
233 err = __get_user(x, (unsigned long __user *) ea);
234 break;
235#endif
236 }
237 if (!err)
238 *dest = x;
239 return err;
240}
241
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530242static nokprobe_inline int read_mem_unaligned(unsigned long *dest,
243 unsigned long ea, int nb, struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000244{
245 int err;
246 unsigned long x, b, c;
Tom Musta6506b472013-10-18 14:42:08 -0500247#ifdef __LITTLE_ENDIAN__
248 int len = nb; /* save a copy of the length for byte reversal */
249#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000250
251 /* unaligned, do this in pieces */
252 x = 0;
253 for (; nb > 0; nb -= c) {
Tom Musta6506b472013-10-18 14:42:08 -0500254#ifdef __LITTLE_ENDIAN__
255 c = 1;
256#endif
257#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000258 c = max_align(ea);
Tom Musta6506b472013-10-18 14:42:08 -0500259#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000260 if (c > nb)
261 c = max_align(nb);
262 err = read_mem_aligned(&b, ea, c);
263 if (err)
264 return err;
265 x = (x << (8 * c)) + b;
266 ea += c;
267 }
Tom Musta6506b472013-10-18 14:42:08 -0500268#ifdef __LITTLE_ENDIAN__
269 switch (len) {
270 case 2:
271 *dest = byterev_2(x);
272 break;
273 case 4:
274 *dest = byterev_4(x);
275 break;
276#ifdef __powerpc64__
277 case 8:
278 *dest = byterev_8(x);
279 break;
280#endif
281 }
282#endif
283#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000284 *dest = x;
Tom Musta6506b472013-10-18 14:42:08 -0500285#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000286 return 0;
287}
288
289/*
290 * Read memory at address ea for nb bytes, return 0 for success
291 * or -EFAULT if an error occurred.
292 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530293static int read_mem(unsigned long *dest, unsigned long ea, int nb,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000294 struct pt_regs *regs)
295{
296 if (!address_ok(regs, ea, nb))
297 return -EFAULT;
298 if ((ea & (nb - 1)) == 0)
299 return read_mem_aligned(dest, ea, nb);
300 return read_mem_unaligned(dest, ea, nb, regs);
301}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530302NOKPROBE_SYMBOL(read_mem);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000303
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530304static nokprobe_inline int write_mem_aligned(unsigned long val,
305 unsigned long ea, int nb)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000306{
307 int err = 0;
308
309 switch (nb) {
310 case 1:
311 err = __put_user(val, (unsigned char __user *) ea);
312 break;
313 case 2:
314 err = __put_user(val, (unsigned short __user *) ea);
315 break;
316 case 4:
317 err = __put_user(val, (unsigned int __user *) ea);
318 break;
319#ifdef __powerpc64__
320 case 8:
321 err = __put_user(val, (unsigned long __user *) ea);
322 break;
323#endif
324 }
325 return err;
326}
327
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530328static nokprobe_inline int write_mem_unaligned(unsigned long val,
329 unsigned long ea, int nb, struct pt_regs *regs)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000330{
331 int err;
332 unsigned long c;
333
Tom Musta6506b472013-10-18 14:42:08 -0500334#ifdef __LITTLE_ENDIAN__
335 switch (nb) {
336 case 2:
337 val = byterev_2(val);
338 break;
339 case 4:
340 val = byterev_4(val);
341 break;
342#ifdef __powerpc64__
343 case 8:
344 val = byterev_8(val);
345 break;
346#endif
347 }
348#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000349 /* unaligned or little-endian, do this in pieces */
350 for (; nb > 0; nb -= c) {
Tom Musta6506b472013-10-18 14:42:08 -0500351#ifdef __LITTLE_ENDIAN__
352 c = 1;
353#endif
354#ifdef __BIG_ENDIAN__
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000355 c = max_align(ea);
Tom Musta6506b472013-10-18 14:42:08 -0500356#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000357 if (c > nb)
358 c = max_align(nb);
359 err = write_mem_aligned(val >> (nb - c) * 8, ea, c);
360 if (err)
361 return err;
Tom Musta17e8de72013-08-22 09:25:28 -0500362 ea += c;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000363 }
364 return 0;
365}
366
367/*
368 * Write memory at address ea for nb bytes, return 0 for success
369 * or -EFAULT if an error occurred.
370 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530371static int write_mem(unsigned long val, unsigned long ea, int nb,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000372 struct pt_regs *regs)
373{
374 if (!address_ok(regs, ea, nb))
375 return -EFAULT;
376 if ((ea & (nb - 1)) == 0)
377 return write_mem_aligned(val, ea, nb);
378 return write_mem_unaligned(val, ea, nb, regs);
379}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530380NOKPROBE_SYMBOL(write_mem);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000381
Sean MacLennancd64d162010-09-01 07:21:21 +0000382#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000383/*
384 * Check the address and alignment, and call func to do the actual
385 * load or store.
386 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530387static int do_fp_load(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000388 unsigned long ea, int nb,
389 struct pt_regs *regs)
390{
391 int err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500392 union {
393 double dbl;
394 unsigned long ul[2];
395 struct {
396#ifdef __BIG_ENDIAN__
397 unsigned _pad_;
398 unsigned word;
399#endif
400#ifdef __LITTLE_ENDIAN__
401 unsigned word;
402 unsigned _pad_;
403#endif
404 } single;
405 } data;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000406 unsigned long ptr;
407
408 if (!address_ok(regs, ea, nb))
409 return -EFAULT;
410 if ((ea & 3) == 0)
411 return (*func)(rn, ea);
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500412 ptr = (unsigned long) &data.ul;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000413 if (sizeof(unsigned long) == 8 || nb == 4) {
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500414 err = read_mem_unaligned(&data.ul[0], ea, nb, regs);
415 if (nb == 4)
416 ptr = (unsigned long)&(data.single.word);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000417 } else {
418 /* reading a double on 32-bit */
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500419 err = read_mem_unaligned(&data.ul[0], ea, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000420 if (!err)
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500421 err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000422 }
423 if (err)
424 return err;
425 return (*func)(rn, ptr);
426}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530427NOKPROBE_SYMBOL(do_fp_load);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000428
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530429static int do_fp_store(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000430 unsigned long ea, int nb,
431 struct pt_regs *regs)
432{
433 int err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500434 union {
435 double dbl;
436 unsigned long ul[2];
437 struct {
438#ifdef __BIG_ENDIAN__
439 unsigned _pad_;
440 unsigned word;
441#endif
442#ifdef __LITTLE_ENDIAN__
443 unsigned word;
444 unsigned _pad_;
445#endif
446 } single;
447 } data;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000448 unsigned long ptr;
449
450 if (!address_ok(regs, ea, nb))
451 return -EFAULT;
452 if ((ea & 3) == 0)
453 return (*func)(rn, ea);
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500454 ptr = (unsigned long) &data.ul[0];
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000455 if (sizeof(unsigned long) == 8 || nb == 4) {
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500456 if (nb == 4)
457 ptr = (unsigned long)&(data.single.word);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000458 err = (*func)(rn, ptr);
459 if (err)
460 return err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500461 err = write_mem_unaligned(data.ul[0], ea, nb, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000462 } else {
463 /* writing a double on 32-bit */
464 err = (*func)(rn, ptr);
465 if (err)
466 return err;
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500467 err = write_mem_unaligned(data.ul[0], ea, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000468 if (!err)
Tom Mustadbc2fbd2013-10-18 14:44:17 -0500469 err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000470 }
471 return err;
472}
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530473NOKPROBE_SYMBOL(do_fp_store);
Sean MacLennancd64d162010-09-01 07:21:21 +0000474#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000475
476#ifdef CONFIG_ALTIVEC
477/* For Altivec/VMX, no need to worry about alignment */
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530478static nokprobe_inline int do_vec_load(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000479 unsigned long ea, struct pt_regs *regs)
480{
481 if (!address_ok(regs, ea & ~0xfUL, 16))
482 return -EFAULT;
483 return (*func)(rn, ea);
484}
485
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530486static nokprobe_inline int do_vec_store(int rn, int (*func)(int, unsigned long),
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000487 unsigned long ea, struct pt_regs *regs)
488{
489 if (!address_ok(regs, ea & ~0xfUL, 16))
490 return -EFAULT;
491 return (*func)(rn, ea);
492}
493#endif /* CONFIG_ALTIVEC */
494
Paul Mackerras350779a2017-08-30 14:12:27 +1000495#ifdef __powerpc64__
496static nokprobe_inline int emulate_lq(struct pt_regs *regs, unsigned long ea,
497 int reg)
498{
499 int err;
500
501 if (!address_ok(regs, ea, 16))
502 return -EFAULT;
503 /* if aligned, should be atomic */
504 if ((ea & 0xf) == 0)
505 return do_lq(ea, &regs->gpr[reg]);
506
507 err = read_mem(&regs->gpr[reg + IS_LE], ea, 8, regs);
508 if (!err)
509 err = read_mem(&regs->gpr[reg + IS_BE], ea + 8, 8, regs);
510 return err;
511}
512
513static nokprobe_inline int emulate_stq(struct pt_regs *regs, unsigned long ea,
514 int reg)
515{
516 int err;
517
518 if (!address_ok(regs, ea, 16))
519 return -EFAULT;
520 /* if aligned, should be atomic */
521 if ((ea & 0xf) == 0)
522 return do_stq(ea, regs->gpr[reg], regs->gpr[reg + 1]);
523
524 err = write_mem(regs->gpr[reg + IS_LE], ea, 8, regs);
525 if (!err)
526 err = write_mem(regs->gpr[reg + IS_BE], ea + 8, 8, regs);
527 return err;
528}
529#endif /* __powerpc64 */
530
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000531#ifdef CONFIG_VSX
Paul Mackerras350779a2017-08-30 14:12:27 +1000532void emulate_vsx_load(struct instruction_op *op, union vsx_reg *reg,
533 const void *mem)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000534{
Paul Mackerras350779a2017-08-30 14:12:27 +1000535 int size, read_size;
536 int i, j;
537 const unsigned int *wp;
538 const unsigned short *hp;
539 const unsigned char *bp;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000540
Paul Mackerras350779a2017-08-30 14:12:27 +1000541 size = GETSIZE(op->type);
542 reg->d[0] = reg->d[1] = 0;
543
544 switch (op->element_size) {
545 case 16:
546 /* whole vector; lxv[x] or lxvl[l] */
547 if (size == 0)
548 break;
549 memcpy(reg, mem, size);
550 if (IS_LE && (op->vsx_flags & VSX_LDLEFT)) {
551 /* reverse 16 bytes */
552 unsigned long tmp;
553 tmp = byterev_8(reg->d[0]);
554 reg->d[0] = byterev_8(reg->d[1]);
555 reg->d[1] = tmp;
556 }
557 break;
558 case 8:
559 /* scalar loads, lxvd2x, lxvdsx */
560 read_size = (size >= 8) ? 8 : size;
561 i = IS_LE ? 8 : 8 - read_size;
562 memcpy(&reg->b[i], mem, read_size);
563 if (size < 8) {
564 if (op->type & SIGNEXT) {
565 /* size == 4 is the only case here */
566 reg->d[IS_LE] = (signed int) reg->d[IS_LE];
567 } else if (op->vsx_flags & VSX_FPCONV) {
568 preempt_disable();
569 conv_sp_to_dp(&reg->fp[1 + IS_LE],
570 &reg->dp[IS_LE]);
571 preempt_enable();
572 }
573 } else {
574 if (size == 16)
575 reg->d[IS_BE] = *(unsigned long *)(mem + 8);
576 else if (op->vsx_flags & VSX_SPLAT)
577 reg->d[IS_BE] = reg->d[IS_LE];
578 }
579 break;
580 case 4:
581 /* lxvw4x, lxvwsx */
582 wp = mem;
583 for (j = 0; j < size / 4; ++j) {
584 i = IS_LE ? 3 - j : j;
585 reg->w[i] = *wp++;
586 }
587 if (op->vsx_flags & VSX_SPLAT) {
588 u32 val = reg->w[IS_LE ? 3 : 0];
589 for (; j < 4; ++j) {
590 i = IS_LE ? 3 - j : j;
591 reg->w[i] = val;
592 }
593 }
594 break;
595 case 2:
596 /* lxvh8x */
597 hp = mem;
598 for (j = 0; j < size / 2; ++j) {
599 i = IS_LE ? 7 - j : j;
600 reg->h[i] = *hp++;
601 }
602 break;
603 case 1:
604 /* lxvb16x */
605 bp = mem;
606 for (j = 0; j < size; ++j) {
607 i = IS_LE ? 15 - j : j;
608 reg->b[i] = *bp++;
609 }
610 break;
611 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000612}
Paul Mackerras350779a2017-08-30 14:12:27 +1000613EXPORT_SYMBOL_GPL(emulate_vsx_load);
614NOKPROBE_SYMBOL(emulate_vsx_load);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000615
Paul Mackerras350779a2017-08-30 14:12:27 +1000616void emulate_vsx_store(struct instruction_op *op, const union vsx_reg *reg,
617 void *mem)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000618{
Paul Mackerras350779a2017-08-30 14:12:27 +1000619 int size, write_size;
620 int i, j;
621 union vsx_reg buf;
622 unsigned int *wp;
623 unsigned short *hp;
624 unsigned char *bp;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000625
Paul Mackerras350779a2017-08-30 14:12:27 +1000626 size = GETSIZE(op->type);
627
628 switch (op->element_size) {
629 case 16:
630 /* stxv, stxvx, stxvl, stxvll */
631 if (size == 0)
632 break;
633 if (IS_LE && (op->vsx_flags & VSX_LDLEFT)) {
634 /* reverse 16 bytes */
635 buf.d[0] = byterev_8(reg->d[1]);
636 buf.d[1] = byterev_8(reg->d[0]);
637 reg = &buf;
638 }
639 memcpy(mem, reg, size);
640 break;
641 case 8:
642 /* scalar stores, stxvd2x */
643 write_size = (size >= 8) ? 8 : size;
644 i = IS_LE ? 8 : 8 - write_size;
645 if (size < 8 && op->vsx_flags & VSX_FPCONV) {
646 buf.d[0] = buf.d[1] = 0;
647 preempt_disable();
648 conv_dp_to_sp(&reg->dp[IS_LE], &buf.fp[1 + IS_LE]);
649 preempt_enable();
650 reg = &buf;
651 }
652 memcpy(mem, &reg->b[i], write_size);
653 if (size == 16)
654 memcpy(mem + 8, &reg->d[IS_BE], 8);
655 break;
656 case 4:
657 /* stxvw4x */
658 wp = mem;
659 for (j = 0; j < size / 4; ++j) {
660 i = IS_LE ? 3 - j : j;
661 *wp++ = reg->w[i];
662 }
663 break;
664 case 2:
665 /* stxvh8x */
666 hp = mem;
667 for (j = 0; j < size / 2; ++j) {
668 i = IS_LE ? 7 - j : j;
669 *hp++ = reg->h[i];
670 }
671 break;
672 case 1:
673 /* stvxb16x */
674 bp = mem;
675 for (j = 0; j < size; ++j) {
676 i = IS_LE ? 15 - j : j;
677 *bp++ = reg->b[i];
678 }
679 break;
680 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000681}
Paul Mackerras350779a2017-08-30 14:12:27 +1000682EXPORT_SYMBOL_GPL(emulate_vsx_store);
683NOKPROBE_SYMBOL(emulate_vsx_store);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000684#endif /* CONFIG_VSX */
685
686#define __put_user_asmx(x, addr, err, op, cr) \
687 __asm__ __volatile__( \
688 "1: " op " %2,0,%3\n" \
689 " mfcr %1\n" \
690 "2:\n" \
691 ".section .fixup,\"ax\"\n" \
692 "3: li %0,%4\n" \
693 " b 2b\n" \
694 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100695 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000696 : "=r" (err), "=r" (cr) \
697 : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err))
698
699#define __get_user_asmx(x, addr, err, op) \
700 __asm__ __volatile__( \
701 "1: "op" %1,0,%2\n" \
702 "2:\n" \
703 ".section .fixup,\"ax\"\n" \
704 "3: li %0,%3\n" \
705 " b 2b\n" \
706 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100707 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000708 : "=r" (err), "=r" (x) \
709 : "r" (addr), "i" (-EFAULT), "0" (err))
710
711#define __cacheop_user_asmx(addr, err, op) \
712 __asm__ __volatile__( \
713 "1: "op" 0,%1\n" \
714 "2:\n" \
715 ".section .fixup,\"ax\"\n" \
716 "3: li %0,%3\n" \
717 " b 2b\n" \
718 ".previous\n" \
Nicholas Piggin24bfa6a2016-10-13 16:42:53 +1100719 EX_TABLE(1b, 3b) \
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000720 : "=r" (err) \
721 : "r" (addr), "i" (-EFAULT), "0" (err))
722
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000723static nokprobe_inline void set_cr0(const struct pt_regs *regs,
724 struct instruction_op *op, int rd)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000725{
726 long val = regs->gpr[rd];
727
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000728 op->type |= SETCC;
729 op->ccval = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000730#ifdef __powerpc64__
Michael Ellermanb91e1362011-04-07 21:56:04 +0000731 if (!(regs->msr & MSR_64BIT))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000732 val = (int) val;
733#endif
734 if (val < 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000735 op->ccval |= 0x80000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000736 else if (val > 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000737 op->ccval |= 0x40000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000738 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000739 op->ccval |= 0x20000000;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000740}
741
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000742static nokprobe_inline void add_with_carry(const struct pt_regs *regs,
743 struct instruction_op *op, int rd,
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000744 unsigned long val1, unsigned long val2,
745 unsigned long carry_in)
746{
747 unsigned long val = val1 + val2;
748
749 if (carry_in)
750 ++val;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000751 op->type = COMPUTE + SETREG + SETXER;
752 op->reg = rd;
753 op->val = val;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000754#ifdef __powerpc64__
Michael Ellermanb91e1362011-04-07 21:56:04 +0000755 if (!(regs->msr & MSR_64BIT)) {
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000756 val = (unsigned int) val;
757 val1 = (unsigned int) val1;
758 }
759#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000760 op->xerval = regs->xer;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000761 if (val < val1 || (carry_in && val == val1))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000762 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000763 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000764 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000765}
766
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000767static nokprobe_inline void do_cmp_signed(const struct pt_regs *regs,
768 struct instruction_op *op,
769 long v1, long v2, int crfld)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000770{
771 unsigned int crval, shift;
772
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000773 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000774 crval = (regs->xer >> 31) & 1; /* get SO bit */
775 if (v1 < v2)
776 crval |= 8;
777 else if (v1 > v2)
778 crval |= 4;
779 else
780 crval |= 2;
781 shift = (7 - crfld) * 4;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000782 op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000783}
784
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000785static nokprobe_inline void do_cmp_unsigned(const struct pt_regs *regs,
786 struct instruction_op *op,
787 unsigned long v1,
788 unsigned long v2, int crfld)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000789{
790 unsigned int crval, shift;
791
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000792 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000793 crval = (regs->xer >> 31) & 1; /* get SO bit */
794 if (v1 < v2)
795 crval |= 8;
796 else if (v1 > v2)
797 crval |= 4;
798 else
799 crval |= 2;
800 shift = (7 - crfld) * 4;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000801 op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift);
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000802}
803
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000804static nokprobe_inline void do_cmpb(const struct pt_regs *regs,
805 struct instruction_op *op,
806 unsigned long v1, unsigned long v2)
Matt Brown02c0f622017-07-31 10:58:22 +1000807{
808 unsigned long long out_val, mask;
809 int i;
810
811 out_val = 0;
812 for (i = 0; i < 8; i++) {
813 mask = 0xffUL << (i * 8);
814 if ((v1 & mask) == (v2 & mask))
815 out_val |= mask;
816 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000817 op->val = out_val;
Matt Brown02c0f622017-07-31 10:58:22 +1000818}
819
Matt Browndcbd19b2017-07-31 10:58:23 +1000820/*
821 * The size parameter is used to adjust the equivalent popcnt instruction.
822 * popcntb = 8, popcntw = 32, popcntd = 64
823 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000824static nokprobe_inline void do_popcnt(const struct pt_regs *regs,
825 struct instruction_op *op,
826 unsigned long v1, int size)
Matt Browndcbd19b2017-07-31 10:58:23 +1000827{
828 unsigned long long out = v1;
829
830 out -= (out >> 1) & 0x5555555555555555;
831 out = (0x3333333333333333 & out) + (0x3333333333333333 & (out >> 2));
832 out = (out + (out >> 4)) & 0x0f0f0f0f0f0f0f0f;
833
834 if (size == 8) { /* popcntb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000835 op->val = out;
Matt Browndcbd19b2017-07-31 10:58:23 +1000836 return;
837 }
838 out += out >> 8;
839 out += out >> 16;
840 if (size == 32) { /* popcntw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000841 op->val = out & 0x0000003f0000003f;
Matt Browndcbd19b2017-07-31 10:58:23 +1000842 return;
843 }
844
845 out = (out + (out >> 32)) & 0x7f;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000846 op->val = out; /* popcntd */
Matt Browndcbd19b2017-07-31 10:58:23 +1000847}
848
Matt Brownf3127932017-07-31 10:58:24 +1000849#ifdef CONFIG_PPC64
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000850static nokprobe_inline void do_bpermd(const struct pt_regs *regs,
851 struct instruction_op *op,
852 unsigned long v1, unsigned long v2)
Matt Brownf3127932017-07-31 10:58:24 +1000853{
854 unsigned char perm, idx;
855 unsigned int i;
856
857 perm = 0;
858 for (i = 0; i < 8; i++) {
859 idx = (v1 >> (i * 8)) & 0xff;
860 if (idx < 64)
861 if (v2 & PPC_BIT(idx))
862 perm |= 1 << i;
863 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000864 op->val = perm;
Matt Brownf3127932017-07-31 10:58:24 +1000865}
866#endif /* CONFIG_PPC64 */
Matt Brown2c979c42017-07-31 10:58:25 +1000867/*
868 * The size parameter adjusts the equivalent prty instruction.
869 * prtyw = 32, prtyd = 64
870 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000871static nokprobe_inline void do_prty(const struct pt_regs *regs,
872 struct instruction_op *op,
873 unsigned long v, int size)
Matt Brown2c979c42017-07-31 10:58:25 +1000874{
875 unsigned long long res = v ^ (v >> 8);
876
877 res ^= res >> 16;
878 if (size == 32) { /* prtyw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000879 op->val = res & 0x0000000100000001;
Matt Brown2c979c42017-07-31 10:58:25 +1000880 return;
881 }
882
883 res ^= res >> 32;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000884 op->val = res & 1; /*prtyd */
Matt Brown2c979c42017-07-31 10:58:25 +1000885}
Matt Brownf3127932017-07-31 10:58:24 +1000886
Naveen N. Rao71f6e582017-04-12 16:48:51 +0530887static nokprobe_inline int trap_compare(long v1, long v2)
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000888{
889 int ret = 0;
890
891 if (v1 < v2)
892 ret |= 0x10;
893 else if (v1 > v2)
894 ret |= 0x08;
895 else
896 ret |= 0x04;
897 if ((unsigned long)v1 < (unsigned long)v2)
898 ret |= 0x02;
899 else if ((unsigned long)v1 > (unsigned long)v2)
900 ret |= 0x01;
901 return ret;
902}
903
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000904/*
905 * Elements of 32-bit rotate and mask instructions.
906 */
907#define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \
908 ((signed long)-0x80000000L >> (me)) + ((me) >= (mb)))
909#ifdef __powerpc64__
910#define MASK64_L(mb) (~0UL >> (mb))
911#define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me))
912#define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb)))
913#define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32))
914#else
915#define DATA32(x) (x)
916#endif
917#define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x))
918
919/*
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000920 * Decode an instruction, and return information about it in *op
921 * without changing *regs.
922 * Integer arithmetic and logical instructions, branches, and barrier
923 * instructions can be emulated just using the information in *op.
924 *
925 * Return value is 1 if the instruction can be emulated just by
926 * updating *regs with the information in *op, -1 if we need the
927 * GPRs but *regs doesn't contain the full register set, or 0
928 * otherwise.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000929 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000930int analyse_instr(struct instruction_op *op, const struct pt_regs *regs,
931 unsigned int instr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000932{
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000933 unsigned int opcode, ra, rb, rd, spr, u;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000934 unsigned long int imm;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000935 unsigned long int val, val2;
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000936 unsigned int mb, me, sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000937 long ival;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000938
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000939 op->type = COMPUTE;
940
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000941 opcode = instr >> 26;
942 switch (opcode) {
943 case 16: /* bc */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000944 op->type = BRANCH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000945 imm = (signed short)(instr & 0xfffc);
946 if ((instr & 2) == 0)
947 imm += regs->nip;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000948 op->val = truncate_if_32bit(regs->msr, imm);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000949 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000950 op->type |= SETLK;
951 if (branch_taken(instr, regs, op))
952 op->type |= BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000953 return 1;
Paul Mackerrasc0325242005-10-28 22:48:08 +1000954#ifdef CONFIG_PPC64
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000955 case 17: /* sc */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000956 if ((instr & 0xfe2) == 2)
957 op->type = SYSCALL;
958 else
959 op->type = UNKNOWN;
960 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +1000961#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000962 case 18: /* b */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000963 op->type = BRANCH | BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000964 imm = instr & 0x03fffffc;
965 if (imm & 0x02000000)
966 imm -= 0x04000000;
967 if ((instr & 2) == 0)
968 imm += regs->nip;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000969 op->val = truncate_if_32bit(regs->msr, imm);
Michael Ellermanb91e1362011-04-07 21:56:04 +0000970 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000971 op->type |= SETLK;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000972 return 1;
973 case 19:
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000974 switch ((instr >> 1) & 0x3ff) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000975 case 0: /* mcrf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000976 op->type = COMPUTE + SETCC;
Anton Blanchard87c4b83e2017-06-15 09:46:38 +1000977 rd = 7 - ((instr >> 23) & 0x7);
978 ra = 7 - ((instr >> 18) & 0x7);
979 rd *= 4;
980 ra *= 4;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000981 val = (regs->ccr >> ra) & 0xf;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000982 op->ccval = (regs->ccr & ~(0xfUL << rd)) | (val << rd);
983 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +1000984
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000985 case 16: /* bclr */
986 case 528: /* bcctr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000987 op->type = BRANCH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000988 imm = (instr & 0x400)? regs->ctr: regs->link;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000989 op->val = truncate_if_32bit(regs->msr, imm);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000990 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +1000991 op->type |= SETLK;
992 if (branch_taken(instr, regs, op))
993 op->type |= BRTAKEN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000994 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000995
996 case 18: /* rfid, scary */
Paul Mackerrasbe96f632014-09-02 14:35:07 +1000997 if (regs->msr & MSR_PR)
998 goto priv;
999 op->type = RFI;
1000 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001001
1002 case 150: /* isync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001003 op->type = BARRIER | BARRIER_ISYNC;
1004 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001005
1006 case 33: /* crnor */
1007 case 129: /* crandc */
1008 case 193: /* crxor */
1009 case 225: /* crnand */
1010 case 257: /* crand */
1011 case 289: /* creqv */
1012 case 417: /* crorc */
1013 case 449: /* cror */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001014 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001015 ra = (instr >> 16) & 0x1f;
1016 rb = (instr >> 11) & 0x1f;
1017 rd = (instr >> 21) & 0x1f;
1018 ra = (regs->ccr >> (31 - ra)) & 1;
1019 rb = (regs->ccr >> (31 - rb)) & 1;
1020 val = (instr >> (6 + ra * 2 + rb)) & 1;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001021 op->ccval = (regs->ccr & ~(1UL << (31 - rd))) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001022 (val << (31 - rd));
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001023 return 1;
1024 default:
1025 op->type = UNKNOWN;
1026 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001027 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001028 break;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001029 case 31:
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001030 switch ((instr >> 1) & 0x3ff) {
1031 case 598: /* sync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001032 op->type = BARRIER + BARRIER_SYNC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001033#ifdef __powerpc64__
1034 switch ((instr >> 21) & 3) {
1035 case 1: /* lwsync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001036 op->type = BARRIER + BARRIER_LWSYNC;
1037 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001038 case 2: /* ptesync */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001039 op->type = BARRIER + BARRIER_PTESYNC;
1040 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001041 }
1042#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001043 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001044
1045 case 854: /* eieio */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001046 op->type = BARRIER + BARRIER_EIEIO;
1047 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001048 }
1049 break;
1050 }
1051
1052 /* Following cases refer to regs->gpr[], so we need all regs */
1053 if (!FULL_REGS(regs))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001054 return -1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001055
1056 rd = (instr >> 21) & 0x1f;
1057 ra = (instr >> 16) & 0x1f;
1058 rb = (instr >> 11) & 0x1f;
1059
1060 switch (opcode) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001061#ifdef __powerpc64__
1062 case 2: /* tdi */
1063 if (rd & trap_compare(regs->gpr[ra], (short) instr))
1064 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001065 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001066#endif
1067 case 3: /* twi */
1068 if (rd & trap_compare((int)regs->gpr[ra], (short) instr))
1069 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001070 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001071
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001072 case 7: /* mulli */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001073 op->val = regs->gpr[ra] * (short) instr;
1074 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001075
1076 case 8: /* subfic */
1077 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001078 add_with_carry(regs, op, rd, ~regs->gpr[ra], imm, 1);
1079 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001080
1081 case 10: /* cmpli */
1082 imm = (unsigned short) instr;
1083 val = regs->gpr[ra];
1084#ifdef __powerpc64__
1085 if ((rd & 1) == 0)
1086 val = (unsigned int) val;
1087#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001088 do_cmp_unsigned(regs, op, val, imm, rd >> 2);
1089 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001090
1091 case 11: /* cmpi */
1092 imm = (short) instr;
1093 val = regs->gpr[ra];
1094#ifdef __powerpc64__
1095 if ((rd & 1) == 0)
1096 val = (int) val;
1097#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001098 do_cmp_signed(regs, op, val, imm, rd >> 2);
1099 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001100
1101 case 12: /* addic */
1102 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001103 add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0);
1104 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001105
1106 case 13: /* addic. */
1107 imm = (short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001108 add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0);
1109 set_cr0(regs, op, rd);
1110 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001111
1112 case 14: /* addi */
1113 imm = (short) instr;
1114 if (ra)
1115 imm += regs->gpr[ra];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001116 op->val = imm;
1117 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001118
1119 case 15: /* addis */
1120 imm = ((short) instr) << 16;
1121 if (ra)
1122 imm += regs->gpr[ra];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001123 op->val = imm;
1124 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001125
1126 case 20: /* rlwimi */
1127 mb = (instr >> 6) & 0x1f;
1128 me = (instr >> 1) & 0x1f;
1129 val = DATA32(regs->gpr[rd]);
1130 imm = MASK32(mb, me);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001131 op->val = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001132 goto logical_done;
1133
1134 case 21: /* rlwinm */
1135 mb = (instr >> 6) & 0x1f;
1136 me = (instr >> 1) & 0x1f;
1137 val = DATA32(regs->gpr[rd]);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001138 op->val = ROTATE(val, rb) & MASK32(mb, me);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001139 goto logical_done;
1140
1141 case 23: /* rlwnm */
1142 mb = (instr >> 6) & 0x1f;
1143 me = (instr >> 1) & 0x1f;
1144 rb = regs->gpr[rb] & 0x1f;
1145 val = DATA32(regs->gpr[rd]);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001146 op->val = ROTATE(val, rb) & MASK32(mb, me);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001147 goto logical_done;
1148
1149 case 24: /* ori */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001150 op->val = regs->gpr[rd] | (unsigned short) instr;
1151 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001152
1153 case 25: /* oris */
1154 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001155 op->val = regs->gpr[rd] | (imm << 16);
1156 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001157
1158 case 26: /* xori */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001159 op->val = regs->gpr[rd] ^ (unsigned short) instr;
1160 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001161
1162 case 27: /* xoris */
1163 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001164 op->val = regs->gpr[rd] ^ (imm << 16);
1165 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001166
1167 case 28: /* andi. */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001168 op->val = regs->gpr[rd] & (unsigned short) instr;
1169 set_cr0(regs, op, ra);
1170 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001171
1172 case 29: /* andis. */
1173 imm = (unsigned short) instr;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001174 op->val = regs->gpr[rd] & (imm << 16);
1175 set_cr0(regs, op, ra);
1176 goto logical_done_nocc;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001177
1178#ifdef __powerpc64__
1179 case 30: /* rld* */
1180 mb = ((instr >> 6) & 0x1f) | (instr & 0x20);
1181 val = regs->gpr[rd];
1182 if ((instr & 0x10) == 0) {
1183 sh = rb | ((instr & 2) << 4);
1184 val = ROTATE(val, sh);
1185 switch ((instr >> 2) & 3) {
1186 case 0: /* rldicl */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001187 val &= MASK64_L(mb);
1188 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001189 case 1: /* rldicr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001190 val &= MASK64_R(mb);
1191 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001192 case 2: /* rldic */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001193 val &= MASK64(mb, 63 - sh);
1194 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001195 case 3: /* rldimi */
1196 imm = MASK64(mb, 63 - sh);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001197 val = (regs->gpr[ra] & ~imm) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001198 (val & imm);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001199 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001200 op->val = val;
1201 goto logical_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001202 } else {
1203 sh = regs->gpr[rb] & 0x3f;
1204 val = ROTATE(val, sh);
1205 switch ((instr >> 1) & 7) {
1206 case 0: /* rldcl */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001207 op->val = val & MASK64_L(mb);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001208 goto logical_done;
1209 case 1: /* rldcr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001210 op->val = val & MASK64_R(mb);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001211 goto logical_done;
1212 }
1213 }
1214#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001215 op->type = UNKNOWN; /* illegal instruction */
1216 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001217
1218 case 31:
Paul Mackerrasf1bbb992017-08-30 14:12:29 +10001219 /* isel occupies 32 minor opcodes */
1220 if (((instr >> 1) & 0x1f) == 15) {
1221 mb = (instr >> 6) & 0x1f; /* bc field */
1222 val = (regs->ccr >> (31 - mb)) & 1;
1223 val2 = (ra) ? regs->gpr[ra] : 0;
1224
1225 op->val = (val) ? val2 : regs->gpr[rb];
1226 goto compute_done;
1227 }
1228
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001229 switch ((instr >> 1) & 0x3ff) {
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001230 case 4: /* tw */
1231 if (rd == 0x1f ||
1232 (rd & trap_compare((int)regs->gpr[ra],
1233 (int)regs->gpr[rb])))
1234 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001235 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001236#ifdef __powerpc64__
1237 case 68: /* td */
1238 if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb]))
1239 goto trap;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001240 return 1;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001241#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001242 case 83: /* mfmsr */
1243 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001244 goto priv;
1245 op->type = MFMSR;
1246 op->reg = rd;
1247 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001248 case 146: /* mtmsr */
1249 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001250 goto priv;
1251 op->type = MTMSR;
1252 op->reg = rd;
1253 op->val = 0xffffffff & ~(MSR_ME | MSR_LE);
1254 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +10001255#ifdef CONFIG_PPC64
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001256 case 178: /* mtmsrd */
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001257 if (regs->msr & MSR_PR)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001258 goto priv;
1259 op->type = MTMSR;
1260 op->reg = rd;
1261 /* only MSR_EE and MSR_RI get changed if bit 15 set */
1262 /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */
1263 imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL;
1264 op->val = imm;
1265 return 0;
Paul Mackerrasc0325242005-10-28 22:48:08 +10001266#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001267
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001268 case 19: /* mfcr */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001269 imm = 0xffffffffUL;
Anton Blanchard64e756c2017-06-15 09:46:39 +10001270 if ((instr >> 20) & 1) {
1271 imm = 0xf0000000UL;
1272 for (sh = 0; sh < 8; ++sh) {
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001273 if (instr & (0x80000 >> sh))
Anton Blanchard64e756c2017-06-15 09:46:39 +10001274 break;
Anton Blanchard64e756c2017-06-15 09:46:39 +10001275 imm >>= 4;
1276 }
Anton Blanchard64e756c2017-06-15 09:46:39 +10001277 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001278 op->val = regs->ccr & imm;
1279 goto compute_done;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001280
1281 case 144: /* mtcrf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001282 op->type = COMPUTE + SETCC;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001283 imm = 0xf0000000UL;
1284 val = regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001285 op->val = regs->ccr;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001286 for (sh = 0; sh < 8; ++sh) {
1287 if (instr & (0x80000 >> sh))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001288 op->val = (op->val & ~imm) |
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001289 (val & imm);
1290 imm >>= 4;
1291 }
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001292 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001293
1294 case 339: /* mfspr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001295 spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001296 op->type = MFSPR;
1297 op->reg = rd;
1298 op->spr = spr;
1299 if (spr == SPRN_XER || spr == SPRN_LR ||
1300 spr == SPRN_CTR)
1301 return 1;
1302 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001303
1304 case 467: /* mtspr */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001305 spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001306 op->type = MTSPR;
1307 op->val = regs->gpr[rd];
1308 op->spr = spr;
1309 if (spr == SPRN_XER || spr == SPRN_LR ||
1310 spr == SPRN_CTR)
1311 return 1;
1312 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001313
1314/*
1315 * Compare instructions
1316 */
1317 case 0: /* cmp */
1318 val = regs->gpr[ra];
1319 val2 = regs->gpr[rb];
1320#ifdef __powerpc64__
1321 if ((rd & 1) == 0) {
1322 /* word (32-bit) compare */
1323 val = (int) val;
1324 val2 = (int) val2;
1325 }
1326#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001327 do_cmp_signed(regs, op, val, val2, rd >> 2);
1328 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001329
1330 case 32: /* cmpl */
1331 val = regs->gpr[ra];
1332 val2 = regs->gpr[rb];
1333#ifdef __powerpc64__
1334 if ((rd & 1) == 0) {
1335 /* word (32-bit) compare */
1336 val = (unsigned int) val;
1337 val2 = (unsigned int) val2;
1338 }
1339#endif
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001340 do_cmp_unsigned(regs, op, val, val2, rd >> 2);
1341 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001342
Matt Brown02c0f622017-07-31 10:58:22 +10001343 case 508: /* cmpb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001344 do_cmpb(regs, op, regs->gpr[rd], regs->gpr[rb]);
1345 goto logical_done_nocc;
Matt Brown02c0f622017-07-31 10:58:22 +10001346
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001347/*
1348 * Arithmetic instructions
1349 */
1350 case 8: /* subfc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001351 add_with_carry(regs, op, rd, ~regs->gpr[ra],
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001352 regs->gpr[rb], 1);
1353 goto arith_done;
1354#ifdef __powerpc64__
1355 case 9: /* mulhdu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001356 asm("mulhdu %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001357 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1358 goto arith_done;
1359#endif
1360 case 10: /* addc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001361 add_with_carry(regs, op, rd, regs->gpr[ra],
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001362 regs->gpr[rb], 0);
1363 goto arith_done;
1364
1365 case 11: /* mulhwu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001366 asm("mulhwu %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001367 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1368 goto arith_done;
1369
1370 case 40: /* subf */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001371 op->val = regs->gpr[rb] - regs->gpr[ra];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001372 goto arith_done;
1373#ifdef __powerpc64__
1374 case 73: /* mulhd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001375 asm("mulhd %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001376 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1377 goto arith_done;
1378#endif
1379 case 75: /* mulhw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001380 asm("mulhw %0,%1,%2" : "=r" (op->val) :
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001381 "r" (regs->gpr[ra]), "r" (regs->gpr[rb]));
1382 goto arith_done;
1383
1384 case 104: /* neg */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001385 op->val = -regs->gpr[ra];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001386 goto arith_done;
1387
1388 case 136: /* subfe */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001389 add_with_carry(regs, op, rd, ~regs->gpr[ra],
1390 regs->gpr[rb], regs->xer & XER_CA);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001391 goto arith_done;
1392
1393 case 138: /* adde */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001394 add_with_carry(regs, op, rd, regs->gpr[ra],
1395 regs->gpr[rb], regs->xer & XER_CA);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001396 goto arith_done;
1397
1398 case 200: /* subfze */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001399 add_with_carry(regs, op, rd, ~regs->gpr[ra], 0L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001400 regs->xer & XER_CA);
1401 goto arith_done;
1402
1403 case 202: /* addze */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001404 add_with_carry(regs, op, rd, regs->gpr[ra], 0L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001405 regs->xer & XER_CA);
1406 goto arith_done;
1407
1408 case 232: /* subfme */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001409 add_with_carry(regs, op, rd, ~regs->gpr[ra], -1L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001410 regs->xer & XER_CA);
1411 goto arith_done;
1412#ifdef __powerpc64__
1413 case 233: /* mulld */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001414 op->val = regs->gpr[ra] * regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001415 goto arith_done;
1416#endif
1417 case 234: /* addme */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001418 add_with_carry(regs, op, rd, regs->gpr[ra], -1L,
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001419 regs->xer & XER_CA);
1420 goto arith_done;
1421
1422 case 235: /* mullw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001423 op->val = (unsigned int) regs->gpr[ra] *
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001424 (unsigned int) regs->gpr[rb];
1425 goto arith_done;
1426
1427 case 266: /* add */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001428 op->val = regs->gpr[ra] + regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001429 goto arith_done;
1430#ifdef __powerpc64__
1431 case 457: /* divdu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001432 op->val = regs->gpr[ra] / regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001433 goto arith_done;
1434#endif
1435 case 459: /* divwu */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001436 op->val = (unsigned int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001437 (unsigned int) regs->gpr[rb];
1438 goto arith_done;
1439#ifdef __powerpc64__
1440 case 489: /* divd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001441 op->val = (long int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001442 (long int) regs->gpr[rb];
1443 goto arith_done;
1444#endif
1445 case 491: /* divw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001446 op->val = (int) regs->gpr[ra] /
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001447 (int) regs->gpr[rb];
1448 goto arith_done;
1449
1450
1451/*
1452 * Logical instructions
1453 */
1454 case 26: /* cntlzw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001455 op->val = __builtin_clz((unsigned int) regs->gpr[rd]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001456 goto logical_done;
1457#ifdef __powerpc64__
1458 case 58: /* cntlzd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001459 op->val = __builtin_clzl(regs->gpr[rd]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001460 goto logical_done;
1461#endif
1462 case 28: /* and */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001463 op->val = regs->gpr[rd] & regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001464 goto logical_done;
1465
1466 case 60: /* andc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001467 op->val = regs->gpr[rd] & ~regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001468 goto logical_done;
1469
Matt Browndcbd19b2017-07-31 10:58:23 +10001470 case 122: /* popcntb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001471 do_popcnt(regs, op, regs->gpr[rd], 8);
Matt Browndcbd19b2017-07-31 10:58:23 +10001472 goto logical_done;
1473
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001474 case 124: /* nor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001475 op->val = ~(regs->gpr[rd] | regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001476 goto logical_done;
Matt Brown2c979c42017-07-31 10:58:25 +10001477
1478 case 154: /* prtyw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001479 do_prty(regs, op, regs->gpr[rd], 32);
Matt Brown2c979c42017-07-31 10:58:25 +10001480 goto logical_done;
1481
1482 case 186: /* prtyd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001483 do_prty(regs, op, regs->gpr[rd], 64);
Matt Brown2c979c42017-07-31 10:58:25 +10001484 goto logical_done;
Matt Brownf3127932017-07-31 10:58:24 +10001485#ifdef CONFIG_PPC64
1486 case 252: /* bpermd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001487 do_bpermd(regs, op, regs->gpr[rd], regs->gpr[rb]);
Matt Brownf3127932017-07-31 10:58:24 +10001488 goto logical_done;
1489#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001490 case 284: /* xor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001491 op->val = ~(regs->gpr[rd] ^ regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001492 goto logical_done;
1493
1494 case 316: /* xor */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001495 op->val = regs->gpr[rd] ^ regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001496 goto logical_done;
1497
Matt Browndcbd19b2017-07-31 10:58:23 +10001498 case 378: /* popcntw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001499 do_popcnt(regs, op, regs->gpr[rd], 32);
Matt Browndcbd19b2017-07-31 10:58:23 +10001500 goto logical_done;
1501
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001502 case 412: /* orc */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001503 op->val = regs->gpr[rd] | ~regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001504 goto logical_done;
1505
1506 case 444: /* or */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001507 op->val = regs->gpr[rd] | regs->gpr[rb];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001508 goto logical_done;
1509
1510 case 476: /* nand */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001511 op->val = ~(regs->gpr[rd] & regs->gpr[rb]);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001512 goto logical_done;
Matt Browndcbd19b2017-07-31 10:58:23 +10001513#ifdef CONFIG_PPC64
1514 case 506: /* popcntd */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001515 do_popcnt(regs, op, regs->gpr[rd], 64);
Matt Browndcbd19b2017-07-31 10:58:23 +10001516 goto logical_done;
1517#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001518 case 922: /* extsh */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001519 op->val = (signed short) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001520 goto logical_done;
1521
1522 case 954: /* extsb */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001523 op->val = (signed char) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001524 goto logical_done;
1525#ifdef __powerpc64__
1526 case 986: /* extsw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001527 op->val = (signed int) regs->gpr[rd];
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001528 goto logical_done;
1529#endif
1530
1531/*
1532 * Shift instructions
1533 */
1534 case 24: /* slw */
1535 sh = regs->gpr[rb] & 0x3f;
1536 if (sh < 32)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001537 op->val = (regs->gpr[rd] << sh) & 0xffffffffUL;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001538 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001539 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001540 goto logical_done;
1541
1542 case 536: /* srw */
1543 sh = regs->gpr[rb] & 0x3f;
1544 if (sh < 32)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001545 op->val = (regs->gpr[rd] & 0xffffffffUL) >> sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001546 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001547 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001548 goto logical_done;
1549
1550 case 792: /* sraw */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001551 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001552 sh = regs->gpr[rb] & 0x3f;
1553 ival = (signed int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001554 op->val = ival >> (sh < 32 ? sh : 31);
1555 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001556 if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001557 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001558 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001559 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001560 goto logical_done;
1561
1562 case 824: /* srawi */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001563 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001564 sh = rb;
1565 ival = (signed int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001566 op->val = ival >> sh;
1567 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001568 if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001569 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001570 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001571 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001572 goto logical_done;
1573
1574#ifdef __powerpc64__
1575 case 27: /* sld */
Paul Mackerrase698b962014-07-19 17:47:57 +10001576 sh = regs->gpr[rb] & 0x7f;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001577 if (sh < 64)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001578 op->val = regs->gpr[rd] << sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001579 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001580 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001581 goto logical_done;
1582
1583 case 539: /* srd */
1584 sh = regs->gpr[rb] & 0x7f;
1585 if (sh < 64)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001586 op->val = regs->gpr[rd] >> sh;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001587 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001588 op->val = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001589 goto logical_done;
1590
1591 case 794: /* srad */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001592 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001593 sh = regs->gpr[rb] & 0x7f;
1594 ival = (signed long int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001595 op->val = ival >> (sh < 64 ? sh : 63);
1596 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001597 if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0))
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001598 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001599 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001600 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001601 goto logical_done;
1602
1603 case 826: /* sradi with sh_5 = 0 */
1604 case 827: /* sradi with sh_5 = 1 */
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001605 op->type = COMPUTE + SETREG + SETXER;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001606 sh = rb | ((instr & 2) << 4);
1607 ival = (signed long int) regs->gpr[rd];
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001608 op->val = ival >> sh;
1609 op->xerval = regs->xer;
Paul Mackerrase698b962014-07-19 17:47:57 +10001610 if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001611 op->xerval |= XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001612 else
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10001613 op->xerval &= ~XER_CA;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001614 goto logical_done;
1615#endif /* __powerpc64__ */
1616
1617/*
1618 * Cache instructions
1619 */
1620 case 54: /* dcbst */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001621 op->type = MKOP(CACHEOP, DCBST, 0);
1622 op->ea = xform_ea(instr, regs);
1623 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001624
1625 case 86: /* dcbf */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001626 op->type = MKOP(CACHEOP, DCBF, 0);
1627 op->ea = xform_ea(instr, regs);
1628 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001629
1630 case 246: /* dcbtst */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001631 op->type = MKOP(CACHEOP, DCBTST, 0);
1632 op->ea = xform_ea(instr, regs);
1633 op->reg = rd;
1634 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001635
1636 case 278: /* dcbt */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001637 op->type = MKOP(CACHEOP, DCBTST, 0);
1638 op->ea = xform_ea(instr, regs);
1639 op->reg = rd;
1640 return 0;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10001641
1642 case 982: /* icbi */
1643 op->type = MKOP(CACHEOP, ICBI, 0);
1644 op->ea = xform_ea(instr, regs);
1645 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001646 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001647 break;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001648 }
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001649
Paul Mackerras350779a2017-08-30 14:12:27 +10001650/*
1651 * Loads and stores.
1652 */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001653 op->type = UNKNOWN;
1654 op->update_reg = ra;
1655 op->reg = rd;
1656 op->val = regs->gpr[rd];
1657 u = (instr >> 20) & UPDATE;
Paul Mackerras350779a2017-08-30 14:12:27 +10001658 op->vsx_flags = 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001659
1660 switch (opcode) {
1661 case 31:
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001662 u = instr & UPDATE;
1663 op->ea = xform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001664 switch ((instr >> 1) & 0x3ff) {
1665 case 20: /* lwarx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001666 op->type = MKOP(LARX, 0, 4);
1667 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001668
1669 case 150: /* stwcx. */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001670 op->type = MKOP(STCX, 0, 4);
1671 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001672
1673#ifdef __powerpc64__
1674 case 84: /* ldarx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001675 op->type = MKOP(LARX, 0, 8);
1676 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001677
1678 case 214: /* stdcx. */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001679 op->type = MKOP(STCX, 0, 8);
1680 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001681
Paul Mackerras350779a2017-08-30 14:12:27 +10001682 case 52: /* lbarx */
1683 op->type = MKOP(LARX, 0, 1);
1684 break;
1685
1686 case 694: /* stbcx. */
1687 op->type = MKOP(STCX, 0, 1);
1688 break;
1689
1690 case 116: /* lharx */
1691 op->type = MKOP(LARX, 0, 2);
1692 break;
1693
1694 case 726: /* sthcx. */
1695 op->type = MKOP(STCX, 0, 2);
1696 break;
1697
1698 case 276: /* lqarx */
1699 if (!((rd & 1) || rd == ra || rd == rb))
1700 op->type = MKOP(LARX, 0, 16);
1701 break;
1702
1703 case 182: /* stqcx. */
1704 if (!(rd & 1))
1705 op->type = MKOP(STCX, 0, 16);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001706 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001707#endif
1708
1709 case 23: /* lwzx */
1710 case 55: /* lwzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001711 op->type = MKOP(LOAD, u, 4);
1712 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001713
1714 case 87: /* lbzx */
1715 case 119: /* lbzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001716 op->type = MKOP(LOAD, u, 1);
1717 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001718
1719#ifdef CONFIG_ALTIVEC
1720 case 103: /* lvx */
1721 case 359: /* lvxl */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001722 op->type = MKOP(LOAD_VMX, 0, 16);
Paul Mackerras350779a2017-08-30 14:12:27 +10001723 op->element_size = 16;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001724 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001725
1726 case 231: /* stvx */
1727 case 487: /* stvxl */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001728 op->type = MKOP(STORE_VMX, 0, 16);
1729 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001730#endif /* CONFIG_ALTIVEC */
1731
1732#ifdef __powerpc64__
Paul Mackerras350779a2017-08-30 14:12:27 +10001733 case 21: /* ldx */
1734 case 53: /* ldux */
1735 op->type = MKOP(LOAD, u, 8);
1736 break;
1737
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001738 case 149: /* stdx */
1739 case 181: /* stdux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001740 op->type = MKOP(STORE, u, 8);
1741 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001742#endif
1743
1744 case 151: /* stwx */
1745 case 183: /* stwux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001746 op->type = MKOP(STORE, u, 4);
1747 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001748
1749 case 215: /* stbx */
1750 case 247: /* stbux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001751 op->type = MKOP(STORE, u, 1);
1752 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001753
1754 case 279: /* lhzx */
1755 case 311: /* lhzux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001756 op->type = MKOP(LOAD, u, 2);
1757 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001758
1759#ifdef __powerpc64__
1760 case 341: /* lwax */
1761 case 373: /* lwaux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001762 op->type = MKOP(LOAD, SIGNEXT | u, 4);
1763 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001764#endif
1765
1766 case 343: /* lhax */
1767 case 375: /* lhaux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001768 op->type = MKOP(LOAD, SIGNEXT | u, 2);
1769 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001770
1771 case 407: /* sthx */
1772 case 439: /* sthux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001773 op->type = MKOP(STORE, u, 2);
1774 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001775
1776#ifdef __powerpc64__
1777 case 532: /* ldbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001778 op->type = MKOP(LOAD, BYTEREV, 8);
1779 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001780
1781#endif
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001782 case 533: /* lswx */
1783 op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f);
1784 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001785
1786 case 534: /* lwbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001787 op->type = MKOP(LOAD, BYTEREV, 4);
1788 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001789
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001790 case 597: /* lswi */
1791 if (rb == 0)
1792 rb = 32; /* # bytes to load */
1793 op->type = MKOP(LOAD_MULTI, 0, rb);
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10001794 op->ea = ra ? regs->gpr[ra] : 0;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001795 break;
1796
Paul Bolleb69a1da2014-05-20 21:59:42 +02001797#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001798 case 535: /* lfsx */
1799 case 567: /* lfsux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001800 op->type = MKOP(LOAD_FP, u, 4);
1801 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001802
1803 case 599: /* lfdx */
1804 case 631: /* lfdux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001805 op->type = MKOP(LOAD_FP, u, 8);
1806 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001807
1808 case 663: /* stfsx */
1809 case 695: /* stfsux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001810 op->type = MKOP(STORE_FP, u, 4);
1811 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001812
1813 case 727: /* stfdx */
1814 case 759: /* stfdux */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001815 op->type = MKOP(STORE_FP, u, 8);
1816 break;
Sean MacLennancd64d162010-09-01 07:21:21 +00001817#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001818
1819#ifdef __powerpc64__
1820 case 660: /* stdbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001821 op->type = MKOP(STORE, BYTEREV, 8);
1822 op->val = byterev_8(regs->gpr[rd]);
1823 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001824
1825#endif
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001826 case 661: /* stswx */
1827 op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f);
1828 break;
1829
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001830 case 662: /* stwbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001831 op->type = MKOP(STORE, BYTEREV, 4);
1832 op->val = byterev_4(regs->gpr[rd]);
1833 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001834
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001835 case 725:
1836 if (rb == 0)
1837 rb = 32; /* # bytes to store */
1838 op->type = MKOP(STORE_MULTI, 0, rb);
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10001839 op->ea = ra ? regs->gpr[ra] : 0;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10001840 break;
1841
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001842 case 790: /* lhbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001843 op->type = MKOP(LOAD, BYTEREV, 2);
1844 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001845
1846 case 918: /* sthbrx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001847 op->type = MKOP(STORE, BYTEREV, 2);
1848 op->val = byterev_2(regs->gpr[rd]);
1849 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10001850
1851#ifdef CONFIG_VSX
Paul Mackerras350779a2017-08-30 14:12:27 +10001852 case 12: /* lxsiwzx */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10001853 op->reg = rd | ((instr & 1) << 5);
Paul Mackerras350779a2017-08-30 14:12:27 +10001854 op->type = MKOP(LOAD_VSX, 0, 4);
1855 op->element_size = 8;
1856 break;
1857
1858 case 76: /* lxsiwax */
1859 op->reg = rd | ((instr & 1) << 5);
1860 op->type = MKOP(LOAD_VSX, SIGNEXT, 4);
1861 op->element_size = 8;
1862 break;
1863
1864 case 140: /* stxsiwx */
1865 op->reg = rd | ((instr & 1) << 5);
1866 op->type = MKOP(STORE_VSX, 0, 4);
1867 op->element_size = 8;
1868 break;
1869
1870 case 268: /* lxvx */
1871 op->reg = rd | ((instr & 1) << 5);
1872 op->type = MKOP(LOAD_VSX, 0, 16);
1873 op->element_size = 16;
1874 op->vsx_flags = VSX_CHECK_VEC;
1875 break;
1876
1877 case 269: /* lxvl */
1878 case 301: { /* lxvll */
1879 int nb;
1880 op->reg = rd | ((instr & 1) << 5);
1881 op->ea = ra ? regs->gpr[ra] : 0;
1882 nb = regs->gpr[rb] & 0xff;
1883 if (nb > 16)
1884 nb = 16;
1885 op->type = MKOP(LOAD_VSX, 0, nb);
1886 op->element_size = 16;
1887 op->vsx_flags = ((instr & 0x20) ? VSX_LDLEFT : 0) |
1888 VSX_CHECK_VEC;
1889 break;
1890 }
1891 case 332: /* lxvdsx */
1892 op->reg = rd | ((instr & 1) << 5);
1893 op->type = MKOP(LOAD_VSX, 0, 8);
1894 op->element_size = 8;
1895 op->vsx_flags = VSX_SPLAT;
1896 break;
1897
1898 case 364: /* lxvwsx */
1899 op->reg = rd | ((instr & 1) << 5);
1900 op->type = MKOP(LOAD_VSX, 0, 4);
1901 op->element_size = 4;
1902 op->vsx_flags = VSX_SPLAT | VSX_CHECK_VEC;
1903 break;
1904
1905 case 396: /* stxvx */
1906 op->reg = rd | ((instr & 1) << 5);
1907 op->type = MKOP(STORE_VSX, 0, 16);
1908 op->element_size = 16;
1909 op->vsx_flags = VSX_CHECK_VEC;
1910 break;
1911
1912 case 397: /* stxvl */
1913 case 429: { /* stxvll */
1914 int nb;
1915 op->reg = rd | ((instr & 1) << 5);
1916 op->ea = ra ? regs->gpr[ra] : 0;
1917 nb = regs->gpr[rb] & 0xff;
1918 if (nb > 16)
1919 nb = 16;
1920 op->type = MKOP(STORE_VSX, 0, nb);
1921 op->element_size = 16;
1922 op->vsx_flags = ((instr & 0x20) ? VSX_LDLEFT : 0) |
1923 VSX_CHECK_VEC;
1924 break;
1925 }
1926 case 524: /* lxsspx */
1927 op->reg = rd | ((instr & 1) << 5);
1928 op->type = MKOP(LOAD_VSX, 0, 4);
1929 op->element_size = 8;
1930 op->vsx_flags = VSX_FPCONV;
1931 break;
1932
1933 case 588: /* lxsdx */
1934 op->reg = rd | ((instr & 1) << 5);
1935 op->type = MKOP(LOAD_VSX, 0, 8);
1936 op->element_size = 8;
1937 break;
1938
1939 case 652: /* stxsspx */
1940 op->reg = rd | ((instr & 1) << 5);
1941 op->type = MKOP(STORE_VSX, 0, 4);
1942 op->element_size = 8;
1943 op->vsx_flags = VSX_FPCONV;
1944 break;
1945
1946 case 716: /* stxsdx */
1947 op->reg = rd | ((instr & 1) << 5);
1948 op->type = MKOP(STORE_VSX, 0, 8);
1949 op->element_size = 8;
1950 break;
1951
1952 case 780: /* lxvw4x */
1953 op->reg = rd | ((instr & 1) << 5);
1954 op->type = MKOP(LOAD_VSX, 0, 16);
1955 op->element_size = 4;
1956 break;
1957
1958 case 781: /* lxsibzx */
1959 op->reg = rd | ((instr & 1) << 5);
1960 op->type = MKOP(LOAD_VSX, 0, 1);
1961 op->element_size = 8;
1962 op->vsx_flags = VSX_CHECK_VEC;
1963 break;
1964
1965 case 812: /* lxvh8x */
1966 op->reg = rd | ((instr & 1) << 5);
1967 op->type = MKOP(LOAD_VSX, 0, 16);
1968 op->element_size = 2;
1969 op->vsx_flags = VSX_CHECK_VEC;
1970 break;
1971
1972 case 813: /* lxsihzx */
1973 op->reg = rd | ((instr & 1) << 5);
1974 op->type = MKOP(LOAD_VSX, 0, 2);
1975 op->element_size = 8;
1976 op->vsx_flags = VSX_CHECK_VEC;
1977 break;
1978
1979 case 844: /* lxvd2x */
1980 op->reg = rd | ((instr & 1) << 5);
1981 op->type = MKOP(LOAD_VSX, 0, 16);
1982 op->element_size = 8;
1983 break;
1984
1985 case 876: /* lxvb16x */
1986 op->reg = rd | ((instr & 1) << 5);
1987 op->type = MKOP(LOAD_VSX, 0, 16);
1988 op->element_size = 1;
1989 op->vsx_flags = VSX_CHECK_VEC;
1990 break;
1991
1992 case 908: /* stxvw4x */
1993 op->reg = rd | ((instr & 1) << 5);
1994 op->type = MKOP(STORE_VSX, 0, 16);
1995 op->element_size = 4;
1996 break;
1997
1998 case 909: /* stxsibx */
1999 op->reg = rd | ((instr & 1) << 5);
2000 op->type = MKOP(STORE_VSX, 0, 1);
2001 op->element_size = 8;
2002 op->vsx_flags = VSX_CHECK_VEC;
2003 break;
2004
2005 case 940: /* stxvh8x */
2006 op->reg = rd | ((instr & 1) << 5);
2007 op->type = MKOP(STORE_VSX, 0, 16);
2008 op->element_size = 2;
2009 op->vsx_flags = VSX_CHECK_VEC;
2010 break;
2011
2012 case 941: /* stxsihx */
2013 op->reg = rd | ((instr & 1) << 5);
2014 op->type = MKOP(STORE_VSX, 0, 2);
2015 op->element_size = 8;
2016 op->vsx_flags = VSX_CHECK_VEC;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002017 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002018
2019 case 972: /* stxvd2x */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002020 op->reg = rd | ((instr & 1) << 5);
Paul Mackerras350779a2017-08-30 14:12:27 +10002021 op->type = MKOP(STORE_VSX, 0, 16);
2022 op->element_size = 8;
2023 break;
2024
2025 case 1004: /* stxvb16x */
2026 op->reg = rd | ((instr & 1) << 5);
2027 op->type = MKOP(STORE_VSX, 0, 16);
2028 op->element_size = 1;
2029 op->vsx_flags = VSX_CHECK_VEC;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002030 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002031
2032#endif /* CONFIG_VSX */
2033 }
2034 break;
2035
2036 case 32: /* lwz */
2037 case 33: /* lwzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002038 op->type = MKOP(LOAD, u, 4);
2039 op->ea = dform_ea(instr, regs);
2040 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002041
2042 case 34: /* lbz */
2043 case 35: /* lbzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002044 op->type = MKOP(LOAD, u, 1);
2045 op->ea = dform_ea(instr, regs);
2046 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002047
2048 case 36: /* stw */
Tiejun Chen8e9f6932012-09-16 23:54:31 +00002049 case 37: /* stwu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002050 op->type = MKOP(STORE, u, 4);
2051 op->ea = dform_ea(instr, regs);
2052 break;
Tiejun Chen8e9f6932012-09-16 23:54:31 +00002053
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002054 case 38: /* stb */
2055 case 39: /* stbu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002056 op->type = MKOP(STORE, u, 1);
2057 op->ea = dform_ea(instr, regs);
2058 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002059
2060 case 40: /* lhz */
2061 case 41: /* lhzu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002062 op->type = MKOP(LOAD, u, 2);
2063 op->ea = dform_ea(instr, regs);
2064 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002065
2066 case 42: /* lha */
2067 case 43: /* lhau */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002068 op->type = MKOP(LOAD, SIGNEXT | u, 2);
2069 op->ea = dform_ea(instr, regs);
2070 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002071
2072 case 44: /* sth */
2073 case 45: /* sthu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002074 op->type = MKOP(STORE, u, 2);
2075 op->ea = dform_ea(instr, regs);
2076 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002077
2078 case 46: /* lmw */
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002079 if (ra >= rd)
2080 break; /* invalid form, ra in range to load */
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002081 op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd));
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002082 op->ea = dform_ea(instr, regs);
2083 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002084
2085 case 47: /* stmw */
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002086 op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd));
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002087 op->ea = dform_ea(instr, regs);
2088 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002089
Sean MacLennancd64d162010-09-01 07:21:21 +00002090#ifdef CONFIG_PPC_FPU
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002091 case 48: /* lfs */
2092 case 49: /* lfsu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002093 op->type = MKOP(LOAD_FP, u, 4);
2094 op->ea = dform_ea(instr, regs);
2095 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002096
2097 case 50: /* lfd */
2098 case 51: /* lfdu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002099 op->type = MKOP(LOAD_FP, u, 8);
2100 op->ea = dform_ea(instr, regs);
2101 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002102
2103 case 52: /* stfs */
2104 case 53: /* stfsu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002105 op->type = MKOP(STORE_FP, u, 4);
2106 op->ea = dform_ea(instr, regs);
2107 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002108
2109 case 54: /* stfd */
2110 case 55: /* stfdu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002111 op->type = MKOP(STORE_FP, u, 8);
2112 op->ea = dform_ea(instr, regs);
2113 break;
Sean MacLennancd64d162010-09-01 07:21:21 +00002114#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002115
2116#ifdef __powerpc64__
Paul Mackerras350779a2017-08-30 14:12:27 +10002117 case 56: /* lq */
2118 if (!((rd & 1) || (rd == ra)))
2119 op->type = MKOP(LOAD, 0, 16);
2120 op->ea = dqform_ea(instr, regs);
2121 break;
2122#endif
2123
2124#ifdef CONFIG_VSX
2125 case 57: /* lxsd, lxssp */
2126 op->ea = dsform_ea(instr, regs);
2127 switch (instr & 3) {
2128 case 2: /* lxsd */
2129 op->reg = rd + 32;
2130 op->type = MKOP(LOAD_VSX, 0, 8);
2131 op->element_size = 8;
2132 op->vsx_flags = VSX_CHECK_VEC;
2133 break;
2134 case 3: /* lxssp */
2135 op->reg = rd + 32;
2136 op->type = MKOP(LOAD_VSX, 0, 4);
2137 op->element_size = 8;
2138 op->vsx_flags = VSX_FPCONV | VSX_CHECK_VEC;
2139 break;
2140 }
2141 break;
2142#endif /* CONFIG_VSX */
2143
2144#ifdef __powerpc64__
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002145 case 58: /* ld[u], lwa */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002146 op->ea = dsform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002147 switch (instr & 3) {
2148 case 0: /* ld */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002149 op->type = MKOP(LOAD, 0, 8);
2150 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002151 case 1: /* ldu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002152 op->type = MKOP(LOAD, UPDATE, 8);
2153 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002154 case 2: /* lwa */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002155 op->type = MKOP(LOAD, SIGNEXT, 4);
2156 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002157 }
2158 break;
Paul Mackerras350779a2017-08-30 14:12:27 +10002159#endif
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002160
Paul Mackerras350779a2017-08-30 14:12:27 +10002161#ifdef CONFIG_VSX
2162 case 61: /* lxv, stxsd, stxssp, stxv */
2163 switch (instr & 7) {
2164 case 1: /* lxv */
2165 op->ea = dqform_ea(instr, regs);
2166 if (instr & 8)
2167 op->reg = rd + 32;
2168 op->type = MKOP(LOAD_VSX, 0, 16);
2169 op->element_size = 16;
2170 op->vsx_flags = VSX_CHECK_VEC;
2171 break;
2172
2173 case 2: /* stxsd with LSB of DS field = 0 */
2174 case 6: /* stxsd with LSB of DS field = 1 */
2175 op->ea = dsform_ea(instr, regs);
2176 op->reg = rd + 32;
2177 op->type = MKOP(STORE_VSX, 0, 8);
2178 op->element_size = 8;
2179 op->vsx_flags = VSX_CHECK_VEC;
2180 break;
2181
2182 case 3: /* stxssp with LSB of DS field = 0 */
2183 case 7: /* stxssp with LSB of DS field = 1 */
2184 op->ea = dsform_ea(instr, regs);
2185 op->reg = rd + 32;
2186 op->type = MKOP(STORE_VSX, 0, 4);
2187 op->element_size = 8;
2188 op->vsx_flags = VSX_FPCONV | VSX_CHECK_VEC;
2189 break;
2190
2191 case 5: /* stxv */
2192 op->ea = dqform_ea(instr, regs);
2193 if (instr & 8)
2194 op->reg = rd + 32;
2195 op->type = MKOP(STORE_VSX, 0, 16);
2196 op->element_size = 16;
2197 op->vsx_flags = VSX_CHECK_VEC;
2198 break;
2199 }
2200 break;
2201#endif /* CONFIG_VSX */
2202
2203#ifdef __powerpc64__
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002204 case 62: /* std[u] */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002205 op->ea = dsform_ea(instr, regs);
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002206 switch (instr & 3) {
2207 case 0: /* std */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002208 op->type = MKOP(STORE, 0, 8);
2209 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002210 case 1: /* stdu */
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002211 op->type = MKOP(STORE, UPDATE, 8);
2212 break;
Paul Mackerras350779a2017-08-30 14:12:27 +10002213 case 2: /* stq */
2214 if (!(rd & 1))
2215 op->type = MKOP(STORE, 0, 16);
2216 break;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002217 }
2218 break;
2219#endif /* __powerpc64__ */
2220
2221 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002222 return 0;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002223
2224 logical_done:
2225 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10002226 set_cr0(regs, op, ra);
2227 logical_done_nocc:
2228 op->reg = ra;
2229 op->type |= SETREG;
2230 return 1;
Paul Mackerras0016a4c2010-06-15 14:48:58 +10002231
2232 arith_done:
2233 if (instr & 1)
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10002234 set_cr0(regs, op, rd);
2235 compute_done:
2236 op->reg = rd;
2237 op->type |= SETREG;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002238 return 1;
2239
2240 priv:
2241 op->type = INTERRUPT | 0x700;
2242 op->val = SRR1_PROGPRIV;
2243 return 0;
2244
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10002245 trap:
2246 op->type = INTERRUPT | 0x700;
2247 op->val = SRR1_PROGTRAP;
2248 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002249}
2250EXPORT_SYMBOL_GPL(analyse_instr);
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302251NOKPROBE_SYMBOL(analyse_instr);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002252
2253/*
2254 * For PPC32 we always use stwu with r1 to change the stack pointer.
2255 * So this emulated store may corrupt the exception frame, now we
2256 * have to provide the exception frame trampoline, which is pushed
2257 * below the kprobed function stack. So we only update gpr[1] but
2258 * don't emulate the real store operation. We will do real store
2259 * operation safely in exception return code by checking this flag.
2260 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302261static nokprobe_inline int handle_stack_update(unsigned long ea, struct pt_regs *regs)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002262{
2263#ifdef CONFIG_PPC32
2264 /*
2265 * Check if we will touch kernel stack overflow
2266 */
2267 if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) {
2268 printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n");
2269 return -EINVAL;
2270 }
2271#endif /* CONFIG_PPC32 */
2272 /*
2273 * Check if we already set since that means we'll
2274 * lose the previous value.
2275 */
2276 WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE));
2277 set_thread_flag(TIF_EMULATE_STACK_STORE);
2278 return 0;
2279}
2280
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302281static nokprobe_inline void do_signext(unsigned long *valp, int size)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002282{
2283 switch (size) {
2284 case 2:
2285 *valp = (signed short) *valp;
2286 break;
2287 case 4:
2288 *valp = (signed int) *valp;
2289 break;
2290 }
2291}
2292
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302293static nokprobe_inline void do_byterev(unsigned long *valp, int size)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002294{
2295 switch (size) {
2296 case 2:
2297 *valp = byterev_2(*valp);
2298 break;
2299 case 4:
2300 *valp = byterev_4(*valp);
2301 break;
2302#ifdef __powerpc64__
2303 case 8:
2304 *valp = byterev_8(*valp);
2305 break;
2306#endif
2307 }
2308}
2309
2310/*
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10002311 * Emulate an instruction that can be executed just by updating
2312 * fields in *regs.
2313 */
2314void emulate_update_regs(struct pt_regs *regs, struct instruction_op *op)
2315{
2316 unsigned long next_pc;
2317
2318 next_pc = truncate_if_32bit(regs->msr, regs->nip + 4);
2319 switch (op->type & INSTR_TYPE_MASK) {
2320 case COMPUTE:
2321 if (op->type & SETREG)
2322 regs->gpr[op->reg] = op->val;
2323 if (op->type & SETCC)
2324 regs->ccr = op->ccval;
2325 if (op->type & SETXER)
2326 regs->xer = op->xerval;
2327 break;
2328
2329 case BRANCH:
2330 if (op->type & SETLK)
2331 regs->link = next_pc;
2332 if (op->type & BRTAKEN)
2333 next_pc = op->val;
2334 if (op->type & DECCTR)
2335 --regs->ctr;
2336 break;
2337
2338 case BARRIER:
2339 switch (op->type & BARRIER_MASK) {
2340 case BARRIER_SYNC:
2341 mb();
2342 break;
2343 case BARRIER_ISYNC:
2344 isync();
2345 break;
2346 case BARRIER_EIEIO:
2347 eieio();
2348 break;
2349 case BARRIER_LWSYNC:
2350 asm volatile("lwsync" : : : "memory");
2351 break;
2352 case BARRIER_PTESYNC:
2353 asm volatile("ptesync" : : : "memory");
2354 break;
2355 }
2356 break;
2357
2358 case MFSPR:
2359 switch (op->spr) {
2360 case SPRN_XER:
2361 regs->gpr[op->reg] = regs->xer & 0xffffffffUL;
2362 break;
2363 case SPRN_LR:
2364 regs->gpr[op->reg] = regs->link;
2365 break;
2366 case SPRN_CTR:
2367 regs->gpr[op->reg] = regs->ctr;
2368 break;
2369 default:
2370 WARN_ON_ONCE(1);
2371 }
2372 break;
2373
2374 case MTSPR:
2375 switch (op->spr) {
2376 case SPRN_XER:
2377 regs->xer = op->val & 0xffffffffUL;
2378 break;
2379 case SPRN_LR:
2380 regs->link = op->val;
2381 break;
2382 case SPRN_CTR:
2383 regs->ctr = op->val;
2384 break;
2385 default:
2386 WARN_ON_ONCE(1);
2387 }
2388 break;
2389
2390 default:
2391 WARN_ON_ONCE(1);
2392 }
2393 regs->nip = next_pc;
2394}
2395
2396/*
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002397 * Emulate instructions that cause a transfer of control,
2398 * loads and stores, and a few other instructions.
2399 * Returns 1 if the step was emulated, 0 if not,
2400 * or -1 if the instruction is one that should not be stepped,
2401 * such as an rfid, or a mtmsrd that would clear MSR_RI.
2402 */
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302403int emulate_step(struct pt_regs *regs, unsigned int instr)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002404{
2405 struct instruction_op op;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002406 int r, err, size, type;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002407 unsigned long val;
2408 unsigned int cr;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002409 int i, rd, nb;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002410 unsigned long ea;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002411
2412 r = analyse_instr(&op, regs, instr);
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10002413 if (r < 0)
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002414 return r;
Paul Mackerras3cdfcbf2017-08-30 14:12:25 +10002415 if (r > 0) {
2416 emulate_update_regs(regs, &op);
2417 return 1;
2418 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002419
2420 err = 0;
2421 size = GETSIZE(op.type);
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002422 type = op.type & INSTR_TYPE_MASK;
2423
2424 ea = op.ea;
2425 if (OP_IS_LOAD_STORE(type) || type == CACHEOP)
2426 ea = truncate_if_32bit(regs->msr, op.ea);
2427
2428 switch (type) {
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002429 case CACHEOP:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002430 if (!address_ok(regs, ea, 8))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002431 return 0;
2432 switch (op.type & CACHEOP_MASK) {
2433 case DCBST:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002434 __cacheop_user_asmx(ea, err, "dcbst");
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002435 break;
2436 case DCBF:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002437 __cacheop_user_asmx(ea, err, "dcbf");
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002438 break;
2439 case DCBTST:
2440 if (op.reg == 0)
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002441 prefetchw((void *) ea);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002442 break;
2443 case DCBT:
2444 if (op.reg == 0)
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002445 prefetch((void *) ea);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002446 break;
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10002447 case ICBI:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002448 __cacheop_user_asmx(ea, err, "icbi");
Paul Mackerrascf87c3f2014-09-02 14:35:08 +10002449 break;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002450 }
2451 if (err)
2452 return 0;
2453 goto instr_done;
2454
2455 case LARX:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002456 if (ea & (size - 1))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002457 break; /* can't handle misaligned */
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002458 if (!address_ok(regs, ea, size))
Markus Elfring3c4b66a2017-01-21 15:30:15 +01002459 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002460 err = 0;
2461 switch (size) {
Paul Mackerras350779a2017-08-30 14:12:27 +10002462#ifdef __powerpc64__
2463 case 1:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002464 __get_user_asmx(val, ea, err, "lbarx");
Paul Mackerras350779a2017-08-30 14:12:27 +10002465 break;
2466 case 2:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002467 __get_user_asmx(val, ea, err, "lharx");
Paul Mackerras350779a2017-08-30 14:12:27 +10002468 break;
2469#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002470 case 4:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002471 __get_user_asmx(val, ea, err, "lwarx");
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002472 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002473#ifdef __powerpc64__
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002474 case 8:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002475 __get_user_asmx(val, ea, err, "ldarx");
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002476 break;
Paul Mackerras350779a2017-08-30 14:12:27 +10002477 case 16:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002478 err = do_lqarx(ea, &regs->gpr[op.reg]);
Paul Mackerras350779a2017-08-30 14:12:27 +10002479 goto ldst_done;
Lennart Sorensendd217312016-05-05 16:44:44 -04002480#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002481 default:
2482 return 0;
2483 }
2484 if (!err)
2485 regs->gpr[op.reg] = val;
2486 goto ldst_done;
2487
2488 case STCX:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002489 if (ea & (size - 1))
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002490 break; /* can't handle misaligned */
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002491 if (!address_ok(regs, ea, size))
Markus Elfring3c4b66a2017-01-21 15:30:15 +01002492 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002493 err = 0;
2494 switch (size) {
Paul Mackerras350779a2017-08-30 14:12:27 +10002495#ifdef __powerpc64__
2496 case 1:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002497 __put_user_asmx(op.val, ea, err, "stbcx.", cr);
Paul Mackerras350779a2017-08-30 14:12:27 +10002498 break;
2499 case 2:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002500 __put_user_asmx(op.val, ea, err, "stbcx.", cr);
Paul Mackerras350779a2017-08-30 14:12:27 +10002501 break;
2502#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002503 case 4:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002504 __put_user_asmx(op.val, ea, err, "stwcx.", cr);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002505 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002506#ifdef __powerpc64__
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002507 case 8:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002508 __put_user_asmx(op.val, ea, err, "stdcx.", cr);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002509 break;
Paul Mackerras350779a2017-08-30 14:12:27 +10002510 case 16:
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002511 err = do_stqcx(ea, regs->gpr[op.reg],
Paul Mackerras350779a2017-08-30 14:12:27 +10002512 regs->gpr[op.reg + 1], &cr);
2513 break;
Lennart Sorensendd217312016-05-05 16:44:44 -04002514#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002515 default:
2516 return 0;
2517 }
2518 if (!err)
2519 regs->ccr = (regs->ccr & 0x0fffffff) |
2520 (cr & 0xe0000000) |
2521 ((regs->xer >> 3) & 0x10000000);
2522 goto ldst_done;
2523
2524 case LOAD:
Paul Mackerras350779a2017-08-30 14:12:27 +10002525#ifdef __powerpc64__
2526 if (size == 16) {
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002527 err = emulate_lq(regs, ea, op.reg);
Paul Mackerras350779a2017-08-30 14:12:27 +10002528 goto ldst_done;
2529 }
2530#endif
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002531 err = read_mem(&regs->gpr[op.reg], ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002532 if (!err) {
2533 if (op.type & SIGNEXT)
2534 do_signext(&regs->gpr[op.reg], size);
2535 if (op.type & BYTEREV)
2536 do_byterev(&regs->gpr[op.reg], size);
2537 }
2538 goto ldst_done;
2539
Paul Mackerras7048c842014-11-03 15:46:43 +11002540#ifdef CONFIG_PPC_FPU
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002541 case LOAD_FP:
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002542 if (!(regs->msr & MSR_FP))
2543 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002544 if (size == 4)
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002545 err = do_fp_load(op.reg, do_lfs, ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002546 else
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002547 err = do_fp_load(op.reg, do_lfd, ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002548 goto ldst_done;
Paul Mackerras7048c842014-11-03 15:46:43 +11002549#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002550#ifdef CONFIG_ALTIVEC
2551 case LOAD_VMX:
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002552 if (!(regs->msr & MSR_VEC))
2553 return 0;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002554 err = do_vec_load(op.reg, do_lvx, ea, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002555 goto ldst_done;
2556#endif
2557#ifdef CONFIG_VSX
Paul Mackerras350779a2017-08-30 14:12:27 +10002558 case LOAD_VSX: {
2559 char mem[16];
2560 union vsx_reg buf;
2561 unsigned long msrbit = MSR_VSX;
2562
2563 /*
2564 * Some VSX instructions check the MSR_VEC bit rather than MSR_VSX
2565 * when the target of the instruction is a vector register.
2566 */
2567 if (op.reg >= 32 && (op.vsx_flags & VSX_CHECK_VEC))
2568 msrbit = MSR_VEC;
2569 if (!(regs->msr & msrbit))
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002570 return 0;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002571 if (!address_ok(regs, ea, size) ||
2572 __copy_from_user(mem, (void __user *)ea, size))
Paul Mackerras350779a2017-08-30 14:12:27 +10002573 return 0;
2574
2575 emulate_vsx_load(&op, &buf, mem);
2576 load_vsrn(op.reg, &buf);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002577 goto ldst_done;
Paul Mackerras350779a2017-08-30 14:12:27 +10002578 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002579#endif
2580 case LOAD_MULTI:
2581 if (regs->msr & MSR_LE)
2582 return 0;
2583 rd = op.reg;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002584 for (i = 0; i < size; i += 4) {
2585 nb = size - i;
2586 if (nb > 4)
2587 nb = 4;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002588 err = read_mem(&regs->gpr[rd], ea, nb, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002589 if (err)
2590 return 0;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002591 if (nb < 4) /* left-justify last bytes */
2592 regs->gpr[rd] <<= 32 - 8 * nb;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002593 ea += 4;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002594 ++rd;
2595 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002596 goto instr_done;
2597
2598 case STORE:
Paul Mackerras350779a2017-08-30 14:12:27 +10002599#ifdef __powerpc64__
2600 if (size == 16) {
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002601 err = emulate_stq(regs, ea, op.reg);
Paul Mackerras350779a2017-08-30 14:12:27 +10002602 goto ldst_done;
2603 }
2604#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002605 if ((op.type & UPDATE) && size == sizeof(long) &&
2606 op.reg == 1 && op.update_reg == 1 &&
2607 !(regs->msr & MSR_PR) &&
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002608 ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) {
2609 err = handle_stack_update(ea, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002610 goto ldst_done;
2611 }
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002612 err = write_mem(op.val, ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002613 goto ldst_done;
2614
Paul Mackerras7048c842014-11-03 15:46:43 +11002615#ifdef CONFIG_PPC_FPU
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002616 case STORE_FP:
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002617 if (!(regs->msr & MSR_FP))
2618 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002619 if (size == 4)
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002620 err = do_fp_store(op.reg, do_stfs, ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002621 else
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002622 err = do_fp_store(op.reg, do_stfd, ea, size, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002623 goto ldst_done;
Paul Mackerras7048c842014-11-03 15:46:43 +11002624#endif
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002625#ifdef CONFIG_ALTIVEC
2626 case STORE_VMX:
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002627 if (!(regs->msr & MSR_VEC))
2628 return 0;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002629 err = do_vec_store(op.reg, do_stvx, ea, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002630 goto ldst_done;
2631#endif
2632#ifdef CONFIG_VSX
Paul Mackerras350779a2017-08-30 14:12:27 +10002633 case STORE_VSX: {
2634 char mem[16];
2635 union vsx_reg buf;
2636 unsigned long msrbit = MSR_VSX;
2637
2638 /*
2639 * Some VSX instructions check the MSR_VEC bit rather than MSR_VSX
2640 * when the target of the instruction is a vector register.
2641 */
2642 if (op.reg >= 32 && (op.vsx_flags & VSX_CHECK_VEC))
2643 msrbit = MSR_VEC;
2644 if (!(regs->msr & msrbit))
Paul Mackerrasee0a54d2017-08-30 14:12:26 +10002645 return 0;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002646 if (!address_ok(regs, ea, size))
Paul Mackerras350779a2017-08-30 14:12:27 +10002647 return 0;
2648
2649 store_vsrn(op.reg, &buf);
2650 emulate_vsx_store(&op, &buf, mem);
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002651 if (__copy_to_user((void __user *)ea, mem, size))
Paul Mackerras350779a2017-08-30 14:12:27 +10002652 return 0;
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002653 goto ldst_done;
Paul Mackerras350779a2017-08-30 14:12:27 +10002654 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002655#endif
2656 case STORE_MULTI:
2657 if (regs->msr & MSR_LE)
2658 return 0;
2659 rd = op.reg;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002660 for (i = 0; i < size; i += 4) {
2661 val = regs->gpr[rd];
2662 nb = size - i;
2663 if (nb > 4)
2664 nb = 4;
2665 else
2666 val >>= 32 - 8 * nb;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002667 err = write_mem(val, ea, nb, regs);
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002668 if (err)
2669 return 0;
Paul Mackerrasd120cdb2017-08-30 14:12:28 +10002670 ea += 4;
Paul Mackerrasc9f6f4e2014-09-02 14:35:09 +10002671 ++rd;
2672 }
Paul Mackerrasbe96f632014-09-02 14:35:07 +10002673 goto instr_done;
2674
2675 case MFMSR:
2676 regs->gpr[op.reg] = regs->msr & MSR_MASK;
2677 goto instr_done;
2678
2679 case MTMSR:
2680 val = regs->gpr[op.reg];
2681 if ((val & MSR_RI) == 0)
2682 /* can't step mtmsr[d] that would clear MSR_RI */
2683 return -1;
2684 /* here op.val is the mask of bits to change */
2685 regs->msr = (regs->msr & ~op.val) | (val & op.val);
2686 goto instr_done;
2687
2688#ifdef CONFIG_PPC64
2689 case SYSCALL: /* sc */
2690 /*
2691 * N.B. this uses knowledge about how the syscall
2692 * entry code works. If that is changed, this will
2693 * need to be changed also.
2694 */
2695 if (regs->gpr[0] == 0x1ebe &&
2696 cpu_has_feature(CPU_FTR_REAL_LE)) {
2697 regs->msr ^= MSR_LE;
2698 goto instr_done;
2699 }
2700 regs->gpr[9] = regs->gpr[13];
2701 regs->gpr[10] = MSR_KERNEL;
2702 regs->gpr[11] = regs->nip + 4;
2703 regs->gpr[12] = regs->msr & MSR_MASK;
2704 regs->gpr[13] = (unsigned long) get_paca();
2705 regs->nip = (unsigned long) &system_call_common;
2706 regs->msr = MSR_KERNEL;
2707 return 1;
2708
2709 case RFI:
2710 return -1;
2711#endif
2712 }
2713 return 0;
2714
2715 ldst_done:
2716 if (err)
2717 return 0;
2718 if (op.type & UPDATE)
2719 regs->gpr[op.update_reg] = op.ea;
2720
2721 instr_done:
2722 regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4);
2723 return 1;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002724}
Naveen N. Rao71f6e582017-04-12 16:48:51 +05302725NOKPROBE_SYMBOL(emulate_step);