Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Single-step support. |
| 3 | * |
| 4 | * Copyright (C) 2004 Paul Mackerras <paulus@au.ibm.com>, IBM |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License |
| 8 | * as published by the Free Software Foundation; either version |
| 9 | * 2 of the License, or (at your option) any later version. |
| 10 | */ |
| 11 | #include <linux/kernel.h> |
Gui,Jian | 0d69a05 | 2006-11-01 10:50:15 +0800 | [diff] [blame] | 12 | #include <linux/kprobes.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 13 | #include <linux/ptrace.h> |
Linus Torvalds | 268bb0c | 2011-05-20 12:50:29 -0700 | [diff] [blame] | 14 | #include <linux/prefetch.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 15 | #include <asm/sstep.h> |
| 16 | #include <asm/processor.h> |
Linus Torvalds | 7c0f6ba | 2016-12-24 11:46:01 -0800 | [diff] [blame] | 17 | #include <linux/uaccess.h> |
Michael Ellerman | 5e9d0e3 | 2016-11-18 11:51:14 +1100 | [diff] [blame] | 18 | #include <asm/cpu_has_feature.h> |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 19 | #include <asm/cputable.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 20 | |
| 21 | extern char system_call_common[]; |
| 22 | |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 23 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 24 | /* Bits in SRR1 that are copied from MSR */ |
Stephen Rothwell | af30837 | 2006-03-23 17:38:10 +1100 | [diff] [blame] | 25 | #define MSR_MASK 0xffffffff87c0ffffUL |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 26 | #else |
| 27 | #define MSR_MASK 0x87c0ffff |
| 28 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 29 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 30 | /* Bits in XER */ |
| 31 | #define XER_SO 0x80000000U |
| 32 | #define XER_OV 0x40000000U |
| 33 | #define XER_CA 0x20000000U |
| 34 | |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 35 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 36 | /* |
| 37 | * Functions in ldstfp.S |
| 38 | */ |
| 39 | extern int do_lfs(int rn, unsigned long ea); |
| 40 | extern int do_lfd(int rn, unsigned long ea); |
| 41 | extern int do_stfs(int rn, unsigned long ea); |
| 42 | extern int do_stfd(int rn, unsigned long ea); |
| 43 | extern int do_lvx(int rn, unsigned long ea); |
| 44 | extern int do_stvx(int rn, unsigned long ea); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 45 | extern void load_vsrn(int vsr, const void *p); |
| 46 | extern void store_vsrn(int vsr, void *p); |
| 47 | extern void conv_sp_to_dp(const float *sp, double *dp); |
| 48 | extern void conv_dp_to_sp(const double *dp, float *sp); |
| 49 | #endif |
| 50 | |
| 51 | #ifdef __powerpc64__ |
| 52 | /* |
| 53 | * Functions in quad.S |
| 54 | */ |
| 55 | extern int do_lq(unsigned long ea, unsigned long *regs); |
| 56 | extern int do_stq(unsigned long ea, unsigned long val0, unsigned long val1); |
| 57 | extern int do_lqarx(unsigned long ea, unsigned long *regs); |
| 58 | extern int do_stqcx(unsigned long ea, unsigned long val0, unsigned long val1, |
| 59 | unsigned int *crp); |
| 60 | #endif |
| 61 | |
| 62 | #ifdef __LITTLE_ENDIAN__ |
| 63 | #define IS_LE 1 |
| 64 | #define IS_BE 0 |
| 65 | #else |
| 66 | #define IS_LE 0 |
| 67 | #define IS_BE 1 |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 68 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 69 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 70 | /* |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 71 | * Emulate the truncation of 64 bit values in 32-bit mode. |
| 72 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 73 | static nokprobe_inline unsigned long truncate_if_32bit(unsigned long msr, |
| 74 | unsigned long val) |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 75 | { |
| 76 | #ifdef __powerpc64__ |
| 77 | if ((msr & MSR_64BIT) == 0) |
| 78 | val &= 0xffffffffUL; |
| 79 | #endif |
| 80 | return val; |
| 81 | } |
| 82 | |
| 83 | /* |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 84 | * Determine whether a conditional branch instruction would branch. |
| 85 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 86 | static nokprobe_inline int branch_taken(unsigned int instr, |
| 87 | const struct pt_regs *regs, |
| 88 | struct instruction_op *op) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 89 | { |
| 90 | unsigned int bo = (instr >> 21) & 0x1f; |
| 91 | unsigned int bi; |
| 92 | |
| 93 | if ((bo & 4) == 0) { |
| 94 | /* decrement counter */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 95 | op->type |= DECCTR; |
| 96 | if (((bo >> 1) & 1) ^ (regs->ctr == 1)) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 97 | return 0; |
| 98 | } |
| 99 | if ((bo & 0x10) == 0) { |
| 100 | /* check bit from CR */ |
| 101 | bi = (instr >> 16) & 0x1f; |
| 102 | if (((regs->ccr >> (31 - bi)) & 1) != ((bo >> 3) & 1)) |
| 103 | return 0; |
| 104 | } |
| 105 | return 1; |
| 106 | } |
| 107 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 108 | static nokprobe_inline long address_ok(struct pt_regs *regs, unsigned long ea, int nb) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 109 | { |
| 110 | if (!user_mode(regs)) |
| 111 | return 1; |
| 112 | return __access_ok(ea, nb, USER_DS); |
| 113 | } |
| 114 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 115 | /* |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 116 | * Calculate effective address for a D-form instruction |
| 117 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 118 | static nokprobe_inline unsigned long dform_ea(unsigned int instr, |
| 119 | const struct pt_regs *regs) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 120 | { |
| 121 | int ra; |
| 122 | unsigned long ea; |
| 123 | |
| 124 | ra = (instr >> 16) & 0x1f; |
| 125 | ea = (signed short) instr; /* sign-extend */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 126 | if (ra) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 127 | ea += regs->gpr[ra]; |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 128 | |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 129 | return ea; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | #ifdef __powerpc64__ |
| 133 | /* |
| 134 | * Calculate effective address for a DS-form instruction |
| 135 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 136 | static nokprobe_inline unsigned long dsform_ea(unsigned int instr, |
| 137 | const struct pt_regs *regs) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 138 | { |
| 139 | int ra; |
| 140 | unsigned long ea; |
| 141 | |
| 142 | ra = (instr >> 16) & 0x1f; |
| 143 | ea = (signed short) (instr & ~3); /* sign-extend */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 144 | if (ra) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 145 | ea += regs->gpr[ra]; |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 146 | |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 147 | return ea; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 148 | } |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 149 | |
| 150 | /* |
| 151 | * Calculate effective address for a DQ-form instruction |
| 152 | */ |
| 153 | static nokprobe_inline unsigned long dqform_ea(unsigned int instr, |
| 154 | const struct pt_regs *regs) |
| 155 | { |
| 156 | int ra; |
| 157 | unsigned long ea; |
| 158 | |
| 159 | ra = (instr >> 16) & 0x1f; |
| 160 | ea = (signed short) (instr & ~0xf); /* sign-extend */ |
| 161 | if (ra) |
| 162 | ea += regs->gpr[ra]; |
| 163 | |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 164 | return ea; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 165 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 166 | #endif /* __powerpc64 */ |
| 167 | |
| 168 | /* |
| 169 | * Calculate effective address for an X-form instruction |
| 170 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 171 | static nokprobe_inline unsigned long xform_ea(unsigned int instr, |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 172 | const struct pt_regs *regs) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 173 | { |
| 174 | int ra, rb; |
| 175 | unsigned long ea; |
| 176 | |
| 177 | ra = (instr >> 16) & 0x1f; |
| 178 | rb = (instr >> 11) & 0x1f; |
| 179 | ea = regs->gpr[rb]; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 180 | if (ra) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 181 | ea += regs->gpr[ra]; |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 182 | |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 183 | return ea; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | /* |
| 187 | * Return the largest power of 2, not greater than sizeof(unsigned long), |
| 188 | * such that x is a multiple of it. |
| 189 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 190 | static nokprobe_inline unsigned long max_align(unsigned long x) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 191 | { |
| 192 | x |= sizeof(unsigned long); |
| 193 | return x & -x; /* isolates rightmost bit */ |
| 194 | } |
| 195 | |
| 196 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 197 | static nokprobe_inline unsigned long byterev_2(unsigned long x) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 198 | { |
| 199 | return ((x >> 8) & 0xff) | ((x & 0xff) << 8); |
| 200 | } |
| 201 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 202 | static nokprobe_inline unsigned long byterev_4(unsigned long x) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 203 | { |
| 204 | return ((x >> 24) & 0xff) | ((x >> 8) & 0xff00) | |
| 205 | ((x & 0xff00) << 8) | ((x & 0xff) << 24); |
| 206 | } |
| 207 | |
| 208 | #ifdef __powerpc64__ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 209 | static nokprobe_inline unsigned long byterev_8(unsigned long x) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 210 | { |
| 211 | return (byterev_4(x) << 32) | byterev_4(x >> 32); |
| 212 | } |
| 213 | #endif |
| 214 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 215 | static nokprobe_inline int read_mem_aligned(unsigned long *dest, |
| 216 | unsigned long ea, int nb) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 217 | { |
| 218 | int err = 0; |
| 219 | unsigned long x = 0; |
| 220 | |
| 221 | switch (nb) { |
| 222 | case 1: |
| 223 | err = __get_user(x, (unsigned char __user *) ea); |
| 224 | break; |
| 225 | case 2: |
| 226 | err = __get_user(x, (unsigned short __user *) ea); |
| 227 | break; |
| 228 | case 4: |
| 229 | err = __get_user(x, (unsigned int __user *) ea); |
| 230 | break; |
| 231 | #ifdef __powerpc64__ |
| 232 | case 8: |
| 233 | err = __get_user(x, (unsigned long __user *) ea); |
| 234 | break; |
| 235 | #endif |
| 236 | } |
| 237 | if (!err) |
| 238 | *dest = x; |
| 239 | return err; |
| 240 | } |
| 241 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 242 | static nokprobe_inline int read_mem_unaligned(unsigned long *dest, |
| 243 | unsigned long ea, int nb, struct pt_regs *regs) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 244 | { |
| 245 | int err; |
| 246 | unsigned long x, b, c; |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 247 | #ifdef __LITTLE_ENDIAN__ |
| 248 | int len = nb; /* save a copy of the length for byte reversal */ |
| 249 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 250 | |
| 251 | /* unaligned, do this in pieces */ |
| 252 | x = 0; |
| 253 | for (; nb > 0; nb -= c) { |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 254 | #ifdef __LITTLE_ENDIAN__ |
| 255 | c = 1; |
| 256 | #endif |
| 257 | #ifdef __BIG_ENDIAN__ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 258 | c = max_align(ea); |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 259 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 260 | if (c > nb) |
| 261 | c = max_align(nb); |
| 262 | err = read_mem_aligned(&b, ea, c); |
| 263 | if (err) |
| 264 | return err; |
| 265 | x = (x << (8 * c)) + b; |
| 266 | ea += c; |
| 267 | } |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 268 | #ifdef __LITTLE_ENDIAN__ |
| 269 | switch (len) { |
| 270 | case 2: |
| 271 | *dest = byterev_2(x); |
| 272 | break; |
| 273 | case 4: |
| 274 | *dest = byterev_4(x); |
| 275 | break; |
| 276 | #ifdef __powerpc64__ |
| 277 | case 8: |
| 278 | *dest = byterev_8(x); |
| 279 | break; |
| 280 | #endif |
| 281 | } |
| 282 | #endif |
| 283 | #ifdef __BIG_ENDIAN__ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 284 | *dest = x; |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 285 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 286 | return 0; |
| 287 | } |
| 288 | |
| 289 | /* |
| 290 | * Read memory at address ea for nb bytes, return 0 for success |
| 291 | * or -EFAULT if an error occurred. |
| 292 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 293 | static int read_mem(unsigned long *dest, unsigned long ea, int nb, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 294 | struct pt_regs *regs) |
| 295 | { |
| 296 | if (!address_ok(regs, ea, nb)) |
| 297 | return -EFAULT; |
| 298 | if ((ea & (nb - 1)) == 0) |
| 299 | return read_mem_aligned(dest, ea, nb); |
| 300 | return read_mem_unaligned(dest, ea, nb, regs); |
| 301 | } |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 302 | NOKPROBE_SYMBOL(read_mem); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 303 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 304 | static nokprobe_inline int write_mem_aligned(unsigned long val, |
| 305 | unsigned long ea, int nb) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 306 | { |
| 307 | int err = 0; |
| 308 | |
| 309 | switch (nb) { |
| 310 | case 1: |
| 311 | err = __put_user(val, (unsigned char __user *) ea); |
| 312 | break; |
| 313 | case 2: |
| 314 | err = __put_user(val, (unsigned short __user *) ea); |
| 315 | break; |
| 316 | case 4: |
| 317 | err = __put_user(val, (unsigned int __user *) ea); |
| 318 | break; |
| 319 | #ifdef __powerpc64__ |
| 320 | case 8: |
| 321 | err = __put_user(val, (unsigned long __user *) ea); |
| 322 | break; |
| 323 | #endif |
| 324 | } |
| 325 | return err; |
| 326 | } |
| 327 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 328 | static nokprobe_inline int write_mem_unaligned(unsigned long val, |
| 329 | unsigned long ea, int nb, struct pt_regs *regs) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 330 | { |
| 331 | int err; |
| 332 | unsigned long c; |
| 333 | |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 334 | #ifdef __LITTLE_ENDIAN__ |
| 335 | switch (nb) { |
| 336 | case 2: |
| 337 | val = byterev_2(val); |
| 338 | break; |
| 339 | case 4: |
| 340 | val = byterev_4(val); |
| 341 | break; |
| 342 | #ifdef __powerpc64__ |
| 343 | case 8: |
| 344 | val = byterev_8(val); |
| 345 | break; |
| 346 | #endif |
| 347 | } |
| 348 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 349 | /* unaligned or little-endian, do this in pieces */ |
| 350 | for (; nb > 0; nb -= c) { |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 351 | #ifdef __LITTLE_ENDIAN__ |
| 352 | c = 1; |
| 353 | #endif |
| 354 | #ifdef __BIG_ENDIAN__ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 355 | c = max_align(ea); |
Tom Musta | 6506b47 | 2013-10-18 14:42:08 -0500 | [diff] [blame] | 356 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 357 | if (c > nb) |
| 358 | c = max_align(nb); |
| 359 | err = write_mem_aligned(val >> (nb - c) * 8, ea, c); |
| 360 | if (err) |
| 361 | return err; |
Tom Musta | 17e8de7 | 2013-08-22 09:25:28 -0500 | [diff] [blame] | 362 | ea += c; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 363 | } |
| 364 | return 0; |
| 365 | } |
| 366 | |
| 367 | /* |
| 368 | * Write memory at address ea for nb bytes, return 0 for success |
| 369 | * or -EFAULT if an error occurred. |
| 370 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 371 | static int write_mem(unsigned long val, unsigned long ea, int nb, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 372 | struct pt_regs *regs) |
| 373 | { |
| 374 | if (!address_ok(regs, ea, nb)) |
| 375 | return -EFAULT; |
| 376 | if ((ea & (nb - 1)) == 0) |
| 377 | return write_mem_aligned(val, ea, nb); |
| 378 | return write_mem_unaligned(val, ea, nb, regs); |
| 379 | } |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 380 | NOKPROBE_SYMBOL(write_mem); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 381 | |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 382 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 383 | /* |
| 384 | * Check the address and alignment, and call func to do the actual |
| 385 | * load or store. |
| 386 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 387 | static int do_fp_load(int rn, int (*func)(int, unsigned long), |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 388 | unsigned long ea, int nb, |
| 389 | struct pt_regs *regs) |
| 390 | { |
| 391 | int err; |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 392 | union { |
| 393 | double dbl; |
| 394 | unsigned long ul[2]; |
| 395 | struct { |
| 396 | #ifdef __BIG_ENDIAN__ |
| 397 | unsigned _pad_; |
| 398 | unsigned word; |
| 399 | #endif |
| 400 | #ifdef __LITTLE_ENDIAN__ |
| 401 | unsigned word; |
| 402 | unsigned _pad_; |
| 403 | #endif |
| 404 | } single; |
| 405 | } data; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 406 | unsigned long ptr; |
| 407 | |
| 408 | if (!address_ok(regs, ea, nb)) |
| 409 | return -EFAULT; |
| 410 | if ((ea & 3) == 0) |
| 411 | return (*func)(rn, ea); |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 412 | ptr = (unsigned long) &data.ul; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 413 | if (sizeof(unsigned long) == 8 || nb == 4) { |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 414 | err = read_mem_unaligned(&data.ul[0], ea, nb, regs); |
| 415 | if (nb == 4) |
| 416 | ptr = (unsigned long)&(data.single.word); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 417 | } else { |
| 418 | /* reading a double on 32-bit */ |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 419 | err = read_mem_unaligned(&data.ul[0], ea, 4, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 420 | if (!err) |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 421 | err = read_mem_unaligned(&data.ul[1], ea + 4, 4, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 422 | } |
| 423 | if (err) |
| 424 | return err; |
| 425 | return (*func)(rn, ptr); |
| 426 | } |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 427 | NOKPROBE_SYMBOL(do_fp_load); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 428 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 429 | static int do_fp_store(int rn, int (*func)(int, unsigned long), |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 430 | unsigned long ea, int nb, |
| 431 | struct pt_regs *regs) |
| 432 | { |
| 433 | int err; |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 434 | union { |
| 435 | double dbl; |
| 436 | unsigned long ul[2]; |
| 437 | struct { |
| 438 | #ifdef __BIG_ENDIAN__ |
| 439 | unsigned _pad_; |
| 440 | unsigned word; |
| 441 | #endif |
| 442 | #ifdef __LITTLE_ENDIAN__ |
| 443 | unsigned word; |
| 444 | unsigned _pad_; |
| 445 | #endif |
| 446 | } single; |
| 447 | } data; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 448 | unsigned long ptr; |
| 449 | |
| 450 | if (!address_ok(regs, ea, nb)) |
| 451 | return -EFAULT; |
| 452 | if ((ea & 3) == 0) |
| 453 | return (*func)(rn, ea); |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 454 | ptr = (unsigned long) &data.ul[0]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 455 | if (sizeof(unsigned long) == 8 || nb == 4) { |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 456 | if (nb == 4) |
| 457 | ptr = (unsigned long)&(data.single.word); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 458 | err = (*func)(rn, ptr); |
| 459 | if (err) |
| 460 | return err; |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 461 | err = write_mem_unaligned(data.ul[0], ea, nb, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 462 | } else { |
| 463 | /* writing a double on 32-bit */ |
| 464 | err = (*func)(rn, ptr); |
| 465 | if (err) |
| 466 | return err; |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 467 | err = write_mem_unaligned(data.ul[0], ea, 4, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 468 | if (!err) |
Tom Musta | dbc2fbd | 2013-10-18 14:44:17 -0500 | [diff] [blame] | 469 | err = write_mem_unaligned(data.ul[1], ea + 4, 4, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 470 | } |
| 471 | return err; |
| 472 | } |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 473 | NOKPROBE_SYMBOL(do_fp_store); |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 474 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 475 | |
| 476 | #ifdef CONFIG_ALTIVEC |
| 477 | /* For Altivec/VMX, no need to worry about alignment */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 478 | static nokprobe_inline int do_vec_load(int rn, int (*func)(int, unsigned long), |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 479 | unsigned long ea, struct pt_regs *regs) |
| 480 | { |
| 481 | if (!address_ok(regs, ea & ~0xfUL, 16)) |
| 482 | return -EFAULT; |
| 483 | return (*func)(rn, ea); |
| 484 | } |
| 485 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 486 | static nokprobe_inline int do_vec_store(int rn, int (*func)(int, unsigned long), |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 487 | unsigned long ea, struct pt_regs *regs) |
| 488 | { |
| 489 | if (!address_ok(regs, ea & ~0xfUL, 16)) |
| 490 | return -EFAULT; |
| 491 | return (*func)(rn, ea); |
| 492 | } |
| 493 | #endif /* CONFIG_ALTIVEC */ |
| 494 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 495 | #ifdef __powerpc64__ |
| 496 | static nokprobe_inline int emulate_lq(struct pt_regs *regs, unsigned long ea, |
| 497 | int reg) |
| 498 | { |
| 499 | int err; |
| 500 | |
| 501 | if (!address_ok(regs, ea, 16)) |
| 502 | return -EFAULT; |
| 503 | /* if aligned, should be atomic */ |
| 504 | if ((ea & 0xf) == 0) |
| 505 | return do_lq(ea, ®s->gpr[reg]); |
| 506 | |
| 507 | err = read_mem(®s->gpr[reg + IS_LE], ea, 8, regs); |
| 508 | if (!err) |
| 509 | err = read_mem(®s->gpr[reg + IS_BE], ea + 8, 8, regs); |
| 510 | return err; |
| 511 | } |
| 512 | |
| 513 | static nokprobe_inline int emulate_stq(struct pt_regs *regs, unsigned long ea, |
| 514 | int reg) |
| 515 | { |
| 516 | int err; |
| 517 | |
| 518 | if (!address_ok(regs, ea, 16)) |
| 519 | return -EFAULT; |
| 520 | /* if aligned, should be atomic */ |
| 521 | if ((ea & 0xf) == 0) |
| 522 | return do_stq(ea, regs->gpr[reg], regs->gpr[reg + 1]); |
| 523 | |
| 524 | err = write_mem(regs->gpr[reg + IS_LE], ea, 8, regs); |
| 525 | if (!err) |
| 526 | err = write_mem(regs->gpr[reg + IS_BE], ea + 8, 8, regs); |
| 527 | return err; |
| 528 | } |
| 529 | #endif /* __powerpc64 */ |
| 530 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 531 | #ifdef CONFIG_VSX |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 532 | void emulate_vsx_load(struct instruction_op *op, union vsx_reg *reg, |
| 533 | const void *mem) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 534 | { |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 535 | int size, read_size; |
| 536 | int i, j; |
| 537 | const unsigned int *wp; |
| 538 | const unsigned short *hp; |
| 539 | const unsigned char *bp; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 540 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 541 | size = GETSIZE(op->type); |
| 542 | reg->d[0] = reg->d[1] = 0; |
| 543 | |
| 544 | switch (op->element_size) { |
| 545 | case 16: |
| 546 | /* whole vector; lxv[x] or lxvl[l] */ |
| 547 | if (size == 0) |
| 548 | break; |
| 549 | memcpy(reg, mem, size); |
| 550 | if (IS_LE && (op->vsx_flags & VSX_LDLEFT)) { |
| 551 | /* reverse 16 bytes */ |
| 552 | unsigned long tmp; |
| 553 | tmp = byterev_8(reg->d[0]); |
| 554 | reg->d[0] = byterev_8(reg->d[1]); |
| 555 | reg->d[1] = tmp; |
| 556 | } |
| 557 | break; |
| 558 | case 8: |
| 559 | /* scalar loads, lxvd2x, lxvdsx */ |
| 560 | read_size = (size >= 8) ? 8 : size; |
| 561 | i = IS_LE ? 8 : 8 - read_size; |
| 562 | memcpy(®->b[i], mem, read_size); |
| 563 | if (size < 8) { |
| 564 | if (op->type & SIGNEXT) { |
| 565 | /* size == 4 is the only case here */ |
| 566 | reg->d[IS_LE] = (signed int) reg->d[IS_LE]; |
| 567 | } else if (op->vsx_flags & VSX_FPCONV) { |
| 568 | preempt_disable(); |
| 569 | conv_sp_to_dp(®->fp[1 + IS_LE], |
| 570 | ®->dp[IS_LE]); |
| 571 | preempt_enable(); |
| 572 | } |
| 573 | } else { |
| 574 | if (size == 16) |
| 575 | reg->d[IS_BE] = *(unsigned long *)(mem + 8); |
| 576 | else if (op->vsx_flags & VSX_SPLAT) |
| 577 | reg->d[IS_BE] = reg->d[IS_LE]; |
| 578 | } |
| 579 | break; |
| 580 | case 4: |
| 581 | /* lxvw4x, lxvwsx */ |
| 582 | wp = mem; |
| 583 | for (j = 0; j < size / 4; ++j) { |
| 584 | i = IS_LE ? 3 - j : j; |
| 585 | reg->w[i] = *wp++; |
| 586 | } |
| 587 | if (op->vsx_flags & VSX_SPLAT) { |
| 588 | u32 val = reg->w[IS_LE ? 3 : 0]; |
| 589 | for (; j < 4; ++j) { |
| 590 | i = IS_LE ? 3 - j : j; |
| 591 | reg->w[i] = val; |
| 592 | } |
| 593 | } |
| 594 | break; |
| 595 | case 2: |
| 596 | /* lxvh8x */ |
| 597 | hp = mem; |
| 598 | for (j = 0; j < size / 2; ++j) { |
| 599 | i = IS_LE ? 7 - j : j; |
| 600 | reg->h[i] = *hp++; |
| 601 | } |
| 602 | break; |
| 603 | case 1: |
| 604 | /* lxvb16x */ |
| 605 | bp = mem; |
| 606 | for (j = 0; j < size; ++j) { |
| 607 | i = IS_LE ? 15 - j : j; |
| 608 | reg->b[i] = *bp++; |
| 609 | } |
| 610 | break; |
| 611 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 612 | } |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 613 | EXPORT_SYMBOL_GPL(emulate_vsx_load); |
| 614 | NOKPROBE_SYMBOL(emulate_vsx_load); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 615 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 616 | void emulate_vsx_store(struct instruction_op *op, const union vsx_reg *reg, |
| 617 | void *mem) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 618 | { |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 619 | int size, write_size; |
| 620 | int i, j; |
| 621 | union vsx_reg buf; |
| 622 | unsigned int *wp; |
| 623 | unsigned short *hp; |
| 624 | unsigned char *bp; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 625 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 626 | size = GETSIZE(op->type); |
| 627 | |
| 628 | switch (op->element_size) { |
| 629 | case 16: |
| 630 | /* stxv, stxvx, stxvl, stxvll */ |
| 631 | if (size == 0) |
| 632 | break; |
| 633 | if (IS_LE && (op->vsx_flags & VSX_LDLEFT)) { |
| 634 | /* reverse 16 bytes */ |
| 635 | buf.d[0] = byterev_8(reg->d[1]); |
| 636 | buf.d[1] = byterev_8(reg->d[0]); |
| 637 | reg = &buf; |
| 638 | } |
| 639 | memcpy(mem, reg, size); |
| 640 | break; |
| 641 | case 8: |
| 642 | /* scalar stores, stxvd2x */ |
| 643 | write_size = (size >= 8) ? 8 : size; |
| 644 | i = IS_LE ? 8 : 8 - write_size; |
| 645 | if (size < 8 && op->vsx_flags & VSX_FPCONV) { |
| 646 | buf.d[0] = buf.d[1] = 0; |
| 647 | preempt_disable(); |
| 648 | conv_dp_to_sp(®->dp[IS_LE], &buf.fp[1 + IS_LE]); |
| 649 | preempt_enable(); |
| 650 | reg = &buf; |
| 651 | } |
| 652 | memcpy(mem, ®->b[i], write_size); |
| 653 | if (size == 16) |
| 654 | memcpy(mem + 8, ®->d[IS_BE], 8); |
| 655 | break; |
| 656 | case 4: |
| 657 | /* stxvw4x */ |
| 658 | wp = mem; |
| 659 | for (j = 0; j < size / 4; ++j) { |
| 660 | i = IS_LE ? 3 - j : j; |
| 661 | *wp++ = reg->w[i]; |
| 662 | } |
| 663 | break; |
| 664 | case 2: |
| 665 | /* stxvh8x */ |
| 666 | hp = mem; |
| 667 | for (j = 0; j < size / 2; ++j) { |
| 668 | i = IS_LE ? 7 - j : j; |
| 669 | *hp++ = reg->h[i]; |
| 670 | } |
| 671 | break; |
| 672 | case 1: |
| 673 | /* stvxb16x */ |
| 674 | bp = mem; |
| 675 | for (j = 0; j < size; ++j) { |
| 676 | i = IS_LE ? 15 - j : j; |
| 677 | *bp++ = reg->b[i]; |
| 678 | } |
| 679 | break; |
| 680 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 681 | } |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 682 | EXPORT_SYMBOL_GPL(emulate_vsx_store); |
| 683 | NOKPROBE_SYMBOL(emulate_vsx_store); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 684 | #endif /* CONFIG_VSX */ |
| 685 | |
| 686 | #define __put_user_asmx(x, addr, err, op, cr) \ |
| 687 | __asm__ __volatile__( \ |
| 688 | "1: " op " %2,0,%3\n" \ |
| 689 | " mfcr %1\n" \ |
| 690 | "2:\n" \ |
| 691 | ".section .fixup,\"ax\"\n" \ |
| 692 | "3: li %0,%4\n" \ |
| 693 | " b 2b\n" \ |
| 694 | ".previous\n" \ |
Nicholas Piggin | 24bfa6a | 2016-10-13 16:42:53 +1100 | [diff] [blame] | 695 | EX_TABLE(1b, 3b) \ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 696 | : "=r" (err), "=r" (cr) \ |
| 697 | : "r" (x), "r" (addr), "i" (-EFAULT), "0" (err)) |
| 698 | |
| 699 | #define __get_user_asmx(x, addr, err, op) \ |
| 700 | __asm__ __volatile__( \ |
| 701 | "1: "op" %1,0,%2\n" \ |
| 702 | "2:\n" \ |
| 703 | ".section .fixup,\"ax\"\n" \ |
| 704 | "3: li %0,%3\n" \ |
| 705 | " b 2b\n" \ |
| 706 | ".previous\n" \ |
Nicholas Piggin | 24bfa6a | 2016-10-13 16:42:53 +1100 | [diff] [blame] | 707 | EX_TABLE(1b, 3b) \ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 708 | : "=r" (err), "=r" (x) \ |
| 709 | : "r" (addr), "i" (-EFAULT), "0" (err)) |
| 710 | |
| 711 | #define __cacheop_user_asmx(addr, err, op) \ |
| 712 | __asm__ __volatile__( \ |
| 713 | "1: "op" 0,%1\n" \ |
| 714 | "2:\n" \ |
| 715 | ".section .fixup,\"ax\"\n" \ |
| 716 | "3: li %0,%3\n" \ |
| 717 | " b 2b\n" \ |
| 718 | ".previous\n" \ |
Nicholas Piggin | 24bfa6a | 2016-10-13 16:42:53 +1100 | [diff] [blame] | 719 | EX_TABLE(1b, 3b) \ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 720 | : "=r" (err) \ |
| 721 | : "r" (addr), "i" (-EFAULT), "0" (err)) |
| 722 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 723 | static nokprobe_inline void set_cr0(const struct pt_regs *regs, |
| 724 | struct instruction_op *op, int rd) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 725 | { |
| 726 | long val = regs->gpr[rd]; |
| 727 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 728 | op->type |= SETCC; |
| 729 | op->ccval = (regs->ccr & 0x0fffffff) | ((regs->xer >> 3) & 0x10000000); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 730 | #ifdef __powerpc64__ |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 731 | if (!(regs->msr & MSR_64BIT)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 732 | val = (int) val; |
| 733 | #endif |
| 734 | if (val < 0) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 735 | op->ccval |= 0x80000000; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 736 | else if (val > 0) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 737 | op->ccval |= 0x40000000; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 738 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 739 | op->ccval |= 0x20000000; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 740 | } |
| 741 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 742 | static nokprobe_inline void add_with_carry(const struct pt_regs *regs, |
| 743 | struct instruction_op *op, int rd, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 744 | unsigned long val1, unsigned long val2, |
| 745 | unsigned long carry_in) |
| 746 | { |
| 747 | unsigned long val = val1 + val2; |
| 748 | |
| 749 | if (carry_in) |
| 750 | ++val; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 751 | op->type = COMPUTE + SETREG + SETXER; |
| 752 | op->reg = rd; |
| 753 | op->val = val; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 754 | #ifdef __powerpc64__ |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 755 | if (!(regs->msr & MSR_64BIT)) { |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 756 | val = (unsigned int) val; |
| 757 | val1 = (unsigned int) val1; |
| 758 | } |
| 759 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 760 | op->xerval = regs->xer; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 761 | if (val < val1 || (carry_in && val == val1)) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 762 | op->xerval |= XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 763 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 764 | op->xerval &= ~XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 765 | } |
| 766 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 767 | static nokprobe_inline void do_cmp_signed(const struct pt_regs *regs, |
| 768 | struct instruction_op *op, |
| 769 | long v1, long v2, int crfld) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 770 | { |
| 771 | unsigned int crval, shift; |
| 772 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 773 | op->type = COMPUTE + SETCC; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 774 | crval = (regs->xer >> 31) & 1; /* get SO bit */ |
| 775 | if (v1 < v2) |
| 776 | crval |= 8; |
| 777 | else if (v1 > v2) |
| 778 | crval |= 4; |
| 779 | else |
| 780 | crval |= 2; |
| 781 | shift = (7 - crfld) * 4; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 782 | op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 783 | } |
| 784 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 785 | static nokprobe_inline void do_cmp_unsigned(const struct pt_regs *regs, |
| 786 | struct instruction_op *op, |
| 787 | unsigned long v1, |
| 788 | unsigned long v2, int crfld) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 789 | { |
| 790 | unsigned int crval, shift; |
| 791 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 792 | op->type = COMPUTE + SETCC; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 793 | crval = (regs->xer >> 31) & 1; /* get SO bit */ |
| 794 | if (v1 < v2) |
| 795 | crval |= 8; |
| 796 | else if (v1 > v2) |
| 797 | crval |= 4; |
| 798 | else |
| 799 | crval |= 2; |
| 800 | shift = (7 - crfld) * 4; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 801 | op->ccval = (regs->ccr & ~(0xf << shift)) | (crval << shift); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 802 | } |
| 803 | |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 804 | static nokprobe_inline void do_cmpb(const struct pt_regs *regs, |
| 805 | struct instruction_op *op, |
| 806 | unsigned long v1, unsigned long v2) |
Matt Brown | 02c0f62 | 2017-07-31 10:58:22 +1000 | [diff] [blame] | 807 | { |
| 808 | unsigned long long out_val, mask; |
| 809 | int i; |
| 810 | |
| 811 | out_val = 0; |
| 812 | for (i = 0; i < 8; i++) { |
| 813 | mask = 0xffUL << (i * 8); |
| 814 | if ((v1 & mask) == (v2 & mask)) |
| 815 | out_val |= mask; |
| 816 | } |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 817 | op->val = out_val; |
Matt Brown | 02c0f62 | 2017-07-31 10:58:22 +1000 | [diff] [blame] | 818 | } |
| 819 | |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 820 | /* |
| 821 | * The size parameter is used to adjust the equivalent popcnt instruction. |
| 822 | * popcntb = 8, popcntw = 32, popcntd = 64 |
| 823 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 824 | static nokprobe_inline void do_popcnt(const struct pt_regs *regs, |
| 825 | struct instruction_op *op, |
| 826 | unsigned long v1, int size) |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 827 | { |
| 828 | unsigned long long out = v1; |
| 829 | |
| 830 | out -= (out >> 1) & 0x5555555555555555; |
| 831 | out = (0x3333333333333333 & out) + (0x3333333333333333 & (out >> 2)); |
| 832 | out = (out + (out >> 4)) & 0x0f0f0f0f0f0f0f0f; |
| 833 | |
| 834 | if (size == 8) { /* popcntb */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 835 | op->val = out; |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 836 | return; |
| 837 | } |
| 838 | out += out >> 8; |
| 839 | out += out >> 16; |
| 840 | if (size == 32) { /* popcntw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 841 | op->val = out & 0x0000003f0000003f; |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 842 | return; |
| 843 | } |
| 844 | |
| 845 | out = (out + (out >> 32)) & 0x7f; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 846 | op->val = out; /* popcntd */ |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 847 | } |
| 848 | |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 849 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 850 | static nokprobe_inline void do_bpermd(const struct pt_regs *regs, |
| 851 | struct instruction_op *op, |
| 852 | unsigned long v1, unsigned long v2) |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 853 | { |
| 854 | unsigned char perm, idx; |
| 855 | unsigned int i; |
| 856 | |
| 857 | perm = 0; |
| 858 | for (i = 0; i < 8; i++) { |
| 859 | idx = (v1 >> (i * 8)) & 0xff; |
| 860 | if (idx < 64) |
| 861 | if (v2 & PPC_BIT(idx)) |
| 862 | perm |= 1 << i; |
| 863 | } |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 864 | op->val = perm; |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 865 | } |
| 866 | #endif /* CONFIG_PPC64 */ |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 867 | /* |
| 868 | * The size parameter adjusts the equivalent prty instruction. |
| 869 | * prtyw = 32, prtyd = 64 |
| 870 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 871 | static nokprobe_inline void do_prty(const struct pt_regs *regs, |
| 872 | struct instruction_op *op, |
| 873 | unsigned long v, int size) |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 874 | { |
| 875 | unsigned long long res = v ^ (v >> 8); |
| 876 | |
| 877 | res ^= res >> 16; |
| 878 | if (size == 32) { /* prtyw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 879 | op->val = res & 0x0000000100000001; |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 880 | return; |
| 881 | } |
| 882 | |
| 883 | res ^= res >> 32; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 884 | op->val = res & 1; /*prtyd */ |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 885 | } |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 886 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 887 | static nokprobe_inline int trap_compare(long v1, long v2) |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 888 | { |
| 889 | int ret = 0; |
| 890 | |
| 891 | if (v1 < v2) |
| 892 | ret |= 0x10; |
| 893 | else if (v1 > v2) |
| 894 | ret |= 0x08; |
| 895 | else |
| 896 | ret |= 0x04; |
| 897 | if ((unsigned long)v1 < (unsigned long)v2) |
| 898 | ret |= 0x02; |
| 899 | else if ((unsigned long)v1 > (unsigned long)v2) |
| 900 | ret |= 0x01; |
| 901 | return ret; |
| 902 | } |
| 903 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 904 | /* |
| 905 | * Elements of 32-bit rotate and mask instructions. |
| 906 | */ |
| 907 | #define MASK32(mb, me) ((0xffffffffUL >> (mb)) + \ |
| 908 | ((signed long)-0x80000000L >> (me)) + ((me) >= (mb))) |
| 909 | #ifdef __powerpc64__ |
| 910 | #define MASK64_L(mb) (~0UL >> (mb)) |
| 911 | #define MASK64_R(me) ((signed long)-0x8000000000000000L >> (me)) |
| 912 | #define MASK64(mb, me) (MASK64_L(mb) + MASK64_R(me) + ((me) >= (mb))) |
| 913 | #define DATA32(x) (((x) & 0xffffffffUL) | (((x) & 0xffffffffUL) << 32)) |
| 914 | #else |
| 915 | #define DATA32(x) (x) |
| 916 | #endif |
| 917 | #define ROTATE(x, n) ((n) ? (((x) << (n)) | ((x) >> (8 * sizeof(long) - (n)))) : (x)) |
| 918 | |
| 919 | /* |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 920 | * Decode an instruction, and return information about it in *op |
| 921 | * without changing *regs. |
| 922 | * Integer arithmetic and logical instructions, branches, and barrier |
| 923 | * instructions can be emulated just using the information in *op. |
| 924 | * |
| 925 | * Return value is 1 if the instruction can be emulated just by |
| 926 | * updating *regs with the information in *op, -1 if we need the |
| 927 | * GPRs but *regs doesn't contain the full register set, or 0 |
| 928 | * otherwise. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 929 | */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 930 | int analyse_instr(struct instruction_op *op, const struct pt_regs *regs, |
| 931 | unsigned int instr) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 932 | { |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 933 | unsigned int opcode, ra, rb, rd, spr, u; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 934 | unsigned long int imm; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 935 | unsigned long int val, val2; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 936 | unsigned int mb, me, sh; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 937 | long ival; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 938 | |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 939 | op->type = COMPUTE; |
| 940 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 941 | opcode = instr >> 26; |
| 942 | switch (opcode) { |
| 943 | case 16: /* bc */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 944 | op->type = BRANCH; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 945 | imm = (signed short)(instr & 0xfffc); |
| 946 | if ((instr & 2) == 0) |
| 947 | imm += regs->nip; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 948 | op->val = truncate_if_32bit(regs->msr, imm); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 949 | if (instr & 1) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 950 | op->type |= SETLK; |
| 951 | if (branch_taken(instr, regs, op)) |
| 952 | op->type |= BRTAKEN; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 953 | return 1; |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 954 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 955 | case 17: /* sc */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 956 | if ((instr & 0xfe2) == 2) |
| 957 | op->type = SYSCALL; |
| 958 | else |
| 959 | op->type = UNKNOWN; |
| 960 | return 0; |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 961 | #endif |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 962 | case 18: /* b */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 963 | op->type = BRANCH | BRTAKEN; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 964 | imm = instr & 0x03fffffc; |
| 965 | if (imm & 0x02000000) |
| 966 | imm -= 0x04000000; |
| 967 | if ((instr & 2) == 0) |
| 968 | imm += regs->nip; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 969 | op->val = truncate_if_32bit(regs->msr, imm); |
Michael Ellerman | b91e136 | 2011-04-07 21:56:04 +0000 | [diff] [blame] | 970 | if (instr & 1) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 971 | op->type |= SETLK; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 972 | return 1; |
| 973 | case 19: |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 974 | switch ((instr >> 1) & 0x3ff) { |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 975 | case 0: /* mcrf */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 976 | op->type = COMPUTE + SETCC; |
Anton Blanchard | 87c4b83e | 2017-06-15 09:46:38 +1000 | [diff] [blame] | 977 | rd = 7 - ((instr >> 23) & 0x7); |
| 978 | ra = 7 - ((instr >> 18) & 0x7); |
| 979 | rd *= 4; |
| 980 | ra *= 4; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 981 | val = (regs->ccr >> ra) & 0xf; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 982 | op->ccval = (regs->ccr & ~(0xfUL << rd)) | (val << rd); |
| 983 | return 1; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 984 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 985 | case 16: /* bclr */ |
| 986 | case 528: /* bcctr */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 987 | op->type = BRANCH; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 988 | imm = (instr & 0x400)? regs->ctr: regs->link; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 989 | op->val = truncate_if_32bit(regs->msr, imm); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 990 | if (instr & 1) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 991 | op->type |= SETLK; |
| 992 | if (branch_taken(instr, regs, op)) |
| 993 | op->type |= BRTAKEN; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 994 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 995 | |
| 996 | case 18: /* rfid, scary */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 997 | if (regs->msr & MSR_PR) |
| 998 | goto priv; |
| 999 | op->type = RFI; |
| 1000 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1001 | |
| 1002 | case 150: /* isync */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1003 | op->type = BARRIER | BARRIER_ISYNC; |
| 1004 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1005 | |
| 1006 | case 33: /* crnor */ |
| 1007 | case 129: /* crandc */ |
| 1008 | case 193: /* crxor */ |
| 1009 | case 225: /* crnand */ |
| 1010 | case 257: /* crand */ |
| 1011 | case 289: /* creqv */ |
| 1012 | case 417: /* crorc */ |
| 1013 | case 449: /* cror */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1014 | op->type = COMPUTE + SETCC; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1015 | ra = (instr >> 16) & 0x1f; |
| 1016 | rb = (instr >> 11) & 0x1f; |
| 1017 | rd = (instr >> 21) & 0x1f; |
| 1018 | ra = (regs->ccr >> (31 - ra)) & 1; |
| 1019 | rb = (regs->ccr >> (31 - rb)) & 1; |
| 1020 | val = (instr >> (6 + ra * 2 + rb)) & 1; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1021 | op->ccval = (regs->ccr & ~(1UL << (31 - rd))) | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1022 | (val << (31 - rd)); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1023 | return 1; |
| 1024 | default: |
| 1025 | op->type = UNKNOWN; |
| 1026 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1027 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1028 | break; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1029 | case 31: |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1030 | switch ((instr >> 1) & 0x3ff) { |
| 1031 | case 598: /* sync */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1032 | op->type = BARRIER + BARRIER_SYNC; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1033 | #ifdef __powerpc64__ |
| 1034 | switch ((instr >> 21) & 3) { |
| 1035 | case 1: /* lwsync */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1036 | op->type = BARRIER + BARRIER_LWSYNC; |
| 1037 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1038 | case 2: /* ptesync */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1039 | op->type = BARRIER + BARRIER_PTESYNC; |
| 1040 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1041 | } |
| 1042 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1043 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1044 | |
| 1045 | case 854: /* eieio */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1046 | op->type = BARRIER + BARRIER_EIEIO; |
| 1047 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1048 | } |
| 1049 | break; |
| 1050 | } |
| 1051 | |
| 1052 | /* Following cases refer to regs->gpr[], so we need all regs */ |
| 1053 | if (!FULL_REGS(regs)) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1054 | return -1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1055 | |
| 1056 | rd = (instr >> 21) & 0x1f; |
| 1057 | ra = (instr >> 16) & 0x1f; |
| 1058 | rb = (instr >> 11) & 0x1f; |
| 1059 | |
| 1060 | switch (opcode) { |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1061 | #ifdef __powerpc64__ |
| 1062 | case 2: /* tdi */ |
| 1063 | if (rd & trap_compare(regs->gpr[ra], (short) instr)) |
| 1064 | goto trap; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1065 | return 1; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1066 | #endif |
| 1067 | case 3: /* twi */ |
| 1068 | if (rd & trap_compare((int)regs->gpr[ra], (short) instr)) |
| 1069 | goto trap; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1070 | return 1; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1071 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1072 | case 7: /* mulli */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1073 | op->val = regs->gpr[ra] * (short) instr; |
| 1074 | goto compute_done; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1075 | |
| 1076 | case 8: /* subfic */ |
| 1077 | imm = (short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1078 | add_with_carry(regs, op, rd, ~regs->gpr[ra], imm, 1); |
| 1079 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1080 | |
| 1081 | case 10: /* cmpli */ |
| 1082 | imm = (unsigned short) instr; |
| 1083 | val = regs->gpr[ra]; |
| 1084 | #ifdef __powerpc64__ |
| 1085 | if ((rd & 1) == 0) |
| 1086 | val = (unsigned int) val; |
| 1087 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1088 | do_cmp_unsigned(regs, op, val, imm, rd >> 2); |
| 1089 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1090 | |
| 1091 | case 11: /* cmpi */ |
| 1092 | imm = (short) instr; |
| 1093 | val = regs->gpr[ra]; |
| 1094 | #ifdef __powerpc64__ |
| 1095 | if ((rd & 1) == 0) |
| 1096 | val = (int) val; |
| 1097 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1098 | do_cmp_signed(regs, op, val, imm, rd >> 2); |
| 1099 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1100 | |
| 1101 | case 12: /* addic */ |
| 1102 | imm = (short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1103 | add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0); |
| 1104 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1105 | |
| 1106 | case 13: /* addic. */ |
| 1107 | imm = (short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1108 | add_with_carry(regs, op, rd, regs->gpr[ra], imm, 0); |
| 1109 | set_cr0(regs, op, rd); |
| 1110 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1111 | |
| 1112 | case 14: /* addi */ |
| 1113 | imm = (short) instr; |
| 1114 | if (ra) |
| 1115 | imm += regs->gpr[ra]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1116 | op->val = imm; |
| 1117 | goto compute_done; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1118 | |
| 1119 | case 15: /* addis */ |
| 1120 | imm = ((short) instr) << 16; |
| 1121 | if (ra) |
| 1122 | imm += regs->gpr[ra]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1123 | op->val = imm; |
| 1124 | goto compute_done; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1125 | |
| 1126 | case 20: /* rlwimi */ |
| 1127 | mb = (instr >> 6) & 0x1f; |
| 1128 | me = (instr >> 1) & 0x1f; |
| 1129 | val = DATA32(regs->gpr[rd]); |
| 1130 | imm = MASK32(mb, me); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1131 | op->val = (regs->gpr[ra] & ~imm) | (ROTATE(val, rb) & imm); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1132 | goto logical_done; |
| 1133 | |
| 1134 | case 21: /* rlwinm */ |
| 1135 | mb = (instr >> 6) & 0x1f; |
| 1136 | me = (instr >> 1) & 0x1f; |
| 1137 | val = DATA32(regs->gpr[rd]); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1138 | op->val = ROTATE(val, rb) & MASK32(mb, me); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1139 | goto logical_done; |
| 1140 | |
| 1141 | case 23: /* rlwnm */ |
| 1142 | mb = (instr >> 6) & 0x1f; |
| 1143 | me = (instr >> 1) & 0x1f; |
| 1144 | rb = regs->gpr[rb] & 0x1f; |
| 1145 | val = DATA32(regs->gpr[rd]); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1146 | op->val = ROTATE(val, rb) & MASK32(mb, me); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1147 | goto logical_done; |
| 1148 | |
| 1149 | case 24: /* ori */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1150 | op->val = regs->gpr[rd] | (unsigned short) instr; |
| 1151 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1152 | |
| 1153 | case 25: /* oris */ |
| 1154 | imm = (unsigned short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1155 | op->val = regs->gpr[rd] | (imm << 16); |
| 1156 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1157 | |
| 1158 | case 26: /* xori */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1159 | op->val = regs->gpr[rd] ^ (unsigned short) instr; |
| 1160 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1161 | |
| 1162 | case 27: /* xoris */ |
| 1163 | imm = (unsigned short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1164 | op->val = regs->gpr[rd] ^ (imm << 16); |
| 1165 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1166 | |
| 1167 | case 28: /* andi. */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1168 | op->val = regs->gpr[rd] & (unsigned short) instr; |
| 1169 | set_cr0(regs, op, ra); |
| 1170 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1171 | |
| 1172 | case 29: /* andis. */ |
| 1173 | imm = (unsigned short) instr; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1174 | op->val = regs->gpr[rd] & (imm << 16); |
| 1175 | set_cr0(regs, op, ra); |
| 1176 | goto logical_done_nocc; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1177 | |
| 1178 | #ifdef __powerpc64__ |
| 1179 | case 30: /* rld* */ |
| 1180 | mb = ((instr >> 6) & 0x1f) | (instr & 0x20); |
| 1181 | val = regs->gpr[rd]; |
| 1182 | if ((instr & 0x10) == 0) { |
| 1183 | sh = rb | ((instr & 2) << 4); |
| 1184 | val = ROTATE(val, sh); |
| 1185 | switch ((instr >> 2) & 3) { |
| 1186 | case 0: /* rldicl */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1187 | val &= MASK64_L(mb); |
| 1188 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1189 | case 1: /* rldicr */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1190 | val &= MASK64_R(mb); |
| 1191 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1192 | case 2: /* rldic */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1193 | val &= MASK64(mb, 63 - sh); |
| 1194 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1195 | case 3: /* rldimi */ |
| 1196 | imm = MASK64(mb, 63 - sh); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1197 | val = (regs->gpr[ra] & ~imm) | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1198 | (val & imm); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1199 | } |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1200 | op->val = val; |
| 1201 | goto logical_done; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1202 | } else { |
| 1203 | sh = regs->gpr[rb] & 0x3f; |
| 1204 | val = ROTATE(val, sh); |
| 1205 | switch ((instr >> 1) & 7) { |
| 1206 | case 0: /* rldcl */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1207 | op->val = val & MASK64_L(mb); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1208 | goto logical_done; |
| 1209 | case 1: /* rldcr */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1210 | op->val = val & MASK64_R(mb); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1211 | goto logical_done; |
| 1212 | } |
| 1213 | } |
| 1214 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1215 | op->type = UNKNOWN; /* illegal instruction */ |
| 1216 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1217 | |
| 1218 | case 31: |
Paul Mackerras | f1bbb99 | 2017-08-30 14:12:29 +1000 | [diff] [blame^] | 1219 | /* isel occupies 32 minor opcodes */ |
| 1220 | if (((instr >> 1) & 0x1f) == 15) { |
| 1221 | mb = (instr >> 6) & 0x1f; /* bc field */ |
| 1222 | val = (regs->ccr >> (31 - mb)) & 1; |
| 1223 | val2 = (ra) ? regs->gpr[ra] : 0; |
| 1224 | |
| 1225 | op->val = (val) ? val2 : regs->gpr[rb]; |
| 1226 | goto compute_done; |
| 1227 | } |
| 1228 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1229 | switch ((instr >> 1) & 0x3ff) { |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1230 | case 4: /* tw */ |
| 1231 | if (rd == 0x1f || |
| 1232 | (rd & trap_compare((int)regs->gpr[ra], |
| 1233 | (int)regs->gpr[rb]))) |
| 1234 | goto trap; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1235 | return 1; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1236 | #ifdef __powerpc64__ |
| 1237 | case 68: /* td */ |
| 1238 | if (rd & trap_compare(regs->gpr[ra], regs->gpr[rb])) |
| 1239 | goto trap; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1240 | return 1; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1241 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1242 | case 83: /* mfmsr */ |
| 1243 | if (regs->msr & MSR_PR) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1244 | goto priv; |
| 1245 | op->type = MFMSR; |
| 1246 | op->reg = rd; |
| 1247 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1248 | case 146: /* mtmsr */ |
| 1249 | if (regs->msr & MSR_PR) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1250 | goto priv; |
| 1251 | op->type = MTMSR; |
| 1252 | op->reg = rd; |
| 1253 | op->val = 0xffffffff & ~(MSR_ME | MSR_LE); |
| 1254 | return 0; |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 1255 | #ifdef CONFIG_PPC64 |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1256 | case 178: /* mtmsrd */ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1257 | if (regs->msr & MSR_PR) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1258 | goto priv; |
| 1259 | op->type = MTMSR; |
| 1260 | op->reg = rd; |
| 1261 | /* only MSR_EE and MSR_RI get changed if bit 15 set */ |
| 1262 | /* mtmsrd doesn't change MSR_HV, MSR_ME or MSR_LE */ |
| 1263 | imm = (instr & 0x10000)? 0x8002: 0xefffffffffffeffeUL; |
| 1264 | op->val = imm; |
| 1265 | return 0; |
Paul Mackerras | c032524 | 2005-10-28 22:48:08 +1000 | [diff] [blame] | 1266 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1267 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1268 | case 19: /* mfcr */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1269 | imm = 0xffffffffUL; |
Anton Blanchard | 64e756c | 2017-06-15 09:46:39 +1000 | [diff] [blame] | 1270 | if ((instr >> 20) & 1) { |
| 1271 | imm = 0xf0000000UL; |
| 1272 | for (sh = 0; sh < 8; ++sh) { |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1273 | if (instr & (0x80000 >> sh)) |
Anton Blanchard | 64e756c | 2017-06-15 09:46:39 +1000 | [diff] [blame] | 1274 | break; |
Anton Blanchard | 64e756c | 2017-06-15 09:46:39 +1000 | [diff] [blame] | 1275 | imm >>= 4; |
| 1276 | } |
Anton Blanchard | 64e756c | 2017-06-15 09:46:39 +1000 | [diff] [blame] | 1277 | } |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1278 | op->val = regs->ccr & imm; |
| 1279 | goto compute_done; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1280 | |
| 1281 | case 144: /* mtcrf */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1282 | op->type = COMPUTE + SETCC; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1283 | imm = 0xf0000000UL; |
| 1284 | val = regs->gpr[rd]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1285 | op->val = regs->ccr; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1286 | for (sh = 0; sh < 8; ++sh) { |
| 1287 | if (instr & (0x80000 >> sh)) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1288 | op->val = (op->val & ~imm) | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1289 | (val & imm); |
| 1290 | imm >>= 4; |
| 1291 | } |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1292 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1293 | |
| 1294 | case 339: /* mfspr */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1295 | spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1296 | op->type = MFSPR; |
| 1297 | op->reg = rd; |
| 1298 | op->spr = spr; |
| 1299 | if (spr == SPRN_XER || spr == SPRN_LR || |
| 1300 | spr == SPRN_CTR) |
| 1301 | return 1; |
| 1302 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1303 | |
| 1304 | case 467: /* mtspr */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1305 | spr = ((instr >> 16) & 0x1f) | ((instr >> 6) & 0x3e0); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1306 | op->type = MTSPR; |
| 1307 | op->val = regs->gpr[rd]; |
| 1308 | op->spr = spr; |
| 1309 | if (spr == SPRN_XER || spr == SPRN_LR || |
| 1310 | spr == SPRN_CTR) |
| 1311 | return 1; |
| 1312 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1313 | |
| 1314 | /* |
| 1315 | * Compare instructions |
| 1316 | */ |
| 1317 | case 0: /* cmp */ |
| 1318 | val = regs->gpr[ra]; |
| 1319 | val2 = regs->gpr[rb]; |
| 1320 | #ifdef __powerpc64__ |
| 1321 | if ((rd & 1) == 0) { |
| 1322 | /* word (32-bit) compare */ |
| 1323 | val = (int) val; |
| 1324 | val2 = (int) val2; |
| 1325 | } |
| 1326 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1327 | do_cmp_signed(regs, op, val, val2, rd >> 2); |
| 1328 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1329 | |
| 1330 | case 32: /* cmpl */ |
| 1331 | val = regs->gpr[ra]; |
| 1332 | val2 = regs->gpr[rb]; |
| 1333 | #ifdef __powerpc64__ |
| 1334 | if ((rd & 1) == 0) { |
| 1335 | /* word (32-bit) compare */ |
| 1336 | val = (unsigned int) val; |
| 1337 | val2 = (unsigned int) val2; |
| 1338 | } |
| 1339 | #endif |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1340 | do_cmp_unsigned(regs, op, val, val2, rd >> 2); |
| 1341 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1342 | |
Matt Brown | 02c0f62 | 2017-07-31 10:58:22 +1000 | [diff] [blame] | 1343 | case 508: /* cmpb */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1344 | do_cmpb(regs, op, regs->gpr[rd], regs->gpr[rb]); |
| 1345 | goto logical_done_nocc; |
Matt Brown | 02c0f62 | 2017-07-31 10:58:22 +1000 | [diff] [blame] | 1346 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1347 | /* |
| 1348 | * Arithmetic instructions |
| 1349 | */ |
| 1350 | case 8: /* subfc */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1351 | add_with_carry(regs, op, rd, ~regs->gpr[ra], |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1352 | regs->gpr[rb], 1); |
| 1353 | goto arith_done; |
| 1354 | #ifdef __powerpc64__ |
| 1355 | case 9: /* mulhdu */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1356 | asm("mulhdu %0,%1,%2" : "=r" (op->val) : |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1357 | "r" (regs->gpr[ra]), "r" (regs->gpr[rb])); |
| 1358 | goto arith_done; |
| 1359 | #endif |
| 1360 | case 10: /* addc */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1361 | add_with_carry(regs, op, rd, regs->gpr[ra], |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1362 | regs->gpr[rb], 0); |
| 1363 | goto arith_done; |
| 1364 | |
| 1365 | case 11: /* mulhwu */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1366 | asm("mulhwu %0,%1,%2" : "=r" (op->val) : |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1367 | "r" (regs->gpr[ra]), "r" (regs->gpr[rb])); |
| 1368 | goto arith_done; |
| 1369 | |
| 1370 | case 40: /* subf */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1371 | op->val = regs->gpr[rb] - regs->gpr[ra]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1372 | goto arith_done; |
| 1373 | #ifdef __powerpc64__ |
| 1374 | case 73: /* mulhd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1375 | asm("mulhd %0,%1,%2" : "=r" (op->val) : |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1376 | "r" (regs->gpr[ra]), "r" (regs->gpr[rb])); |
| 1377 | goto arith_done; |
| 1378 | #endif |
| 1379 | case 75: /* mulhw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1380 | asm("mulhw %0,%1,%2" : "=r" (op->val) : |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1381 | "r" (regs->gpr[ra]), "r" (regs->gpr[rb])); |
| 1382 | goto arith_done; |
| 1383 | |
| 1384 | case 104: /* neg */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1385 | op->val = -regs->gpr[ra]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1386 | goto arith_done; |
| 1387 | |
| 1388 | case 136: /* subfe */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1389 | add_with_carry(regs, op, rd, ~regs->gpr[ra], |
| 1390 | regs->gpr[rb], regs->xer & XER_CA); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1391 | goto arith_done; |
| 1392 | |
| 1393 | case 138: /* adde */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1394 | add_with_carry(regs, op, rd, regs->gpr[ra], |
| 1395 | regs->gpr[rb], regs->xer & XER_CA); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1396 | goto arith_done; |
| 1397 | |
| 1398 | case 200: /* subfze */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1399 | add_with_carry(regs, op, rd, ~regs->gpr[ra], 0L, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1400 | regs->xer & XER_CA); |
| 1401 | goto arith_done; |
| 1402 | |
| 1403 | case 202: /* addze */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1404 | add_with_carry(regs, op, rd, regs->gpr[ra], 0L, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1405 | regs->xer & XER_CA); |
| 1406 | goto arith_done; |
| 1407 | |
| 1408 | case 232: /* subfme */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1409 | add_with_carry(regs, op, rd, ~regs->gpr[ra], -1L, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1410 | regs->xer & XER_CA); |
| 1411 | goto arith_done; |
| 1412 | #ifdef __powerpc64__ |
| 1413 | case 233: /* mulld */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1414 | op->val = regs->gpr[ra] * regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1415 | goto arith_done; |
| 1416 | #endif |
| 1417 | case 234: /* addme */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1418 | add_with_carry(regs, op, rd, regs->gpr[ra], -1L, |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1419 | regs->xer & XER_CA); |
| 1420 | goto arith_done; |
| 1421 | |
| 1422 | case 235: /* mullw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1423 | op->val = (unsigned int) regs->gpr[ra] * |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1424 | (unsigned int) regs->gpr[rb]; |
| 1425 | goto arith_done; |
| 1426 | |
| 1427 | case 266: /* add */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1428 | op->val = regs->gpr[ra] + regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1429 | goto arith_done; |
| 1430 | #ifdef __powerpc64__ |
| 1431 | case 457: /* divdu */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1432 | op->val = regs->gpr[ra] / regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1433 | goto arith_done; |
| 1434 | #endif |
| 1435 | case 459: /* divwu */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1436 | op->val = (unsigned int) regs->gpr[ra] / |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1437 | (unsigned int) regs->gpr[rb]; |
| 1438 | goto arith_done; |
| 1439 | #ifdef __powerpc64__ |
| 1440 | case 489: /* divd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1441 | op->val = (long int) regs->gpr[ra] / |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1442 | (long int) regs->gpr[rb]; |
| 1443 | goto arith_done; |
| 1444 | #endif |
| 1445 | case 491: /* divw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1446 | op->val = (int) regs->gpr[ra] / |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1447 | (int) regs->gpr[rb]; |
| 1448 | goto arith_done; |
| 1449 | |
| 1450 | |
| 1451 | /* |
| 1452 | * Logical instructions |
| 1453 | */ |
| 1454 | case 26: /* cntlzw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1455 | op->val = __builtin_clz((unsigned int) regs->gpr[rd]); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1456 | goto logical_done; |
| 1457 | #ifdef __powerpc64__ |
| 1458 | case 58: /* cntlzd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1459 | op->val = __builtin_clzl(regs->gpr[rd]); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1460 | goto logical_done; |
| 1461 | #endif |
| 1462 | case 28: /* and */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1463 | op->val = regs->gpr[rd] & regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1464 | goto logical_done; |
| 1465 | |
| 1466 | case 60: /* andc */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1467 | op->val = regs->gpr[rd] & ~regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1468 | goto logical_done; |
| 1469 | |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1470 | case 122: /* popcntb */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1471 | do_popcnt(regs, op, regs->gpr[rd], 8); |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1472 | goto logical_done; |
| 1473 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1474 | case 124: /* nor */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1475 | op->val = ~(regs->gpr[rd] | regs->gpr[rb]); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1476 | goto logical_done; |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 1477 | |
| 1478 | case 154: /* prtyw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1479 | do_prty(regs, op, regs->gpr[rd], 32); |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 1480 | goto logical_done; |
| 1481 | |
| 1482 | case 186: /* prtyd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1483 | do_prty(regs, op, regs->gpr[rd], 64); |
Matt Brown | 2c979c4 | 2017-07-31 10:58:25 +1000 | [diff] [blame] | 1484 | goto logical_done; |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 1485 | #ifdef CONFIG_PPC64 |
| 1486 | case 252: /* bpermd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1487 | do_bpermd(regs, op, regs->gpr[rd], regs->gpr[rb]); |
Matt Brown | f312793 | 2017-07-31 10:58:24 +1000 | [diff] [blame] | 1488 | goto logical_done; |
| 1489 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1490 | case 284: /* xor */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1491 | op->val = ~(regs->gpr[rd] ^ regs->gpr[rb]); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1492 | goto logical_done; |
| 1493 | |
| 1494 | case 316: /* xor */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1495 | op->val = regs->gpr[rd] ^ regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1496 | goto logical_done; |
| 1497 | |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1498 | case 378: /* popcntw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1499 | do_popcnt(regs, op, regs->gpr[rd], 32); |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1500 | goto logical_done; |
| 1501 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1502 | case 412: /* orc */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1503 | op->val = regs->gpr[rd] | ~regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1504 | goto logical_done; |
| 1505 | |
| 1506 | case 444: /* or */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1507 | op->val = regs->gpr[rd] | regs->gpr[rb]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1508 | goto logical_done; |
| 1509 | |
| 1510 | case 476: /* nand */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1511 | op->val = ~(regs->gpr[rd] & regs->gpr[rb]); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1512 | goto logical_done; |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1513 | #ifdef CONFIG_PPC64 |
| 1514 | case 506: /* popcntd */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1515 | do_popcnt(regs, op, regs->gpr[rd], 64); |
Matt Brown | dcbd19b | 2017-07-31 10:58:23 +1000 | [diff] [blame] | 1516 | goto logical_done; |
| 1517 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1518 | case 922: /* extsh */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1519 | op->val = (signed short) regs->gpr[rd]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1520 | goto logical_done; |
| 1521 | |
| 1522 | case 954: /* extsb */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1523 | op->val = (signed char) regs->gpr[rd]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1524 | goto logical_done; |
| 1525 | #ifdef __powerpc64__ |
| 1526 | case 986: /* extsw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1527 | op->val = (signed int) regs->gpr[rd]; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1528 | goto logical_done; |
| 1529 | #endif |
| 1530 | |
| 1531 | /* |
| 1532 | * Shift instructions |
| 1533 | */ |
| 1534 | case 24: /* slw */ |
| 1535 | sh = regs->gpr[rb] & 0x3f; |
| 1536 | if (sh < 32) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1537 | op->val = (regs->gpr[rd] << sh) & 0xffffffffUL; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1538 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1539 | op->val = 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1540 | goto logical_done; |
| 1541 | |
| 1542 | case 536: /* srw */ |
| 1543 | sh = regs->gpr[rb] & 0x3f; |
| 1544 | if (sh < 32) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1545 | op->val = (regs->gpr[rd] & 0xffffffffUL) >> sh; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1546 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1547 | op->val = 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1548 | goto logical_done; |
| 1549 | |
| 1550 | case 792: /* sraw */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1551 | op->type = COMPUTE + SETREG + SETXER; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1552 | sh = regs->gpr[rb] & 0x3f; |
| 1553 | ival = (signed int) regs->gpr[rd]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1554 | op->val = ival >> (sh < 32 ? sh : 31); |
| 1555 | op->xerval = regs->xer; |
Paul Mackerras | e698b96 | 2014-07-19 17:47:57 +1000 | [diff] [blame] | 1556 | if (ival < 0 && (sh >= 32 || (ival & ((1ul << sh) - 1)) != 0)) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1557 | op->xerval |= XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1558 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1559 | op->xerval &= ~XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1560 | goto logical_done; |
| 1561 | |
| 1562 | case 824: /* srawi */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1563 | op->type = COMPUTE + SETREG + SETXER; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1564 | sh = rb; |
| 1565 | ival = (signed int) regs->gpr[rd]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1566 | op->val = ival >> sh; |
| 1567 | op->xerval = regs->xer; |
Paul Mackerras | e698b96 | 2014-07-19 17:47:57 +1000 | [diff] [blame] | 1568 | if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1569 | op->xerval |= XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1570 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1571 | op->xerval &= ~XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1572 | goto logical_done; |
| 1573 | |
| 1574 | #ifdef __powerpc64__ |
| 1575 | case 27: /* sld */ |
Paul Mackerras | e698b96 | 2014-07-19 17:47:57 +1000 | [diff] [blame] | 1576 | sh = regs->gpr[rb] & 0x7f; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1577 | if (sh < 64) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1578 | op->val = regs->gpr[rd] << sh; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1579 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1580 | op->val = 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1581 | goto logical_done; |
| 1582 | |
| 1583 | case 539: /* srd */ |
| 1584 | sh = regs->gpr[rb] & 0x7f; |
| 1585 | if (sh < 64) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1586 | op->val = regs->gpr[rd] >> sh; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1587 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1588 | op->val = 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1589 | goto logical_done; |
| 1590 | |
| 1591 | case 794: /* srad */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1592 | op->type = COMPUTE + SETREG + SETXER; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1593 | sh = regs->gpr[rb] & 0x7f; |
| 1594 | ival = (signed long int) regs->gpr[rd]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1595 | op->val = ival >> (sh < 64 ? sh : 63); |
| 1596 | op->xerval = regs->xer; |
Paul Mackerras | e698b96 | 2014-07-19 17:47:57 +1000 | [diff] [blame] | 1597 | if (ival < 0 && (sh >= 64 || (ival & ((1ul << sh) - 1)) != 0)) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1598 | op->xerval |= XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1599 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1600 | op->xerval &= ~XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1601 | goto logical_done; |
| 1602 | |
| 1603 | case 826: /* sradi with sh_5 = 0 */ |
| 1604 | case 827: /* sradi with sh_5 = 1 */ |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1605 | op->type = COMPUTE + SETREG + SETXER; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1606 | sh = rb | ((instr & 2) << 4); |
| 1607 | ival = (signed long int) regs->gpr[rd]; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1608 | op->val = ival >> sh; |
| 1609 | op->xerval = regs->xer; |
Paul Mackerras | e698b96 | 2014-07-19 17:47:57 +1000 | [diff] [blame] | 1610 | if (ival < 0 && (ival & ((1ul << sh) - 1)) != 0) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1611 | op->xerval |= XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1612 | else |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 1613 | op->xerval &= ~XER_CA; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1614 | goto logical_done; |
| 1615 | #endif /* __powerpc64__ */ |
| 1616 | |
| 1617 | /* |
| 1618 | * Cache instructions |
| 1619 | */ |
| 1620 | case 54: /* dcbst */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1621 | op->type = MKOP(CACHEOP, DCBST, 0); |
| 1622 | op->ea = xform_ea(instr, regs); |
| 1623 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1624 | |
| 1625 | case 86: /* dcbf */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1626 | op->type = MKOP(CACHEOP, DCBF, 0); |
| 1627 | op->ea = xform_ea(instr, regs); |
| 1628 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1629 | |
| 1630 | case 246: /* dcbtst */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1631 | op->type = MKOP(CACHEOP, DCBTST, 0); |
| 1632 | op->ea = xform_ea(instr, regs); |
| 1633 | op->reg = rd; |
| 1634 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1635 | |
| 1636 | case 278: /* dcbt */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1637 | op->type = MKOP(CACHEOP, DCBTST, 0); |
| 1638 | op->ea = xform_ea(instr, regs); |
| 1639 | op->reg = rd; |
| 1640 | return 0; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 1641 | |
| 1642 | case 982: /* icbi */ |
| 1643 | op->type = MKOP(CACHEOP, ICBI, 0); |
| 1644 | op->ea = xform_ea(instr, regs); |
| 1645 | return 0; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1646 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1647 | break; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1648 | } |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1649 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1650 | /* |
| 1651 | * Loads and stores. |
| 1652 | */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1653 | op->type = UNKNOWN; |
| 1654 | op->update_reg = ra; |
| 1655 | op->reg = rd; |
| 1656 | op->val = regs->gpr[rd]; |
| 1657 | u = (instr >> 20) & UPDATE; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1658 | op->vsx_flags = 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1659 | |
| 1660 | switch (opcode) { |
| 1661 | case 31: |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1662 | u = instr & UPDATE; |
| 1663 | op->ea = xform_ea(instr, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1664 | switch ((instr >> 1) & 0x3ff) { |
| 1665 | case 20: /* lwarx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1666 | op->type = MKOP(LARX, 0, 4); |
| 1667 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1668 | |
| 1669 | case 150: /* stwcx. */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1670 | op->type = MKOP(STCX, 0, 4); |
| 1671 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1672 | |
| 1673 | #ifdef __powerpc64__ |
| 1674 | case 84: /* ldarx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1675 | op->type = MKOP(LARX, 0, 8); |
| 1676 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1677 | |
| 1678 | case 214: /* stdcx. */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1679 | op->type = MKOP(STCX, 0, 8); |
| 1680 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1681 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1682 | case 52: /* lbarx */ |
| 1683 | op->type = MKOP(LARX, 0, 1); |
| 1684 | break; |
| 1685 | |
| 1686 | case 694: /* stbcx. */ |
| 1687 | op->type = MKOP(STCX, 0, 1); |
| 1688 | break; |
| 1689 | |
| 1690 | case 116: /* lharx */ |
| 1691 | op->type = MKOP(LARX, 0, 2); |
| 1692 | break; |
| 1693 | |
| 1694 | case 726: /* sthcx. */ |
| 1695 | op->type = MKOP(STCX, 0, 2); |
| 1696 | break; |
| 1697 | |
| 1698 | case 276: /* lqarx */ |
| 1699 | if (!((rd & 1) || rd == ra || rd == rb)) |
| 1700 | op->type = MKOP(LARX, 0, 16); |
| 1701 | break; |
| 1702 | |
| 1703 | case 182: /* stqcx. */ |
| 1704 | if (!(rd & 1)) |
| 1705 | op->type = MKOP(STCX, 0, 16); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1706 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1707 | #endif |
| 1708 | |
| 1709 | case 23: /* lwzx */ |
| 1710 | case 55: /* lwzux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1711 | op->type = MKOP(LOAD, u, 4); |
| 1712 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1713 | |
| 1714 | case 87: /* lbzx */ |
| 1715 | case 119: /* lbzux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1716 | op->type = MKOP(LOAD, u, 1); |
| 1717 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1718 | |
| 1719 | #ifdef CONFIG_ALTIVEC |
| 1720 | case 103: /* lvx */ |
| 1721 | case 359: /* lvxl */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1722 | op->type = MKOP(LOAD_VMX, 0, 16); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1723 | op->element_size = 16; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1724 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1725 | |
| 1726 | case 231: /* stvx */ |
| 1727 | case 487: /* stvxl */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1728 | op->type = MKOP(STORE_VMX, 0, 16); |
| 1729 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1730 | #endif /* CONFIG_ALTIVEC */ |
| 1731 | |
| 1732 | #ifdef __powerpc64__ |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1733 | case 21: /* ldx */ |
| 1734 | case 53: /* ldux */ |
| 1735 | op->type = MKOP(LOAD, u, 8); |
| 1736 | break; |
| 1737 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1738 | case 149: /* stdx */ |
| 1739 | case 181: /* stdux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1740 | op->type = MKOP(STORE, u, 8); |
| 1741 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1742 | #endif |
| 1743 | |
| 1744 | case 151: /* stwx */ |
| 1745 | case 183: /* stwux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1746 | op->type = MKOP(STORE, u, 4); |
| 1747 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1748 | |
| 1749 | case 215: /* stbx */ |
| 1750 | case 247: /* stbux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1751 | op->type = MKOP(STORE, u, 1); |
| 1752 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1753 | |
| 1754 | case 279: /* lhzx */ |
| 1755 | case 311: /* lhzux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1756 | op->type = MKOP(LOAD, u, 2); |
| 1757 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1758 | |
| 1759 | #ifdef __powerpc64__ |
| 1760 | case 341: /* lwax */ |
| 1761 | case 373: /* lwaux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1762 | op->type = MKOP(LOAD, SIGNEXT | u, 4); |
| 1763 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1764 | #endif |
| 1765 | |
| 1766 | case 343: /* lhax */ |
| 1767 | case 375: /* lhaux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1768 | op->type = MKOP(LOAD, SIGNEXT | u, 2); |
| 1769 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1770 | |
| 1771 | case 407: /* sthx */ |
| 1772 | case 439: /* sthux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1773 | op->type = MKOP(STORE, u, 2); |
| 1774 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1775 | |
| 1776 | #ifdef __powerpc64__ |
| 1777 | case 532: /* ldbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1778 | op->type = MKOP(LOAD, BYTEREV, 8); |
| 1779 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1780 | |
| 1781 | #endif |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1782 | case 533: /* lswx */ |
| 1783 | op->type = MKOP(LOAD_MULTI, 0, regs->xer & 0x7f); |
| 1784 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1785 | |
| 1786 | case 534: /* lwbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1787 | op->type = MKOP(LOAD, BYTEREV, 4); |
| 1788 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1789 | |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1790 | case 597: /* lswi */ |
| 1791 | if (rb == 0) |
| 1792 | rb = 32; /* # bytes to load */ |
| 1793 | op->type = MKOP(LOAD_MULTI, 0, rb); |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 1794 | op->ea = ra ? regs->gpr[ra] : 0; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1795 | break; |
| 1796 | |
Paul Bolle | b69a1da | 2014-05-20 21:59:42 +0200 | [diff] [blame] | 1797 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1798 | case 535: /* lfsx */ |
| 1799 | case 567: /* lfsux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1800 | op->type = MKOP(LOAD_FP, u, 4); |
| 1801 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1802 | |
| 1803 | case 599: /* lfdx */ |
| 1804 | case 631: /* lfdux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1805 | op->type = MKOP(LOAD_FP, u, 8); |
| 1806 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1807 | |
| 1808 | case 663: /* stfsx */ |
| 1809 | case 695: /* stfsux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1810 | op->type = MKOP(STORE_FP, u, 4); |
| 1811 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1812 | |
| 1813 | case 727: /* stfdx */ |
| 1814 | case 759: /* stfdux */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1815 | op->type = MKOP(STORE_FP, u, 8); |
| 1816 | break; |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 1817 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1818 | |
| 1819 | #ifdef __powerpc64__ |
| 1820 | case 660: /* stdbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1821 | op->type = MKOP(STORE, BYTEREV, 8); |
| 1822 | op->val = byterev_8(regs->gpr[rd]); |
| 1823 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1824 | |
| 1825 | #endif |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1826 | case 661: /* stswx */ |
| 1827 | op->type = MKOP(STORE_MULTI, 0, regs->xer & 0x7f); |
| 1828 | break; |
| 1829 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1830 | case 662: /* stwbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1831 | op->type = MKOP(STORE, BYTEREV, 4); |
| 1832 | op->val = byterev_4(regs->gpr[rd]); |
| 1833 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1834 | |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1835 | case 725: |
| 1836 | if (rb == 0) |
| 1837 | rb = 32; /* # bytes to store */ |
| 1838 | op->type = MKOP(STORE_MULTI, 0, rb); |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 1839 | op->ea = ra ? regs->gpr[ra] : 0; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 1840 | break; |
| 1841 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1842 | case 790: /* lhbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1843 | op->type = MKOP(LOAD, BYTEREV, 2); |
| 1844 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1845 | |
| 1846 | case 918: /* sthbrx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1847 | op->type = MKOP(STORE, BYTEREV, 2); |
| 1848 | op->val = byterev_2(regs->gpr[rd]); |
| 1849 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 1850 | |
| 1851 | #ifdef CONFIG_VSX |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1852 | case 12: /* lxsiwzx */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 1853 | op->reg = rd | ((instr & 1) << 5); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 1854 | op->type = MKOP(LOAD_VSX, 0, 4); |
| 1855 | op->element_size = 8; |
| 1856 | break; |
| 1857 | |
| 1858 | case 76: /* lxsiwax */ |
| 1859 | op->reg = rd | ((instr & 1) << 5); |
| 1860 | op->type = MKOP(LOAD_VSX, SIGNEXT, 4); |
| 1861 | op->element_size = 8; |
| 1862 | break; |
| 1863 | |
| 1864 | case 140: /* stxsiwx */ |
| 1865 | op->reg = rd | ((instr & 1) << 5); |
| 1866 | op->type = MKOP(STORE_VSX, 0, 4); |
| 1867 | op->element_size = 8; |
| 1868 | break; |
| 1869 | |
| 1870 | case 268: /* lxvx */ |
| 1871 | op->reg = rd | ((instr & 1) << 5); |
| 1872 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 1873 | op->element_size = 16; |
| 1874 | op->vsx_flags = VSX_CHECK_VEC; |
| 1875 | break; |
| 1876 | |
| 1877 | case 269: /* lxvl */ |
| 1878 | case 301: { /* lxvll */ |
| 1879 | int nb; |
| 1880 | op->reg = rd | ((instr & 1) << 5); |
| 1881 | op->ea = ra ? regs->gpr[ra] : 0; |
| 1882 | nb = regs->gpr[rb] & 0xff; |
| 1883 | if (nb > 16) |
| 1884 | nb = 16; |
| 1885 | op->type = MKOP(LOAD_VSX, 0, nb); |
| 1886 | op->element_size = 16; |
| 1887 | op->vsx_flags = ((instr & 0x20) ? VSX_LDLEFT : 0) | |
| 1888 | VSX_CHECK_VEC; |
| 1889 | break; |
| 1890 | } |
| 1891 | case 332: /* lxvdsx */ |
| 1892 | op->reg = rd | ((instr & 1) << 5); |
| 1893 | op->type = MKOP(LOAD_VSX, 0, 8); |
| 1894 | op->element_size = 8; |
| 1895 | op->vsx_flags = VSX_SPLAT; |
| 1896 | break; |
| 1897 | |
| 1898 | case 364: /* lxvwsx */ |
| 1899 | op->reg = rd | ((instr & 1) << 5); |
| 1900 | op->type = MKOP(LOAD_VSX, 0, 4); |
| 1901 | op->element_size = 4; |
| 1902 | op->vsx_flags = VSX_SPLAT | VSX_CHECK_VEC; |
| 1903 | break; |
| 1904 | |
| 1905 | case 396: /* stxvx */ |
| 1906 | op->reg = rd | ((instr & 1) << 5); |
| 1907 | op->type = MKOP(STORE_VSX, 0, 16); |
| 1908 | op->element_size = 16; |
| 1909 | op->vsx_flags = VSX_CHECK_VEC; |
| 1910 | break; |
| 1911 | |
| 1912 | case 397: /* stxvl */ |
| 1913 | case 429: { /* stxvll */ |
| 1914 | int nb; |
| 1915 | op->reg = rd | ((instr & 1) << 5); |
| 1916 | op->ea = ra ? regs->gpr[ra] : 0; |
| 1917 | nb = regs->gpr[rb] & 0xff; |
| 1918 | if (nb > 16) |
| 1919 | nb = 16; |
| 1920 | op->type = MKOP(STORE_VSX, 0, nb); |
| 1921 | op->element_size = 16; |
| 1922 | op->vsx_flags = ((instr & 0x20) ? VSX_LDLEFT : 0) | |
| 1923 | VSX_CHECK_VEC; |
| 1924 | break; |
| 1925 | } |
| 1926 | case 524: /* lxsspx */ |
| 1927 | op->reg = rd | ((instr & 1) << 5); |
| 1928 | op->type = MKOP(LOAD_VSX, 0, 4); |
| 1929 | op->element_size = 8; |
| 1930 | op->vsx_flags = VSX_FPCONV; |
| 1931 | break; |
| 1932 | |
| 1933 | case 588: /* lxsdx */ |
| 1934 | op->reg = rd | ((instr & 1) << 5); |
| 1935 | op->type = MKOP(LOAD_VSX, 0, 8); |
| 1936 | op->element_size = 8; |
| 1937 | break; |
| 1938 | |
| 1939 | case 652: /* stxsspx */ |
| 1940 | op->reg = rd | ((instr & 1) << 5); |
| 1941 | op->type = MKOP(STORE_VSX, 0, 4); |
| 1942 | op->element_size = 8; |
| 1943 | op->vsx_flags = VSX_FPCONV; |
| 1944 | break; |
| 1945 | |
| 1946 | case 716: /* stxsdx */ |
| 1947 | op->reg = rd | ((instr & 1) << 5); |
| 1948 | op->type = MKOP(STORE_VSX, 0, 8); |
| 1949 | op->element_size = 8; |
| 1950 | break; |
| 1951 | |
| 1952 | case 780: /* lxvw4x */ |
| 1953 | op->reg = rd | ((instr & 1) << 5); |
| 1954 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 1955 | op->element_size = 4; |
| 1956 | break; |
| 1957 | |
| 1958 | case 781: /* lxsibzx */ |
| 1959 | op->reg = rd | ((instr & 1) << 5); |
| 1960 | op->type = MKOP(LOAD_VSX, 0, 1); |
| 1961 | op->element_size = 8; |
| 1962 | op->vsx_flags = VSX_CHECK_VEC; |
| 1963 | break; |
| 1964 | |
| 1965 | case 812: /* lxvh8x */ |
| 1966 | op->reg = rd | ((instr & 1) << 5); |
| 1967 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 1968 | op->element_size = 2; |
| 1969 | op->vsx_flags = VSX_CHECK_VEC; |
| 1970 | break; |
| 1971 | |
| 1972 | case 813: /* lxsihzx */ |
| 1973 | op->reg = rd | ((instr & 1) << 5); |
| 1974 | op->type = MKOP(LOAD_VSX, 0, 2); |
| 1975 | op->element_size = 8; |
| 1976 | op->vsx_flags = VSX_CHECK_VEC; |
| 1977 | break; |
| 1978 | |
| 1979 | case 844: /* lxvd2x */ |
| 1980 | op->reg = rd | ((instr & 1) << 5); |
| 1981 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 1982 | op->element_size = 8; |
| 1983 | break; |
| 1984 | |
| 1985 | case 876: /* lxvb16x */ |
| 1986 | op->reg = rd | ((instr & 1) << 5); |
| 1987 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 1988 | op->element_size = 1; |
| 1989 | op->vsx_flags = VSX_CHECK_VEC; |
| 1990 | break; |
| 1991 | |
| 1992 | case 908: /* stxvw4x */ |
| 1993 | op->reg = rd | ((instr & 1) << 5); |
| 1994 | op->type = MKOP(STORE_VSX, 0, 16); |
| 1995 | op->element_size = 4; |
| 1996 | break; |
| 1997 | |
| 1998 | case 909: /* stxsibx */ |
| 1999 | op->reg = rd | ((instr & 1) << 5); |
| 2000 | op->type = MKOP(STORE_VSX, 0, 1); |
| 2001 | op->element_size = 8; |
| 2002 | op->vsx_flags = VSX_CHECK_VEC; |
| 2003 | break; |
| 2004 | |
| 2005 | case 940: /* stxvh8x */ |
| 2006 | op->reg = rd | ((instr & 1) << 5); |
| 2007 | op->type = MKOP(STORE_VSX, 0, 16); |
| 2008 | op->element_size = 2; |
| 2009 | op->vsx_flags = VSX_CHECK_VEC; |
| 2010 | break; |
| 2011 | |
| 2012 | case 941: /* stxsihx */ |
| 2013 | op->reg = rd | ((instr & 1) << 5); |
| 2014 | op->type = MKOP(STORE_VSX, 0, 2); |
| 2015 | op->element_size = 8; |
| 2016 | op->vsx_flags = VSX_CHECK_VEC; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2017 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2018 | |
| 2019 | case 972: /* stxvd2x */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2020 | op->reg = rd | ((instr & 1) << 5); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2021 | op->type = MKOP(STORE_VSX, 0, 16); |
| 2022 | op->element_size = 8; |
| 2023 | break; |
| 2024 | |
| 2025 | case 1004: /* stxvb16x */ |
| 2026 | op->reg = rd | ((instr & 1) << 5); |
| 2027 | op->type = MKOP(STORE_VSX, 0, 16); |
| 2028 | op->element_size = 1; |
| 2029 | op->vsx_flags = VSX_CHECK_VEC; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2030 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2031 | |
| 2032 | #endif /* CONFIG_VSX */ |
| 2033 | } |
| 2034 | break; |
| 2035 | |
| 2036 | case 32: /* lwz */ |
| 2037 | case 33: /* lwzu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2038 | op->type = MKOP(LOAD, u, 4); |
| 2039 | op->ea = dform_ea(instr, regs); |
| 2040 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2041 | |
| 2042 | case 34: /* lbz */ |
| 2043 | case 35: /* lbzu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2044 | op->type = MKOP(LOAD, u, 1); |
| 2045 | op->ea = dform_ea(instr, regs); |
| 2046 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2047 | |
| 2048 | case 36: /* stw */ |
Tiejun Chen | 8e9f693 | 2012-09-16 23:54:31 +0000 | [diff] [blame] | 2049 | case 37: /* stwu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2050 | op->type = MKOP(STORE, u, 4); |
| 2051 | op->ea = dform_ea(instr, regs); |
| 2052 | break; |
Tiejun Chen | 8e9f693 | 2012-09-16 23:54:31 +0000 | [diff] [blame] | 2053 | |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2054 | case 38: /* stb */ |
| 2055 | case 39: /* stbu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2056 | op->type = MKOP(STORE, u, 1); |
| 2057 | op->ea = dform_ea(instr, regs); |
| 2058 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2059 | |
| 2060 | case 40: /* lhz */ |
| 2061 | case 41: /* lhzu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2062 | op->type = MKOP(LOAD, u, 2); |
| 2063 | op->ea = dform_ea(instr, regs); |
| 2064 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2065 | |
| 2066 | case 42: /* lha */ |
| 2067 | case 43: /* lhau */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2068 | op->type = MKOP(LOAD, SIGNEXT | u, 2); |
| 2069 | op->ea = dform_ea(instr, regs); |
| 2070 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2071 | |
| 2072 | case 44: /* sth */ |
| 2073 | case 45: /* sthu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2074 | op->type = MKOP(STORE, u, 2); |
| 2075 | op->ea = dform_ea(instr, regs); |
| 2076 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2077 | |
| 2078 | case 46: /* lmw */ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2079 | if (ra >= rd) |
| 2080 | break; /* invalid form, ra in range to load */ |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2081 | op->type = MKOP(LOAD_MULTI, 0, 4 * (32 - rd)); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2082 | op->ea = dform_ea(instr, regs); |
| 2083 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2084 | |
| 2085 | case 47: /* stmw */ |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2086 | op->type = MKOP(STORE_MULTI, 0, 4 * (32 - rd)); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2087 | op->ea = dform_ea(instr, regs); |
| 2088 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2089 | |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 2090 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2091 | case 48: /* lfs */ |
| 2092 | case 49: /* lfsu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2093 | op->type = MKOP(LOAD_FP, u, 4); |
| 2094 | op->ea = dform_ea(instr, regs); |
| 2095 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2096 | |
| 2097 | case 50: /* lfd */ |
| 2098 | case 51: /* lfdu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2099 | op->type = MKOP(LOAD_FP, u, 8); |
| 2100 | op->ea = dform_ea(instr, regs); |
| 2101 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2102 | |
| 2103 | case 52: /* stfs */ |
| 2104 | case 53: /* stfsu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2105 | op->type = MKOP(STORE_FP, u, 4); |
| 2106 | op->ea = dform_ea(instr, regs); |
| 2107 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2108 | |
| 2109 | case 54: /* stfd */ |
| 2110 | case 55: /* stfdu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2111 | op->type = MKOP(STORE_FP, u, 8); |
| 2112 | op->ea = dform_ea(instr, regs); |
| 2113 | break; |
Sean MacLennan | cd64d16 | 2010-09-01 07:21:21 +0000 | [diff] [blame] | 2114 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2115 | |
| 2116 | #ifdef __powerpc64__ |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2117 | case 56: /* lq */ |
| 2118 | if (!((rd & 1) || (rd == ra))) |
| 2119 | op->type = MKOP(LOAD, 0, 16); |
| 2120 | op->ea = dqform_ea(instr, regs); |
| 2121 | break; |
| 2122 | #endif |
| 2123 | |
| 2124 | #ifdef CONFIG_VSX |
| 2125 | case 57: /* lxsd, lxssp */ |
| 2126 | op->ea = dsform_ea(instr, regs); |
| 2127 | switch (instr & 3) { |
| 2128 | case 2: /* lxsd */ |
| 2129 | op->reg = rd + 32; |
| 2130 | op->type = MKOP(LOAD_VSX, 0, 8); |
| 2131 | op->element_size = 8; |
| 2132 | op->vsx_flags = VSX_CHECK_VEC; |
| 2133 | break; |
| 2134 | case 3: /* lxssp */ |
| 2135 | op->reg = rd + 32; |
| 2136 | op->type = MKOP(LOAD_VSX, 0, 4); |
| 2137 | op->element_size = 8; |
| 2138 | op->vsx_flags = VSX_FPCONV | VSX_CHECK_VEC; |
| 2139 | break; |
| 2140 | } |
| 2141 | break; |
| 2142 | #endif /* CONFIG_VSX */ |
| 2143 | |
| 2144 | #ifdef __powerpc64__ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2145 | case 58: /* ld[u], lwa */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2146 | op->ea = dsform_ea(instr, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2147 | switch (instr & 3) { |
| 2148 | case 0: /* ld */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2149 | op->type = MKOP(LOAD, 0, 8); |
| 2150 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2151 | case 1: /* ldu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2152 | op->type = MKOP(LOAD, UPDATE, 8); |
| 2153 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2154 | case 2: /* lwa */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2155 | op->type = MKOP(LOAD, SIGNEXT, 4); |
| 2156 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2157 | } |
| 2158 | break; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2159 | #endif |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2160 | |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2161 | #ifdef CONFIG_VSX |
| 2162 | case 61: /* lxv, stxsd, stxssp, stxv */ |
| 2163 | switch (instr & 7) { |
| 2164 | case 1: /* lxv */ |
| 2165 | op->ea = dqform_ea(instr, regs); |
| 2166 | if (instr & 8) |
| 2167 | op->reg = rd + 32; |
| 2168 | op->type = MKOP(LOAD_VSX, 0, 16); |
| 2169 | op->element_size = 16; |
| 2170 | op->vsx_flags = VSX_CHECK_VEC; |
| 2171 | break; |
| 2172 | |
| 2173 | case 2: /* stxsd with LSB of DS field = 0 */ |
| 2174 | case 6: /* stxsd with LSB of DS field = 1 */ |
| 2175 | op->ea = dsform_ea(instr, regs); |
| 2176 | op->reg = rd + 32; |
| 2177 | op->type = MKOP(STORE_VSX, 0, 8); |
| 2178 | op->element_size = 8; |
| 2179 | op->vsx_flags = VSX_CHECK_VEC; |
| 2180 | break; |
| 2181 | |
| 2182 | case 3: /* stxssp with LSB of DS field = 0 */ |
| 2183 | case 7: /* stxssp with LSB of DS field = 1 */ |
| 2184 | op->ea = dsform_ea(instr, regs); |
| 2185 | op->reg = rd + 32; |
| 2186 | op->type = MKOP(STORE_VSX, 0, 4); |
| 2187 | op->element_size = 8; |
| 2188 | op->vsx_flags = VSX_FPCONV | VSX_CHECK_VEC; |
| 2189 | break; |
| 2190 | |
| 2191 | case 5: /* stxv */ |
| 2192 | op->ea = dqform_ea(instr, regs); |
| 2193 | if (instr & 8) |
| 2194 | op->reg = rd + 32; |
| 2195 | op->type = MKOP(STORE_VSX, 0, 16); |
| 2196 | op->element_size = 16; |
| 2197 | op->vsx_flags = VSX_CHECK_VEC; |
| 2198 | break; |
| 2199 | } |
| 2200 | break; |
| 2201 | #endif /* CONFIG_VSX */ |
| 2202 | |
| 2203 | #ifdef __powerpc64__ |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2204 | case 62: /* std[u] */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2205 | op->ea = dsform_ea(instr, regs); |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2206 | switch (instr & 3) { |
| 2207 | case 0: /* std */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2208 | op->type = MKOP(STORE, 0, 8); |
| 2209 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2210 | case 1: /* stdu */ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2211 | op->type = MKOP(STORE, UPDATE, 8); |
| 2212 | break; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2213 | case 2: /* stq */ |
| 2214 | if (!(rd & 1)) |
| 2215 | op->type = MKOP(STORE, 0, 16); |
| 2216 | break; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2217 | } |
| 2218 | break; |
| 2219 | #endif /* __powerpc64__ */ |
| 2220 | |
| 2221 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2222 | return 0; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2223 | |
| 2224 | logical_done: |
| 2225 | if (instr & 1) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 2226 | set_cr0(regs, op, ra); |
| 2227 | logical_done_nocc: |
| 2228 | op->reg = ra; |
| 2229 | op->type |= SETREG; |
| 2230 | return 1; |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 2231 | |
| 2232 | arith_done: |
| 2233 | if (instr & 1) |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 2234 | set_cr0(regs, op, rd); |
| 2235 | compute_done: |
| 2236 | op->reg = rd; |
| 2237 | op->type |= SETREG; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2238 | return 1; |
| 2239 | |
| 2240 | priv: |
| 2241 | op->type = INTERRUPT | 0x700; |
| 2242 | op->val = SRR1_PROGPRIV; |
| 2243 | return 0; |
| 2244 | |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 2245 | trap: |
| 2246 | op->type = INTERRUPT | 0x700; |
| 2247 | op->val = SRR1_PROGTRAP; |
| 2248 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2249 | } |
| 2250 | EXPORT_SYMBOL_GPL(analyse_instr); |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2251 | NOKPROBE_SYMBOL(analyse_instr); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2252 | |
| 2253 | /* |
| 2254 | * For PPC32 we always use stwu with r1 to change the stack pointer. |
| 2255 | * So this emulated store may corrupt the exception frame, now we |
| 2256 | * have to provide the exception frame trampoline, which is pushed |
| 2257 | * below the kprobed function stack. So we only update gpr[1] but |
| 2258 | * don't emulate the real store operation. We will do real store |
| 2259 | * operation safely in exception return code by checking this flag. |
| 2260 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2261 | static nokprobe_inline int handle_stack_update(unsigned long ea, struct pt_regs *regs) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2262 | { |
| 2263 | #ifdef CONFIG_PPC32 |
| 2264 | /* |
| 2265 | * Check if we will touch kernel stack overflow |
| 2266 | */ |
| 2267 | if (ea - STACK_INT_FRAME_SIZE <= current->thread.ksp_limit) { |
| 2268 | printk(KERN_CRIT "Can't kprobe this since kernel stack would overflow.\n"); |
| 2269 | return -EINVAL; |
| 2270 | } |
| 2271 | #endif /* CONFIG_PPC32 */ |
| 2272 | /* |
| 2273 | * Check if we already set since that means we'll |
| 2274 | * lose the previous value. |
| 2275 | */ |
| 2276 | WARN_ON(test_thread_flag(TIF_EMULATE_STACK_STORE)); |
| 2277 | set_thread_flag(TIF_EMULATE_STACK_STORE); |
| 2278 | return 0; |
| 2279 | } |
| 2280 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2281 | static nokprobe_inline void do_signext(unsigned long *valp, int size) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2282 | { |
| 2283 | switch (size) { |
| 2284 | case 2: |
| 2285 | *valp = (signed short) *valp; |
| 2286 | break; |
| 2287 | case 4: |
| 2288 | *valp = (signed int) *valp; |
| 2289 | break; |
| 2290 | } |
| 2291 | } |
| 2292 | |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2293 | static nokprobe_inline void do_byterev(unsigned long *valp, int size) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2294 | { |
| 2295 | switch (size) { |
| 2296 | case 2: |
| 2297 | *valp = byterev_2(*valp); |
| 2298 | break; |
| 2299 | case 4: |
| 2300 | *valp = byterev_4(*valp); |
| 2301 | break; |
| 2302 | #ifdef __powerpc64__ |
| 2303 | case 8: |
| 2304 | *valp = byterev_8(*valp); |
| 2305 | break; |
| 2306 | #endif |
| 2307 | } |
| 2308 | } |
| 2309 | |
| 2310 | /* |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 2311 | * Emulate an instruction that can be executed just by updating |
| 2312 | * fields in *regs. |
| 2313 | */ |
| 2314 | void emulate_update_regs(struct pt_regs *regs, struct instruction_op *op) |
| 2315 | { |
| 2316 | unsigned long next_pc; |
| 2317 | |
| 2318 | next_pc = truncate_if_32bit(regs->msr, regs->nip + 4); |
| 2319 | switch (op->type & INSTR_TYPE_MASK) { |
| 2320 | case COMPUTE: |
| 2321 | if (op->type & SETREG) |
| 2322 | regs->gpr[op->reg] = op->val; |
| 2323 | if (op->type & SETCC) |
| 2324 | regs->ccr = op->ccval; |
| 2325 | if (op->type & SETXER) |
| 2326 | regs->xer = op->xerval; |
| 2327 | break; |
| 2328 | |
| 2329 | case BRANCH: |
| 2330 | if (op->type & SETLK) |
| 2331 | regs->link = next_pc; |
| 2332 | if (op->type & BRTAKEN) |
| 2333 | next_pc = op->val; |
| 2334 | if (op->type & DECCTR) |
| 2335 | --regs->ctr; |
| 2336 | break; |
| 2337 | |
| 2338 | case BARRIER: |
| 2339 | switch (op->type & BARRIER_MASK) { |
| 2340 | case BARRIER_SYNC: |
| 2341 | mb(); |
| 2342 | break; |
| 2343 | case BARRIER_ISYNC: |
| 2344 | isync(); |
| 2345 | break; |
| 2346 | case BARRIER_EIEIO: |
| 2347 | eieio(); |
| 2348 | break; |
| 2349 | case BARRIER_LWSYNC: |
| 2350 | asm volatile("lwsync" : : : "memory"); |
| 2351 | break; |
| 2352 | case BARRIER_PTESYNC: |
| 2353 | asm volatile("ptesync" : : : "memory"); |
| 2354 | break; |
| 2355 | } |
| 2356 | break; |
| 2357 | |
| 2358 | case MFSPR: |
| 2359 | switch (op->spr) { |
| 2360 | case SPRN_XER: |
| 2361 | regs->gpr[op->reg] = regs->xer & 0xffffffffUL; |
| 2362 | break; |
| 2363 | case SPRN_LR: |
| 2364 | regs->gpr[op->reg] = regs->link; |
| 2365 | break; |
| 2366 | case SPRN_CTR: |
| 2367 | regs->gpr[op->reg] = regs->ctr; |
| 2368 | break; |
| 2369 | default: |
| 2370 | WARN_ON_ONCE(1); |
| 2371 | } |
| 2372 | break; |
| 2373 | |
| 2374 | case MTSPR: |
| 2375 | switch (op->spr) { |
| 2376 | case SPRN_XER: |
| 2377 | regs->xer = op->val & 0xffffffffUL; |
| 2378 | break; |
| 2379 | case SPRN_LR: |
| 2380 | regs->link = op->val; |
| 2381 | break; |
| 2382 | case SPRN_CTR: |
| 2383 | regs->ctr = op->val; |
| 2384 | break; |
| 2385 | default: |
| 2386 | WARN_ON_ONCE(1); |
| 2387 | } |
| 2388 | break; |
| 2389 | |
| 2390 | default: |
| 2391 | WARN_ON_ONCE(1); |
| 2392 | } |
| 2393 | regs->nip = next_pc; |
| 2394 | } |
| 2395 | |
| 2396 | /* |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2397 | * Emulate instructions that cause a transfer of control, |
| 2398 | * loads and stores, and a few other instructions. |
| 2399 | * Returns 1 if the step was emulated, 0 if not, |
| 2400 | * or -1 if the instruction is one that should not be stepped, |
| 2401 | * such as an rfid, or a mtmsrd that would clear MSR_RI. |
| 2402 | */ |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2403 | int emulate_step(struct pt_regs *regs, unsigned int instr) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2404 | { |
| 2405 | struct instruction_op op; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2406 | int r, err, size, type; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2407 | unsigned long val; |
| 2408 | unsigned int cr; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2409 | int i, rd, nb; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2410 | unsigned long ea; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2411 | |
| 2412 | r = analyse_instr(&op, regs, instr); |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 2413 | if (r < 0) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2414 | return r; |
Paul Mackerras | 3cdfcbf | 2017-08-30 14:12:25 +1000 | [diff] [blame] | 2415 | if (r > 0) { |
| 2416 | emulate_update_regs(regs, &op); |
| 2417 | return 1; |
| 2418 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2419 | |
| 2420 | err = 0; |
| 2421 | size = GETSIZE(op.type); |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2422 | type = op.type & INSTR_TYPE_MASK; |
| 2423 | |
| 2424 | ea = op.ea; |
| 2425 | if (OP_IS_LOAD_STORE(type) || type == CACHEOP) |
| 2426 | ea = truncate_if_32bit(regs->msr, op.ea); |
| 2427 | |
| 2428 | switch (type) { |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2429 | case CACHEOP: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2430 | if (!address_ok(regs, ea, 8)) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2431 | return 0; |
| 2432 | switch (op.type & CACHEOP_MASK) { |
| 2433 | case DCBST: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2434 | __cacheop_user_asmx(ea, err, "dcbst"); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2435 | break; |
| 2436 | case DCBF: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2437 | __cacheop_user_asmx(ea, err, "dcbf"); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2438 | break; |
| 2439 | case DCBTST: |
| 2440 | if (op.reg == 0) |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2441 | prefetchw((void *) ea); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2442 | break; |
| 2443 | case DCBT: |
| 2444 | if (op.reg == 0) |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2445 | prefetch((void *) ea); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2446 | break; |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 2447 | case ICBI: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2448 | __cacheop_user_asmx(ea, err, "icbi"); |
Paul Mackerras | cf87c3f | 2014-09-02 14:35:08 +1000 | [diff] [blame] | 2449 | break; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2450 | } |
| 2451 | if (err) |
| 2452 | return 0; |
| 2453 | goto instr_done; |
| 2454 | |
| 2455 | case LARX: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2456 | if (ea & (size - 1)) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2457 | break; /* can't handle misaligned */ |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2458 | if (!address_ok(regs, ea, size)) |
Markus Elfring | 3c4b66a | 2017-01-21 15:30:15 +0100 | [diff] [blame] | 2459 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2460 | err = 0; |
| 2461 | switch (size) { |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2462 | #ifdef __powerpc64__ |
| 2463 | case 1: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2464 | __get_user_asmx(val, ea, err, "lbarx"); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2465 | break; |
| 2466 | case 2: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2467 | __get_user_asmx(val, ea, err, "lharx"); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2468 | break; |
| 2469 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2470 | case 4: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2471 | __get_user_asmx(val, ea, err, "lwarx"); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2472 | break; |
Lennart Sorensen | dd21731 | 2016-05-05 16:44:44 -0400 | [diff] [blame] | 2473 | #ifdef __powerpc64__ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2474 | case 8: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2475 | __get_user_asmx(val, ea, err, "ldarx"); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2476 | break; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2477 | case 16: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2478 | err = do_lqarx(ea, ®s->gpr[op.reg]); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2479 | goto ldst_done; |
Lennart Sorensen | dd21731 | 2016-05-05 16:44:44 -0400 | [diff] [blame] | 2480 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2481 | default: |
| 2482 | return 0; |
| 2483 | } |
| 2484 | if (!err) |
| 2485 | regs->gpr[op.reg] = val; |
| 2486 | goto ldst_done; |
| 2487 | |
| 2488 | case STCX: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2489 | if (ea & (size - 1)) |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2490 | break; /* can't handle misaligned */ |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2491 | if (!address_ok(regs, ea, size)) |
Markus Elfring | 3c4b66a | 2017-01-21 15:30:15 +0100 | [diff] [blame] | 2492 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2493 | err = 0; |
| 2494 | switch (size) { |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2495 | #ifdef __powerpc64__ |
| 2496 | case 1: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2497 | __put_user_asmx(op.val, ea, err, "stbcx.", cr); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2498 | break; |
| 2499 | case 2: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2500 | __put_user_asmx(op.val, ea, err, "stbcx.", cr); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2501 | break; |
| 2502 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2503 | case 4: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2504 | __put_user_asmx(op.val, ea, err, "stwcx.", cr); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2505 | break; |
Lennart Sorensen | dd21731 | 2016-05-05 16:44:44 -0400 | [diff] [blame] | 2506 | #ifdef __powerpc64__ |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2507 | case 8: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2508 | __put_user_asmx(op.val, ea, err, "stdcx.", cr); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2509 | break; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2510 | case 16: |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2511 | err = do_stqcx(ea, regs->gpr[op.reg], |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2512 | regs->gpr[op.reg + 1], &cr); |
| 2513 | break; |
Lennart Sorensen | dd21731 | 2016-05-05 16:44:44 -0400 | [diff] [blame] | 2514 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2515 | default: |
| 2516 | return 0; |
| 2517 | } |
| 2518 | if (!err) |
| 2519 | regs->ccr = (regs->ccr & 0x0fffffff) | |
| 2520 | (cr & 0xe0000000) | |
| 2521 | ((regs->xer >> 3) & 0x10000000); |
| 2522 | goto ldst_done; |
| 2523 | |
| 2524 | case LOAD: |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2525 | #ifdef __powerpc64__ |
| 2526 | if (size == 16) { |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2527 | err = emulate_lq(regs, ea, op.reg); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2528 | goto ldst_done; |
| 2529 | } |
| 2530 | #endif |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2531 | err = read_mem(®s->gpr[op.reg], ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2532 | if (!err) { |
| 2533 | if (op.type & SIGNEXT) |
| 2534 | do_signext(®s->gpr[op.reg], size); |
| 2535 | if (op.type & BYTEREV) |
| 2536 | do_byterev(®s->gpr[op.reg], size); |
| 2537 | } |
| 2538 | goto ldst_done; |
| 2539 | |
Paul Mackerras | 7048c84 | 2014-11-03 15:46:43 +1100 | [diff] [blame] | 2540 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2541 | case LOAD_FP: |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2542 | if (!(regs->msr & MSR_FP)) |
| 2543 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2544 | if (size == 4) |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2545 | err = do_fp_load(op.reg, do_lfs, ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2546 | else |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2547 | err = do_fp_load(op.reg, do_lfd, ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2548 | goto ldst_done; |
Paul Mackerras | 7048c84 | 2014-11-03 15:46:43 +1100 | [diff] [blame] | 2549 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2550 | #ifdef CONFIG_ALTIVEC |
| 2551 | case LOAD_VMX: |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2552 | if (!(regs->msr & MSR_VEC)) |
| 2553 | return 0; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2554 | err = do_vec_load(op.reg, do_lvx, ea, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2555 | goto ldst_done; |
| 2556 | #endif |
| 2557 | #ifdef CONFIG_VSX |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2558 | case LOAD_VSX: { |
| 2559 | char mem[16]; |
| 2560 | union vsx_reg buf; |
| 2561 | unsigned long msrbit = MSR_VSX; |
| 2562 | |
| 2563 | /* |
| 2564 | * Some VSX instructions check the MSR_VEC bit rather than MSR_VSX |
| 2565 | * when the target of the instruction is a vector register. |
| 2566 | */ |
| 2567 | if (op.reg >= 32 && (op.vsx_flags & VSX_CHECK_VEC)) |
| 2568 | msrbit = MSR_VEC; |
| 2569 | if (!(regs->msr & msrbit)) |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2570 | return 0; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2571 | if (!address_ok(regs, ea, size) || |
| 2572 | __copy_from_user(mem, (void __user *)ea, size)) |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2573 | return 0; |
| 2574 | |
| 2575 | emulate_vsx_load(&op, &buf, mem); |
| 2576 | load_vsrn(op.reg, &buf); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2577 | goto ldst_done; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2578 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2579 | #endif |
| 2580 | case LOAD_MULTI: |
| 2581 | if (regs->msr & MSR_LE) |
| 2582 | return 0; |
| 2583 | rd = op.reg; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2584 | for (i = 0; i < size; i += 4) { |
| 2585 | nb = size - i; |
| 2586 | if (nb > 4) |
| 2587 | nb = 4; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2588 | err = read_mem(®s->gpr[rd], ea, nb, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2589 | if (err) |
| 2590 | return 0; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2591 | if (nb < 4) /* left-justify last bytes */ |
| 2592 | regs->gpr[rd] <<= 32 - 8 * nb; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2593 | ea += 4; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2594 | ++rd; |
| 2595 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2596 | goto instr_done; |
| 2597 | |
| 2598 | case STORE: |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2599 | #ifdef __powerpc64__ |
| 2600 | if (size == 16) { |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2601 | err = emulate_stq(regs, ea, op.reg); |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2602 | goto ldst_done; |
| 2603 | } |
| 2604 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2605 | if ((op.type & UPDATE) && size == sizeof(long) && |
| 2606 | op.reg == 1 && op.update_reg == 1 && |
| 2607 | !(regs->msr & MSR_PR) && |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2608 | ea >= regs->gpr[1] - STACK_INT_FRAME_SIZE) { |
| 2609 | err = handle_stack_update(ea, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2610 | goto ldst_done; |
| 2611 | } |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2612 | err = write_mem(op.val, ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2613 | goto ldst_done; |
| 2614 | |
Paul Mackerras | 7048c84 | 2014-11-03 15:46:43 +1100 | [diff] [blame] | 2615 | #ifdef CONFIG_PPC_FPU |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2616 | case STORE_FP: |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2617 | if (!(regs->msr & MSR_FP)) |
| 2618 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2619 | if (size == 4) |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2620 | err = do_fp_store(op.reg, do_stfs, ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2621 | else |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2622 | err = do_fp_store(op.reg, do_stfd, ea, size, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2623 | goto ldst_done; |
Paul Mackerras | 7048c84 | 2014-11-03 15:46:43 +1100 | [diff] [blame] | 2624 | #endif |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2625 | #ifdef CONFIG_ALTIVEC |
| 2626 | case STORE_VMX: |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2627 | if (!(regs->msr & MSR_VEC)) |
| 2628 | return 0; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2629 | err = do_vec_store(op.reg, do_stvx, ea, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2630 | goto ldst_done; |
| 2631 | #endif |
| 2632 | #ifdef CONFIG_VSX |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2633 | case STORE_VSX: { |
| 2634 | char mem[16]; |
| 2635 | union vsx_reg buf; |
| 2636 | unsigned long msrbit = MSR_VSX; |
| 2637 | |
| 2638 | /* |
| 2639 | * Some VSX instructions check the MSR_VEC bit rather than MSR_VSX |
| 2640 | * when the target of the instruction is a vector register. |
| 2641 | */ |
| 2642 | if (op.reg >= 32 && (op.vsx_flags & VSX_CHECK_VEC)) |
| 2643 | msrbit = MSR_VEC; |
| 2644 | if (!(regs->msr & msrbit)) |
Paul Mackerras | ee0a54d | 2017-08-30 14:12:26 +1000 | [diff] [blame] | 2645 | return 0; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2646 | if (!address_ok(regs, ea, size)) |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2647 | return 0; |
| 2648 | |
| 2649 | store_vsrn(op.reg, &buf); |
| 2650 | emulate_vsx_store(&op, &buf, mem); |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2651 | if (__copy_to_user((void __user *)ea, mem, size)) |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2652 | return 0; |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2653 | goto ldst_done; |
Paul Mackerras | 350779a | 2017-08-30 14:12:27 +1000 | [diff] [blame] | 2654 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2655 | #endif |
| 2656 | case STORE_MULTI: |
| 2657 | if (regs->msr & MSR_LE) |
| 2658 | return 0; |
| 2659 | rd = op.reg; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2660 | for (i = 0; i < size; i += 4) { |
| 2661 | val = regs->gpr[rd]; |
| 2662 | nb = size - i; |
| 2663 | if (nb > 4) |
| 2664 | nb = 4; |
| 2665 | else |
| 2666 | val >>= 32 - 8 * nb; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2667 | err = write_mem(val, ea, nb, regs); |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2668 | if (err) |
| 2669 | return 0; |
Paul Mackerras | d120cdb | 2017-08-30 14:12:28 +1000 | [diff] [blame] | 2670 | ea += 4; |
Paul Mackerras | c9f6f4e | 2014-09-02 14:35:09 +1000 | [diff] [blame] | 2671 | ++rd; |
| 2672 | } |
Paul Mackerras | be96f63 | 2014-09-02 14:35:07 +1000 | [diff] [blame] | 2673 | goto instr_done; |
| 2674 | |
| 2675 | case MFMSR: |
| 2676 | regs->gpr[op.reg] = regs->msr & MSR_MASK; |
| 2677 | goto instr_done; |
| 2678 | |
| 2679 | case MTMSR: |
| 2680 | val = regs->gpr[op.reg]; |
| 2681 | if ((val & MSR_RI) == 0) |
| 2682 | /* can't step mtmsr[d] that would clear MSR_RI */ |
| 2683 | return -1; |
| 2684 | /* here op.val is the mask of bits to change */ |
| 2685 | regs->msr = (regs->msr & ~op.val) | (val & op.val); |
| 2686 | goto instr_done; |
| 2687 | |
| 2688 | #ifdef CONFIG_PPC64 |
| 2689 | case SYSCALL: /* sc */ |
| 2690 | /* |
| 2691 | * N.B. this uses knowledge about how the syscall |
| 2692 | * entry code works. If that is changed, this will |
| 2693 | * need to be changed also. |
| 2694 | */ |
| 2695 | if (regs->gpr[0] == 0x1ebe && |
| 2696 | cpu_has_feature(CPU_FTR_REAL_LE)) { |
| 2697 | regs->msr ^= MSR_LE; |
| 2698 | goto instr_done; |
| 2699 | } |
| 2700 | regs->gpr[9] = regs->gpr[13]; |
| 2701 | regs->gpr[10] = MSR_KERNEL; |
| 2702 | regs->gpr[11] = regs->nip + 4; |
| 2703 | regs->gpr[12] = regs->msr & MSR_MASK; |
| 2704 | regs->gpr[13] = (unsigned long) get_paca(); |
| 2705 | regs->nip = (unsigned long) &system_call_common; |
| 2706 | regs->msr = MSR_KERNEL; |
| 2707 | return 1; |
| 2708 | |
| 2709 | case RFI: |
| 2710 | return -1; |
| 2711 | #endif |
| 2712 | } |
| 2713 | return 0; |
| 2714 | |
| 2715 | ldst_done: |
| 2716 | if (err) |
| 2717 | return 0; |
| 2718 | if (op.type & UPDATE) |
| 2719 | regs->gpr[op.update_reg] = op.ea; |
| 2720 | |
| 2721 | instr_done: |
| 2722 | regs->nip = truncate_if_32bit(regs->msr, regs->nip + 4); |
| 2723 | return 1; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 2724 | } |
Naveen N. Rao | 71f6e58 | 2017-04-12 16:48:51 +0530 | [diff] [blame] | 2725 | NOKPROBE_SYMBOL(emulate_step); |