blob: bf2aacbbf4ccd2f52572f6f835ecaeaad7ac3778 [file] [log] [blame]
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001/*
2 * Driver for the Atmel Extensible DMA Controller (aka XDMAC on AT91 systems)
3 *
4 * Copyright (C) 2014 Atmel Corporation
5 *
6 * Author: Ludovic Desroches <ludovic.desroches@atmel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <asm/barrier.h>
22#include <dt-bindings/dma/at91.h>
23#include <linux/clk.h>
24#include <linux/dmaengine.h>
25#include <linux/dmapool.h>
26#include <linux/interrupt.h>
27#include <linux/irq.h>
28#include <linux/list.h>
29#include <linux/module.h>
30#include <linux/of_dma.h>
31#include <linux/of_platform.h>
32#include <linux/platform_device.h>
33#include <linux/pm.h>
34
35#include "dmaengine.h"
36
37/* Global registers */
38#define AT_XDMAC_GTYPE 0x00 /* Global Type Register */
39#define AT_XDMAC_NB_CH(i) (((i) & 0x1F) + 1) /* Number of Channels Minus One */
40#define AT_XDMAC_FIFO_SZ(i) (((i) >> 5) & 0x7FF) /* Number of Bytes */
41#define AT_XDMAC_NB_REQ(i) ((((i) >> 16) & 0x3F) + 1) /* Number of Peripheral Requests Minus One */
42#define AT_XDMAC_GCFG 0x04 /* Global Configuration Register */
43#define AT_XDMAC_GWAC 0x08 /* Global Weighted Arbiter Configuration Register */
44#define AT_XDMAC_GIE 0x0C /* Global Interrupt Enable Register */
45#define AT_XDMAC_GID 0x10 /* Global Interrupt Disable Register */
46#define AT_XDMAC_GIM 0x14 /* Global Interrupt Mask Register */
47#define AT_XDMAC_GIS 0x18 /* Global Interrupt Status Register */
48#define AT_XDMAC_GE 0x1C /* Global Channel Enable Register */
49#define AT_XDMAC_GD 0x20 /* Global Channel Disable Register */
50#define AT_XDMAC_GS 0x24 /* Global Channel Status Register */
51#define AT_XDMAC_GRS 0x28 /* Global Channel Read Suspend Register */
52#define AT_XDMAC_GWS 0x2C /* Global Write Suspend Register */
53#define AT_XDMAC_GRWS 0x30 /* Global Channel Read Write Suspend Register */
54#define AT_XDMAC_GRWR 0x34 /* Global Channel Read Write Resume Register */
55#define AT_XDMAC_GSWR 0x38 /* Global Channel Software Request Register */
56#define AT_XDMAC_GSWS 0x3C /* Global channel Software Request Status Register */
57#define AT_XDMAC_GSWF 0x40 /* Global Channel Software Flush Request Register */
58#define AT_XDMAC_VERSION 0xFFC /* XDMAC Version Register */
59
60/* Channel relative registers offsets */
61#define AT_XDMAC_CIE 0x00 /* Channel Interrupt Enable Register */
62#define AT_XDMAC_CIE_BIE BIT(0) /* End of Block Interrupt Enable Bit */
63#define AT_XDMAC_CIE_LIE BIT(1) /* End of Linked List Interrupt Enable Bit */
64#define AT_XDMAC_CIE_DIE BIT(2) /* End of Disable Interrupt Enable Bit */
65#define AT_XDMAC_CIE_FIE BIT(3) /* End of Flush Interrupt Enable Bit */
66#define AT_XDMAC_CIE_RBEIE BIT(4) /* Read Bus Error Interrupt Enable Bit */
67#define AT_XDMAC_CIE_WBEIE BIT(5) /* Write Bus Error Interrupt Enable Bit */
68#define AT_XDMAC_CIE_ROIE BIT(6) /* Request Overflow Interrupt Enable Bit */
69#define AT_XDMAC_CID 0x04 /* Channel Interrupt Disable Register */
70#define AT_XDMAC_CID_BID BIT(0) /* End of Block Interrupt Disable Bit */
71#define AT_XDMAC_CID_LID BIT(1) /* End of Linked List Interrupt Disable Bit */
72#define AT_XDMAC_CID_DID BIT(2) /* End of Disable Interrupt Disable Bit */
73#define AT_XDMAC_CID_FID BIT(3) /* End of Flush Interrupt Disable Bit */
74#define AT_XDMAC_CID_RBEID BIT(4) /* Read Bus Error Interrupt Disable Bit */
75#define AT_XDMAC_CID_WBEID BIT(5) /* Write Bus Error Interrupt Disable Bit */
76#define AT_XDMAC_CID_ROID BIT(6) /* Request Overflow Interrupt Disable Bit */
77#define AT_XDMAC_CIM 0x08 /* Channel Interrupt Mask Register */
78#define AT_XDMAC_CIM_BIM BIT(0) /* End of Block Interrupt Mask Bit */
79#define AT_XDMAC_CIM_LIM BIT(1) /* End of Linked List Interrupt Mask Bit */
80#define AT_XDMAC_CIM_DIM BIT(2) /* End of Disable Interrupt Mask Bit */
81#define AT_XDMAC_CIM_FIM BIT(3) /* End of Flush Interrupt Mask Bit */
82#define AT_XDMAC_CIM_RBEIM BIT(4) /* Read Bus Error Interrupt Mask Bit */
83#define AT_XDMAC_CIM_WBEIM BIT(5) /* Write Bus Error Interrupt Mask Bit */
84#define AT_XDMAC_CIM_ROIM BIT(6) /* Request Overflow Interrupt Mask Bit */
85#define AT_XDMAC_CIS 0x0C /* Channel Interrupt Status Register */
86#define AT_XDMAC_CIS_BIS BIT(0) /* End of Block Interrupt Status Bit */
87#define AT_XDMAC_CIS_LIS BIT(1) /* End of Linked List Interrupt Status Bit */
88#define AT_XDMAC_CIS_DIS BIT(2) /* End of Disable Interrupt Status Bit */
89#define AT_XDMAC_CIS_FIS BIT(3) /* End of Flush Interrupt Status Bit */
90#define AT_XDMAC_CIS_RBEIS BIT(4) /* Read Bus Error Interrupt Status Bit */
91#define AT_XDMAC_CIS_WBEIS BIT(5) /* Write Bus Error Interrupt Status Bit */
92#define AT_XDMAC_CIS_ROIS BIT(6) /* Request Overflow Interrupt Status Bit */
93#define AT_XDMAC_CSA 0x10 /* Channel Source Address Register */
94#define AT_XDMAC_CDA 0x14 /* Channel Destination Address Register */
95#define AT_XDMAC_CNDA 0x18 /* Channel Next Descriptor Address Register */
96#define AT_XDMAC_CNDA_NDAIF(i) ((i) & 0x1) /* Channel x Next Descriptor Interface */
97#define AT_XDMAC_CNDA_NDA(i) ((i) & 0xfffffffc) /* Channel x Next Descriptor Address */
98#define AT_XDMAC_CNDC 0x1C /* Channel Next Descriptor Control Register */
99#define AT_XDMAC_CNDC_NDE (0x1 << 0) /* Channel x Next Descriptor Enable */
100#define AT_XDMAC_CNDC_NDSUP (0x1 << 1) /* Channel x Next Descriptor Source Update */
101#define AT_XDMAC_CNDC_NDDUP (0x1 << 2) /* Channel x Next Descriptor Destination Update */
102#define AT_XDMAC_CNDC_NDVIEW_NDV0 (0x0 << 3) /* Channel x Next Descriptor View 0 */
103#define AT_XDMAC_CNDC_NDVIEW_NDV1 (0x1 << 3) /* Channel x Next Descriptor View 1 */
104#define AT_XDMAC_CNDC_NDVIEW_NDV2 (0x2 << 3) /* Channel x Next Descriptor View 2 */
105#define AT_XDMAC_CNDC_NDVIEW_NDV3 (0x3 << 3) /* Channel x Next Descriptor View 3 */
106#define AT_XDMAC_CUBC 0x20 /* Channel Microblock Control Register */
107#define AT_XDMAC_CBC 0x24 /* Channel Block Control Register */
108#define AT_XDMAC_CC 0x28 /* Channel Configuration Register */
109#define AT_XDMAC_CC_TYPE (0x1 << 0) /* Channel Transfer Type */
110#define AT_XDMAC_CC_TYPE_MEM_TRAN (0x0 << 0) /* Memory to Memory Transfer */
111#define AT_XDMAC_CC_TYPE_PER_TRAN (0x1 << 0) /* Peripheral to Memory or Memory to Peripheral Transfer */
112#define AT_XDMAC_CC_MBSIZE_MASK (0x3 << 1)
113#define AT_XDMAC_CC_MBSIZE_SINGLE (0x0 << 1)
114#define AT_XDMAC_CC_MBSIZE_FOUR (0x1 << 1)
115#define AT_XDMAC_CC_MBSIZE_EIGHT (0x2 << 1)
116#define AT_XDMAC_CC_MBSIZE_SIXTEEN (0x3 << 1)
117#define AT_XDMAC_CC_DSYNC (0x1 << 4) /* Channel Synchronization */
118#define AT_XDMAC_CC_DSYNC_PER2MEM (0x0 << 4)
119#define AT_XDMAC_CC_DSYNC_MEM2PER (0x1 << 4)
120#define AT_XDMAC_CC_PROT (0x1 << 5) /* Channel Protection */
121#define AT_XDMAC_CC_PROT_SEC (0x0 << 5)
122#define AT_XDMAC_CC_PROT_UNSEC (0x1 << 5)
123#define AT_XDMAC_CC_SWREQ (0x1 << 6) /* Channel Software Request Trigger */
124#define AT_XDMAC_CC_SWREQ_HWR_CONNECTED (0x0 << 6)
125#define AT_XDMAC_CC_SWREQ_SWR_CONNECTED (0x1 << 6)
126#define AT_XDMAC_CC_MEMSET (0x1 << 7) /* Channel Fill Block of memory */
127#define AT_XDMAC_CC_MEMSET_NORMAL_MODE (0x0 << 7)
128#define AT_XDMAC_CC_MEMSET_HW_MODE (0x1 << 7)
129#define AT_XDMAC_CC_CSIZE(i) ((0x7 & (i)) << 8) /* Channel Chunk Size */
130#define AT_XDMAC_CC_DWIDTH_OFFSET 11
131#define AT_XDMAC_CC_DWIDTH_MASK (0x3 << AT_XDMAC_CC_DWIDTH_OFFSET)
132#define AT_XDMAC_CC_DWIDTH(i) ((0x3 & (i)) << AT_XDMAC_CC_DWIDTH_OFFSET) /* Channel Data Width */
133#define AT_XDMAC_CC_DWIDTH_BYTE 0x0
134#define AT_XDMAC_CC_DWIDTH_HALFWORD 0x1
135#define AT_XDMAC_CC_DWIDTH_WORD 0x2
136#define AT_XDMAC_CC_DWIDTH_DWORD 0x3
137#define AT_XDMAC_CC_SIF(i) ((0x1 & (i)) << 13) /* Channel Source Interface Identifier */
138#define AT_XDMAC_CC_DIF(i) ((0x1 & (i)) << 14) /* Channel Destination Interface Identifier */
139#define AT_XDMAC_CC_SAM_MASK (0x3 << 16) /* Channel Source Addressing Mode */
140#define AT_XDMAC_CC_SAM_FIXED_AM (0x0 << 16)
141#define AT_XDMAC_CC_SAM_INCREMENTED_AM (0x1 << 16)
142#define AT_XDMAC_CC_SAM_UBS_AM (0x2 << 16)
143#define AT_XDMAC_CC_SAM_UBS_DS_AM (0x3 << 16)
144#define AT_XDMAC_CC_DAM_MASK (0x3 << 18) /* Channel Source Addressing Mode */
145#define AT_XDMAC_CC_DAM_FIXED_AM (0x0 << 18)
146#define AT_XDMAC_CC_DAM_INCREMENTED_AM (0x1 << 18)
147#define AT_XDMAC_CC_DAM_UBS_AM (0x2 << 18)
148#define AT_XDMAC_CC_DAM_UBS_DS_AM (0x3 << 18)
149#define AT_XDMAC_CC_INITD (0x1 << 21) /* Channel Initialization Terminated (read only) */
150#define AT_XDMAC_CC_INITD_TERMINATED (0x0 << 21)
151#define AT_XDMAC_CC_INITD_IN_PROGRESS (0x1 << 21)
152#define AT_XDMAC_CC_RDIP (0x1 << 22) /* Read in Progress (read only) */
153#define AT_XDMAC_CC_RDIP_DONE (0x0 << 22)
154#define AT_XDMAC_CC_RDIP_IN_PROGRESS (0x1 << 22)
155#define AT_XDMAC_CC_WRIP (0x1 << 23) /* Write in Progress (read only) */
156#define AT_XDMAC_CC_WRIP_DONE (0x0 << 23)
157#define AT_XDMAC_CC_WRIP_IN_PROGRESS (0x1 << 23)
158#define AT_XDMAC_CC_PERID(i) (0x7f & (h) << 24) /* Channel Peripheral Identifier */
159#define AT_XDMAC_CDS_MSP 0x2C /* Channel Data Stride Memory Set Pattern */
160#define AT_XDMAC_CSUS 0x30 /* Channel Source Microblock Stride */
161#define AT_XDMAC_CDUS 0x34 /* Channel Destination Microblock Stride */
162
163#define AT_XDMAC_CHAN_REG_BASE 0x50 /* Channel registers base address */
164
165/* Microblock control members */
166#define AT_XDMAC_MBR_UBC_UBLEN_MAX 0xFFFFFFUL /* Maximum Microblock Length */
167#define AT_XDMAC_MBR_UBC_NDE (0x1 << 24) /* Next Descriptor Enable */
168#define AT_XDMAC_MBR_UBC_NSEN (0x1 << 25) /* Next Descriptor Source Update */
169#define AT_XDMAC_MBR_UBC_NDEN (0x1 << 26) /* Next Descriptor Destination Update */
170#define AT_XDMAC_MBR_UBC_NDV0 (0x0 << 27) /* Next Descriptor View 0 */
171#define AT_XDMAC_MBR_UBC_NDV1 (0x1 << 27) /* Next Descriptor View 1 */
172#define AT_XDMAC_MBR_UBC_NDV2 (0x2 << 27) /* Next Descriptor View 2 */
173#define AT_XDMAC_MBR_UBC_NDV3 (0x3 << 27) /* Next Descriptor View 3 */
174
175#define AT_XDMAC_MAX_CHAN 0x20
176
177enum atc_status {
178 AT_XDMAC_CHAN_IS_CYCLIC = 0,
179 AT_XDMAC_CHAN_IS_PAUSED,
180};
181
182/* ----- Channels ----- */
183struct at_xdmac_chan {
184 struct dma_chan chan;
185 void __iomem *ch_regs;
186 u32 mask; /* Channel Mask */
187 u32 cfg[3]; /* Channel Configuration Register */
188 #define AT_XDMAC_CUR_CFG 0 /* Current channel conf */
189 #define AT_XDMAC_DEV_TO_MEM_CFG 1 /* Predifined dev to mem channel conf */
190 #define AT_XDMAC_MEM_TO_DEV_CFG 2 /* Predifined mem to dev channel conf */
191 u8 perid; /* Peripheral ID */
192 u8 perif; /* Peripheral Interface */
193 u8 memif; /* Memory Interface */
194 u32 per_src_addr;
195 u32 per_dst_addr;
196 u32 save_cim;
197 u32 save_cnda;
198 u32 save_cndc;
199 unsigned long status;
200 struct tasklet_struct tasklet;
201
202 spinlock_t lock;
203
204 struct list_head xfers_list;
205 struct list_head free_descs_list;
206};
207
208
209/* ----- Controller ----- */
210struct at_xdmac {
211 struct dma_device dma;
212 void __iomem *regs;
213 int irq;
214 struct clk *clk;
215 u32 save_gim;
216 u32 save_gs;
217 struct dma_pool *at_xdmac_desc_pool;
218 struct at_xdmac_chan chan[0];
219};
220
221
222/* ----- Descriptors ----- */
223
224/* Linked List Descriptor */
225struct at_xdmac_lld {
226 dma_addr_t mbr_nda; /* Next Descriptor Member */
227 u32 mbr_ubc; /* Microblock Control Member */
228 dma_addr_t mbr_sa; /* Source Address Member */
229 dma_addr_t mbr_da; /* Destination Address Member */
230 u32 mbr_cfg; /* Configuration Register */
231};
232
233
234struct at_xdmac_desc {
235 struct at_xdmac_lld lld;
236 enum dma_transfer_direction direction;
237 struct dma_async_tx_descriptor tx_dma_desc;
238 struct list_head desc_node;
239 /* Following members are only used by the first descriptor */
240 bool active_xfer;
241 unsigned int xfer_size;
242 struct list_head descs_list;
243 struct list_head xfer_node;
244};
245
246static inline void __iomem *at_xdmac_chan_reg_base(struct at_xdmac *atxdmac, unsigned int chan_nb)
247{
248 return atxdmac->regs + (AT_XDMAC_CHAN_REG_BASE + chan_nb * 0x40);
249}
250
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100251#define at_xdmac_read(atxdmac, reg) readl_relaxed((atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200252#define at_xdmac_write(atxdmac, reg, value) \
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100253 writel_relaxed((value), (atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200254
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100255#define at_xdmac_chan_read(atchan, reg) readl_relaxed((atchan)->ch_regs + (reg))
256#define at_xdmac_chan_write(atchan, reg, value) writel_relaxed((value), (atchan)->ch_regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200257
258static inline struct at_xdmac_chan *to_at_xdmac_chan(struct dma_chan *dchan)
259{
260 return container_of(dchan, struct at_xdmac_chan, chan);
261}
262
263static struct device *chan2dev(struct dma_chan *chan)
264{
265 return &chan->dev->device;
266}
267
268static inline struct at_xdmac *to_at_xdmac(struct dma_device *ddev)
269{
270 return container_of(ddev, struct at_xdmac, dma);
271}
272
273static inline struct at_xdmac_desc *txd_to_at_desc(struct dma_async_tx_descriptor *txd)
274{
275 return container_of(txd, struct at_xdmac_desc, tx_dma_desc);
276}
277
278static inline int at_xdmac_chan_is_cyclic(struct at_xdmac_chan *atchan)
279{
280 return test_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
281}
282
283static inline int at_xdmac_chan_is_paused(struct at_xdmac_chan *atchan)
284{
285 return test_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
286}
287
288static inline int at_xdmac_csize(u32 maxburst)
289{
290 int csize;
291
292 csize = ffs(maxburst) - 1;
293 if (csize > 4)
294 csize = -EINVAL;
295
296 return csize;
297};
298
299static inline u8 at_xdmac_get_dwidth(u32 cfg)
300{
301 return (cfg & AT_XDMAC_CC_DWIDTH_MASK) >> AT_XDMAC_CC_DWIDTH_OFFSET;
302};
303
304static unsigned int init_nr_desc_per_channel = 64;
305module_param(init_nr_desc_per_channel, uint, 0644);
306MODULE_PARM_DESC(init_nr_desc_per_channel,
307 "initial descriptors per channel (default: 64)");
308
309
310static bool at_xdmac_chan_is_enabled(struct at_xdmac_chan *atchan)
311{
312 return at_xdmac_chan_read(atchan, AT_XDMAC_GS) & atchan->mask;
313}
314
315static void at_xdmac_off(struct at_xdmac *atxdmac)
316{
317 at_xdmac_write(atxdmac, AT_XDMAC_GD, -1L);
318
319 /* Wait that all chans are disabled. */
320 while (at_xdmac_read(atxdmac, AT_XDMAC_GS))
321 cpu_relax();
322
323 at_xdmac_write(atxdmac, AT_XDMAC_GID, -1L);
324}
325
326/* Call with lock hold. */
327static void at_xdmac_start_xfer(struct at_xdmac_chan *atchan,
328 struct at_xdmac_desc *first)
329{
330 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
331 u32 reg;
332
333 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, first);
334
335 if (at_xdmac_chan_is_enabled(atchan))
336 return;
337
338 /* Set transfer as active to not try to start it again. */
339 first->active_xfer = true;
340
341 /* Tell xdmac where to get the first descriptor. */
342 reg = AT_XDMAC_CNDA_NDA(first->tx_dma_desc.phys)
343 | AT_XDMAC_CNDA_NDAIF(atchan->memif);
344 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, reg);
345
346 /*
347 * When doing memory to memory transfer we need to use the next
348 * descriptor view 2 since some fields of the configuration register
349 * depend on transfer size and src/dest addresses.
350 */
351 if (is_slave_direction(first->direction)) {
352 reg = AT_XDMAC_CNDC_NDVIEW_NDV1;
353 if (first->direction == DMA_MEM_TO_DEV)
354 atchan->cfg[AT_XDMAC_CUR_CFG] =
355 atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG];
356 else
357 atchan->cfg[AT_XDMAC_CUR_CFG] =
358 atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG];
359 at_xdmac_chan_write(atchan, AT_XDMAC_CC,
360 atchan->cfg[AT_XDMAC_CUR_CFG]);
361 } else {
362 /*
363 * No need to write AT_XDMAC_CC reg, it will be done when the
364 * descriptor is fecthed.
365 */
366 reg = AT_XDMAC_CNDC_NDVIEW_NDV2;
367 }
368
369 reg |= AT_XDMAC_CNDC_NDDUP
370 | AT_XDMAC_CNDC_NDSUP
371 | AT_XDMAC_CNDC_NDE;
372 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, reg);
373
374 dev_vdbg(chan2dev(&atchan->chan),
375 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
376 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
377 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
378 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
379 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
380 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
381 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
382
383 at_xdmac_chan_write(atchan, AT_XDMAC_CID, 0xffffffff);
384 reg = AT_XDMAC_CIE_RBEIE | AT_XDMAC_CIE_WBEIE | AT_XDMAC_CIE_ROIE;
385 /*
386 * There is no end of list when doing cyclic dma, we need to get
387 * an interrupt after each periods.
388 */
389 if (at_xdmac_chan_is_cyclic(atchan))
390 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
391 reg | AT_XDMAC_CIE_BIE);
392 else
393 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
394 reg | AT_XDMAC_CIE_LIE);
395 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atchan->mask);
396 dev_vdbg(chan2dev(&atchan->chan),
397 "%s: enable channel (0x%08x)\n", __func__, atchan->mask);
398 wmb();
399 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
400
401 dev_vdbg(chan2dev(&atchan->chan),
402 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
403 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
404 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
405 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
406 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
407 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
408 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
409
410}
411
412static dma_cookie_t at_xdmac_tx_submit(struct dma_async_tx_descriptor *tx)
413{
414 struct at_xdmac_desc *desc = txd_to_at_desc(tx);
415 struct at_xdmac_chan *atchan = to_at_xdmac_chan(tx->chan);
416 dma_cookie_t cookie;
417
418 spin_lock_bh(&atchan->lock);
419 cookie = dma_cookie_assign(tx);
420
421 dev_vdbg(chan2dev(tx->chan), "%s: atchan 0x%p, add desc 0x%p to xfers_list\n",
422 __func__, atchan, desc);
423 list_add_tail(&desc->xfer_node, &atchan->xfers_list);
424 if (list_is_singular(&atchan->xfers_list))
425 at_xdmac_start_xfer(atchan, desc);
426
427 spin_unlock_bh(&atchan->lock);
428 return cookie;
429}
430
431static struct at_xdmac_desc *at_xdmac_alloc_desc(struct dma_chan *chan,
432 gfp_t gfp_flags)
433{
434 struct at_xdmac_desc *desc;
435 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
436 dma_addr_t phys;
437
438 desc = dma_pool_alloc(atxdmac->at_xdmac_desc_pool, gfp_flags, &phys);
439 if (desc) {
440 memset(desc, 0, sizeof(*desc));
441 INIT_LIST_HEAD(&desc->descs_list);
442 dma_async_tx_descriptor_init(&desc->tx_dma_desc, chan);
443 desc->tx_dma_desc.tx_submit = at_xdmac_tx_submit;
444 desc->tx_dma_desc.phys = phys;
445 }
446
447 return desc;
448}
449
450/* Call must be protected by lock. */
451static struct at_xdmac_desc *at_xdmac_get_desc(struct at_xdmac_chan *atchan)
452{
453 struct at_xdmac_desc *desc;
454
455 if (list_empty(&atchan->free_descs_list)) {
456 desc = at_xdmac_alloc_desc(&atchan->chan, GFP_NOWAIT);
457 } else {
458 desc = list_first_entry(&atchan->free_descs_list,
459 struct at_xdmac_desc, desc_node);
460 list_del(&desc->desc_node);
461 desc->active_xfer = false;
462 }
463
464 return desc;
465}
466
467static struct dma_chan *at_xdmac_xlate(struct of_phandle_args *dma_spec,
468 struct of_dma *of_dma)
469{
470 struct at_xdmac *atxdmac = of_dma->of_dma_data;
471 struct at_xdmac_chan *atchan;
472 struct dma_chan *chan;
473 struct device *dev = atxdmac->dma.dev;
474
475 if (dma_spec->args_count != 1) {
476 dev_err(dev, "dma phandler args: bad number of args\n");
477 return NULL;
478 }
479
480 chan = dma_get_any_slave_channel(&atxdmac->dma);
481 if (!chan) {
482 dev_err(dev, "can't get a dma channel\n");
483 return NULL;
484 }
485
486 atchan = to_at_xdmac_chan(chan);
487 atchan->memif = AT91_XDMAC_DT_GET_MEM_IF(dma_spec->args[0]);
488 atchan->perif = AT91_XDMAC_DT_GET_PER_IF(dma_spec->args[0]);
489 atchan->perid = AT91_XDMAC_DT_GET_PERID(dma_spec->args[0]);
490 dev_dbg(dev, "chan dt cfg: memif=%u perif=%u perid=%u\n",
491 atchan->memif, atchan->perif, atchan->perid);
492
493 return chan;
494}
495
496static int at_xdmac_set_slave_config(struct dma_chan *chan,
497 struct dma_slave_config *sconfig)
498{
499 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
500 u8 dwidth;
501 int csize;
502
503 atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG] =
504 AT91_XDMAC_DT_PERID(atchan->perid)
505 | AT_XDMAC_CC_DAM_INCREMENTED_AM
506 | AT_XDMAC_CC_SAM_FIXED_AM
507 | AT_XDMAC_CC_DIF(atchan->memif)
508 | AT_XDMAC_CC_SIF(atchan->perif)
509 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
510 | AT_XDMAC_CC_DSYNC_PER2MEM
511 | AT_XDMAC_CC_MBSIZE_SIXTEEN
512 | AT_XDMAC_CC_TYPE_PER_TRAN;
513 csize = at_xdmac_csize(sconfig->src_maxburst);
514 if (csize < 0) {
515 dev_err(chan2dev(chan), "invalid src maxburst value\n");
516 return -EINVAL;
517 }
518 atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG] |= AT_XDMAC_CC_CSIZE(csize);
519 dwidth = ffs(sconfig->src_addr_width) - 1;
520 atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG] |= AT_XDMAC_CC_DWIDTH(dwidth);
521
522
523 atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG] =
524 AT91_XDMAC_DT_PERID(atchan->perid)
525 | AT_XDMAC_CC_DAM_FIXED_AM
526 | AT_XDMAC_CC_SAM_INCREMENTED_AM
527 | AT_XDMAC_CC_DIF(atchan->perif)
528 | AT_XDMAC_CC_SIF(atchan->memif)
529 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
530 | AT_XDMAC_CC_DSYNC_MEM2PER
531 | AT_XDMAC_CC_MBSIZE_SIXTEEN
532 | AT_XDMAC_CC_TYPE_PER_TRAN;
533 csize = at_xdmac_csize(sconfig->dst_maxburst);
534 if (csize < 0) {
535 dev_err(chan2dev(chan), "invalid src maxburst value\n");
536 return -EINVAL;
537 }
538 atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG] |= AT_XDMAC_CC_CSIZE(csize);
539 dwidth = ffs(sconfig->dst_addr_width) - 1;
540 atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG] |= AT_XDMAC_CC_DWIDTH(dwidth);
541
542 /* Src and dst addr are needed to configure the link list descriptor. */
543 atchan->per_src_addr = sconfig->src_addr;
544 atchan->per_dst_addr = sconfig->dst_addr;
545
546 dev_dbg(chan2dev(chan),
547 "%s: cfg[dev2mem]=0x%08x, cfg[mem2dev]=0x%08x, per_src_addr=0x%08x, per_dst_addr=0x%08x\n",
548 __func__, atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG],
549 atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG],
550 atchan->per_src_addr, atchan->per_dst_addr);
551
552 return 0;
553}
554
555static struct dma_async_tx_descriptor *
556at_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
557 unsigned int sg_len, enum dma_transfer_direction direction,
558 unsigned long flags, void *context)
559{
560 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
561 struct at_xdmac_desc *first = NULL, *prev = NULL;
562 struct scatterlist *sg;
563 int i;
564 u32 cfg;
Cyrille Pitchen57819272014-11-13 11:52:42 +0100565 unsigned int xfer_size = 0;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200566
567 if (!sgl)
568 return NULL;
569
570 if (!is_slave_direction(direction)) {
571 dev_err(chan2dev(chan), "invalid DMA direction\n");
572 return NULL;
573 }
574
575 dev_dbg(chan2dev(chan), "%s: sg_len=%d, dir=%s, flags=0x%lx\n",
576 __func__, sg_len,
577 direction == DMA_MEM_TO_DEV ? "to device" : "from device",
578 flags);
579
580 /* Protect dma_sconfig field that can be modified by set_slave_conf. */
581 spin_lock_bh(&atchan->lock);
582
583 /* Prepare descriptors. */
584 for_each_sg(sgl, sg, sg_len, i) {
585 struct at_xdmac_desc *desc = NULL;
586 u32 len, mem;
587
588 len = sg_dma_len(sg);
589 mem = sg_dma_address(sg);
590 if (unlikely(!len)) {
591 dev_err(chan2dev(chan), "sg data length is zero\n");
592 spin_unlock_bh(&atchan->lock);
593 return NULL;
594 }
595 dev_dbg(chan2dev(chan), "%s: * sg%d len=%u, mem=0x%08x\n",
596 __func__, i, len, mem);
597
598 desc = at_xdmac_get_desc(atchan);
599 if (!desc) {
600 dev_err(chan2dev(chan), "can't get descriptor\n");
601 if (first)
602 list_splice_init(&first->descs_list, &atchan->free_descs_list);
603 spin_unlock_bh(&atchan->lock);
604 return NULL;
605 }
606
607 /* Linked list descriptor setup. */
608 if (direction == DMA_DEV_TO_MEM) {
609 desc->lld.mbr_sa = atchan->per_src_addr;
610 desc->lld.mbr_da = mem;
611 cfg = atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG];
612 } else {
613 desc->lld.mbr_sa = mem;
614 desc->lld.mbr_da = atchan->per_dst_addr;
615 cfg = atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG];
616 }
617 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1 /* next descriptor view */
618 | AT_XDMAC_MBR_UBC_NDEN /* next descriptor dst parameter update */
619 | AT_XDMAC_MBR_UBC_NSEN /* next descriptor src parameter update */
620 | (i == sg_len - 1 ? 0 : AT_XDMAC_MBR_UBC_NDE) /* descriptor fetch */
621 | len / (1 << at_xdmac_get_dwidth(cfg)); /* microblock length */
622 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530623 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
624 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200625
626 /* Chain lld. */
627 if (prev) {
628 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
629 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530630 "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
631 __func__, prev, &prev->lld.mbr_nda);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200632 }
633
634 prev = desc;
635 if (!first)
636 first = desc;
637
638 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
639 __func__, desc, first);
640 list_add_tail(&desc->desc_node, &first->descs_list);
Cyrille Pitchen57819272014-11-13 11:52:42 +0100641 xfer_size += len;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200642 }
643
644 spin_unlock_bh(&atchan->lock);
645
646 first->tx_dma_desc.flags = flags;
Cyrille Pitchen57819272014-11-13 11:52:42 +0100647 first->xfer_size = xfer_size;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200648 first->direction = direction;
649
650 return &first->tx_dma_desc;
651}
652
653static struct dma_async_tx_descriptor *
654at_xdmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
655 size_t buf_len, size_t period_len,
656 enum dma_transfer_direction direction,
657 unsigned long flags)
658{
659 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
660 struct at_xdmac_desc *first = NULL, *prev = NULL;
661 unsigned int periods = buf_len / period_len;
662 int i;
663 u32 cfg;
664
Vinod Koul82e24242014-11-06 18:02:52 +0530665 dev_dbg(chan2dev(chan), "%s: buf_addr=%pad, buf_len=%zd, period_len=%zd, dir=%s, flags=0x%lx\n",
666 __func__, &buf_addr, buf_len, period_len,
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200667 direction == DMA_MEM_TO_DEV ? "mem2per" : "per2mem", flags);
668
669 if (!is_slave_direction(direction)) {
670 dev_err(chan2dev(chan), "invalid DMA direction\n");
671 return NULL;
672 }
673
674 if (test_and_set_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status)) {
675 dev_err(chan2dev(chan), "channel currently used\n");
676 return NULL;
677 }
678
679 for (i = 0; i < periods; i++) {
680 struct at_xdmac_desc *desc = NULL;
681
682 spin_lock_bh(&atchan->lock);
683 desc = at_xdmac_get_desc(atchan);
684 if (!desc) {
685 dev_err(chan2dev(chan), "can't get descriptor\n");
686 if (first)
687 list_splice_init(&first->descs_list, &atchan->free_descs_list);
688 spin_unlock_bh(&atchan->lock);
689 return NULL;
690 }
691 spin_unlock_bh(&atchan->lock);
692 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530693 "%s: desc=0x%p, tx_dma_desc.phys=%pad\n",
694 __func__, desc, &desc->tx_dma_desc.phys);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200695
696 if (direction == DMA_DEV_TO_MEM) {
697 desc->lld.mbr_sa = atchan->per_src_addr;
698 desc->lld.mbr_da = buf_addr + i * period_len;
699 cfg = atchan->cfg[AT_XDMAC_DEV_TO_MEM_CFG];
700 } else {
701 desc->lld.mbr_sa = buf_addr + i * period_len;
702 desc->lld.mbr_da = atchan->per_dst_addr;
703 cfg = atchan->cfg[AT_XDMAC_MEM_TO_DEV_CFG];
kbuild test robot5ac7d582014-11-06 17:28:08 +0800704 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200705 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1
706 | AT_XDMAC_MBR_UBC_NDEN
707 | AT_XDMAC_MBR_UBC_NSEN
708 | AT_XDMAC_MBR_UBC_NDE
709 | period_len >> at_xdmac_get_dwidth(cfg);
710
711 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530712 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
713 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200714
715 /* Chain lld. */
716 if (prev) {
717 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
718 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530719 "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
720 __func__, prev, &prev->lld.mbr_nda);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200721 }
722
723 prev = desc;
724 if (!first)
725 first = desc;
726
727 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
728 __func__, desc, first);
729 list_add_tail(&desc->desc_node, &first->descs_list);
730 }
731
732 prev->lld.mbr_nda = first->tx_dma_desc.phys;
733 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530734 "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
735 __func__, prev, &prev->lld.mbr_nda);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200736 first->tx_dma_desc.flags = flags;
737 first->xfer_size = buf_len;
738 first->direction = direction;
739
740 return &first->tx_dma_desc;
741}
742
743static struct dma_async_tx_descriptor *
744at_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
745 size_t len, unsigned long flags)
746{
747 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
748 struct at_xdmac_desc *first = NULL, *prev = NULL;
749 size_t remaining_size = len, xfer_size = 0, ublen;
750 dma_addr_t src_addr = src, dst_addr = dest;
751 u32 dwidth;
752 /*
753 * WARNING: We don't know the direction, it involves we can't
754 * dynamically set the source and dest interface so we have to use the
755 * same one. Only interface 0 allows EBI access. Hopefully we can
756 * access DDR through both ports (at least on SAMA5D4x), so we can use
757 * the same interface for source and dest, that solves the fact we
758 * don't know the direction.
759 */
760 u32 chan_cc = AT_XDMAC_CC_DAM_INCREMENTED_AM
761 | AT_XDMAC_CC_SAM_INCREMENTED_AM
762 | AT_XDMAC_CC_DIF(0)
763 | AT_XDMAC_CC_SIF(0)
764 | AT_XDMAC_CC_MBSIZE_SIXTEEN
765 | AT_XDMAC_CC_TYPE_MEM_TRAN;
766
Vinod Koul82e24242014-11-06 18:02:52 +0530767 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, len=%zd, flags=0x%lx\n",
768 __func__, &src, &dest, len, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200769
770 if (unlikely(!len))
771 return NULL;
772
773 /*
774 * Check address alignment to select the greater data width we can use.
775 * Some XDMAC implementations don't provide dword transfer, in this
776 * case selecting dword has the same behavior as selecting word transfers.
777 */
778 if (!((src_addr | dst_addr) & 7)) {
779 dwidth = AT_XDMAC_CC_DWIDTH_DWORD;
780 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
781 } else if (!((src_addr | dst_addr) & 3)) {
782 dwidth = AT_XDMAC_CC_DWIDTH_WORD;
783 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
784 } else if (!((src_addr | dst_addr) & 1)) {
785 dwidth = AT_XDMAC_CC_DWIDTH_HALFWORD;
786 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
787 } else {
788 dwidth = AT_XDMAC_CC_DWIDTH_BYTE;
789 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
790 }
791
792 /* Prepare descriptors. */
793 while (remaining_size) {
794 struct at_xdmac_desc *desc = NULL;
795
Vinod Koulc66ec042014-11-06 17:37:48 +0530796 dev_dbg(chan2dev(chan), "%s: remaining_size=%zu\n", __func__, remaining_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200797
798 spin_lock_bh(&atchan->lock);
799 desc = at_xdmac_get_desc(atchan);
800 spin_unlock_bh(&atchan->lock);
801 if (!desc) {
802 dev_err(chan2dev(chan), "can't get descriptor\n");
803 if (first)
804 list_splice_init(&first->descs_list, &atchan->free_descs_list);
805 return NULL;
806 }
807
808 /* Update src and dest addresses. */
809 src_addr += xfer_size;
810 dst_addr += xfer_size;
811
812 if (remaining_size >= AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)
813 xfer_size = AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth;
814 else
815 xfer_size = remaining_size;
816
Vinod Koulc66ec042014-11-06 17:37:48 +0530817 dev_dbg(chan2dev(chan), "%s: xfer_size=%zu\n", __func__, xfer_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200818
819 /* Check remaining length and change data width if needed. */
820 if (!((src_addr | dst_addr | xfer_size) & 7)) {
821 dwidth = AT_XDMAC_CC_DWIDTH_DWORD;
822 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
823 } else if (!((src_addr | dst_addr | xfer_size) & 3)) {
824 dwidth = AT_XDMAC_CC_DWIDTH_WORD;
825 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
826 } else if (!((src_addr | dst_addr | xfer_size) & 1)) {
827 dwidth = AT_XDMAC_CC_DWIDTH_HALFWORD;
828 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
829 } else if ((src_addr | dst_addr | xfer_size) & 1) {
830 dwidth = AT_XDMAC_CC_DWIDTH_BYTE;
831 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
832 }
833 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
834
835 ublen = xfer_size >> dwidth;
836 remaining_size -= xfer_size;
837
838 desc->lld.mbr_sa = src_addr;
839 desc->lld.mbr_da = dst_addr;
840 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2
841 | AT_XDMAC_MBR_UBC_NDEN
842 | AT_XDMAC_MBR_UBC_NSEN
843 | (remaining_size ? AT_XDMAC_MBR_UBC_NDE : 0)
844 | ublen;
845 desc->lld.mbr_cfg = chan_cc;
846
847 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530848 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
849 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc, desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200850
851 /* Chain lld. */
852 if (prev) {
853 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
854 dev_dbg(chan2dev(chan),
855 "%s: chain lld: prev=0x%p, mbr_nda=0x%08x\n",
856 __func__, prev, prev->lld.mbr_nda);
857 }
858
859 prev = desc;
860 if (!first)
861 first = desc;
862
863 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
864 __func__, desc, first);
865 list_add_tail(&desc->desc_node, &first->descs_list);
866 }
867
868 first->tx_dma_desc.flags = flags;
869 first->xfer_size = len;
870
871 return &first->tx_dma_desc;
872}
873
874static enum dma_status
875at_xdmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
876 struct dma_tx_state *txstate)
877{
878 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
879 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
880 struct at_xdmac_desc *desc, *_desc;
881 struct list_head *descs_list;
882 enum dma_status ret;
883 int residue;
Cyrille Pitchen4e097822014-11-13 11:52:41 +0100884 u32 cur_nda, mask, value;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200885 u8 dwidth = at_xdmac_get_dwidth(atchan->cfg[AT_XDMAC_CUR_CFG]);
886
887 ret = dma_cookie_status(chan, cookie, txstate);
888 if (ret == DMA_COMPLETE)
889 return ret;
890
891 if (!txstate)
892 return ret;
893
894 spin_lock_bh(&atchan->lock);
895
896 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
897
898 /*
899 * If the transfer has not been started yet, don't need to compute the
900 * residue, it's the transfer length.
901 */
902 if (!desc->active_xfer) {
903 dma_set_residue(txstate, desc->xfer_size);
904 return ret;
905 }
906
907 residue = desc->xfer_size;
Cyrille Pitchen4e097822014-11-13 11:52:41 +0100908 /*
909 * Flush FIFO: only relevant when the transfer is source peripheral
910 * synchronized.
911 */
912 mask = AT_XDMAC_CC_TYPE | AT_XDMAC_CC_DSYNC;
913 value = AT_XDMAC_CC_TYPE_PER_TRAN | AT_XDMAC_CC_DSYNC_PER2MEM;
914 if ((atchan->cfg[AT_XDMAC_CUR_CFG] & mask) == value) {
915 at_xdmac_write(atxdmac, AT_XDMAC_GSWF, atchan->mask);
916 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
917 cpu_relax();
918 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200919
920 cur_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
921 /*
922 * Remove size of all microblocks already transferred and the current
923 * one. Then add the remaining size to transfer of the current
924 * microblock.
925 */
926 descs_list = &desc->descs_list;
927 list_for_each_entry_safe(desc, _desc, descs_list, desc_node) {
928 residue -= (desc->lld.mbr_ubc & 0xffffff) << dwidth;
929 if ((desc->lld.mbr_nda & 0xfffffffc) == cur_nda)
930 break;
931 }
932 residue += at_xdmac_chan_read(atchan, AT_XDMAC_CUBC) << dwidth;
933
934 spin_unlock_bh(&atchan->lock);
935
936 dma_set_residue(txstate, residue);
937
938 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530939 "%s: desc=0x%p, tx_dma_desc.phys=%pad, tx_status=%d, cookie=%d, residue=%d\n",
940 __func__, desc, &desc->tx_dma_desc.phys, ret, cookie, residue);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200941
942 return ret;
943}
944
945/* Call must be protected by lock. */
946static void at_xdmac_remove_xfer(struct at_xdmac_chan *atchan,
947 struct at_xdmac_desc *desc)
948{
949 dev_dbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
950
951 /*
952 * Remove the transfer from the transfer list then move the transfer
953 * descriptors into the free descriptors list.
954 */
955 list_del(&desc->xfer_node);
956 list_splice_init(&desc->descs_list, &atchan->free_descs_list);
957}
958
959static void at_xdmac_advance_work(struct at_xdmac_chan *atchan)
960{
961 struct at_xdmac_desc *desc;
962
963 spin_lock_bh(&atchan->lock);
964
965 /*
966 * If channel is enabled, do nothing, advance_work will be triggered
967 * after the interruption.
968 */
969 if (!at_xdmac_chan_is_enabled(atchan) && !list_empty(&atchan->xfers_list)) {
970 desc = list_first_entry(&atchan->xfers_list,
971 struct at_xdmac_desc,
972 xfer_node);
973 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
974 if (!desc->active_xfer)
975 at_xdmac_start_xfer(atchan, desc);
976 }
977
978 spin_unlock_bh(&atchan->lock);
979}
980
981static void at_xdmac_handle_cyclic(struct at_xdmac_chan *atchan)
982{
983 struct at_xdmac_desc *desc;
984 struct dma_async_tx_descriptor *txd;
985
986 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
987 txd = &desc->tx_dma_desc;
988
989 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
990 txd->callback(txd->callback_param);
991}
992
993static void at_xdmac_tasklet(unsigned long data)
994{
995 struct at_xdmac_chan *atchan = (struct at_xdmac_chan *)data;
996 struct at_xdmac_desc *desc;
997 u32 error_mask;
998
999 dev_dbg(chan2dev(&atchan->chan), "%s: status=0x%08lx\n",
1000 __func__, atchan->status);
1001
1002 error_mask = AT_XDMAC_CIS_RBEIS
1003 | AT_XDMAC_CIS_WBEIS
1004 | AT_XDMAC_CIS_ROIS;
1005
1006 if (at_xdmac_chan_is_cyclic(atchan)) {
1007 at_xdmac_handle_cyclic(atchan);
1008 } else if ((atchan->status & AT_XDMAC_CIS_LIS)
1009 || (atchan->status & error_mask)) {
1010 struct dma_async_tx_descriptor *txd;
1011
1012 if (atchan->status & AT_XDMAC_CIS_RBEIS)
1013 dev_err(chan2dev(&atchan->chan), "read bus error!!!");
1014 if (atchan->status & AT_XDMAC_CIS_WBEIS)
1015 dev_err(chan2dev(&atchan->chan), "write bus error!!!");
1016 if (atchan->status & AT_XDMAC_CIS_ROIS)
1017 dev_err(chan2dev(&atchan->chan), "request overflow error!!!");
1018
1019 spin_lock_bh(&atchan->lock);
1020 desc = list_first_entry(&atchan->xfers_list,
1021 struct at_xdmac_desc,
1022 xfer_node);
1023 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1024 BUG_ON(!desc->active_xfer);
1025
1026 txd = &desc->tx_dma_desc;
1027
1028 at_xdmac_remove_xfer(atchan, desc);
1029 spin_unlock_bh(&atchan->lock);
1030
1031 if (!at_xdmac_chan_is_cyclic(atchan)) {
1032 dma_cookie_complete(txd);
1033 if (txd->callback && (txd->flags & DMA_PREP_INTERRUPT))
1034 txd->callback(txd->callback_param);
1035 }
1036
1037 dma_run_dependencies(txd);
1038
1039 at_xdmac_advance_work(atchan);
1040 }
1041}
1042
1043static irqreturn_t at_xdmac_interrupt(int irq, void *dev_id)
1044{
1045 struct at_xdmac *atxdmac = (struct at_xdmac *)dev_id;
1046 struct at_xdmac_chan *atchan;
1047 u32 imr, status, pending;
1048 u32 chan_imr, chan_status;
1049 int i, ret = IRQ_NONE;
1050
1051 do {
1052 imr = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1053 status = at_xdmac_read(atxdmac, AT_XDMAC_GIS);
1054 pending = status & imr;
1055
1056 dev_vdbg(atxdmac->dma.dev,
1057 "%s: status=0x%08x, imr=0x%08x, pending=0x%08x\n",
1058 __func__, status, imr, pending);
1059
1060 if (!pending)
1061 break;
1062
1063 /* We have to find which channel has generated the interrupt. */
1064 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1065 if (!((1 << i) & pending))
1066 continue;
1067
1068 atchan = &atxdmac->chan[i];
1069 chan_imr = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1070 chan_status = at_xdmac_chan_read(atchan, AT_XDMAC_CIS);
1071 atchan->status = chan_status & chan_imr;
1072 dev_vdbg(atxdmac->dma.dev,
1073 "%s: chan%d: imr=0x%x, status=0x%x\n",
1074 __func__, i, chan_imr, chan_status);
1075 dev_vdbg(chan2dev(&atchan->chan),
1076 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
1077 __func__,
1078 at_xdmac_chan_read(atchan, AT_XDMAC_CC),
1079 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
1080 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
1081 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
1082 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
1083 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
1084
1085 if (atchan->status & (AT_XDMAC_CIS_RBEIS | AT_XDMAC_CIS_WBEIS))
1086 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1087
1088 tasklet_schedule(&atchan->tasklet);
1089 ret = IRQ_HANDLED;
1090 }
1091
1092 } while (pending);
1093
1094 return ret;
1095}
1096
1097static void at_xdmac_issue_pending(struct dma_chan *chan)
1098{
1099 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1100
1101 dev_dbg(chan2dev(&atchan->chan), "%s\n", __func__);
1102
1103 if (!at_xdmac_chan_is_cyclic(atchan))
1104 at_xdmac_advance_work(atchan);
1105
1106 return;
1107}
1108
1109static int at_xdmac_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1110 unsigned long arg)
1111{
1112 struct at_xdmac_desc *desc, *_desc;
1113 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1114 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1115 int ret = 0;
1116
1117 dev_dbg(chan2dev(chan), "%s: cmd=%d\n", __func__, cmd);
1118
1119 spin_lock_bh(&atchan->lock);
1120
1121 switch (cmd) {
1122 case DMA_PAUSE:
1123 at_xdmac_write(atxdmac, AT_XDMAC_GRWS, atchan->mask);
1124 set_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
1125 break;
1126
1127 case DMA_RESUME:
1128 if (!at_xdmac_chan_is_paused(atchan))
1129 break;
1130
1131 at_xdmac_write(atxdmac, AT_XDMAC_GRWR, atchan->mask);
1132 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
1133 break;
1134
1135 case DMA_TERMINATE_ALL:
1136 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1137 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1138 cpu_relax();
1139
1140 /* Cancel all pending transfers. */
1141 list_for_each_entry_safe(desc, _desc, &atchan->xfers_list, xfer_node)
1142 at_xdmac_remove_xfer(atchan, desc);
1143
1144 clear_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
1145 break;
1146
1147 case DMA_SLAVE_CONFIG:
1148 ret = at_xdmac_set_slave_config(chan,
1149 (struct dma_slave_config *)arg);
1150 break;
1151
1152 default:
1153 dev_err(chan2dev(chan),
1154 "unmanaged or unknown dma control cmd: %d\n", cmd);
1155 ret = -ENXIO;
1156 }
1157
1158 spin_unlock_bh(&atchan->lock);
1159
1160 return ret;
1161}
1162
1163static int at_xdmac_alloc_chan_resources(struct dma_chan *chan)
1164{
1165 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1166 struct at_xdmac_desc *desc;
1167 int i;
1168
1169 spin_lock_bh(&atchan->lock);
1170
1171 if (at_xdmac_chan_is_enabled(atchan)) {
1172 dev_err(chan2dev(chan),
1173 "can't allocate channel resources (channel enabled)\n");
1174 i = -EIO;
1175 goto spin_unlock;
1176 }
1177
1178 if (!list_empty(&atchan->free_descs_list)) {
1179 dev_err(chan2dev(chan),
1180 "can't allocate channel resources (channel not free from a previous use)\n");
1181 i = -EIO;
1182 goto spin_unlock;
1183 }
1184
1185 for (i = 0; i < init_nr_desc_per_channel; i++) {
1186 desc = at_xdmac_alloc_desc(chan, GFP_ATOMIC);
1187 if (!desc) {
1188 dev_warn(chan2dev(chan),
1189 "only %d descriptors have been allocated\n", i);
1190 break;
1191 }
1192 list_add_tail(&desc->desc_node, &atchan->free_descs_list);
1193 }
1194
1195 dma_cookie_init(chan);
1196
1197 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1198
1199spin_unlock:
1200 spin_unlock_bh(&atchan->lock);
1201 return i;
1202}
1203
1204static void at_xdmac_free_chan_resources(struct dma_chan *chan)
1205{
1206 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1207 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
1208 struct at_xdmac_desc *desc, *_desc;
1209
1210 list_for_each_entry_safe(desc, _desc, &atchan->free_descs_list, desc_node) {
1211 dev_dbg(chan2dev(chan), "%s: freeing descriptor %p\n", __func__, desc);
1212 list_del(&desc->desc_node);
1213 dma_pool_free(atxdmac->at_xdmac_desc_pool, desc, desc->tx_dma_desc.phys);
1214 }
1215
1216 return;
1217}
1218
1219#define AT_XDMAC_DMA_BUSWIDTHS\
1220 (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
1221 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
1222 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
1223 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |\
1224 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
1225
1226static int at_xdmac_device_slave_caps(struct dma_chan *dchan,
1227 struct dma_slave_caps *caps)
1228{
1229
1230 caps->src_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1231 caps->dstn_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
1232 caps->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1233 caps->cmd_pause = true;
1234 caps->cmd_terminate = true;
1235 caps->residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
1236
1237 return 0;
1238}
1239
1240#ifdef CONFIG_PM
1241static int atmel_xdmac_prepare(struct device *dev)
1242{
1243 struct platform_device *pdev = to_platform_device(dev);
1244 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1245 struct dma_chan *chan, *_chan;
1246
1247 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1248 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1249
1250 /* Wait for transfer completion, except in cyclic case. */
1251 if (at_xdmac_chan_is_enabled(atchan) && !at_xdmac_chan_is_cyclic(atchan))
1252 return -EAGAIN;
1253 }
1254 return 0;
1255}
1256#else
1257# define atmel_xdmac_prepare NULL
1258#endif
1259
1260#ifdef CONFIG_PM_SLEEP
1261static int atmel_xdmac_suspend(struct device *dev)
1262{
1263 struct platform_device *pdev = to_platform_device(dev);
1264 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1265 struct dma_chan *chan, *_chan;
1266
1267 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1268 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1269
1270 if (at_xdmac_chan_is_cyclic(atchan)) {
1271 if (!at_xdmac_chan_is_paused(atchan))
1272 at_xdmac_control(chan, DMA_PAUSE, 0);
1273 atchan->save_cim = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1274 atchan->save_cnda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA);
1275 atchan->save_cndc = at_xdmac_chan_read(atchan, AT_XDMAC_CNDC);
1276 }
1277 }
1278 atxdmac->save_gim = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1279
1280 at_xdmac_off(atxdmac);
1281 clk_disable_unprepare(atxdmac->clk);
1282 return 0;
1283}
1284
1285static int atmel_xdmac_resume(struct device *dev)
1286{
1287 struct platform_device *pdev = to_platform_device(dev);
1288 struct at_xdmac *atxdmac = platform_get_drvdata(pdev);
1289 struct at_xdmac_chan *atchan;
1290 struct dma_chan *chan, *_chan;
1291 int i;
1292 u32 cfg;
1293
1294 clk_prepare_enable(atxdmac->clk);
1295
1296 /* Clear pending interrupts. */
1297 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1298 atchan = &atxdmac->chan[i];
1299 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1300 cpu_relax();
1301 }
1302
1303 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atxdmac->save_gim);
1304 at_xdmac_write(atxdmac, AT_XDMAC_GE, atxdmac->save_gs);
1305 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1306 atchan = to_at_xdmac_chan(chan);
1307 cfg = atchan->cfg[AT_XDMAC_CUR_CFG];
1308 at_xdmac_chan_write(atchan, AT_XDMAC_CC, cfg);
1309 if (at_xdmac_chan_is_cyclic(atchan)) {
1310 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, atchan->save_cnda);
1311 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, atchan->save_cndc);
1312 at_xdmac_chan_write(atchan, AT_XDMAC_CIE, atchan->save_cim);
1313 wmb();
1314 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
1315 }
1316 }
1317 return 0;
1318}
1319#endif /* CONFIG_PM_SLEEP */
1320
1321static int at_xdmac_probe(struct platform_device *pdev)
1322{
1323 struct resource *res;
1324 struct at_xdmac *atxdmac;
1325 int irq, size, nr_channels, i, ret;
1326 void __iomem *base;
1327 u32 reg;
1328
1329 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1330 if (!res)
1331 return -EINVAL;
1332
1333 irq = platform_get_irq(pdev, 0);
1334 if (irq < 0)
1335 return irq;
1336
1337 base = devm_ioremap_resource(&pdev->dev, res);
1338 if (IS_ERR(base))
1339 return PTR_ERR(base);
1340
1341 /*
1342 * Read number of xdmac channels, read helper function can't be used
1343 * since atxdmac is not yet allocated and we need to know the number
1344 * of channels to do the allocation.
1345 */
1346 reg = readl_relaxed(base + AT_XDMAC_GTYPE);
1347 nr_channels = AT_XDMAC_NB_CH(reg);
1348 if (nr_channels > AT_XDMAC_MAX_CHAN) {
1349 dev_err(&pdev->dev, "invalid number of channels (%u)\n",
1350 nr_channels);
1351 return -EINVAL;
1352 }
1353
1354 size = sizeof(*atxdmac);
1355 size += nr_channels * sizeof(struct at_xdmac_chan);
1356 atxdmac = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
1357 if (!atxdmac) {
1358 dev_err(&pdev->dev, "can't allocate at_xdmac structure\n");
1359 return -ENOMEM;
1360 }
1361
1362 atxdmac->regs = base;
1363 atxdmac->irq = irq;
1364
1365 atxdmac->clk = devm_clk_get(&pdev->dev, "dma_clk");
1366 if (IS_ERR(atxdmac->clk)) {
1367 dev_err(&pdev->dev, "can't get dma_clk\n");
1368 return PTR_ERR(atxdmac->clk);
1369 }
1370
1371 /* Do not use dev res to prevent races with tasklet */
1372 ret = request_irq(atxdmac->irq, at_xdmac_interrupt, 0, "at_xdmac", atxdmac);
1373 if (ret) {
1374 dev_err(&pdev->dev, "can't request irq\n");
1375 return ret;
1376 }
1377
1378 ret = clk_prepare_enable(atxdmac->clk);
1379 if (ret) {
1380 dev_err(&pdev->dev, "can't prepare or enable clock\n");
1381 goto err_free_irq;
1382 }
1383
1384 atxdmac->at_xdmac_desc_pool =
1385 dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
1386 sizeof(struct at_xdmac_desc), 4, 0);
1387 if (!atxdmac->at_xdmac_desc_pool) {
1388 dev_err(&pdev->dev, "no memory for descriptors dma pool\n");
1389 ret = -ENOMEM;
1390 goto err_clk_disable;
1391 }
1392
1393 dma_cap_set(DMA_CYCLIC, atxdmac->dma.cap_mask);
1394 dma_cap_set(DMA_MEMCPY, atxdmac->dma.cap_mask);
1395 dma_cap_set(DMA_SLAVE, atxdmac->dma.cap_mask);
1396 atxdmac->dma.dev = &pdev->dev;
1397 atxdmac->dma.device_alloc_chan_resources = at_xdmac_alloc_chan_resources;
1398 atxdmac->dma.device_free_chan_resources = at_xdmac_free_chan_resources;
1399 atxdmac->dma.device_tx_status = at_xdmac_tx_status;
1400 atxdmac->dma.device_issue_pending = at_xdmac_issue_pending;
1401 atxdmac->dma.device_prep_dma_cyclic = at_xdmac_prep_dma_cyclic;
1402 atxdmac->dma.device_prep_dma_memcpy = at_xdmac_prep_dma_memcpy;
1403 atxdmac->dma.device_prep_slave_sg = at_xdmac_prep_slave_sg;
1404 atxdmac->dma.device_control = at_xdmac_control;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001405 atxdmac->dma.device_slave_caps = at_xdmac_device_slave_caps;
1406
1407 /* Disable all chans and interrupts. */
1408 at_xdmac_off(atxdmac);
1409
1410 /* Init channels. */
1411 INIT_LIST_HEAD(&atxdmac->dma.channels);
1412 for (i = 0; i < nr_channels; i++) {
1413 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
1414
1415 atchan->chan.device = &atxdmac->dma;
1416 list_add_tail(&atchan->chan.device_node,
1417 &atxdmac->dma.channels);
1418
1419 atchan->ch_regs = at_xdmac_chan_reg_base(atxdmac, i);
1420 atchan->mask = 1 << i;
1421
1422 spin_lock_init(&atchan->lock);
1423 INIT_LIST_HEAD(&atchan->xfers_list);
1424 INIT_LIST_HEAD(&atchan->free_descs_list);
1425 tasklet_init(&atchan->tasklet, at_xdmac_tasklet,
1426 (unsigned long)atchan);
1427
1428 /* Clear pending interrupts. */
1429 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
1430 cpu_relax();
1431 }
1432 platform_set_drvdata(pdev, atxdmac);
1433
1434 ret = dma_async_device_register(&atxdmac->dma);
1435 if (ret) {
1436 dev_err(&pdev->dev, "fail to register DMA engine device\n");
1437 goto err_clk_disable;
1438 }
1439
1440 ret = of_dma_controller_register(pdev->dev.of_node,
1441 at_xdmac_xlate, atxdmac);
1442 if (ret) {
1443 dev_err(&pdev->dev, "could not register of dma controller\n");
1444 goto err_dma_unregister;
1445 }
1446
1447 dev_info(&pdev->dev, "%d channels, mapped at 0x%p\n",
1448 nr_channels, atxdmac->regs);
1449
1450 return 0;
1451
1452err_dma_unregister:
1453 dma_async_device_unregister(&atxdmac->dma);
1454err_clk_disable:
1455 clk_disable_unprepare(atxdmac->clk);
1456err_free_irq:
1457 free_irq(atxdmac->irq, atxdmac->dma.dev);
1458 return ret;
1459}
1460
1461static int at_xdmac_remove(struct platform_device *pdev)
1462{
1463 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
1464 int i;
1465
1466 at_xdmac_off(atxdmac);
1467 of_dma_controller_free(pdev->dev.of_node);
1468 dma_async_device_unregister(&atxdmac->dma);
1469 clk_disable_unprepare(atxdmac->clk);
1470
1471 synchronize_irq(atxdmac->irq);
1472
1473 free_irq(atxdmac->irq, atxdmac->dma.dev);
1474
1475 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1476 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
1477
1478 tasklet_kill(&atchan->tasklet);
1479 at_xdmac_free_chan_resources(&atchan->chan);
1480 }
1481
1482 return 0;
1483}
1484
1485static const struct dev_pm_ops atmel_xdmac_dev_pm_ops = {
1486 .prepare = atmel_xdmac_prepare,
1487 SET_LATE_SYSTEM_SLEEP_PM_OPS(atmel_xdmac_suspend, atmel_xdmac_resume)
1488};
1489
1490static const struct of_device_id atmel_xdmac_dt_ids[] = {
1491 {
1492 .compatible = "atmel,sama5d4-dma",
1493 }, {
1494 /* sentinel */
1495 }
1496};
1497MODULE_DEVICE_TABLE(of, atmel_xdmac_dt_ids);
1498
1499static struct platform_driver at_xdmac_driver = {
1500 .probe = at_xdmac_probe,
1501 .remove = at_xdmac_remove,
1502 .driver = {
1503 .name = "at_xdmac",
1504 .owner = THIS_MODULE,
1505 .of_match_table = of_match_ptr(atmel_xdmac_dt_ids),
1506 .pm = &atmel_xdmac_dev_pm_ops,
1507 }
1508};
1509
1510static int __init at_xdmac_init(void)
1511{
1512 return platform_driver_probe(&at_xdmac_driver, at_xdmac_probe);
1513}
1514subsys_initcall(at_xdmac_init);
1515
1516MODULE_DESCRIPTION("Atmel Extended DMA Controller driver");
1517MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
1518MODULE_LICENSE("GPL");