blob: a005292a8908e6a57c51b1f361c653faf567d658 [file] [log] [blame]
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +00001/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28#include "drmP.h"
29#include "vmwgfx_drv.h"
30
31#define VMW_FENCE_WRAP (1 << 24)
32
33irqreturn_t vmw_irq_handler(DRM_IRQ_ARGS)
34{
35 struct drm_device *dev = (struct drm_device *)arg;
36 struct vmw_private *dev_priv = vmw_priv(dev);
37 uint32_t status;
38
39 spin_lock(&dev_priv->irq_lock);
40 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
41 spin_unlock(&dev_priv->irq_lock);
42
Thomas Hellstromae2a1042011-09-01 20:18:44 +000043 if (status & SVGA_IRQFLAG_ANY_FENCE) {
44 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
45 uint32_t seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
46
47 vmw_fences_update(dev_priv->fman, seqno);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000048 wake_up_all(&dev_priv->fence_queue);
Thomas Hellstromae2a1042011-09-01 20:18:44 +000049 }
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000050 if (status & SVGA_IRQFLAG_FIFO_PROGRESS)
51 wake_up_all(&dev_priv->fifo_queue);
52
53 if (likely(status)) {
54 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
55 return IRQ_HANDLED;
56 }
57
58 return IRQ_NONE;
59}
60
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000061static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000062{
63 uint32_t busy;
64
65 mutex_lock(&dev_priv->hw_mutex);
66 busy = vmw_read(dev_priv, SVGA_REG_BUSY);
67 mutex_unlock(&dev_priv->hw_mutex);
68
69 return (busy == 0);
70}
71
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000072void vmw_update_seqno(struct vmw_private *dev_priv,
Thomas Hellstrom1925d452010-05-28 11:21:57 +020073 struct vmw_fifo_state *fifo_state)
74{
75 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000076 uint32_t seqno = ioread32(fifo_mem + SVGA_FIFO_FENCE);
Thomas Hellstrom1925d452010-05-28 11:21:57 +020077
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000078 if (dev_priv->last_read_seqno != seqno) {
79 dev_priv->last_read_seqno = seqno;
80 vmw_marker_pull(&fifo_state->marker_queue, seqno);
Thomas Hellstromae2a1042011-09-01 20:18:44 +000081 vmw_fences_update(dev_priv->fman, seqno);
Thomas Hellstrom1925d452010-05-28 11:21:57 +020082 }
83}
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000084
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000085bool vmw_seqno_passed(struct vmw_private *dev_priv,
86 uint32_t seqno)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000087{
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000088 struct vmw_fifo_state *fifo_state;
89 bool ret;
90
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000091 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000092 return true;
93
Thomas Hellstrom1925d452010-05-28 11:21:57 +020094 fifo_state = &dev_priv->fifo;
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +000095 vmw_update_seqno(dev_priv, fifo_state);
96 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000097 return true;
98
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +000099 if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000100 vmw_fifo_idle(dev_priv, seqno))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000101 return true;
102
103 /**
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000104 * Then check if the seqno is higher than what we've actually
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000105 * emitted. Then the fence is stale and signaled.
106 */
107
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000108 ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
Thomas Hellstrom85b9e482010-02-08 09:57:25 +0000109 > VMW_FENCE_WRAP);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000110
111 return ret;
112}
113
114int vmw_fallback_wait(struct vmw_private *dev_priv,
115 bool lazy,
116 bool fifo_idle,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000117 uint32_t seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000118 bool interruptible,
119 unsigned long timeout)
120{
121 struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
122
123 uint32_t count = 0;
124 uint32_t signal_seq;
125 int ret;
126 unsigned long end_jiffies = jiffies + timeout;
127 bool (*wait_condition)(struct vmw_private *, uint32_t);
128 DEFINE_WAIT(__wait);
129
130 wait_condition = (fifo_idle) ? &vmw_fifo_idle :
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000131 &vmw_seqno_passed;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000132
133 /**
134 * Block command submission while waiting for idle.
135 */
136
137 if (fifo_idle)
138 down_read(&fifo_state->rwsem);
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000139 signal_seq = atomic_read(&dev_priv->marker_seq);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000140 ret = 0;
141
142 for (;;) {
143 prepare_to_wait(&dev_priv->fence_queue, &__wait,
144 (interruptible) ?
145 TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000146 if (wait_condition(dev_priv, seqno))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000147 break;
148 if (time_after_eq(jiffies, end_jiffies)) {
149 DRM_ERROR("SVGA device lockup.\n");
150 break;
151 }
152 if (lazy)
153 schedule_timeout(1);
154 else if ((++count & 0x0F) == 0) {
155 /**
156 * FIXME: Use schedule_hr_timeout here for
157 * newer kernels and lower CPU utilization.
158 */
159
160 __set_current_state(TASK_RUNNING);
161 schedule();
162 __set_current_state((interruptible) ?
163 TASK_INTERRUPTIBLE :
164 TASK_UNINTERRUPTIBLE);
165 }
166 if (interruptible && signal_pending(current)) {
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100167 ret = -ERESTARTSYS;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000168 break;
169 }
170 }
171 finish_wait(&dev_priv->fence_queue, &__wait);
172 if (ret == 0 && fifo_idle) {
173 __le32 __iomem *fifo_mem = dev_priv->mmio_virt;
174 iowrite32(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
175 }
176 wake_up_all(&dev_priv->fence_queue);
177 if (fifo_idle)
178 up_read(&fifo_state->rwsem);
179
180 return ret;
181}
182
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000183void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000184{
185 mutex_lock(&dev_priv->hw_mutex);
186 if (dev_priv->fence_queue_waiters++ == 0) {
187 unsigned long irq_flags;
188
189 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
190 outl(SVGA_IRQFLAG_ANY_FENCE,
191 dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
192 vmw_write(dev_priv, SVGA_REG_IRQMASK,
193 vmw_read(dev_priv, SVGA_REG_IRQMASK) |
194 SVGA_IRQFLAG_ANY_FENCE);
195 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
196 }
197 mutex_unlock(&dev_priv->hw_mutex);
198}
199
Thomas Hellstromae2a1042011-09-01 20:18:44 +0000200void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000201{
202 mutex_lock(&dev_priv->hw_mutex);
203 if (--dev_priv->fence_queue_waiters == 0) {
204 unsigned long irq_flags;
205
206 spin_lock_irqsave(&dev_priv->irq_lock, irq_flags);
207 vmw_write(dev_priv, SVGA_REG_IRQMASK,
208 vmw_read(dev_priv, SVGA_REG_IRQMASK) &
209 ~SVGA_IRQFLAG_ANY_FENCE);
210 spin_unlock_irqrestore(&dev_priv->irq_lock, irq_flags);
211 }
212 mutex_unlock(&dev_priv->hw_mutex);
213}
214
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000215int vmw_wait_seqno(struct vmw_private *dev_priv,
216 bool lazy, uint32_t seqno,
217 bool interruptible, unsigned long timeout)
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000218{
219 long ret;
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000220 struct vmw_fifo_state *fifo = &dev_priv->fifo;
221
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000222 if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000223 return 0;
224
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000225 if (likely(vmw_seqno_passed(dev_priv, seqno)))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000226 return 0;
227
228 vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
229
230 if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000231 return vmw_fallback_wait(dev_priv, lazy, true, seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000232 interruptible, timeout);
233
234 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000235 return vmw_fallback_wait(dev_priv, lazy, false, seqno,
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000236 interruptible, timeout);
237
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000238 vmw_seqno_waiter_add(dev_priv);
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000239
240 if (interruptible)
241 ret = wait_event_interruptible_timeout
242 (dev_priv->fence_queue,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000243 vmw_seqno_passed(dev_priv, seqno),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000244 timeout);
245 else
246 ret = wait_event_timeout
247 (dev_priv->fence_queue,
Thomas Hellstrom6bcd8d3c2011-09-01 20:18:42 +0000248 vmw_seqno_passed(dev_priv, seqno),
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000249 timeout);
250
Thomas Hellstrom4f73a962011-09-01 20:18:43 +0000251 vmw_seqno_waiter_remove(dev_priv);
252
Thomas Hellstrom3d3a5b32009-12-08 12:59:34 +0100253 if (unlikely(ret == 0))
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000254 ret = -EBUSY;
255 else if (likely(ret > 0))
256 ret = 0;
257
Jakob Bornecrantzfb1d9732009-12-10 00:19:58 +0000258 return ret;
259}
260
261void vmw_irq_preinstall(struct drm_device *dev)
262{
263 struct vmw_private *dev_priv = vmw_priv(dev);
264 uint32_t status;
265
266 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
267 return;
268
269 spin_lock_init(&dev_priv->irq_lock);
270 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
271 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
272}
273
274int vmw_irq_postinstall(struct drm_device *dev)
275{
276 return 0;
277}
278
279void vmw_irq_uninstall(struct drm_device *dev)
280{
281 struct vmw_private *dev_priv = vmw_priv(dev);
282 uint32_t status;
283
284 if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
285 return;
286
287 mutex_lock(&dev_priv->hw_mutex);
288 vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);
289 mutex_unlock(&dev_priv->hw_mutex);
290
291 status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
292 outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
293}