blob: 7a230a1e10aa2a69a3ff4116eb5b8ea91e15975a [file] [log] [blame]
Ben Dooks0d1bb412009-06-14 13:52:37 +01001/* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
Paul Osmialowski017210d2015-02-04 10:16:59 +010015#include <linux/spinlock.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010016#include <linux/delay.h>
17#include <linux/dma-mapping.h>
18#include <linux/platform_device.h>
Arnd Bergmanncc014f32013-03-04 18:28:21 +010019#include <linux/platform_data/mmc-sdhci-s3c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010021#include <linux/clk.h>
22#include <linux/io.h>
Marek Szyprowski17866e12010-08-10 18:01:58 -070023#include <linux/gpio.h>
Mark Brown55156d22011-07-29 15:35:00 +010024#include <linux/module.h>
Mark Brownd5e9c022012-03-03 00:46:41 +000025#include <linux/of.h>
26#include <linux/of_gpio.h>
27#include <linux/pm.h>
Mark Brown9f4e8152012-03-31 23:31:55 -040028#include <linux/pm_runtime.h>
Ben Dooks0d1bb412009-06-14 13:52:37 +010029
30#include <linux/mmc/host.h>
31
Ben Dooks0d1bb412009-06-14 13:52:37 +010032#include "sdhci.h"
33
34#define MAX_BUS_CLK (4)
35
Jaehoon Chung57f83242017-01-24 18:27:27 +090036#define S3C_SDHCI_CONTROL2 (0x80)
37#define S3C_SDHCI_CONTROL3 (0x84)
38#define S3C64XX_SDHCI_CONTROL4 (0x8C)
39
40#define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR (1 << 31)
41#define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK (1 << 30)
42#define S3C_SDHCI_CTRL2_CDINVRXD3 (1 << 29)
43#define S3C_SDHCI_CTRL2_SLCARDOUT (1 << 28)
44
45#define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
46#define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
47#define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
48
49#define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
50#define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
51#define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
52
53#define S3C_SDHCI_CTRL2_ENFBCLKTX (1 << 15)
54#define S3C_SDHCI_CTRL2_ENFBCLKRX (1 << 14)
55#define S3C_SDHCI_CTRL2_SDCDSEL (1 << 13)
56#define S3C_SDHCI_CTRL2_SDSIGPC (1 << 12)
57#define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART (1 << 11)
58
59#define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
60#define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
61#define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
62#define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
63#define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
64#define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
65
66#define S3C_SDHCI_CTRL2_ENCLKOUTHOLD (1 << 8)
67#define S3C_SDHCI_CTRL2_RWAITMODE (1 << 7)
68#define S3C_SDHCI_CTRL2_DISBUFRD (1 << 6)
69#define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
70#define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
71#define S3C_SDHCI_CTRL2_PWRSYNC (1 << 3)
72#define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON (1 << 1)
73#define S3C_SDHCI_CTRL2_HWINITFIN (1 << 0)
74
75#define S3C_SDHCI_CTRL3_FCSEL3 (1 << 31)
76#define S3C_SDHCI_CTRL3_FCSEL2 (1 << 23)
77#define S3C_SDHCI_CTRL3_FCSEL1 (1 << 15)
78#define S3C_SDHCI_CTRL3_FCSEL0 (1 << 7)
79
80#define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
81#define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
82#define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
83
84#define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
85#define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
86#define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
87
88#define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
89#define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
90#define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
91
92#define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
93#define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
94#define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
95
96#define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
97#define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
98#define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
99#define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
100#define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
101#define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
102
103#define S3C64XX_SDHCI_CONTROL4_BUSY (1)
104
Ben Dooks0d1bb412009-06-14 13:52:37 +0100105/**
106 * struct sdhci_s3c - S3C SDHCI instance
107 * @host: The SDHCI host created
108 * @pdev: The platform device we where created from.
109 * @ioarea: The resource created when we claimed the IO area.
110 * @pdata: The platform data for this controller.
111 * @cur_clk: The index of the current bus clock.
112 * @clk_io: The clock for the internal bus interface.
113 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
114 */
115struct sdhci_s3c {
116 struct sdhci_host *host;
117 struct platform_device *pdev;
118 struct resource *ioarea;
119 struct s3c_sdhci_platdata *pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100120 int cur_clk;
Marek Szyprowski17866e12010-08-10 18:01:58 -0700121 int ext_cd_irq;
122 int ext_cd_gpio;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100123
124 struct clk *clk_io;
125 struct clk *clk_bus[MAX_BUS_CLK];
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100126 unsigned long clk_rates[MAX_BUS_CLK];
Russell King17710592014-04-25 12:58:55 +0100127
128 bool no_divider;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100129};
130
Thomas Abraham3119936a2012-02-16 22:23:58 +0900131/**
132 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
133 * @sdhci_quirks: sdhci host specific quirks.
134 *
135 * Specifies platform specific configuration of sdhci controller.
136 * Note: A structure for driver specific platform data is used for future
137 * expansion of its usage.
138 */
139struct sdhci_s3c_drv_data {
140 unsigned int sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100141 bool no_divider;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900142};
143
Ben Dooks0d1bb412009-06-14 13:52:37 +0100144static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
145{
146 return sdhci_priv(host);
147}
148
149/**
Ben Dooks0d1bb412009-06-14 13:52:37 +0100150 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
151 * @host: The SDHCI host instance.
152 *
153 * Callback to return the maximum clock rate acheivable by the controller.
154*/
155static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
156{
157 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100158 unsigned long rate, max = 0;
159 int src;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100160
Tomasz Figa222a13c2014-01-11 22:39:04 +0100161 for (src = 0; src < MAX_BUS_CLK; src++) {
162 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100163 if (rate > max)
164 max = rate;
165 }
166
167 return max;
168}
169
Ben Dooks0d1bb412009-06-14 13:52:37 +0100170/**
171 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
172 * @ourhost: Our SDHCI instance.
173 * @src: The source clock index.
174 * @wanted: The clock frequency wanted.
175 */
176static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
177 unsigned int src,
178 unsigned int wanted)
179{
180 unsigned long rate;
181 struct clk *clksrc = ourhost->clk_bus[src];
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100182 int shift;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100183
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100184 if (IS_ERR(clksrc))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100185 return UINT_MAX;
186
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900187 /*
Thomas Abraham3119936a2012-02-16 22:23:58 +0900188 * If controller uses a non-standard clock division, find the best clock
189 * speed possible with selected clock source and skip the division.
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900190 */
Russell King17710592014-04-25 12:58:55 +0100191 if (ourhost->no_divider) {
Jaehoon Chung69be8522016-11-30 15:05:42 +0900192 spin_unlock_irq(&ourhost->host->lock);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900193 rate = clk_round_rate(clksrc, wanted);
Jaehoon Chung69be8522016-11-30 15:05:42 +0900194 spin_lock_irq(&ourhost->host->lock);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900195 return wanted - rate;
196 }
197
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100198 rate = ourhost->clk_rates[src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100199
Tomasz Figa22003002014-01-11 22:39:06 +0100200 for (shift = 0; shift <= 8; ++shift) {
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100201 if ((rate >> shift) <= wanted)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100202 break;
203 }
204
Tomasz Figa22003002014-01-11 22:39:06 +0100205 if (shift > 8) {
206 dev_dbg(&ourhost->pdev->dev,
207 "clk %d: rate %ld, min rate %lu > wanted %u\n",
208 src, rate, rate / 256, wanted);
209 return UINT_MAX;
210 }
211
Ben Dooks0d1bb412009-06-14 13:52:37 +0100212 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100213 src, rate, wanted, rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100214
Tomasz Figa8880a4a2014-01-11 22:39:01 +0100215 return wanted - (rate >> shift);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100216}
217
218/**
219 * sdhci_s3c_set_clock - callback on clock change
220 * @host: The SDHCI host being changed
221 * @clock: The clock rate being requested.
222 *
223 * When the card's clock is going to be changed, look at the new frequency
224 * and find the best clock source to go with it.
225*/
226static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
227{
228 struct sdhci_s3c *ourhost = to_s3c(host);
229 unsigned int best = UINT_MAX;
230 unsigned int delta;
231 int best_src = 0;
232 int src;
233 u32 ctrl;
234
Russell King1650d0c2014-04-25 12:58:50 +0100235 host->mmc->actual_clock = 0;
236
Ben Dooks0d1bb412009-06-14 13:52:37 +0100237 /* don't bother if the clock is going off. */
Russell King17710592014-04-25 12:58:55 +0100238 if (clock == 0) {
239 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100240 return;
Russell King17710592014-04-25 12:58:55 +0100241 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100242
243 for (src = 0; src < MAX_BUS_CLK; src++) {
244 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
245 if (delta < best) {
246 best = delta;
247 best_src = src;
248 }
249 }
250
251 dev_dbg(&ourhost->pdev->dev,
252 "selected source %d, clock %d, delta %d\n",
253 best_src, clock, best);
254
255 /* select the new clock source */
Ben Dooks0d1bb412009-06-14 13:52:37 +0100256 if (ourhost->cur_clk != best_src) {
257 struct clk *clk = ourhost->clk_bus[best_src];
258
Thomas Abraham0f310a052012-10-03 08:35:43 +0900259 clk_prepare_enable(clk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100260 if (ourhost->cur_clk >= 0)
261 clk_disable_unprepare(
262 ourhost->clk_bus[ourhost->cur_clk]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100263
264 ourhost->cur_clk = best_src;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100265 host->max_clk = ourhost->clk_rates[best_src];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100266 }
267
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100268 /* turn clock off to card before changing clock source */
269 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
270
271 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
272 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
273 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
274 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
275
Thomas Abraham6fe47172011-09-14 12:39:17 +0530276 /* reprogram default hardware configuration */
277 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
278 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100279
Thomas Abraham6fe47172011-09-14 12:39:17 +0530280 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
281 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
282 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
283 S3C_SDHCI_CTRL2_ENFBCLKRX |
284 S3C_SDHCI_CTRL2_DFCNT_NONE |
285 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
286 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100287
Thomas Abraham6fe47172011-09-14 12:39:17 +0530288 /* reconfigure the controller for new clock rate */
289 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
290 if (clock < 25 * 1000000)
291 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
292 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
Russell King17710592014-04-25 12:58:55 +0100293
294 sdhci_set_clock(host, clock);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100295}
296
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700297/**
298 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
299 * @host: The SDHCI host being queried
300 *
301 * To init mmc host properly a minimal clock value is needed. For high system
302 * bus clock's values the standard formula gives values out of allowed range.
303 * The clock still can be set to lower values, if clock source other then
304 * system bus is selected.
305*/
306static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
307{
308 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100309 unsigned long rate, min = ULONG_MAX;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700310 int src;
311
312 for (src = 0; src < MAX_BUS_CLK; src++) {
Tomasz Figa222a13c2014-01-11 22:39:04 +0100313 rate = ourhost->clk_rates[src] / 256;
314 if (!rate)
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700315 continue;
Tomasz Figa222a13c2014-01-11 22:39:04 +0100316 if (rate < min)
317 min = rate;
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700318 }
Tomasz Figa222a13c2014-01-11 22:39:04 +0100319
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700320 return min;
321}
322
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900323/* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
324static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
325{
326 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100327 unsigned long rate, max = 0;
328 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900329
Tomasz Figa222a13c2014-01-11 22:39:04 +0100330 for (src = 0; src < MAX_BUS_CLK; src++) {
331 struct clk *clk;
332
333 clk = ourhost->clk_bus[src];
334 if (IS_ERR(clk))
335 continue;
336
337 rate = clk_round_rate(clk, ULONG_MAX);
338 if (rate > max)
339 max = rate;
340 }
341
342 return max;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900343}
344
345/* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
346static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
347{
348 struct sdhci_s3c *ourhost = to_s3c(host);
Tomasz Figa222a13c2014-01-11 22:39:04 +0100349 unsigned long rate, min = ULONG_MAX;
350 int src;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900351
Tomasz Figa222a13c2014-01-11 22:39:04 +0100352 for (src = 0; src < MAX_BUS_CLK; src++) {
353 struct clk *clk;
354
355 clk = ourhost->clk_bus[src];
356 if (IS_ERR(clk))
357 continue;
358
359 rate = clk_round_rate(clk, 0);
360 if (rate < min)
361 min = rate;
362 }
363
364 return min;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900365}
366
367/* sdhci_cmu_set_clock - callback on clock change.*/
368static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
369{
370 struct sdhci_s3c *ourhost = to_s3c(host);
Jingoo Han2ad0b242012-08-29 14:35:06 +0900371 struct device *dev = &ourhost->pdev->dev;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900372 unsigned long timeout;
373 u16 clk = 0;
Mark Browncd0cfdd2014-11-04 12:26:42 +0000374 int ret;
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900375
Russell King1650d0c2014-04-25 12:58:50 +0100376 host->mmc->actual_clock = 0;
377
Jaehoon Chung7ef2a5e22013-08-02 23:08:58 +0900378 /* If the clock is going off, set to 0 at clock control register */
379 if (clock == 0) {
380 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900381 return;
Jaehoon Chung7ef2a5e22013-08-02 23:08:58 +0900382 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900383
384 sdhci_s3c_set_clock(host, clock);
385
Paul Osmialowski017210d2015-02-04 10:16:59 +0100386 /* Reset SD Clock Enable */
387 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
388 clk &= ~SDHCI_CLOCK_CARD_EN;
389 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
390
391 spin_unlock_irq(&host->lock);
Mark Browncd0cfdd2014-11-04 12:26:42 +0000392 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
Paul Osmialowski017210d2015-02-04 10:16:59 +0100393 spin_lock_irq(&host->lock);
Mark Browncd0cfdd2014-11-04 12:26:42 +0000394 if (ret != 0) {
395 dev_err(dev, "%s: failed to set clock rate %uHz\n",
396 mmc_hostname(host->mmc), clock);
397 return;
398 }
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900399
Thomas Abraham3119936a2012-02-16 22:23:58 +0900400 clk = SDHCI_CLOCK_INT_EN;
401 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
402
403 /* Wait max 20 ms */
404 timeout = 20;
405 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
406 & SDHCI_CLOCK_INT_STABLE)) {
407 if (timeout == 0) {
Jingoo Han2ad0b242012-08-29 14:35:06 +0900408 dev_err(dev, "%s: Internal clock never stabilised.\n",
409 mmc_hostname(host->mmc));
Thomas Abraham3119936a2012-02-16 22:23:58 +0900410 return;
411 }
412 timeout--;
413 mdelay(1);
414 }
415
416 clk |= SDHCI_CLOCK_CARD_EN;
417 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900418}
419
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900420/**
Russell King2317f562014-04-25 12:57:07 +0100421 * sdhci_s3c_set_bus_width - support 8bit buswidth
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900422 * @host: The SDHCI host being queried
423 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
424 *
425 * We have 8-bit width support but is not a v3 controller.
Sascha Hauer7bc088d2013-01-21 19:02:27 +0800426 * So we add platform_bus_width() and support 8bit width.
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900427 */
Russell King2317f562014-04-25 12:57:07 +0100428static void sdhci_s3c_set_bus_width(struct sdhci_host *host, int width)
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900429{
430 u8 ctrl;
431
432 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
433
434 switch (width) {
435 case MMC_BUS_WIDTH_8:
436 ctrl |= SDHCI_CTRL_8BITBUS;
437 ctrl &= ~SDHCI_CTRL_4BITBUS;
438 break;
439 case MMC_BUS_WIDTH_4:
440 ctrl |= SDHCI_CTRL_4BITBUS;
441 ctrl &= ~SDHCI_CTRL_8BITBUS;
442 break;
443 default:
Girish K S49bb1e62011-08-26 14:58:18 +0530444 ctrl &= ~SDHCI_CTRL_4BITBUS;
445 ctrl &= ~SDHCI_CTRL_8BITBUS;
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900446 break;
447 }
448
449 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Jaehoon Chung548f07d2011-01-12 11:59:12 +0900450}
451
Ben Dooks0d1bb412009-06-14 13:52:37 +0100452static struct sdhci_ops sdhci_s3c_ops = {
453 .get_max_clock = sdhci_s3c_get_max_clk,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100454 .set_clock = sdhci_s3c_set_clock,
Marek Szyprowskice5f0362010-08-10 18:01:56 -0700455 .get_min_clock = sdhci_s3c_get_min_clock,
Russell King2317f562014-04-25 12:57:07 +0100456 .set_bus_width = sdhci_s3c_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100457 .reset = sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100458 .set_uhs_signaling = sdhci_set_uhs_signaling,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100459};
460
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000461#ifdef CONFIG_OF
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500462static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000463 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
464{
465 struct device_node *node = dev->of_node;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000466 u32 max_width;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000467
468 /* if the bus-width property is not specified, assume width as 1 */
469 if (of_property_read_u32(node, "bus-width", &max_width))
470 max_width = 1;
471 pdata->max_width = max_width;
472
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000473 /* get the card detection method */
Tushar Beheraab5023e2012-11-20 09:41:53 +0530474 if (of_get_property(node, "broken-cd", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000475 pdata->cd_type = S3C_SDHCI_CD_NONE;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530476 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000477 }
478
Tushar Beheraab5023e2012-11-20 09:41:53 +0530479 if (of_get_property(node, "non-removable", NULL)) {
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000480 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
Thomas Abrahame19499a2013-03-06 17:06:16 +0530481 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000482 }
483
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900484 if (of_get_named_gpio(node, "cd-gpios", 0))
Thomas Abrahame19499a2013-03-06 17:06:16 +0530485 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000486
Tomasz Figab96efcc2012-11-16 15:28:17 +0100487 /* assuming internal card detect that will be configured by pinctrl */
488 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000489 return 0;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000490}
491#else
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500492static int sdhci_s3c_parse_dt(struct device *dev,
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000493 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
494{
495 return -EINVAL;
496}
497#endif
498
499static const struct of_device_id sdhci_s3c_dt_match[];
500
Thomas Abraham3119936a2012-02-16 22:23:58 +0900501static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
502 struct platform_device *pdev)
503{
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000504#ifdef CONFIG_OF
505 if (pdev->dev.of_node) {
506 const struct of_device_id *match;
507 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
508 return (struct sdhci_s3c_drv_data *)match->data;
509 }
510#endif
Thomas Abraham3119936a2012-02-16 22:23:58 +0900511 return (struct sdhci_s3c_drv_data *)
512 platform_get_device_id(pdev)->driver_data;
513}
514
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500515static int sdhci_s3c_probe(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100516{
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900517 struct s3c_sdhci_platdata *pdata;
Thomas Abraham3119936a2012-02-16 22:23:58 +0900518 struct sdhci_s3c_drv_data *drv_data;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100519 struct device *dev = &pdev->dev;
520 struct sdhci_host *host;
521 struct sdhci_s3c *sc;
522 struct resource *res;
523 int ret, irq, ptr, clks;
524
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000525 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100526 dev_err(dev, "no device data specified\n");
527 return -ENOENT;
528 }
529
530 irq = platform_get_irq(pdev, 0);
531 if (irq < 0) {
532 dev_err(dev, "no irq specified\n");
533 return irq;
534 }
535
Ben Dooks0d1bb412009-06-14 13:52:37 +0100536 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
537 if (IS_ERR(host)) {
538 dev_err(dev, "sdhci_alloc_host() failed\n");
539 return PTR_ERR(host);
540 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000541 sc = sdhci_priv(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100542
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900543 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
544 if (!pdata) {
545 ret = -ENOMEM;
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500546 goto err_pdata_io_clk;
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900547 }
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000548
549 if (pdev->dev.of_node) {
550 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
551 if (ret)
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500552 goto err_pdata_io_clk;
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000553 } else {
554 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
555 sc->ext_cd_gpio = -1; /* invalid gpio number */
556 }
Thomas Abraham1d4dc332012-02-16 22:23:59 +0900557
Thomas Abraham3119936a2012-02-16 22:23:58 +0900558 drv_data = sdhci_s3c_get_driver_data(pdev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100559
560 sc->host = host;
561 sc->pdev = pdev;
562 sc->pdata = pdata;
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100563 sc->cur_clk = -1;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100564
565 platform_set_drvdata(pdev, host);
566
Jingoo Han3aaf7ba2013-02-12 12:24:39 +0900567 sc->clk_io = devm_clk_get(dev, "hsmmc");
Ben Dooks0d1bb412009-06-14 13:52:37 +0100568 if (IS_ERR(sc->clk_io)) {
569 dev_err(dev, "failed to get io clock\n");
570 ret = PTR_ERR(sc->clk_io);
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500571 goto err_pdata_io_clk;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100572 }
573
574 /* enable the local io clock and keep it running for the moment. */
Thomas Abraham0f310a052012-10-03 08:35:43 +0900575 clk_prepare_enable(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100576
577 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900578 char name[14];
Ben Dooks0d1bb412009-06-14 13:52:37 +0100579
Rajeshwari Shinde4346b6d2011-11-03 10:52:58 +0900580 snprintf(name, 14, "mmc_busclk.%d", ptr);
Tomasz Figa8f4b78d2014-01-11 22:39:03 +0100581 sc->clk_bus[ptr] = devm_clk_get(dev, name);
582 if (IS_ERR(sc->clk_bus[ptr]))
Ben Dooks0d1bb412009-06-14 13:52:37 +0100583 continue;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100584
585 clks++;
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100586 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
587
Ben Dooks0d1bb412009-06-14 13:52:37 +0100588 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
Tomasz Figa6eb28bd2014-01-11 22:39:02 +0100589 ptr, name, sc->clk_rates[ptr]);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100590 }
591
592 if (clks == 0) {
593 dev_err(dev, "failed to find any bus clocks\n");
594 ret = -ENOENT;
595 goto err_no_busclks;
596 }
597
Julia Lawall9bda6da2012-03-08 23:24:53 -0500598 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redinga3e2cd72013-01-21 11:09:11 +0100599 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
600 if (IS_ERR(host->ioaddr)) {
601 ret = PTR_ERR(host->ioaddr);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100602 goto err_req_regs;
603 }
604
605 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
606 if (pdata->cfg_gpio)
607 pdata->cfg_gpio(pdev, pdata->max_width);
608
609 host->hw_name = "samsung-hsmmc";
610 host->ops = &sdhci_s3c_ops;
611 host->quirks = 0;
Jaehoon Chung285e2442013-08-02 23:09:00 +0900612 host->quirks2 = 0;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100613 host->irq = irq;
614
615 /* Setup quirks for the controller */
Thomas Abrahamb2e75ef2010-05-26 14:42:05 -0700616 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
Marek Szyprowskia1d56462010-08-10 18:01:57 -0700617 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
Russell King17710592014-04-25 12:58:55 +0100618 if (drv_data) {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900619 host->quirks |= drv_data->sdhci_quirks;
Russell King17710592014-04-25 12:58:55 +0100620 sc->no_divider = drv_data->no_divider;
621 }
Ben Dooks0d1bb412009-06-14 13:52:37 +0100622
623#ifndef CONFIG_MMC_SDHCI_S3C_DMA
624
625 /* we currently see overruns on errors, so disable the SDMA
626 * support as well. */
627 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
628
Ben Dooks0d1bb412009-06-14 13:52:37 +0100629#endif /* CONFIG_MMC_SDHCI_S3C_DMA */
630
631 /* It seems we do not get an DATA transfer complete on non-busy
632 * transfers, not sure if this is a problem with this specific
633 * SDHCI block, or a missing configuration that needs to be set. */
634 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
635
Kyungmin Park732f0e32010-10-30 12:58:56 +0900636 /* This host supports the Auto CMD12 */
637 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
638
Jaehoon Chung7199e2b2011-07-12 17:30:47 +0900639 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
640 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
641
Marek Szyprowski17866e12010-08-10 18:01:58 -0700642 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
643 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
644 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
645
646 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
647 host->mmc->caps = MMC_CAP_NONREMOVABLE;
648
Thomas Abraham0d22c772012-03-31 23:29:45 -0400649 switch (pdata->max_width) {
650 case 8:
651 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
652 case 4:
653 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
654 break;
655 }
656
Sangwook Leefa1773c2011-11-07 17:05:22 +0000657 if (pdata->pm_caps)
658 host->mmc->pm_caps |= pdata->pm_caps;
659
Ben Dooks0d1bb412009-06-14 13:52:37 +0100660 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
661 SDHCI_QUIRK_32BIT_DMA_SIZE);
662
Hyuk Lee3fe42e02010-08-10 18:01:55 -0700663 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
664 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
665
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900666 /*
667 * If controller does not have internal clock divider,
668 * we can use overriding functions instead of default.
669 */
Russell King17710592014-04-25 12:58:55 +0100670 if (sc->no_divider) {
Jeongbae Seo253e0a72010-10-08 17:46:21 +0900671 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
672 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
673 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
674 }
675
Jeongbae Seob3824f22010-10-08 17:46:20 +0900676 /* It supports additional host capabilities if needed */
677 if (pdata->host_caps)
678 host->mmc->caps |= pdata->host_caps;
679
Jaehoon Chungc1c4b662012-02-07 15:59:01 +0900680 if (pdata->host_caps2)
681 host->mmc->caps2 |= pdata->host_caps2;
682
Mark Brown9f4e8152012-03-31 23:31:55 -0400683 pm_runtime_enable(&pdev->dev);
684 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
685 pm_runtime_use_autosuspend(&pdev->dev);
686 pm_suspend_ignore_children(&pdev->dev, 1);
687
Ulf Hanssonf8e32602014-12-18 10:41:42 +0100688 ret = mmc_of_parse(host->mmc);
689 if (ret)
690 goto err_req_regs;
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900691
Ben Dooks0d1bb412009-06-14 13:52:37 +0100692 ret = sdhci_add_host(host);
693 if (ret) {
694 dev_err(dev, "sdhci_add_host() failed\n");
Julia Lawall9bda6da2012-03-08 23:24:53 -0500695 goto err_req_regs;
Ben Dooks0d1bb412009-06-14 13:52:37 +0100696 }
697
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100698#ifdef CONFIG_PM
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900699 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
700 clk_disable_unprepare(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000701#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100702 return 0;
703
Ben Dooks0d1bb412009-06-14 13:52:37 +0100704 err_req_regs:
Bartlomiej Zolnierkiewicz221414d2014-08-07 18:07:07 +0200705 pm_runtime_disable(&pdev->dev);
706
Ben Dooks0d1bb412009-06-14 13:52:37 +0100707 err_no_busclks:
Thomas Abraham0f310a052012-10-03 08:35:43 +0900708 clk_disable_unprepare(sc->clk_io);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100709
Tomasz Figab1b8fea2012-11-25 15:40:44 -0500710 err_pdata_io_clk:
Ben Dooks0d1bb412009-06-14 13:52:37 +0100711 sdhci_free_host(host);
712
713 return ret;
714}
715
Bill Pemberton6e0ee712012-11-19 13:26:03 -0500716static int sdhci_s3c_remove(struct platform_device *pdev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100717{
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700718 struct sdhci_host *host = platform_get_drvdata(pdev);
719 struct sdhci_s3c *sc = sdhci_priv(host);
Marek Szyprowski17866e12010-08-10 18:01:58 -0700720
721 if (sc->ext_cd_irq)
722 free_irq(sc->ext_cd_irq, sc);
723
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100724#ifdef CONFIG_PM
Jaehoon Chung11bc9382014-05-26 13:58:28 +0900725 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
Seungwon Jeon0aa55c22012-10-30 14:28:36 +0900726 clk_prepare_enable(sc->clk_io);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000727#endif
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700728 sdhci_remove_host(host, 1);
729
Chander Kashyap387a8cbd2012-09-14 09:08:50 +0000730 pm_runtime_dont_use_autosuspend(&pdev->dev);
Mark Brown9f4e8152012-03-31 23:31:55 -0400731 pm_runtime_disable(&pdev->dev);
732
Thomas Abraham0f310a052012-10-03 08:35:43 +0900733 clk_disable_unprepare(sc->clk_io);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700734
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700735 sdhci_free_host(host);
Marek Szyprowski9d51a6b2010-07-20 13:24:33 -0700736
Ben Dooks0d1bb412009-06-14 13:52:37 +0100737 return 0;
738}
739
Mark Brownd5e9c022012-03-03 00:46:41 +0000740#ifdef CONFIG_PM_SLEEP
Manuel Lauss29495aa2011-11-03 11:09:45 +0100741static int sdhci_s3c_suspend(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100742{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100743 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100744
Manuel Lauss29495aa2011-11-03 11:09:45 +0100745 return sdhci_suspend_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100746}
747
Manuel Lauss29495aa2011-11-03 11:09:45 +0100748static int sdhci_s3c_resume(struct device *dev)
Ben Dooks0d1bb412009-06-14 13:52:37 +0100749{
Manuel Lauss29495aa2011-11-03 11:09:45 +0100750 struct sdhci_host *host = dev_get_drvdata(dev);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100751
Wonil Choi65d13512011-06-29 11:38:38 +0900752 return sdhci_resume_host(host);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100753}
Mark Brownd5e9c022012-03-03 00:46:41 +0000754#endif
Ben Dooks0d1bb412009-06-14 13:52:37 +0100755
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +0100756#ifdef CONFIG_PM
Mark Brown9f4e8152012-03-31 23:31:55 -0400757static int sdhci_s3c_runtime_suspend(struct device *dev)
758{
759 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000760 struct sdhci_s3c *ourhost = to_s3c(host);
761 struct clk *busclk = ourhost->clk_io;
762 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400763
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000764 ret = sdhci_runtime_suspend_host(host);
765
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100766 if (ourhost->cur_clk >= 0)
767 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
Thomas Abraham0f310a052012-10-03 08:35:43 +0900768 clk_disable_unprepare(busclk);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000769 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400770}
771
772static int sdhci_s3c_runtime_resume(struct device *dev)
773{
774 struct sdhci_host *host = dev_get_drvdata(dev);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000775 struct sdhci_s3c *ourhost = to_s3c(host);
776 struct clk *busclk = ourhost->clk_io;
777 int ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400778
Thomas Abraham0f310a052012-10-03 08:35:43 +0900779 clk_prepare_enable(busclk);
Tomasz Figa3ac147f2014-01-11 22:39:05 +0100780 if (ourhost->cur_clk >= 0)
781 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
Chander Kashyap2abeb5c2012-09-21 05:42:08 +0000782 ret = sdhci_runtime_resume_host(host);
783 return ret;
Mark Brown9f4e8152012-03-31 23:31:55 -0400784}
785#endif
786
Manuel Lauss29495aa2011-11-03 11:09:45 +0100787static const struct dev_pm_ops sdhci_s3c_pmops = {
Mark Brownd5e9c022012-03-03 00:46:41 +0000788 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
Mark Brown9f4e8152012-03-31 23:31:55 -0400789 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
790 NULL)
Manuel Lauss29495aa2011-11-03 11:09:45 +0100791};
792
Thomas Abraham3119936a2012-02-16 22:23:58 +0900793#if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
794static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
Russell King17710592014-04-25 12:58:55 +0100795 .no_divider = true,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900796};
797#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
798#else
799#define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
800#endif
801
Krzysztof Kozlowski4d0aa492015-05-02 00:49:22 +0900802static const struct platform_device_id sdhci_s3c_driver_ids[] = {
Thomas Abraham3119936a2012-02-16 22:23:58 +0900803 {
804 .name = "s3c-sdhci",
805 .driver_data = (kernel_ulong_t)NULL,
806 }, {
807 .name = "exynos4-sdhci",
808 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
809 },
810 { }
811};
812MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
813
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000814#ifdef CONFIG_OF
815static const struct of_device_id sdhci_s3c_dt_match[] = {
816 { .compatible = "samsung,s3c6410-sdhci", },
817 { .compatible = "samsung,exynos4210-sdhci",
818 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
819 {},
820};
821MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
822#endif
823
Ben Dooks0d1bb412009-06-14 13:52:37 +0100824static struct platform_driver sdhci_s3c_driver = {
825 .probe = sdhci_s3c_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -0500826 .remove = sdhci_s3c_remove,
Thomas Abraham3119936a2012-02-16 22:23:58 +0900827 .id_table = sdhci_s3c_driver_ids,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100828 .driver = {
Ben Dooks0d1bb412009-06-14 13:52:37 +0100829 .name = "s3c-sdhci",
Thomas Abrahamcd1b00e2012-08-23 17:10:09 +0000830 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
Ulf Hansson6b3a1942016-07-27 11:23:37 +0200831 .pm = &sdhci_s3c_pmops,
Ben Dooks0d1bb412009-06-14 13:52:37 +0100832 },
833};
834
Axel Lind1f81a62011-11-26 12:55:43 +0800835module_platform_driver(sdhci_s3c_driver);
Ben Dooks0d1bb412009-06-14 13:52:37 +0100836
837MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
838MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
839MODULE_LICENSE("GPL v2");
840MODULE_ALIAS("platform:s3c-sdhci");