blob: 86da8281d9295c9b8166ae2e7760b9c7f1b775c3 [file] [log] [blame]
Michael Buesche63e4362008-08-30 10:55:48 +02001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11g LP-PHY driver
5
Michael Buesch6c1bb922009-01-31 16:52:29 +01006 Copyright (c) 2008-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche63e4362008-08-30 10:55:48 +02007
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
25#include "b43.h"
Michael Bueschce1a9ee32009-02-04 19:55:22 +010026#include "main.h"
Michael Buesche63e4362008-08-30 10:55:48 +020027#include "phy_lp.h"
28#include "phy_common.h"
Michael Buesch6c1bb922009-01-31 16:52:29 +010029#include "tables_lpphy.h"
Michael Buesche63e4362008-08-30 10:55:48 +020030
31
Gábor Stefanik588f8372009-08-13 22:46:30 +020032static inline u16 channel2freq_lp(u8 channel)
33{
34 if (channel < 14)
35 return (2407 + 5 * channel);
36 else if (channel == 14)
37 return 2484;
38 else if (channel < 184)
39 return (5000 + 5 * channel);
40 else
41 return (4000 + 5 * channel);
42}
43
44static unsigned int b43_lpphy_op_get_default_chan(struct b43_wldev *dev)
45{
46 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
47 return 1;
48 return 36;
49}
50
Michael Buesche63e4362008-08-30 10:55:48 +020051static int b43_lpphy_op_allocate(struct b43_wldev *dev)
52{
53 struct b43_phy_lp *lpphy;
54
55 lpphy = kzalloc(sizeof(*lpphy), GFP_KERNEL);
56 if (!lpphy)
57 return -ENOMEM;
58 dev->phy.lp = lpphy;
59
Michael Buesche63e4362008-08-30 10:55:48 +020060 return 0;
61}
62
Michael Bueschfb111372008-09-02 13:00:34 +020063static void b43_lpphy_op_prepare_structs(struct b43_wldev *dev)
64{
65 struct b43_phy *phy = &dev->phy;
66 struct b43_phy_lp *lpphy = phy->lp;
67
68 memset(lpphy, 0, sizeof(*lpphy));
69
70 //TODO
71}
72
73static void b43_lpphy_op_free(struct b43_wldev *dev)
74{
75 struct b43_phy_lp *lpphy = dev->phy.lp;
76
77 kfree(lpphy);
78 dev->phy.lp = NULL;
79}
80
Gábor Stefanik84ec1672009-08-11 21:47:00 +020081static void lpphy_read_band_sprom(struct b43_wldev *dev)
82{
83 struct b43_phy_lp *lpphy = dev->phy.lp;
84 struct ssb_bus *bus = dev->dev->bus;
85 u16 cckpo, maxpwr;
86 u32 ofdmpo;
87 int i;
88
89 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
90 lpphy->tx_isolation_med_band = bus->sprom.tri2g;
91 lpphy->bx_arch = bus->sprom.bxa2g;
92 lpphy->rx_pwr_offset = bus->sprom.rxpo2g;
93 lpphy->rssi_vf = bus->sprom.rssismf2g;
94 lpphy->rssi_vc = bus->sprom.rssismc2g;
95 lpphy->rssi_gs = bus->sprom.rssisav2g;
96 lpphy->txpa[0] = bus->sprom.pa0b0;
97 lpphy->txpa[1] = bus->sprom.pa0b1;
98 lpphy->txpa[2] = bus->sprom.pa0b2;
99 maxpwr = bus->sprom.maxpwr_bg;
100 lpphy->max_tx_pwr_med_band = maxpwr;
101 cckpo = bus->sprom.cck2gpo;
102 ofdmpo = bus->sprom.ofdm2gpo;
103 if (cckpo) {
104 for (i = 0; i < 4; i++) {
105 lpphy->tx_max_rate[i] =
106 maxpwr - (ofdmpo & 0xF) * 2;
107 ofdmpo >>= 4;
108 }
109 ofdmpo = bus->sprom.ofdm2gpo;
110 for (i = 4; i < 15; i++) {
111 lpphy->tx_max_rate[i] =
112 maxpwr - (ofdmpo & 0xF) * 2;
113 ofdmpo >>= 4;
114 }
115 } else {
116 ofdmpo &= 0xFF;
117 for (i = 0; i < 4; i++)
118 lpphy->tx_max_rate[i] = maxpwr;
119 for (i = 4; i < 15; i++)
120 lpphy->tx_max_rate[i] = maxpwr - ofdmpo;
121 }
122 } else { /* 5GHz */
123 lpphy->tx_isolation_low_band = bus->sprom.tri5gl;
124 lpphy->tx_isolation_med_band = bus->sprom.tri5g;
125 lpphy->tx_isolation_hi_band = bus->sprom.tri5gh;
126 lpphy->bx_arch = bus->sprom.bxa5g;
127 lpphy->rx_pwr_offset = bus->sprom.rxpo5g;
128 lpphy->rssi_vf = bus->sprom.rssismf5g;
129 lpphy->rssi_vc = bus->sprom.rssismc5g;
130 lpphy->rssi_gs = bus->sprom.rssisav5g;
131 lpphy->txpa[0] = bus->sprom.pa1b0;
132 lpphy->txpa[1] = bus->sprom.pa1b1;
133 lpphy->txpa[2] = bus->sprom.pa1b2;
134 lpphy->txpal[0] = bus->sprom.pa1lob0;
135 lpphy->txpal[1] = bus->sprom.pa1lob1;
136 lpphy->txpal[2] = bus->sprom.pa1lob2;
137 lpphy->txpah[0] = bus->sprom.pa1hib0;
138 lpphy->txpah[1] = bus->sprom.pa1hib1;
139 lpphy->txpah[2] = bus->sprom.pa1hib2;
140 maxpwr = bus->sprom.maxpwr_al;
141 ofdmpo = bus->sprom.ofdm5glpo;
142 lpphy->max_tx_pwr_low_band = maxpwr;
143 for (i = 4; i < 12; i++) {
144 lpphy->tx_max_ratel[i] = maxpwr - (ofdmpo & 0xF) * 2;
145 ofdmpo >>= 4;
146 }
147 maxpwr = bus->sprom.maxpwr_a;
148 ofdmpo = bus->sprom.ofdm5gpo;
149 lpphy->max_tx_pwr_med_band = maxpwr;
150 for (i = 4; i < 12; i++) {
151 lpphy->tx_max_rate[i] = maxpwr - (ofdmpo & 0xF) * 2;
152 ofdmpo >>= 4;
153 }
154 maxpwr = bus->sprom.maxpwr_ah;
155 ofdmpo = bus->sprom.ofdm5ghpo;
156 lpphy->max_tx_pwr_hi_band = maxpwr;
157 for (i = 4; i < 12; i++) {
158 lpphy->tx_max_rateh[i] = maxpwr - (ofdmpo & 0xF) * 2;
159 ofdmpo >>= 4;
160 }
161 }
162}
163
Gábor Stefanik588f8372009-08-13 22:46:30 +0200164static void lpphy_adjust_gain_table(struct b43_wldev *dev, u32 freq)
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200165{
166 struct b43_phy_lp *lpphy = dev->phy.lp;
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200167 u16 temp[3];
168 u16 isolation;
169
170 B43_WARN_ON(dev->phy.rev >= 2);
171
172 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
173 isolation = lpphy->tx_isolation_med_band;
174 else if (freq <= 5320)
175 isolation = lpphy->tx_isolation_low_band;
176 else if (freq <= 5700)
177 isolation = lpphy->tx_isolation_med_band;
178 else
179 isolation = lpphy->tx_isolation_hi_band;
180
181 temp[0] = ((isolation - 26) / 12) << 12;
182 temp[1] = temp[0] + 0x1000;
183 temp[2] = temp[0] + 0x2000;
184
185 b43_lptab_write_bulk(dev, B43_LPTAB16(12, 0), 3, temp);
186 b43_lptab_write_bulk(dev, B43_LPTAB16(13, 0), 3, temp);
187}
188
Michael Buescha387cc72009-01-31 14:20:44 +0100189static void lpphy_table_init(struct b43_wldev *dev)
190{
Gábor Stefanik588f8372009-08-13 22:46:30 +0200191 u32 freq = channel2freq_lp(b43_lpphy_op_get_default_chan(dev));
192
Gábor Stefanikc65d6fb2009-08-10 20:39:47 +0200193 if (dev->phy.rev < 2)
194 lpphy_rev0_1_table_init(dev);
195 else
196 lpphy_rev2plus_table_init(dev);
197
198 lpphy_init_tx_gain_table(dev);
199
200 if (dev->phy.rev < 2)
Gábor Stefanik588f8372009-08-13 22:46:30 +0200201 lpphy_adjust_gain_table(dev, freq);
Michael Buescha387cc72009-01-31 14:20:44 +0100202}
203
204static void lpphy_baseband_rev0_1_init(struct b43_wldev *dev)
205{
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200206 struct ssb_bus *bus = dev->dev->bus;
207 u16 tmp, tmp2;
208
209 if (dev->phy.rev == 1 &&
210 (bus->sprom.boardflags_hi & B43_BFH_FEM_BT)) {
211 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
212 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0x3F00, 0x0900);
213 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
214 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
215 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x000A);
216 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0400);
217 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x000A);
218 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0B00);
219 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xFFC0, 0x000A);
220 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_5, 0xC0FF, 0x0900);
221 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xFFC0, 0x000A);
222 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_6, 0xC0FF, 0x0B00);
223 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xFFC0, 0x000A);
224 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_7, 0xC0FF, 0x0900);
225 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xFFC0, 0x000A);
226 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_8, 0xC0FF, 0x0B00);
227 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ ||
228 (bus->boardinfo.type == 0x048A) || ((dev->phy.rev == 0) &&
229 (bus->sprom.boardflags_lo & B43_BFL_FEM))) {
230 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0001);
231 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0400);
232 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0001);
233 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0500);
234 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
235 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0800);
236 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
237 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0A00);
238 } else if (dev->phy.rev == 1 ||
239 (bus->sprom.boardflags_lo & B43_BFL_FEM)) {
240 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x0004);
241 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0800);
242 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x0004);
243 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0C00);
244 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0002);
245 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0100);
246 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0002);
247 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0300);
248 } else {
249 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xFFC0, 0x000A);
250 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_1, 0xC0FF, 0x0900);
251 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xFFC0, 0x000A);
252 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_2, 0xC0FF, 0x0B00);
253 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xFFC0, 0x0006);
254 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_3, 0xC0FF, 0x0500);
255 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xFFC0, 0x0006);
256 b43_phy_maskset(dev, B43_LPPHY_TR_LOOKUP_4, 0xC0FF, 0x0700);
257 }
258 if (dev->phy.rev == 1) {
259 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_5, B43_LPPHY_TR_LOOKUP_1);
260 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_6, B43_LPPHY_TR_LOOKUP_2);
261 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_7, B43_LPPHY_TR_LOOKUP_3);
262 b43_phy_copy(dev, B43_LPPHY_TR_LOOKUP_8, B43_LPPHY_TR_LOOKUP_4);
263 }
264 if ((bus->sprom.boardflags_hi & B43_BFH_FEM_BT) &&
265 (bus->chip_id == 0x5354) &&
266 (bus->chip_package == SSB_CHIPPACK_BCM4712S)) {
267 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0006);
268 b43_phy_write(dev, B43_LPPHY_GPIO_SELECT, 0x0005);
269 b43_phy_write(dev, B43_LPPHY_GPIO_OUTEN, 0xFFFF);
Gábor Stefanik7c81e982009-08-05 00:25:42 +0200270 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_PR45960W);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200271 }
272 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
273 b43_phy_set(dev, B43_LPPHY_LP_PHY_CTL, 0x8000);
274 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x0040);
275 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0xA400);
276 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0x0B00);
277 b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x0007);
278 b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFF8, 0x0003);
279 b43_phy_maskset(dev, B43_LPPHY_DSSS_CONFIRM_CNT, 0xFFC7, 0x0020);
280 b43_phy_mask(dev, B43_LPPHY_IDLEAFTERPKTRXTO, 0x00FF);
281 } else { /* 5GHz */
282 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0x7FFF);
283 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFBF);
284 }
285 if (dev->phy.rev == 1) {
286 tmp = b43_phy_read(dev, B43_LPPHY_CLIPCTRTHRESH);
287 tmp2 = (tmp & 0x03E0) >> 5;
288 tmp2 |= tmp << 5;
289 b43_phy_write(dev, B43_LPPHY_4C3, tmp2);
290 tmp = b43_phy_read(dev, B43_LPPHY_OFDMSYNCTHRESH0);
291 tmp2 = (tmp & 0x1F00) >> 8;
292 tmp2 |= tmp << 5;
293 b43_phy_write(dev, B43_LPPHY_4C4, tmp2);
294 tmp = b43_phy_read(dev, B43_LPPHY_VERYLOWGAINDB);
295 tmp2 = tmp & 0x00FF;
296 tmp2 |= tmp << 8;
297 b43_phy_write(dev, B43_LPPHY_4C5, tmp2);
298 }
Michael Buescha387cc72009-01-31 14:20:44 +0100299}
300
Gábor Stefanika3e14f3d2009-08-10 20:57:06 +0200301static void lpphy_save_dig_flt_state(struct b43_wldev *dev)
302{
303 static const u16 addr[] = {
304 B43_PHY_OFDM(0xC1),
305 B43_PHY_OFDM(0xC2),
306 B43_PHY_OFDM(0xC3),
307 B43_PHY_OFDM(0xC4),
308 B43_PHY_OFDM(0xC5),
309 B43_PHY_OFDM(0xC6),
310 B43_PHY_OFDM(0xC7),
311 B43_PHY_OFDM(0xC8),
312 B43_PHY_OFDM(0xCF),
313 };
314
315 static const u16 coefs[] = {
316 0xDE5E, 0xE832, 0xE331, 0x4D26,
317 0x0026, 0x1420, 0x0020, 0xFE08,
318 0x0008,
319 };
320
321 struct b43_phy_lp *lpphy = dev->phy.lp;
322 int i;
323
324 for (i = 0; i < ARRAY_SIZE(addr); i++) {
325 lpphy->dig_flt_state[i] = b43_phy_read(dev, addr[i]);
326 b43_phy_write(dev, addr[i], coefs[i]);
327 }
328}
329
330static void lpphy_restore_dig_flt_state(struct b43_wldev *dev)
331{
332 static const u16 addr[] = {
333 B43_PHY_OFDM(0xC1),
334 B43_PHY_OFDM(0xC2),
335 B43_PHY_OFDM(0xC3),
336 B43_PHY_OFDM(0xC4),
337 B43_PHY_OFDM(0xC5),
338 B43_PHY_OFDM(0xC6),
339 B43_PHY_OFDM(0xC7),
340 B43_PHY_OFDM(0xC8),
341 B43_PHY_OFDM(0xCF),
342 };
343
344 struct b43_phy_lp *lpphy = dev->phy.lp;
345 int i;
346
347 for (i = 0; i < ARRAY_SIZE(addr); i++)
348 b43_phy_write(dev, addr[i], lpphy->dig_flt_state[i]);
349}
350
Michael Buescha387cc72009-01-31 14:20:44 +0100351static void lpphy_baseband_rev2plus_init(struct b43_wldev *dev)
352{
Michael Buesch686aa5f2009-02-03 19:36:45 +0100353 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch6c1bb922009-01-31 16:52:29 +0100354 struct b43_phy_lp *lpphy = dev->phy.lp;
355
356 b43_phy_write(dev, B43_LPPHY_AFE_DAC_CTL, 0x50);
357 b43_phy_write(dev, B43_LPPHY_AFE_CTL, 0x8800);
358 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, 0);
359 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0);
360 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, 0);
361 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0);
362 b43_phy_write(dev, B43_PHY_OFDM(0xF9), 0);
363 b43_phy_write(dev, B43_LPPHY_TR_LOOKUP_1, 0);
364 b43_phy_set(dev, B43_LPPHY_ADC_COMPENSATION_CTL, 0x10);
Gábor Stefanika3e14f3d2009-08-10 20:57:06 +0200365 b43_phy_maskset(dev, B43_LPPHY_OFDMSYNCTHRESH0, 0xFF00, 0xB4);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100366 b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xF8FF, 0x200);
367 b43_phy_maskset(dev, B43_LPPHY_DCOFFSETTRANSIENT, 0xFF00, 0x7F);
368 b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xFF0F, 0x40);
369 b43_phy_maskset(dev, B43_LPPHY_PREAMBLECONFIRMTO, 0xFF00, 0x2);
370 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x4000);
371 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x2000);
372 b43_phy_set(dev, B43_PHY_OFDM(0x10A), 0x1);
Gábor Stefanika3e14f3d2009-08-10 20:57:06 +0200373 if (bus->boardinfo.rev >= 0x18) {
374 b43_lptab_write(dev, B43_LPTAB32(17, 65), 0xEC);
375 b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x14);
376 } else {
377 b43_phy_maskset(dev, B43_PHY_OFDM(0x10A), 0xFF01, 0x10);
378 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100379 b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0xFF00, 0xF4);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100380 b43_phy_maskset(dev, B43_PHY_OFDM(0xDF), 0x00FF, 0xF100);
Michael Buesch6c1bb922009-01-31 16:52:29 +0100381 b43_phy_write(dev, B43_LPPHY_CLIPTHRESH, 0x48);
382 b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0xFF00, 0x46);
383 b43_phy_maskset(dev, B43_PHY_OFDM(0xE4), 0xFF00, 0x10);
384 b43_phy_maskset(dev, B43_LPPHY_PWR_THRESH1, 0xFFF0, 0x9);
385 b43_phy_mask(dev, B43_LPPHY_GAINDIRECTMISMATCH, ~0xF);
386 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0x00FF, 0x5500);
387 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xF81F, 0xA0);
388 b43_phy_maskset(dev, B43_LPPHY_GAINDIRECTMISMATCH, 0xE0FF, 0x300);
389 b43_phy_maskset(dev, B43_LPPHY_HIGAINDB, 0x00FF, 0x2A00);
Michael Buesch686aa5f2009-02-03 19:36:45 +0100390 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
391 b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x2100);
392 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xA);
393 } else {
394 b43_phy_maskset(dev, B43_LPPHY_LOWGAINDB, 0x00FF, 0x1E00);
395 b43_phy_maskset(dev, B43_LPPHY_VERYLOWGAINDB, 0xFF00, 0xD);
396 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100397 b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFFE0, 0x1F);
398 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
399 b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0xFF00, 0x19);
400 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0x03FF, 0x3C00);
401 b43_phy_maskset(dev, B43_PHY_OFDM(0xFE), 0xFC1F, 0x3E0);
402 b43_phy_maskset(dev, B43_PHY_OFDM(0xFF), 0xFFE0, 0xC);
403 b43_phy_maskset(dev, B43_PHY_OFDM(0x100), 0x00FF, 0x1900);
404 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0x83FF, 0x5800);
405 b43_phy_maskset(dev, B43_LPPHY_CLIPCTRTHRESH, 0xFFE0, 0x12);
406 b43_phy_maskset(dev, B43_LPPHY_GAINMISMATCH, 0x0FFF, 0x9000);
407
Gábor Stefanika3e14f3d2009-08-10 20:57:06 +0200408 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 1)) {
409 b43_lptab_write(dev, B43_LPTAB16(0x08, 0x14), 0);
410 b43_lptab_write(dev, B43_LPTAB16(0x08, 0x12), 0x40);
411 }
Michael Buesch6c1bb922009-01-31 16:52:29 +0100412
413 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
414 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x40);
415 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xF0FF, 0xB00);
416 b43_phy_maskset(dev, B43_LPPHY_SYNCPEAKCNT, 0xFFF8, 0x6);
417 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0x00FF, 0x9D00);
418 b43_phy_maskset(dev, B43_LPPHY_MINPWR_LEVEL, 0xFF00, 0xA1);
419 } else /* 5GHz */
420 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, ~0x40);
421
422 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0xFF00, 0xB3);
423 b43_phy_maskset(dev, B43_LPPHY_CRS_ED_THRESH, 0x00FF, 0xAD00);
424 b43_phy_maskset(dev, B43_LPPHY_INPUT_PWRDB, 0xFF00, lpphy->rx_pwr_offset);
425 b43_phy_set(dev, B43_LPPHY_RESET_CTL, 0x44);
426 b43_phy_write(dev, B43_LPPHY_RESET_CTL, 0x80);
427 b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_0, 0xA954);
428 b43_phy_write(dev, B43_LPPHY_AFE_RSSI_CTL_1,
429 0x2000 | ((u16)lpphy->rssi_gs << 10) |
430 ((u16)lpphy->rssi_vc << 4) | lpphy->rssi_vf);
Gábor Stefanika3e14f3d2009-08-10 20:57:06 +0200431
432 if ((bus->chip_id == 0x4325) && (bus->chip_rev == 0)) {
433 b43_phy_set(dev, B43_LPPHY_AFE_ADC_CTL_0, 0x1C);
434 b43_phy_maskset(dev, B43_LPPHY_AFE_CTL, 0x00FF, 0x8800);
435 b43_phy_maskset(dev, B43_LPPHY_AFE_ADC_CTL_1, 0xFC3C, 0x0400);
436 }
437
438 lpphy_save_dig_flt_state(dev);
Michael Buescha387cc72009-01-31 14:20:44 +0100439}
440
441static void lpphy_baseband_init(struct b43_wldev *dev)
442{
443 lpphy_table_init(dev);
444 if (dev->phy.rev >= 2)
445 lpphy_baseband_rev2plus_init(dev);
446 else
447 lpphy_baseband_rev0_1_init(dev);
448}
449
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100450struct b2062_freqdata {
451 u16 freq;
452 u8 data[6];
453};
454
455/* Initialize the 2062 radio. */
456static void lpphy_2062_init(struct b43_wldev *dev)
457{
Michael Buesch99e0fca2009-02-03 20:06:14 +0100458 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100459 u32 crystalfreq, pdiv, tmp, ref;
460 unsigned int i;
461 const struct b2062_freqdata *fd = NULL;
462
463 static const struct b2062_freqdata freqdata_tab[] = {
464 { .freq = 12000, .data[0] = 6, .data[1] = 6, .data[2] = 6,
465 .data[3] = 6, .data[4] = 10, .data[5] = 6, },
466 { .freq = 13000, .data[0] = 4, .data[1] = 4, .data[2] = 4,
467 .data[3] = 4, .data[4] = 11, .data[5] = 7, },
468 { .freq = 14400, .data[0] = 3, .data[1] = 3, .data[2] = 3,
469 .data[3] = 3, .data[4] = 12, .data[5] = 7, },
470 { .freq = 16200, .data[0] = 3, .data[1] = 3, .data[2] = 3,
471 .data[3] = 3, .data[4] = 13, .data[5] = 8, },
472 { .freq = 18000, .data[0] = 2, .data[1] = 2, .data[2] = 2,
473 .data[3] = 2, .data[4] = 14, .data[5] = 8, },
474 { .freq = 19200, .data[0] = 1, .data[1] = 1, .data[2] = 1,
475 .data[3] = 1, .data[4] = 14, .data[5] = 9, },
476 };
477
478 b2062_upload_init_table(dev);
479
480 b43_radio_write(dev, B2062_N_TX_CTL3, 0);
481 b43_radio_write(dev, B2062_N_TX_CTL4, 0);
482 b43_radio_write(dev, B2062_N_TX_CTL5, 0);
483 b43_radio_write(dev, B2062_N_PDN_CTL0, 0x40);
484 b43_radio_write(dev, B2062_N_PDN_CTL0, 0);
485 b43_radio_write(dev, B2062_N_CALIB_TS, 0x10);
486 b43_radio_write(dev, B2062_N_CALIB_TS, 0);
487 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
488 b43_radio_set(dev, B2062_N_TSSI_CTL0, 0x1);
489 else
490 b43_radio_mask(dev, B2062_N_TSSI_CTL0, ~0x1);
491
Michael Buesch99e0fca2009-02-03 20:06:14 +0100492 /* Get the crystal freq, in Hz. */
493 crystalfreq = bus->chipco.pmu.crystalfreq * 1000;
494
495 B43_WARN_ON(!(bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU));
496 B43_WARN_ON(crystalfreq == 0);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100497
498 if (crystalfreq >= 30000000) {
499 pdiv = 1;
500 b43_radio_mask(dev, B2062_S_RFPLL_CTL1, 0xFFFB);
501 } else {
502 pdiv = 2;
503 b43_radio_set(dev, B2062_S_RFPLL_CTL1, 0x4);
504 }
505
506 tmp = (800000000 * pdiv + crystalfreq) / (32000000 * pdiv);
507 tmp = (tmp - 1) & 0xFF;
508 b43_radio_write(dev, B2062_S_RFPLL_CTL18, tmp);
509
510 tmp = (2 * crystalfreq + 1000000 * pdiv) / (2000000 * pdiv);
511 tmp = ((tmp & 0xFF) - 1) & 0xFFFF;
512 b43_radio_write(dev, B2062_S_RFPLL_CTL19, tmp);
513
514 ref = (1000 * pdiv + 2 * crystalfreq) / (2000 * pdiv);
515 ref &= 0xFFFF;
516 for (i = 0; i < ARRAY_SIZE(freqdata_tab); i++) {
517 if (ref < freqdata_tab[i].freq) {
518 fd = &freqdata_tab[i];
519 break;
520 }
521 }
Michael Buesch99e0fca2009-02-03 20:06:14 +0100522 if (!fd)
523 fd = &freqdata_tab[ARRAY_SIZE(freqdata_tab) - 1];
524 b43dbg(dev->wl, "b2062: Using crystal tab entry %u kHz.\n",
525 fd->freq); /* FIXME: Keep this printk until the code is fully debugged. */
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100526
527 b43_radio_write(dev, B2062_S_RFPLL_CTL8,
528 ((u16)(fd->data[1]) << 4) | fd->data[0]);
529 b43_radio_write(dev, B2062_S_RFPLL_CTL9,
Michael Buesch99e0fca2009-02-03 20:06:14 +0100530 ((u16)(fd->data[3]) << 4) | fd->data[2]);
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100531 b43_radio_write(dev, B2062_S_RFPLL_CTL10, fd->data[4]);
532 b43_radio_write(dev, B2062_S_RFPLL_CTL11, fd->data[5]);
533}
534
535/* Initialize the 2063 radio. */
536static void lpphy_2063_init(struct b43_wldev *dev)
Michael Buescha387cc72009-01-31 14:20:44 +0100537{
Gábor Stefanikc10e47f2009-08-04 23:57:32 +0200538 b2063_upload_init_table(dev);
539 b43_radio_write(dev, B2063_LOGEN_SP5, 0);
540 b43_radio_set(dev, B2063_COMM8, 0x38);
541 b43_radio_write(dev, B2063_REG_SP1, 0x56);
542 b43_radio_mask(dev, B2063_RX_BB_CTL2, ~0x2);
543 b43_radio_write(dev, B2063_PA_SP7, 0);
544 b43_radio_write(dev, B2063_TX_RF_SP6, 0x20);
545 b43_radio_write(dev, B2063_TX_RF_SP9, 0x40);
546 b43_radio_write(dev, B2063_PA_SP3, 0xa0);
547 b43_radio_write(dev, B2063_PA_SP4, 0xa0);
548 b43_radio_write(dev, B2063_PA_SP2, 0x18);
Michael Buescha387cc72009-01-31 14:20:44 +0100549}
550
Gábor Stefanik3281d952009-08-09 20:15:09 +0200551struct lpphy_stx_table_entry {
552 u16 phy_offset;
553 u16 phy_shift;
554 u16 rf_addr;
555 u16 rf_shift;
556 u16 mask;
557};
558
559static const struct lpphy_stx_table_entry lpphy_stx_table[] = {
560 { .phy_offset = 2, .phy_shift = 6, .rf_addr = 0x3d, .rf_shift = 3, .mask = 0x01, },
561 { .phy_offset = 1, .phy_shift = 12, .rf_addr = 0x4c, .rf_shift = 1, .mask = 0x01, },
562 { .phy_offset = 1, .phy_shift = 8, .rf_addr = 0x50, .rf_shift = 0, .mask = 0x7f, },
563 { .phy_offset = 0, .phy_shift = 8, .rf_addr = 0x44, .rf_shift = 0, .mask = 0xff, },
564 { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4a, .rf_shift = 0, .mask = 0xff, },
565 { .phy_offset = 0, .phy_shift = 4, .rf_addr = 0x4d, .rf_shift = 0, .mask = 0xff, },
566 { .phy_offset = 1, .phy_shift = 4, .rf_addr = 0x4e, .rf_shift = 0, .mask = 0xff, },
567 { .phy_offset = 0, .phy_shift = 12, .rf_addr = 0x4f, .rf_shift = 0, .mask = 0x0f, },
568 { .phy_offset = 1, .phy_shift = 0, .rf_addr = 0x4f, .rf_shift = 4, .mask = 0x0f, },
569 { .phy_offset = 3, .phy_shift = 0, .rf_addr = 0x49, .rf_shift = 0, .mask = 0x0f, },
570 { .phy_offset = 4, .phy_shift = 3, .rf_addr = 0x46, .rf_shift = 4, .mask = 0x07, },
571 { .phy_offset = 3, .phy_shift = 15, .rf_addr = 0x46, .rf_shift = 0, .mask = 0x01, },
572 { .phy_offset = 4, .phy_shift = 0, .rf_addr = 0x46, .rf_shift = 1, .mask = 0x07, },
573 { .phy_offset = 3, .phy_shift = 8, .rf_addr = 0x48, .rf_shift = 4, .mask = 0x07, },
574 { .phy_offset = 3, .phy_shift = 11, .rf_addr = 0x48, .rf_shift = 0, .mask = 0x0f, },
575 { .phy_offset = 3, .phy_shift = 4, .rf_addr = 0x49, .rf_shift = 4, .mask = 0x0f, },
576 { .phy_offset = 2, .phy_shift = 15, .rf_addr = 0x45, .rf_shift = 0, .mask = 0x01, },
577 { .phy_offset = 5, .phy_shift = 13, .rf_addr = 0x52, .rf_shift = 4, .mask = 0x07, },
578 { .phy_offset = 6, .phy_shift = 0, .rf_addr = 0x52, .rf_shift = 7, .mask = 0x01, },
579 { .phy_offset = 5, .phy_shift = 3, .rf_addr = 0x41, .rf_shift = 5, .mask = 0x07, },
580 { .phy_offset = 5, .phy_shift = 6, .rf_addr = 0x41, .rf_shift = 0, .mask = 0x0f, },
581 { .phy_offset = 5, .phy_shift = 10, .rf_addr = 0x42, .rf_shift = 5, .mask = 0x07, },
582 { .phy_offset = 4, .phy_shift = 15, .rf_addr = 0x42, .rf_shift = 0, .mask = 0x01, },
583 { .phy_offset = 5, .phy_shift = 0, .rf_addr = 0x42, .rf_shift = 1, .mask = 0x07, },
584 { .phy_offset = 4, .phy_shift = 11, .rf_addr = 0x43, .rf_shift = 4, .mask = 0x0f, },
585 { .phy_offset = 4, .phy_shift = 7, .rf_addr = 0x43, .rf_shift = 0, .mask = 0x0f, },
586 { .phy_offset = 4, .phy_shift = 6, .rf_addr = 0x45, .rf_shift = 1, .mask = 0x01, },
587 { .phy_offset = 2, .phy_shift = 7, .rf_addr = 0x40, .rf_shift = 4, .mask = 0x0f, },
588 { .phy_offset = 2, .phy_shift = 11, .rf_addr = 0x40, .rf_shift = 0, .mask = 0x0f, },
589};
590
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100591static void lpphy_sync_stx(struct b43_wldev *dev)
592{
Gábor Stefanik3281d952009-08-09 20:15:09 +0200593 const struct lpphy_stx_table_entry *e;
594 unsigned int i;
595 u16 tmp;
596
597 for (i = 0; i < ARRAY_SIZE(lpphy_stx_table); i++) {
598 e = &lpphy_stx_table[i];
599 tmp = b43_radio_read(dev, e->rf_addr);
600 tmp >>= e->rf_shift;
601 tmp <<= e->phy_shift;
602 b43_phy_maskset(dev, B43_PHY_OFDM(0xF2 + e->phy_offset),
Gábor Stefanikd44517f22009-08-11 00:54:26 +0200603 ~(e->mask << e->phy_shift), tmp);
Gábor Stefanik3281d952009-08-09 20:15:09 +0200604 }
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100605}
606
607static void lpphy_radio_init(struct b43_wldev *dev)
608{
609 /* The radio is attached through the 4wire bus. */
610 b43_phy_set(dev, B43_LPPHY_FOURWIRE_CTL, 0x2);
611 udelay(1);
612 b43_phy_mask(dev, B43_LPPHY_FOURWIRE_CTL, 0xFFFD);
613 udelay(1);
614
615 if (dev->phy.rev < 2) {
616 lpphy_2062_init(dev);
617 } else {
618 lpphy_2063_init(dev);
619 lpphy_sync_stx(dev);
620 b43_phy_write(dev, B43_PHY_OFDM(0xF0), 0x5F80);
621 b43_phy_write(dev, B43_PHY_OFDM(0xF1), 0);
Gábor Stefanik3281d952009-08-09 20:15:09 +0200622 if (dev->dev->bus->chip_id == 0x4325) {
623 // TODO SSB PMU recalibration
624 }
Michael Buesch24b5bcc2009-01-31 19:34:53 +0100625 }
626}
627
Gábor Stefanik560ad812009-08-13 14:19:02 +0200628struct lpphy_iq_est { u32 iq_prod, i_pwr, q_pwr; };
629
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200630static void lpphy_set_rc_cap(struct b43_wldev *dev)
631{
632 u8 rc_cap = dev->phy.lp->rc_cap;
633
634 b43_radio_write(dev, B2062_N_RXBB_CALIB2, max_t(u8, rc_cap-4, 0x80));
635 b43_radio_write(dev, B2062_N_TX_CTL_A, ((rc_cap & 0x1F) >> 1) | 0x80);
636 b43_radio_write(dev, B2062_S_RXG_CNT16, ((rc_cap & 0x1F) >> 2) | 0x80);
637}
638
Gábor Stefanik560ad812009-08-13 14:19:02 +0200639static u8 lpphy_get_bb_mult(struct b43_wldev *dev)
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200640{
Gábor Stefanik560ad812009-08-13 14:19:02 +0200641 return (b43_lptab_read(dev, B43_LPTAB16(0, 87)) & 0xFF00) >> 8;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200642}
643
Gábor Stefanik560ad812009-08-13 14:19:02 +0200644static void lpphy_set_bb_mult(struct b43_wldev *dev, u8 bb_mult)
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200645{
Gábor Stefanik560ad812009-08-13 14:19:02 +0200646 b43_lptab_write(dev, B43_LPTAB16(0, 87), (u16)bb_mult << 8);
647}
648
649static void lpphy_disable_crs(struct b43_wldev *dev)
650{
651 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFF1F, 0x80);
652 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFC, 0x1);
653 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x3);
654 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFB);
655 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x4);
656 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFF7);
657 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
658 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x10);
659 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
660 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFDF);
661 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x20);
662 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFBF);
663 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
664 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x7);
665 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x38);
666 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F);
667 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0x100);
668 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFDFF);
669 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL0, 0);
670 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL1, 1);
671 b43_phy_write(dev, B43_LPPHY_PS_CTL_OVERRIDE_VAL2, 0x20);
672 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFBFF);
673 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xF7FF);
674 b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL, 0);
675 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, 0x45AF);
676 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, 0x3FF);
677}
678
679static void lpphy_restore_crs(struct b43_wldev *dev)
680{
681 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
682 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFF1F, 0x60);
683 else
684 b43_phy_maskset(dev, B43_LPPHY_CRSGAIN_CTL, 0xFF1F, 0x20);
685 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFF80);
686 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFC00);
687}
688
689struct lpphy_tx_gains { u16 gm, pga, pad, dac; };
690
691static struct lpphy_tx_gains lpphy_get_tx_gains(struct b43_wldev *dev)
692{
693 struct lpphy_tx_gains gains;
694 u16 tmp;
695
696 gains.dac = (b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0x380) >> 7;
697 if (dev->phy.rev < 2) {
698 tmp = b43_phy_read(dev,
699 B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL) & 0x7FF;
700 gains.gm = tmp & 0x0007;
701 gains.pga = (tmp & 0x0078) >> 3;
702 gains.pad = (tmp & 0x780) >> 7;
703 } else {
704 tmp = b43_phy_read(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL);
705 gains.pad = b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0xFF;
706 gains.gm = tmp & 0xFF;
707 gains.pga = (tmp >> 8) & 0xFF;
708 }
709
710 return gains;
711}
712
713static void lpphy_set_dac_gain(struct b43_wldev *dev, u16 dac)
714{
715 u16 ctl = b43_phy_read(dev, B43_LPPHY_AFE_DAC_CTL) & 0xC7F;
716 ctl |= dac << 7;
717 b43_phy_maskset(dev, B43_LPPHY_AFE_DAC_CTL, 0xF000, ctl);
718}
719
720static void lpphy_set_tx_gains(struct b43_wldev *dev,
721 struct lpphy_tx_gains gains)
722{
723 u16 rf_gain, pa_gain;
724
725 if (dev->phy.rev < 2) {
726 rf_gain = (gains.pad << 7) | (gains.pga << 3) | gains.gm;
727 b43_phy_maskset(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
728 0xF800, rf_gain);
729 } else {
730 pa_gain = b43_phy_read(dev, B43_PHY_OFDM(0xFB)) & 0x7F00;
731 b43_phy_write(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
732 (gains.pga << 8) | gains.gm);
733 b43_phy_maskset(dev, B43_LPPHY_TX_GAIN_CTL_OVERRIDE_VAL,
734 0x8000, gains.pad | pa_gain);
735 b43_phy_write(dev, B43_PHY_OFDM(0xFC),
736 (gains.pga << 8) | gains.gm);
737 b43_phy_maskset(dev, B43_PHY_OFDM(0xFD),
738 0x8000, gains.pad | pa_gain);
739 }
740 lpphy_set_dac_gain(dev, gains.dac);
741 if (dev->phy.rev < 2) {
742 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF, 1 << 8);
743 } else {
744 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFF7F, 1 << 7);
745 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xBFFF, 1 << 14);
746 }
747 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFFBF, 1 << 4);
748}
749
750static void lpphy_rev0_1_set_rx_gain(struct b43_wldev *dev, u32 gain)
751{
752 u16 trsw = gain & 0x1;
753 u16 lna = (gain & 0xFFFC) | ((gain & 0xC) >> 2);
754 u16 ext_lna = (gain & 2) >> 1;
755
756 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
757 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
758 0xFBFF, ext_lna << 10);
759 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
760 0xF7FF, ext_lna << 11);
761 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, lna);
762}
763
764static void lpphy_rev2plus_set_rx_gain(struct b43_wldev *dev, u32 gain)
765{
766 u16 low_gain = gain & 0xFFFF;
767 u16 high_gain = (gain >> 16) & 0xF;
768 u16 ext_lna = (gain >> 21) & 0x1;
769 u16 trsw = ~(gain >> 20) & 0x1;
770 u16 tmp;
771
772 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFE, trsw);
773 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
774 0xFDFF, ext_lna << 9);
775 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
776 0xFBFF, ext_lna << 10);
777 b43_phy_write(dev, B43_LPPHY_RX_GAIN_CTL_OVERRIDE_VAL, low_gain);
778 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF0, high_gain);
779 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
780 tmp = (gain >> 2) & 0x3;
781 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL,
782 0xE7FF, tmp<<11);
783 b43_phy_maskset(dev, B43_PHY_OFDM(0xE6), 0xFFE7, tmp << 3);
784 }
785}
786
787static void lpphy_enable_rx_gain_override(struct b43_wldev *dev)
788{
789 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFFE);
790 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFEF);
791 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xFFBF);
792 if (dev->phy.rev >= 2) {
793 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFEFF);
794 if (b43_current_band(dev->wl) != IEEE80211_BAND_2GHZ)
795 return;
796 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFBFF);
797 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFFF7);
798 } else {
799 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_2, 0xFDFF);
800 }
801}
802
803static void lpphy_disable_rx_gain_override(struct b43_wldev *dev)
804{
805 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x1);
806 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x10);
807 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x40);
808 if (dev->phy.rev >= 2) {
809 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x100);
810 if (b43_current_band(dev->wl) != IEEE80211_BAND_2GHZ)
811 return;
812 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x400);
813 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x8);
814 } else {
815 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_2, 0x200);
816 }
817}
818
819static void lpphy_set_rx_gain(struct b43_wldev *dev, u32 gain)
820{
821 if (dev->phy.rev < 2)
822 lpphy_rev0_1_set_rx_gain(dev, gain);
823 else
824 lpphy_rev2plus_set_rx_gain(dev, gain);
825 lpphy_enable_rx_gain_override(dev);
826}
827
828static void lpphy_set_rx_gain_by_index(struct b43_wldev *dev, u16 idx)
829{
830 u32 gain = b43_lptab_read(dev, B43_LPTAB16(12, idx));
831 lpphy_set_rx_gain(dev, gain);
832}
833
834static void lpphy_stop_ddfs(struct b43_wldev *dev)
835{
836 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFD);
837 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xFFDF);
838}
839
840static void lpphy_run_ddfs(struct b43_wldev *dev, int i_on, int q_on,
841 int incr1, int incr2, int scale_idx)
842{
843 lpphy_stop_ddfs(dev);
844 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0xFF80);
845 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS_POINTER_INIT, 0x80FF);
846 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0xFF80, incr1);
847 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS_INCR_INIT, 0x80FF, incr2 << 8);
848 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFF7, i_on << 3);
849 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFFEF, q_on << 4);
850 b43_phy_maskset(dev, B43_LPPHY_AFE_DDFS, 0xFF9F, scale_idx << 5);
851 b43_phy_mask(dev, B43_LPPHY_AFE_DDFS, 0xFFFB);
852 b43_phy_set(dev, B43_LPPHY_AFE_DDFS, 0x2);
853 b43_phy_set(dev, B43_LPPHY_AFE_DDFS, 0x20);
854}
855
856static bool lpphy_rx_iq_est(struct b43_wldev *dev, u16 samples, u8 time,
857 struct lpphy_iq_est *iq_est)
858{
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200859 int i;
860
Gábor Stefanik560ad812009-08-13 14:19:02 +0200861 b43_phy_mask(dev, B43_LPPHY_CRSGAIN_CTL, 0xFFF7);
862 b43_phy_write(dev, B43_LPPHY_IQ_NUM_SMPLS_ADDR, samples);
863 b43_phy_maskset(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFF00, time);
864 b43_phy_mask(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFEFF);
865 b43_phy_set(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR, 0xFDFF);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200866
Gábor Stefanik560ad812009-08-13 14:19:02 +0200867 for (i = 0; i < 500; i++) {
868 if (!(b43_phy_read(dev,
869 B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200))
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200870 break;
871 msleep(1);
872 }
873
Gábor Stefanik560ad812009-08-13 14:19:02 +0200874 if ((b43_phy_read(dev, B43_LPPHY_IQ_ENABLE_WAIT_TIME_ADDR) & 0x200)) {
875 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
876 return false;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200877 }
878
Gábor Stefanik560ad812009-08-13 14:19:02 +0200879 iq_est->iq_prod = b43_phy_read(dev, B43_LPPHY_IQ_ACC_HI_ADDR);
880 iq_est->iq_prod <<= 16;
881 iq_est->iq_prod |= b43_phy_read(dev, B43_LPPHY_IQ_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200882
Gábor Stefanik560ad812009-08-13 14:19:02 +0200883 iq_est->i_pwr = b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_HI_ADDR);
884 iq_est->i_pwr <<= 16;
885 iq_est->i_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_I_PWR_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200886
Gábor Stefanik560ad812009-08-13 14:19:02 +0200887 iq_est->q_pwr = b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_HI_ADDR);
888 iq_est->q_pwr <<= 16;
889 iq_est->q_pwr |= b43_phy_read(dev, B43_LPPHY_IQ_Q_PWR_ACC_LO_ADDR);
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200890
Gábor Stefanik560ad812009-08-13 14:19:02 +0200891 b43_phy_set(dev, B43_LPPHY_CRSGAIN_CTL, 0x8);
892 return true;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200893}
894
Gábor Stefanik560ad812009-08-13 14:19:02 +0200895static int lpphy_loopback(struct b43_wldev *dev)
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200896{
Gábor Stefanik560ad812009-08-13 14:19:02 +0200897 struct lpphy_iq_est iq_est;
898 int i, index = -1;
899 u32 tmp;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200900
Gábor Stefanik560ad812009-08-13 14:19:02 +0200901 memset(&iq_est, 0, sizeof(iq_est));
902
903 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xFFFC, 0x3);
904 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x3);
905 b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFFE);
906 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x800);
907 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x800);
908 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x8);
909 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x8);
910 b43_radio_write(dev, B2062_N_TX_CTL_A, 0x80);
911 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_0, 0x80);
912 b43_phy_set(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0x80);
913 for (i = 0; i < 32; i++) {
914 lpphy_set_rx_gain_by_index(dev, i);
915 lpphy_run_ddfs(dev, 1, 1, 5, 5, 0);
916 if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
917 continue;
918 tmp = (iq_est.i_pwr + iq_est.q_pwr) / 1000;
919 if ((tmp > 4000) && (tmp < 10000)) {
920 index = i;
921 break;
922 }
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200923 }
Gábor Stefanik560ad812009-08-13 14:19:02 +0200924 lpphy_stop_ddfs(dev);
925 return index;
926}
927
928static u32 lpphy_qdiv_roundup(u32 dividend, u32 divisor, u8 precision)
929{
930 u32 quotient, remainder, rbit, roundup, tmp;
931
932 if (divisor == 0) {
933 quotient = 0;
934 remainder = 0;
935 } else {
936 quotient = dividend / divisor;
937 remainder = dividend % divisor;
938 }
939
940 rbit = divisor & 0x1;
941 roundup = (divisor >> 1) + rbit;
942 precision--;
943
944 while (precision != 0xFF) {
945 tmp = remainder - roundup;
946 quotient <<= 1;
947 remainder <<= 1;
948 if (remainder >= roundup) {
949 remainder = (tmp << 1) + rbit;
950 quotient--;
951 }
952 precision--;
953 }
954
955 if (remainder >= roundup)
956 quotient++;
957
958 return quotient;
Gábor Stefanikd4de9532009-08-11 21:53:06 +0200959}
960
Michael Bueschce1a9ee32009-02-04 19:55:22 +0100961/* Read the TX power control mode from hardware. */
962static void lpphy_read_tx_pctl_mode_from_hardware(struct b43_wldev *dev)
963{
964 struct b43_phy_lp *lpphy = dev->phy.lp;
965 u16 ctl;
966
967 ctl = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_CMD);
968 switch (ctl & B43_LPPHY_TX_PWR_CTL_CMD_MODE) {
969 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF:
970 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_OFF;
971 break;
972 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW:
973 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_SW;
974 break;
975 case B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW:
976 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_HW;
977 break;
978 default:
979 lpphy->txpctl_mode = B43_LPPHY_TXPCTL_UNKNOWN;
980 B43_WARN_ON(1);
981 break;
982 }
983}
984
985/* Set the TX power control mode in hardware. */
986static void lpphy_write_tx_pctl_mode_to_hardware(struct b43_wldev *dev)
987{
988 struct b43_phy_lp *lpphy = dev->phy.lp;
989 u16 ctl;
990
991 switch (lpphy->txpctl_mode) {
992 case B43_LPPHY_TXPCTL_OFF:
993 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF;
994 break;
995 case B43_LPPHY_TXPCTL_HW:
996 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_HW;
997 break;
998 case B43_LPPHY_TXPCTL_SW:
999 ctl = B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW;
1000 break;
1001 default:
1002 ctl = 0;
1003 B43_WARN_ON(1);
1004 }
1005 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1006 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE, ctl);
1007}
1008
1009static void lpphy_set_tx_power_control(struct b43_wldev *dev,
1010 enum b43_lpphy_txpctl_mode mode)
1011{
1012 struct b43_phy_lp *lpphy = dev->phy.lp;
1013 enum b43_lpphy_txpctl_mode oldmode;
1014
1015 oldmode = lpphy->txpctl_mode;
1016 lpphy_read_tx_pctl_mode_from_hardware(dev);
1017 if (lpphy->txpctl_mode == mode)
1018 return;
1019 lpphy->txpctl_mode = mode;
1020
1021 if (oldmode == B43_LPPHY_TXPCTL_HW) {
1022 //TODO Update TX Power NPT
1023 //TODO Clear all TX Power offsets
1024 } else {
1025 if (mode == B43_LPPHY_TXPCTL_HW) {
1026 //TODO Recalculate target TX power
1027 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1028 0xFF80, lpphy->tssi_idx);
1029 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM,
1030 0x8FFF, ((u16)lpphy->tssi_npt << 16));
1031 //TODO Set "TSSI Transmit Count" variable to total transmitted frame count
1032 //TODO Disable TX gain override
1033 lpphy->tx_pwr_idx_over = -1;
1034 }
1035 }
1036 if (dev->phy.rev >= 2) {
1037 if (mode == B43_LPPHY_TXPCTL_HW)
1038 b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0x2);
1039 else
1040 b43_phy_maskset(dev, B43_PHY_OFDM(0xD0), 0xFD, 0);
1041 }
1042 lpphy_write_tx_pctl_mode_to_hardware(dev);
1043}
1044
Gábor Stefanik560ad812009-08-13 14:19:02 +02001045static void lpphy_rev0_1_rc_calib(struct b43_wldev *dev)
1046{
1047 struct b43_phy_lp *lpphy = dev->phy.lp;
1048 struct lpphy_iq_est iq_est;
1049 struct lpphy_tx_gains tx_gains;
1050 static const u32 ideal_pwr_table[22] = {
1051 0x10000, 0x10557, 0x10e2d, 0x113e0, 0x10f22, 0x0ff64,
1052 0x0eda2, 0x0e5d4, 0x0efd1, 0x0fbe8, 0x0b7b8, 0x04b35,
1053 0x01a5e, 0x00a0b, 0x00444, 0x001fd, 0x000ff, 0x00088,
1054 0x0004c, 0x0002c, 0x0001a, 0xc0006,
1055 };
1056 bool old_txg_ovr;
1057 u8 old_bbmult;
1058 u16 old_rf_ovr, old_rf_ovrval, old_afe_ovr, old_afe_ovrval,
1059 old_rf2_ovr, old_rf2_ovrval, old_phy_ctl, old_txpctl;
1060 u32 normal_pwr, ideal_pwr, mean_sq_pwr, tmp = 0, mean_sq_pwr_min = 0;
1061 int loopback, i, j, inner_sum;
1062
1063 memset(&iq_est, 0, sizeof(iq_est));
1064
1065 b43_switch_channel(dev, 7);
1066 old_txg_ovr = (b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR) >> 6) & 1;
1067 old_bbmult = lpphy_get_bb_mult(dev);
1068 if (old_txg_ovr)
1069 tx_gains = lpphy_get_tx_gains(dev);
1070 old_rf_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_0);
1071 old_rf_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_VAL_0);
1072 old_afe_ovr = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVR);
1073 old_afe_ovrval = b43_phy_read(dev, B43_LPPHY_AFE_CTL_OVRVAL);
1074 old_rf2_ovr = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2);
1075 old_rf2_ovrval = b43_phy_read(dev, B43_LPPHY_RF_OVERRIDE_2_VAL);
1076 old_phy_ctl = b43_phy_read(dev, B43_LPPHY_LP_PHY_CTL);
1077 old_txpctl = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_CMD) &
1078 B43_LPPHY_TX_PWR_CTL_CMD_MODE;
1079
1080 lpphy_set_tx_power_control(dev, B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF);
1081 lpphy_disable_crs(dev);
1082 loopback = lpphy_loopback(dev);
1083 if (loopback == -1)
1084 goto finish;
1085 lpphy_set_rx_gain_by_index(dev, loopback);
1086 b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xFFBF, 0x40);
1087 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFF8, 0x1);
1088 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFFC7, 0x8);
1089 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, 0xFF3F, 0xC0);
1090 for (i = 128; i <= 159; i++) {
1091 b43_radio_write(dev, B2062_N_RXBB_CALIB2, i);
1092 inner_sum = 0;
1093 for (j = 5; j <= 25; j++) {
1094 lpphy_run_ddfs(dev, 1, 1, j, j, 0);
1095 if (!(lpphy_rx_iq_est(dev, 1000, 32, &iq_est)))
1096 goto finish;
1097 mean_sq_pwr = iq_est.i_pwr + iq_est.q_pwr;
1098 if (j == 5)
1099 tmp = mean_sq_pwr;
1100 ideal_pwr = ((ideal_pwr_table[j-5] >> 3) + 1) >> 1;
1101 normal_pwr = lpphy_qdiv_roundup(mean_sq_pwr, tmp, 12);
1102 mean_sq_pwr = ideal_pwr - normal_pwr;
1103 mean_sq_pwr *= mean_sq_pwr;
1104 inner_sum += mean_sq_pwr;
1105 if ((i = 128) || (inner_sum < mean_sq_pwr_min)) {
1106 lpphy->rc_cap = i;
1107 mean_sq_pwr_min = inner_sum;
1108 }
1109 }
1110 }
1111 lpphy_stop_ddfs(dev);
1112
1113finish:
1114 lpphy_restore_crs(dev);
1115 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, old_rf_ovrval);
1116 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_0, old_rf_ovr);
1117 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVRVAL, old_afe_ovrval);
1118 b43_phy_write(dev, B43_LPPHY_AFE_CTL_OVR, old_afe_ovr);
1119 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2_VAL, old_rf2_ovrval);
1120 b43_phy_write(dev, B43_LPPHY_RF_OVERRIDE_2, old_rf2_ovr);
1121 b43_phy_write(dev, B43_LPPHY_LP_PHY_CTL, old_phy_ctl);
1122
1123 lpphy_set_bb_mult(dev, old_bbmult);
1124 if (old_txg_ovr) {
1125 /*
1126 * SPEC FIXME: The specs say "get_tx_gains" here, which is
1127 * illogical. According to lwfinger, vendor driver v4.150.10.5
1128 * has a Set here, while v4.174.64.19 has a Get - regression in
1129 * the vendor driver? This should be tested this once the code
1130 * is testable.
1131 */
1132 lpphy_set_tx_gains(dev, tx_gains);
1133 }
1134 lpphy_set_tx_power_control(dev, old_txpctl);
1135 if (lpphy->rc_cap)
1136 lpphy_set_rc_cap(dev);
1137}
1138
1139static void lpphy_rev2plus_rc_calib(struct b43_wldev *dev)
1140{
1141 struct ssb_bus *bus = dev->dev->bus;
1142 u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
1143 u8 tmp = b43_radio_read(dev, B2063_RX_BB_SP8) & 0xFF;
1144 int i;
1145
1146 b43_radio_write(dev, B2063_RX_BB_SP8, 0x0);
1147 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1148 b43_radio_mask(dev, B2063_PLL_SP1, 0xF7);
1149 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1150 b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x15);
1151 b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x70);
1152 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x52);
1153 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1154 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7D);
1155
1156 for (i = 0; i < 10000; i++) {
1157 if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1158 break;
1159 msleep(1);
1160 }
1161
1162 if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1163 b43_radio_write(dev, B2063_RX_BB_SP8, tmp);
1164
1165 tmp = b43_radio_read(dev, B2063_TX_BB_SP3) & 0xFF;
1166
1167 b43_radio_write(dev, B2063_TX_BB_SP3, 0x0);
1168 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1169 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7C);
1170 b43_radio_write(dev, B2063_RC_CALIB_CTL2, 0x55);
1171 b43_radio_write(dev, B2063_RC_CALIB_CTL3, 0x76);
1172
1173 if (crystal_freq == 24000000) {
1174 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0xFC);
1175 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x0);
1176 } else {
1177 b43_radio_write(dev, B2063_RC_CALIB_CTL4, 0x13);
1178 b43_radio_write(dev, B2063_RC_CALIB_CTL5, 0x1);
1179 }
1180
1181 b43_radio_write(dev, B2063_PA_SP7, 0x7D);
1182
1183 for (i = 0; i < 10000; i++) {
1184 if (b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2)
1185 break;
1186 msleep(1);
1187 }
1188
1189 if (!(b43_radio_read(dev, B2063_RC_CALIB_CTL6) & 0x2))
1190 b43_radio_write(dev, B2063_TX_BB_SP3, tmp);
1191
1192 b43_radio_write(dev, B2063_RC_CALIB_CTL1, 0x7E);
1193}
1194
1195static void lpphy_calibrate_rc(struct b43_wldev *dev)
1196{
1197 struct b43_phy_lp *lpphy = dev->phy.lp;
1198
1199 if (dev->phy.rev >= 2) {
1200 lpphy_rev2plus_rc_calib(dev);
1201 } else if (!lpphy->rc_cap) {
1202 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
1203 lpphy_rev0_1_rc_calib(dev);
1204 } else {
1205 lpphy_set_rc_cap(dev);
1206 }
1207}
1208
Michael Bueschce1a9ee32009-02-04 19:55:22 +01001209static void lpphy_set_tx_power_by_index(struct b43_wldev *dev, u8 index)
1210{
1211 struct b43_phy_lp *lpphy = dev->phy.lp;
1212
1213 lpphy->tx_pwr_idx_over = index;
1214 if (lpphy->txpctl_mode != B43_LPPHY_TXPCTL_OFF)
1215 lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_SW);
1216
1217 //TODO
1218}
1219
1220static void lpphy_btcoex_override(struct b43_wldev *dev)
1221{
1222 b43_write16(dev, B43_MMIO_BTCOEX_CTL, 0x3);
1223 b43_write16(dev, B43_MMIO_BTCOEX_TXCTL, 0xFF);
1224}
1225
1226static void lpphy_pr41573_workaround(struct b43_wldev *dev)
1227{
1228 struct b43_phy_lp *lpphy = dev->phy.lp;
1229 u32 *saved_tab;
1230 const unsigned int saved_tab_size = 256;
1231 enum b43_lpphy_txpctl_mode txpctl_mode;
1232 s8 tx_pwr_idx_over;
1233 u16 tssi_npt, tssi_idx;
1234
1235 saved_tab = kcalloc(saved_tab_size, sizeof(saved_tab[0]), GFP_KERNEL);
1236 if (!saved_tab) {
1237 b43err(dev->wl, "PR41573 failed. Out of memory!\n");
1238 return;
1239 }
1240
1241 lpphy_read_tx_pctl_mode_from_hardware(dev);
1242 txpctl_mode = lpphy->txpctl_mode;
1243 tx_pwr_idx_over = lpphy->tx_pwr_idx_over;
1244 tssi_npt = lpphy->tssi_npt;
1245 tssi_idx = lpphy->tssi_idx;
1246
1247 if (dev->phy.rev < 2) {
1248 b43_lptab_read_bulk(dev, B43_LPTAB32(10, 0x140),
1249 saved_tab_size, saved_tab);
1250 } else {
1251 b43_lptab_read_bulk(dev, B43_LPTAB32(7, 0x140),
1252 saved_tab_size, saved_tab);
1253 }
1254 //TODO
1255
1256 kfree(saved_tab);
1257}
1258
1259static void lpphy_calibration(struct b43_wldev *dev)
1260{
1261 struct b43_phy_lp *lpphy = dev->phy.lp;
1262 enum b43_lpphy_txpctl_mode saved_pctl_mode;
1263
1264 b43_mac_suspend(dev);
1265
1266 lpphy_btcoex_override(dev);
1267 lpphy_read_tx_pctl_mode_from_hardware(dev);
1268 saved_pctl_mode = lpphy->txpctl_mode;
1269 lpphy_set_tx_power_control(dev, B43_LPPHY_TXPCTL_OFF);
1270 //TODO Perform transmit power table I/Q LO calibration
1271 if ((dev->phy.rev == 0) && (saved_pctl_mode != B43_LPPHY_TXPCTL_OFF))
1272 lpphy_pr41573_workaround(dev);
1273 //TODO If a full calibration has not been performed on this channel yet, perform PAPD TX-power calibration
1274 lpphy_set_tx_power_control(dev, saved_pctl_mode);
1275 //TODO Perform I/Q calibration with a single control value set
1276
1277 b43_mac_enable(dev);
1278}
1279
Gábor Stefanik7021f622009-08-13 17:27:31 +02001280static void lpphy_set_tssi_mux(struct b43_wldev *dev, enum tssi_mux_mode mode)
1281{
1282 if (mode != TSSI_MUX_EXT) {
1283 b43_radio_set(dev, B2063_PA_SP1, 0x2);
1284 b43_phy_set(dev, B43_PHY_OFDM(0xF3), 0x1000);
1285 b43_radio_write(dev, B2063_PA_CTL10, 0x51);
1286 if (mode == TSSI_MUX_POSTPA) {
1287 b43_radio_mask(dev, B2063_PA_SP1, 0xFFFE);
1288 b43_phy_mask(dev, B43_LPPHY_AFE_CTL_OVRVAL, 0xFFC7);
1289 } else {
1290 b43_radio_maskset(dev, B2063_PA_SP1, 0xFFFE, 0x1);
1291 b43_phy_maskset(dev, B43_LPPHY_AFE_CTL_OVRVAL,
1292 0xFFC7, 0x20);
1293 }
1294 } else {
1295 B43_WARN_ON(1);
1296 }
1297}
1298
1299static void lpphy_tx_pctl_init_hw(struct b43_wldev *dev)
1300{
1301 u16 tmp;
1302 int i;
1303
1304 //SPEC TODO Call LP PHY Clear TX Power offsets
1305 for (i = 0; i < 64; i++) {
1306 if (dev->phy.rev >= 2)
1307 b43_lptab_write(dev, B43_LPTAB32(7, i + 1), i);
1308 else
1309 b43_lptab_write(dev, B43_LPTAB32(10, i + 1), i);
1310 }
1311
1312 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xFF00, 0xFF);
1313 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0x8FFF, 0x5000);
1314 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0xFFC0, 0x1F);
1315 if (dev->phy.rev < 2) {
1316 b43_phy_mask(dev, B43_LPPHY_LP_PHY_CTL, 0xEFFF);
1317 b43_phy_maskset(dev, B43_LPPHY_LP_PHY_CTL, 0xDFFF, 0x2000);
1318 } else {
1319 b43_phy_mask(dev, B43_PHY_OFDM(0x103), 0xFFFE);
1320 b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFFB, 0x4);
1321 b43_phy_maskset(dev, B43_PHY_OFDM(0x103), 0xFFEF, 0x10);
1322 b43_radio_maskset(dev, B2063_IQ_CALIB_CTL2, 0xF3, 0x1);
1323 lpphy_set_tssi_mux(dev, TSSI_MUX_POSTPA);
1324 }
1325 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI, 0x7FFF, 0x8000);
1326 b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xFF);
1327 b43_phy_write(dev, B43_LPPHY_TX_PWR_CTL_DELTAPWR_LIMIT, 0xA);
1328 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1329 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE,
1330 B43_LPPHY_TX_PWR_CTL_CMD_MODE_OFF);
1331 b43_phy_mask(dev, B43_LPPHY_TX_PWR_CTL_NNUM, 0xF8FF);
1332 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_CMD,
1333 (u16)~B43_LPPHY_TX_PWR_CTL_CMD_MODE,
1334 B43_LPPHY_TX_PWR_CTL_CMD_MODE_SW);
1335
1336 if (dev->phy.rev < 2) {
1337 b43_phy_maskset(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF, 0x1000);
1338 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_VAL_0, 0xEFFF);
1339 } else {
1340 lpphy_set_tx_power_by_index(dev, 0x7F);
1341 }
1342
1343 b43_dummy_transmission(dev, true, true);
1344
1345 tmp = b43_phy_read(dev, B43_LPPHY_TX_PWR_CTL_STAT);
1346 if (tmp & 0x8000) {
1347 b43_phy_maskset(dev, B43_LPPHY_TX_PWR_CTL_IDLETSSI,
1348 0xFFC0, (tmp & 0xFF) - 32);
1349 }
1350
1351 b43_phy_mask(dev, B43_LPPHY_RF_OVERRIDE_0, 0xEFFF);
1352
1353 // (SPEC?) TODO Set "Target TX frequency" variable to 0
1354 // SPEC FIXME "Set BB Multiplier to 0xE000" impossible - bb_mult is u8!
1355}
1356
1357static void lpphy_tx_pctl_init_sw(struct b43_wldev *dev)
1358{
1359 struct lpphy_tx_gains gains;
1360
1361 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1362 gains.gm = 4;
1363 gains.pad = 12;
1364 gains.pga = 12;
1365 gains.dac = 0;
1366 } else {
1367 gains.gm = 7;
1368 gains.pad = 14;
1369 gains.pga = 15;
1370 gains.dac = 0;
1371 }
1372 lpphy_set_tx_gains(dev, gains);
1373 lpphy_set_bb_mult(dev, 150);
1374}
1375
Michael Bueschce1a9ee32009-02-04 19:55:22 +01001376/* Initialize TX power control */
1377static void lpphy_tx_pctl_init(struct b43_wldev *dev)
1378{
1379 if (0/*FIXME HWPCTL capable */) {
Gábor Stefanik7021f622009-08-13 17:27:31 +02001380 lpphy_tx_pctl_init_hw(dev);
Michael Bueschce1a9ee32009-02-04 19:55:22 +01001381 } else { /* This device is only software TX power control capable. */
Gábor Stefanik7021f622009-08-13 17:27:31 +02001382 lpphy_tx_pctl_init_sw(dev);
Michael Bueschce1a9ee32009-02-04 19:55:22 +01001383 }
1384}
1385
Michael Buesche63e4362008-08-30 10:55:48 +02001386static u16 b43_lpphy_op_read(struct b43_wldev *dev, u16 reg)
1387{
Michael Buesch08887072008-08-30 11:49:45 +02001388 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
1389 return b43_read16(dev, B43_MMIO_PHY_DATA);
Michael Buesche63e4362008-08-30 10:55:48 +02001390}
1391
1392static void b43_lpphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
1393{
Michael Buesch08887072008-08-30 11:49:45 +02001394 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
1395 b43_write16(dev, B43_MMIO_PHY_DATA, value);
Michael Buesche63e4362008-08-30 10:55:48 +02001396}
1397
1398static u16 b43_lpphy_op_radio_read(struct b43_wldev *dev, u16 reg)
1399{
Michael Buesch08887072008-08-30 11:49:45 +02001400 /* Register 1 is a 32-bit register. */
1401 B43_WARN_ON(reg == 1);
1402 /* LP-PHY needs a special bit set for read access */
1403 if (dev->phy.rev < 2) {
1404 if (reg != 0x4001)
1405 reg |= 0x100;
1406 } else
1407 reg |= 0x200;
1408
1409 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
1410 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche63e4362008-08-30 10:55:48 +02001411}
1412
1413static void b43_lpphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
1414{
1415 /* Register 1 is a 32-bit register. */
1416 B43_WARN_ON(reg == 1);
1417
Michael Buesch08887072008-08-30 11:49:45 +02001418 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
1419 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
Michael Buesche63e4362008-08-30 10:55:48 +02001420}
1421
1422static void b43_lpphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02001423 bool blocked)
Michael Buesche63e4362008-08-30 10:55:48 +02001424{
1425 //TODO
1426}
1427
Gábor Stefanik588f8372009-08-13 22:46:30 +02001428struct b206x_channel {
1429 u8 channel;
1430 u16 freq;
1431 u8 data[12];
1432};
1433
1434static const struct b206x_channel b2063_chantbl[] = {
1435 { .channel = 1, .freq = 2412, .data[0] = 0x6F, .data[1] = 0x3C,
1436 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1437 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1438 .data[10] = 0x80, .data[11] = 0x70, },
1439 { .channel = 2, .freq = 2417, .data[0] = 0x6F, .data[1] = 0x3C,
1440 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1441 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1442 .data[10] = 0x80, .data[11] = 0x70, },
1443 { .channel = 3, .freq = 2422, .data[0] = 0x6F, .data[1] = 0x3C,
1444 .data[2] = 0x3C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1445 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1446 .data[10] = 0x80, .data[11] = 0x70, },
1447 { .channel = 4, .freq = 2427, .data[0] = 0x6F, .data[1] = 0x2C,
1448 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1449 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1450 .data[10] = 0x80, .data[11] = 0x70, },
1451 { .channel = 5, .freq = 2432, .data[0] = 0x6F, .data[1] = 0x2C,
1452 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1453 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1454 .data[10] = 0x80, .data[11] = 0x70, },
1455 { .channel = 6, .freq = 2437, .data[0] = 0x6F, .data[1] = 0x2C,
1456 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1457 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1458 .data[10] = 0x80, .data[11] = 0x70, },
1459 { .channel = 7, .freq = 2442, .data[0] = 0x6F, .data[1] = 0x2C,
1460 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1461 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1462 .data[10] = 0x80, .data[11] = 0x70, },
1463 { .channel = 8, .freq = 2447, .data[0] = 0x6F, .data[1] = 0x2C,
1464 .data[2] = 0x2C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1465 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1466 .data[10] = 0x80, .data[11] = 0x70, },
1467 { .channel = 9, .freq = 2452, .data[0] = 0x6F, .data[1] = 0x1C,
1468 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1469 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1470 .data[10] = 0x80, .data[11] = 0x70, },
1471 { .channel = 10, .freq = 2457, .data[0] = 0x6F, .data[1] = 0x1C,
1472 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1473 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1474 .data[10] = 0x80, .data[11] = 0x70, },
1475 { .channel = 11, .freq = 2462, .data[0] = 0x6E, .data[1] = 0x1C,
1476 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1477 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1478 .data[10] = 0x80, .data[11] = 0x70, },
1479 { .channel = 12, .freq = 2467, .data[0] = 0x6E, .data[1] = 0x1C,
1480 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1481 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1482 .data[10] = 0x80, .data[11] = 0x70, },
1483 { .channel = 13, .freq = 2472, .data[0] = 0x6E, .data[1] = 0x1C,
1484 .data[2] = 0x1C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1485 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1486 .data[10] = 0x80, .data[11] = 0x70, },
1487 { .channel = 14, .freq = 2484, .data[0] = 0x6E, .data[1] = 0x0C,
1488 .data[2] = 0x0C, .data[3] = 0x04, .data[4] = 0x05, .data[5] = 0x05,
1489 .data[6] = 0x05, .data[7] = 0x05, .data[8] = 0x77, .data[9] = 0x80,
1490 .data[10] = 0x80, .data[11] = 0x70, },
1491 { .channel = 34, .freq = 5170, .data[0] = 0x6A, .data[1] = 0x0C,
1492 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x02, .data[5] = 0x05,
1493 .data[6] = 0x0D, .data[7] = 0x0D, .data[8] = 0x77, .data[9] = 0x80,
1494 .data[10] = 0x20, .data[11] = 0x00, },
1495 { .channel = 36, .freq = 5180, .data[0] = 0x6A, .data[1] = 0x0C,
1496 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x05,
1497 .data[6] = 0x0D, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
1498 .data[10] = 0x20, .data[11] = 0x00, },
1499 { .channel = 38, .freq = 5190, .data[0] = 0x6A, .data[1] = 0x0C,
1500 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1501 .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x80,
1502 .data[10] = 0x20, .data[11] = 0x00, },
1503 { .channel = 40, .freq = 5200, .data[0] = 0x69, .data[1] = 0x0C,
1504 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1505 .data[6] = 0x0C, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
1506 .data[10] = 0x20, .data[11] = 0x00, },
1507 { .channel = 42, .freq = 5210, .data[0] = 0x69, .data[1] = 0x0C,
1508 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x01, .data[5] = 0x04,
1509 .data[6] = 0x0B, .data[7] = 0x0C, .data[8] = 0x77, .data[9] = 0x70,
1510 .data[10] = 0x20, .data[11] = 0x00, },
1511 { .channel = 44, .freq = 5220, .data[0] = 0x69, .data[1] = 0x0C,
1512 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x04,
1513 .data[6] = 0x0B, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
1514 .data[10] = 0x20, .data[11] = 0x00, },
1515 { .channel = 46, .freq = 5230, .data[0] = 0x69, .data[1] = 0x0C,
1516 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
1517 .data[6] = 0x0A, .data[7] = 0x0B, .data[8] = 0x77, .data[9] = 0x60,
1518 .data[10] = 0x20, .data[11] = 0x00, },
1519 { .channel = 48, .freq = 5240, .data[0] = 0x69, .data[1] = 0x0C,
1520 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x03,
1521 .data[6] = 0x0A, .data[7] = 0x0A, .data[8] = 0x77, .data[9] = 0x60,
1522 .data[10] = 0x20, .data[11] = 0x00, },
1523 { .channel = 52, .freq = 5260, .data[0] = 0x68, .data[1] = 0x0C,
1524 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x02,
1525 .data[6] = 0x09, .data[7] = 0x09, .data[8] = 0x77, .data[9] = 0x60,
1526 .data[10] = 0x20, .data[11] = 0x00, },
1527 { .channel = 56, .freq = 5280, .data[0] = 0x68, .data[1] = 0x0C,
1528 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
1529 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1530 .data[10] = 0x10, .data[11] = 0x00, },
1531 { .channel = 60, .freq = 5300, .data[0] = 0x68, .data[1] = 0x0C,
1532 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x01,
1533 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1534 .data[10] = 0x10, .data[11] = 0x00, },
1535 { .channel = 64, .freq = 5320, .data[0] = 0x67, .data[1] = 0x0C,
1536 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1537 .data[6] = 0x08, .data[7] = 0x08, .data[8] = 0x77, .data[9] = 0x50,
1538 .data[10] = 0x10, .data[11] = 0x00, },
1539 { .channel = 100, .freq = 5500, .data[0] = 0x64, .data[1] = 0x0C,
1540 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1541 .data[6] = 0x02, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
1542 .data[10] = 0x00, .data[11] = 0x00, },
1543 { .channel = 104, .freq = 5520, .data[0] = 0x64, .data[1] = 0x0C,
1544 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1545 .data[6] = 0x01, .data[7] = 0x01, .data[8] = 0x77, .data[9] = 0x20,
1546 .data[10] = 0x00, .data[11] = 0x00, },
1547 { .channel = 108, .freq = 5540, .data[0] = 0x63, .data[1] = 0x0C,
1548 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1549 .data[6] = 0x01, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1550 .data[10] = 0x00, .data[11] = 0x00, },
1551 { .channel = 112, .freq = 5560, .data[0] = 0x63, .data[1] = 0x0C,
1552 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1553 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1554 .data[10] = 0x00, .data[11] = 0x00, },
1555 { .channel = 116, .freq = 5580, .data[0] = 0x62, .data[1] = 0x0C,
1556 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1557 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x10,
1558 .data[10] = 0x00, .data[11] = 0x00, },
1559 { .channel = 120, .freq = 5600, .data[0] = 0x62, .data[1] = 0x0C,
1560 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1561 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1562 .data[10] = 0x00, .data[11] = 0x00, },
1563 { .channel = 124, .freq = 5620, .data[0] = 0x62, .data[1] = 0x0C,
1564 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1565 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1566 .data[10] = 0x00, .data[11] = 0x00, },
1567 { .channel = 128, .freq = 5640, .data[0] = 0x61, .data[1] = 0x0C,
1568 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1569 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1570 .data[10] = 0x00, .data[11] = 0x00, },
1571 { .channel = 132, .freq = 5660, .data[0] = 0x61, .data[1] = 0x0C,
1572 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1573 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1574 .data[10] = 0x00, .data[11] = 0x00, },
1575 { .channel = 136, .freq = 5680, .data[0] = 0x61, .data[1] = 0x0C,
1576 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1577 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1578 .data[10] = 0x00, .data[11] = 0x00, },
1579 { .channel = 140, .freq = 5700, .data[0] = 0x60, .data[1] = 0x0C,
1580 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1581 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1582 .data[10] = 0x00, .data[11] = 0x00, },
1583 { .channel = 149, .freq = 5745, .data[0] = 0x60, .data[1] = 0x0C,
1584 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1585 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1586 .data[10] = 0x00, .data[11] = 0x00, },
1587 { .channel = 153, .freq = 5765, .data[0] = 0x60, .data[1] = 0x0C,
1588 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1589 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1590 .data[10] = 0x00, .data[11] = 0x00, },
1591 { .channel = 157, .freq = 5785, .data[0] = 0x60, .data[1] = 0x0C,
1592 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1593 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1594 .data[10] = 0x00, .data[11] = 0x00, },
1595 { .channel = 161, .freq = 5805, .data[0] = 0x60, .data[1] = 0x0C,
1596 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1597 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1598 .data[10] = 0x00, .data[11] = 0x00, },
1599 { .channel = 165, .freq = 5825, .data[0] = 0x60, .data[1] = 0x0C,
1600 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x00, .data[5] = 0x00,
1601 .data[6] = 0x00, .data[7] = 0x00, .data[8] = 0x77, .data[9] = 0x00,
1602 .data[10] = 0x00, .data[11] = 0x00, },
1603 { .channel = 184, .freq = 4920, .data[0] = 0x6E, .data[1] = 0x0C,
1604 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0E,
1605 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xC0,
1606 .data[10] = 0x50, .data[11] = 0x00, },
1607 { .channel = 188, .freq = 4940, .data[0] = 0x6E, .data[1] = 0x0C,
1608 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x09, .data[5] = 0x0D,
1609 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
1610 .data[10] = 0x50, .data[11] = 0x00, },
1611 { .channel = 192, .freq = 4960, .data[0] = 0x6E, .data[1] = 0x0C,
1612 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
1613 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xB0,
1614 .data[10] = 0x50, .data[11] = 0x00, },
1615 { .channel = 196, .freq = 4980, .data[0] = 0x6D, .data[1] = 0x0C,
1616 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0C,
1617 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1618 .data[10] = 0x40, .data[11] = 0x00, },
1619 { .channel = 200, .freq = 5000, .data[0] = 0x6D, .data[1] = 0x0C,
1620 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0B,
1621 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1622 .data[10] = 0x40, .data[11] = 0x00, },
1623 { .channel = 204, .freq = 5020, .data[0] = 0x6D, .data[1] = 0x0C,
1624 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x08, .data[5] = 0x0A,
1625 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0xA0,
1626 .data[10] = 0x40, .data[11] = 0x00, },
1627 { .channel = 208, .freq = 5040, .data[0] = 0x6C, .data[1] = 0x0C,
1628 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x07, .data[5] = 0x09,
1629 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1630 .data[10] = 0x40, .data[11] = 0x00, },
1631 { .channel = 212, .freq = 5060, .data[0] = 0x6C, .data[1] = 0x0C,
1632 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x06, .data[5] = 0x08,
1633 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1634 .data[10] = 0x40, .data[11] = 0x00, },
1635 { .channel = 216, .freq = 5080, .data[0] = 0x6C, .data[1] = 0x0C,
1636 .data[2] = 0x0C, .data[3] = 0x00, .data[4] = 0x05, .data[5] = 0x08,
1637 .data[6] = 0x0F, .data[7] = 0x0F, .data[8] = 0x77, .data[9] = 0x90,
1638 .data[10] = 0x40, .data[11] = 0x00, },
1639};
1640
1641static void lpphy_b2062_tune(struct b43_wldev *dev,
1642 unsigned int channel)
1643{
1644 //TODO
1645}
1646
1647static void lpphy_b2063_vco_calib(struct b43_wldev *dev)
1648{
1649 u16 tmp;
1650
1651 b43_phy_mask(dev, B2063_PLL_SP1, ~0x40);
1652 tmp = b43_phy_read(dev, B2063_PLL_JTAG_CALNRST) & 0xF8;
1653 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp);
1654 udelay(1);
1655 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x4);
1656 udelay(1);
1657 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x6);
1658 udelay(1);
1659 b43_phy_write(dev, B2063_PLL_JTAG_CALNRST, tmp | 0x7);
1660 udelay(300);
1661 b43_phy_set(dev, B2063_PLL_SP1, 0x40);
1662}
1663
1664static void lpphy_b2063_tune(struct b43_wldev *dev,
1665 unsigned int channel)
1666{
1667 struct ssb_bus *bus = dev->dev->bus;
1668
1669 static const struct b206x_channel *chandata = NULL;
1670 u32 crystal_freq = bus->chipco.pmu.crystalfreq * 1000;
1671 u32 freqref, vco_freq, val1, val2, val3, timeout, timeoutref, count;
1672 u16 old_comm15, scale;
1673 u32 tmp1, tmp2, tmp3, tmp4, tmp5, tmp6;
1674 int i, div = (crystal_freq <= 26000000 ? 1 : 2);
1675
1676 for (i = 0; i < ARRAY_SIZE(b2063_chantbl); i++) {
1677 if (b2063_chantbl[i].channel == channel) {
1678 chandata = &b2063_chantbl[i];
1679 break;
1680 }
1681 }
1682
1683 if (B43_WARN_ON(!chandata))
1684 return;
1685
1686 b43_radio_write(dev, B2063_LOGEN_VCOBUF1, chandata->data[0]);
1687 b43_radio_write(dev, B2063_LOGEN_MIXER2, chandata->data[1]);
1688 b43_radio_write(dev, B2063_LOGEN_BUF2, chandata->data[2]);
1689 b43_radio_write(dev, B2063_LOGEN_RCCR1, chandata->data[3]);
1690 b43_radio_write(dev, B2063_A_RX_1ST3, chandata->data[4]);
1691 b43_radio_write(dev, B2063_A_RX_2ND1, chandata->data[5]);
1692 b43_radio_write(dev, B2063_A_RX_2ND4, chandata->data[6]);
1693 b43_radio_write(dev, B2063_A_RX_2ND7, chandata->data[7]);
1694 b43_radio_write(dev, B2063_A_RX_PS6, chandata->data[8]);
1695 b43_radio_write(dev, B2063_TX_RF_CTL2, chandata->data[9]);
1696 b43_radio_write(dev, B2063_TX_RF_CTL5, chandata->data[10]);
1697 b43_radio_write(dev, B2063_PA_CTL11, chandata->data[11]);
1698
1699 old_comm15 = b43_radio_read(dev, B2063_COMM15);
1700 b43_radio_set(dev, B2063_COMM15, 0x1E);
1701
1702 if (chandata->freq > 4000) /* spec says 2484, but 4000 is safer */
1703 vco_freq = chandata->freq << 1;
1704 else
1705 vco_freq = chandata->freq << 2;
1706
1707 freqref = crystal_freq * 3;
1708 val1 = lpphy_qdiv_roundup(crystal_freq, 1000000, 16);
1709 val2 = lpphy_qdiv_roundup(crystal_freq, 1000000 * div, 16);
1710 val3 = lpphy_qdiv_roundup(vco_freq, 3, 16);
1711 timeout = ((((8 * crystal_freq) / (div * 5000000)) + 1) >> 1) - 1;
1712 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB3, 0x2);
1713 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB6,
1714 0xFFF8, timeout >> 2);
1715 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
1716 0xFF9F,timeout << 5);
1717
1718 timeoutref = ((((8 * crystal_freq) / (div * (timeout + 1))) +
1719 999999) / 1000000) + 1;
1720 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB5, timeoutref);
1721
1722 count = lpphy_qdiv_roundup(val3, val2 + 16, 16);
1723 count *= (timeout + 1) * (timeoutref + 1);
1724 count--;
1725 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_VCO_CALIB7,
1726 0xF0, count >> 8);
1727 b43_radio_write(dev, B2063_PLL_JTAG_PLL_VCO_CALIB8, count & 0xFF);
1728
1729 tmp1 = ((val3 * 62500) / freqref) << 4;
1730 tmp2 = ((val3 * 62500) % freqref) << 4;
1731 while (tmp2 >= freqref) {
1732 tmp1++;
1733 tmp2 -= freqref;
1734 }
1735 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG1, 0xFFE0, tmp1 >> 4);
1736 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFE0F, tmp1 << 4);
1737 b43_radio_maskset(dev, B2063_PLL_JTAG_PLL_SG2, 0xFFF0, tmp1 >> 16);
1738 b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG3, (tmp2 >> 8) & 0xFF);
1739 b43_radio_write(dev, B2063_PLL_JTAG_PLL_SG4, tmp2 & 0xFF);
1740
1741 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF1, 0xB9);
1742 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF2, 0x88);
1743 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF3, 0x28);
1744 b43_radio_write(dev, B2063_PLL_JTAG_PLL_LF4, 0x63);
1745
1746 tmp3 = ((41 * (val3 - 3000)) /1200) + 27;
1747 tmp4 = lpphy_qdiv_roundup(132000 * tmp1, 8451, 16);
1748
1749 if ((tmp4 + tmp3 - 1) / tmp3 > 60) {
1750 scale = 1;
1751 tmp5 = ((tmp4 + tmp3) / (tmp3 << 1)) - 8;
1752 } else {
1753 scale = 0;
1754 tmp5 = ((tmp4 + (tmp3 >> 1)) / tmp3) - 8;
1755 }
1756 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFC0, tmp5);
1757 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP2, 0xFFBF, scale << 6);
1758
1759 tmp6 = lpphy_qdiv_roundup(100 * val1, val3, 16);
1760 tmp6 *= (tmp5 * 8) * (scale + 1);
1761 if (tmp6 > 150)
1762 tmp6 = 0;
1763
1764 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFE0, tmp6);
1765 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_CP3, 0xFFDF, scale << 5);
1766
1767 b43_phy_maskset(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFFFB, 0x4);
1768 if (crystal_freq > 26000000)
1769 b43_phy_set(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0x2);
1770 else
1771 b43_phy_mask(dev, B2063_PLL_JTAG_PLL_XTAL_12, 0xFD);
1772
1773 if (val1 == 45)
1774 b43_phy_set(dev, B2063_PLL_JTAG_PLL_VCO1, 0x2);
1775 else
1776 b43_phy_mask(dev, B2063_PLL_JTAG_PLL_VCO1, 0xFD);
1777
1778 b43_phy_set(dev, B2063_PLL_SP2, 0x3);
1779 udelay(1);
1780 b43_phy_mask(dev, B2063_PLL_SP2, 0xFFFC);
1781 lpphy_b2063_vco_calib(dev);
1782 b43_radio_write(dev, B2063_COMM15, old_comm15);
1783}
1784
Michael Buesche63e4362008-08-30 10:55:48 +02001785static int b43_lpphy_op_switch_channel(struct b43_wldev *dev,
1786 unsigned int new_channel)
1787{
Gábor Stefanik588f8372009-08-13 22:46:30 +02001788 b43_write16(dev, B43_MMIO_CHANNEL, new_channel);
1789
1790 if (dev->phy.radio_ver == 0x2063) {
1791 lpphy_b2063_tune(dev, new_channel);
1792 } else {
1793 lpphy_b2062_tune(dev, new_channel);
1794 //TODO Japan filter
1795 }
1796
1797 lpphy_adjust_gain_table(dev, channel2freq_lp(new_channel));
1798
Michael Buesche63e4362008-08-30 10:55:48 +02001799 return 0;
1800}
1801
Gábor Stefanik588f8372009-08-13 22:46:30 +02001802static int b43_lpphy_op_init(struct b43_wldev *dev)
Michael Buesche63e4362008-08-30 10:55:48 +02001803{
Gábor Stefanik588f8372009-08-13 22:46:30 +02001804 lpphy_read_band_sprom(dev); //FIXME should this be in prepare_structs?
1805 lpphy_baseband_init(dev);
1806 lpphy_radio_init(dev);
1807 lpphy_calibrate_rc(dev);
1808 b43_lpphy_op_switch_channel(dev, b43_lpphy_op_get_default_chan(dev));
1809 lpphy_tx_pctl_init(dev);
1810 lpphy_calibration(dev);
1811 //TODO ACI init
1812
1813 return 0;
Michael Buesche63e4362008-08-30 10:55:48 +02001814}
1815
1816static void b43_lpphy_op_set_rx_antenna(struct b43_wldev *dev, int antenna)
1817{
1818 //TODO
1819}
1820
1821static void b43_lpphy_op_adjust_txpower(struct b43_wldev *dev)
1822{
1823 //TODO
1824}
1825
1826static enum b43_txpwr_result b43_lpphy_op_recalc_txpower(struct b43_wldev *dev,
1827 bool ignore_tssi)
1828{
1829 //TODO
1830 return B43_TXPWR_RES_DONE;
1831}
1832
Michael Buesche63e4362008-08-30 10:55:48 +02001833const struct b43_phy_operations b43_phyops_lp = {
1834 .allocate = b43_lpphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02001835 .free = b43_lpphy_op_free,
1836 .prepare_structs = b43_lpphy_op_prepare_structs,
Michael Buesche63e4362008-08-30 10:55:48 +02001837 .init = b43_lpphy_op_init,
Michael Buesche63e4362008-08-30 10:55:48 +02001838 .phy_read = b43_lpphy_op_read,
1839 .phy_write = b43_lpphy_op_write,
1840 .radio_read = b43_lpphy_op_radio_read,
1841 .radio_write = b43_lpphy_op_radio_write,
1842 .software_rfkill = b43_lpphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02001843 .switch_analog = b43_phyop_switch_analog_generic,
Michael Buesche63e4362008-08-30 10:55:48 +02001844 .switch_channel = b43_lpphy_op_switch_channel,
1845 .get_default_chan = b43_lpphy_op_get_default_chan,
1846 .set_rx_antenna = b43_lpphy_op_set_rx_antenna,
1847 .recalc_txpower = b43_lpphy_op_recalc_txpower,
1848 .adjust_txpower = b43_lpphy_op_adjust_txpower,
1849};