blob: 3c9f7d18a7e693ed69e932c9bd8aa37bc292dd58 [file] [log] [blame]
Catalin Marinasb3901d52012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/mmu_context.h
3 *
4 * Copyright (C) 1996 Russell King.
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_MMU_CONTEXT_H
20#define __ASM_MMU_CONTEXT_H
21
Christopher Covington38fd94b2017-02-08 15:08:37 -050022#define FALKOR_RESERVED_ASID 1
23
24#ifndef __ASSEMBLY__
25
Catalin Marinasb3901d52012-03-05 11:49:28 +000026#include <linux/compiler.h>
27#include <linux/sched.h>
Ingo Molnaref8bd772017-02-08 18:51:36 +010028#include <linux/sched/hotplug.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000029
30#include <asm/cacheflush.h>
Catalin Marinas39bc88e2016-09-02 14:54:03 +010031#include <asm/cpufeature.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000032#include <asm/proc-fns.h>
33#include <asm-generic/mm_hooks.h>
34#include <asm/cputype.h>
35#include <asm/pgtable.h>
Mark Rutlandadf75892016-09-08 13:55:38 +010036#include <asm/sysreg.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000037#include <asm/tlbflush.h>
Catalin Marinasb3901d52012-03-05 11:49:28 +000038
Will Deaconec45d1c2013-01-17 12:31:45 +000039static inline void contextidr_thread_switch(struct task_struct *next)
40{
Mark Rutlandd3ea42a2016-09-08 13:55:39 +010041 if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
42 return;
43
Mark Rutlandadf75892016-09-08 13:55:38 +010044 write_sysreg(task_pid_nr(next), contextidr_el1);
45 isb();
Will Deaconec45d1c2013-01-17 12:31:45 +000046}
Will Deaconec45d1c2013-01-17 12:31:45 +000047
Catalin Marinasb3901d52012-03-05 11:49:28 +000048/*
49 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
50 */
51static inline void cpu_set_reserved_ttbr0(void)
52{
Laura Abbott2077be62017-01-10 13:35:49 -080053 unsigned long ttbr = __pa_symbol(empty_zero_page);
Catalin Marinasb3901d52012-03-05 11:49:28 +000054
Mark Rutlandadf75892016-09-08 13:55:38 +010055 write_sysreg(ttbr, ttbr0_el1);
56 isb();
Catalin Marinasb3901d52012-03-05 11:49:28 +000057}
58
Ard Biesheuveldd006da2015-03-19 16:42:27 +000059/*
60 * TCR.T0SZ value to use when the ID map is active. Usually equals
61 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
62 * physical memory, in which case it will be smaller.
63 */
64extern u64 idmap_t0sz;
65
66static inline bool __cpu_uses_extended_idmap(void)
67{
68 return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
69 unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
70}
71
Ard Biesheuveldd006da2015-03-19 16:42:27 +000072/*
73 * Set TCR.T0SZ to its default value (based on VA_BITS)
74 */
Mark Rutland609116d2016-01-25 11:45:00 +000075static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
Ard Biesheuveldd006da2015-03-19 16:42:27 +000076{
Will Deaconc51e97d2015-10-06 18:46:21 +010077 unsigned long tcr;
78
79 if (!__cpu_uses_extended_idmap())
80 return;
81
Mark Rutlandadf75892016-09-08 13:55:38 +010082 tcr = read_sysreg(tcr_el1);
83 tcr &= ~TCR_T0SZ_MASK;
84 tcr |= t0sz << TCR_T0SZ_OFFSET;
85 write_sysreg(tcr, tcr_el1);
86 isb();
Ard Biesheuveldd006da2015-03-19 16:42:27 +000087}
88
Mark Rutland609116d2016-01-25 11:45:00 +000089#define cpu_set_default_tcr_t0sz() __cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
90#define cpu_set_idmap_tcr_t0sz() __cpu_set_tcr_t0sz(idmap_t0sz)
91
Will Deacon5aec7152015-10-06 18:46:24 +010092/*
Mark Rutland9e8e8652016-01-25 11:44:58 +000093 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
94 *
95 * The idmap lives in the same VA range as userspace, but uses global entries
96 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
97 * speculative TLB fetches, we must temporarily install the reserved page
98 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
99 *
100 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
101 * which should not be installed in TTBR0_EL1. In this case we can leave the
102 * reserved page tables in place.
103 */
104static inline void cpu_uninstall_idmap(void)
105{
106 struct mm_struct *mm = current->active_mm;
107
108 cpu_set_reserved_ttbr0();
109 local_flush_tlb_all();
110 cpu_set_default_tcr_t0sz();
111
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100112 if (mm != &init_mm && !system_uses_ttbr0_pan())
Mark Rutland9e8e8652016-01-25 11:44:58 +0000113 cpu_switch_mm(mm->pgd, mm);
114}
115
Mark Rutland609116d2016-01-25 11:45:00 +0000116static inline void cpu_install_idmap(void)
117{
118 cpu_set_reserved_ttbr0();
119 local_flush_tlb_all();
120 cpu_set_idmap_tcr_t0sz();
121
Laura Abbott2077be62017-01-10 13:35:49 -0800122 cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
Mark Rutland609116d2016-01-25 11:45:00 +0000123}
124
Mark Rutland9e8e8652016-01-25 11:44:58 +0000125/*
Mark Rutland50e18812016-01-25 11:45:01 +0000126 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
127 * avoiding the possibility of conflicting TLB entries being allocated.
128 */
129static inline void cpu_replace_ttbr1(pgd_t *pgd)
130{
131 typedef void (ttbr_replace_func)(phys_addr_t);
132 extern ttbr_replace_func idmap_cpu_replace_ttbr1;
133 ttbr_replace_func *replace_phys;
134
135 phys_addr_t pgd_phys = virt_to_phys(pgd);
136
Laura Abbott2077be62017-01-10 13:35:49 -0800137 replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1);
Mark Rutland50e18812016-01-25 11:45:01 +0000138
139 cpu_install_idmap();
140 replace_phys(pgd_phys);
141 cpu_uninstall_idmap();
142}
143
144/*
Will Deacon5aec7152015-10-06 18:46:24 +0100145 * It would be nice to return ASIDs back to the allocator, but unfortunately
146 * that introduces a race with a generation rollover where we could erroneously
147 * free an ASID allocated in a future generation. We could workaround this by
148 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
149 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
150 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
151 * take CPU migration into account.
152 */
Catalin Marinasb3901d52012-03-05 11:49:28 +0000153#define destroy_context(mm) do { } while(0)
Will Deacon5aec7152015-10-06 18:46:24 +0100154void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000155
Ard Biesheuvel65da0a82015-11-17 09:53:31 +0100156#define init_new_context(tsk,mm) ({ atomic64_set(&(mm)->context.id, 0); 0; })
Catalin Marinasb3901d52012-03-05 11:49:28 +0000157
158/*
159 * This is called when "tsk" is about to enter lazy TLB mode.
160 *
161 * mm: describes the currently active mm context
162 * tsk: task which is entering lazy tlb
163 * cpu: cpu number which is entering lazy tlb
164 *
165 * tsk->mm will be NULL
166 */
167static inline void
168enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
169{
170}
171
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100172#ifdef CONFIG_ARM64_SW_TTBR0_PAN
173static inline void update_saved_ttbr0(struct task_struct *tsk,
174 struct mm_struct *mm)
175{
176 if (system_uses_ttbr0_pan()) {
177 BUG_ON(mm->pgd == swapper_pg_dir);
178 task_thread_info(tsk)->ttbr0 =
179 virt_to_phys(mm->pgd) | ASID(mm) << 48;
180 }
181}
182#else
183static inline void update_saved_ttbr0(struct task_struct *tsk,
184 struct mm_struct *mm)
185{
186}
187#endif
188
189static inline void __switch_mm(struct mm_struct *next)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000190{
191 unsigned int cpu = smp_processor_id();
192
Catalin Marinase53f21b2015-03-23 15:06:50 +0000193 /*
194 * init_mm.pgd does not contain any user mappings and it is always
195 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
196 */
197 if (next == &init_mm) {
198 cpu_set_reserved_ttbr0();
199 return;
200 }
201
Will Deaconc2775b22015-10-06 18:46:27 +0100202 check_and_switch_context(next, cpu);
Catalin Marinasb3901d52012-03-05 11:49:28 +0000203}
204
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100205static inline void
206switch_mm(struct mm_struct *prev, struct mm_struct *next,
207 struct task_struct *tsk)
208{
209 if (prev != next)
210 __switch_mm(next);
211
212 /*
213 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
214 * value may have not been initialised yet (activate_mm caller) or the
215 * ASID has changed since the last run (following the context switch
216 * of another thread of the same process). Avoid setting the reserved
217 * TTBR0_EL1 to swapper_pg_dir (init_mm; e.g. via idle_task_exit).
218 */
219 if (next != &init_mm)
220 update_saved_ttbr0(tsk, next);
221}
222
Catalin Marinasb3901d52012-03-05 11:49:28 +0000223#define deactivate_mm(tsk,mm) do { } while (0)
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100224#define activate_mm(prev,next) switch_mm(prev, next, current)
Catalin Marinasb3901d52012-03-05 11:49:28 +0000225
Suzuki K Poulose13f417f2016-02-23 10:31:45 +0000226void verify_cpu_asid_bits(void);
227
Christopher Covington38fd94b2017-02-08 15:08:37 -0500228#endif /* !__ASSEMBLY__ */
229
230#endif /* !__ASM_MMU_CONTEXT_H */