blob: dd47b69ddcff98ac0a24608af879c3b04010113a [file] [log] [blame]
Matus Ujhelyi0ca71112012-10-14 19:07:16 +00001/*
2 * drivers/net/phy/at803x.c
3 *
4 * Driver for Atheros 803x PHY
5 *
6 * Author: Matus Ujhelyi <ujhelyi.m@gmail.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13
14#include <linux/phy.h>
15#include <linux/module.h>
16#include <linux/string.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
Daniel Mack13a56b42014-06-18 11:01:43 +020019#include <linux/of_gpio.h>
20#include <linux/gpio/consumer.h>
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000021
22#define AT803X_INTR_ENABLE 0x12
Martin Blumenstingle6e4a552016-01-15 01:55:24 +010023#define AT803X_INTR_ENABLE_AUTONEG_ERR BIT(15)
24#define AT803X_INTR_ENABLE_SPEED_CHANGED BIT(14)
25#define AT803X_INTR_ENABLE_DUPLEX_CHANGED BIT(13)
26#define AT803X_INTR_ENABLE_PAGE_RECEIVED BIT(12)
27#define AT803X_INTR_ENABLE_LINK_FAIL BIT(11)
28#define AT803X_INTR_ENABLE_LINK_SUCCESS BIT(10)
29#define AT803X_INTR_ENABLE_WIRESPEED_DOWNGRADE BIT(5)
30#define AT803X_INTR_ENABLE_POLARITY_CHANGED BIT(1)
31#define AT803X_INTR_ENABLE_WOL BIT(0)
32
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000033#define AT803X_INTR_STATUS 0x13
Martin Blumenstingla46bd632016-01-15 01:55:23 +010034
Daniel Mack13a56b42014-06-18 11:01:43 +020035#define AT803X_SMART_SPEED 0x14
36#define AT803X_LED_CONTROL 0x18
Martin Blumenstingla46bd632016-01-15 01:55:23 +010037
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000038#define AT803X_DEVICE_ADDR 0x03
39#define AT803X_LOC_MAC_ADDR_0_15_OFFSET 0x804C
40#define AT803X_LOC_MAC_ADDR_16_31_OFFSET 0x804B
41#define AT803X_LOC_MAC_ADDR_32_47_OFFSET 0x804A
42#define AT803X_MMD_ACCESS_CONTROL 0x0D
43#define AT803X_MMD_ACCESS_CONTROL_DATA 0x0E
44#define AT803X_FUNC_DATA 0x4003
Martin Blumenstingla46bd632016-01-15 01:55:23 +010045
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +000046#define AT803X_DEBUG_ADDR 0x1D
47#define AT803X_DEBUG_DATA 0x1E
Martin Blumenstingla46bd632016-01-15 01:55:23 +010048
Martin Blumenstingl2e5f9f22016-01-15 01:55:22 +010049#define AT803X_DEBUG_REG_0 0x00
50#define AT803X_DEBUG_RX_CLK_DLY_EN BIT(15)
Martin Blumenstingla46bd632016-01-15 01:55:23 +010051
Martin Blumenstingl2e5f9f22016-01-15 01:55:22 +010052#define AT803X_DEBUG_REG_5 0x05
53#define AT803X_DEBUG_TX_CLK_DLY_EN BIT(8)
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000054
Zefir Kurtisi98267312016-03-11 15:31:53 +010055#define AT803X_REG_CHIP_CONFIG 0x1f
56#define AT803X_BT_BX_REG_SEL 0x8000
57
Daniel Mackbd8ca172014-06-18 11:01:42 +020058#define ATH8030_PHY_ID 0x004dd076
59#define ATH8031_PHY_ID 0x004dd074
60#define ATH8035_PHY_ID 0x004dd072
Fabio Estevam58effd72016-10-26 14:03:54 -020061#define AT803X_PHY_ID_MASK 0xffffffef
Daniel Mackbd8ca172014-06-18 11:01:42 +020062
Matus Ujhelyi0ca71112012-10-14 19:07:16 +000063MODULE_DESCRIPTION("Atheros 803x PHY driver");
64MODULE_AUTHOR("Matus Ujhelyi");
65MODULE_LICENSE("GPL");
66
Daniel Mack13a56b42014-06-18 11:01:43 +020067struct at803x_priv {
68 bool phy_reset:1;
69 struct gpio_desc *gpiod_reset;
70};
71
72struct at803x_context {
73 u16 bmcr;
74 u16 advertise;
75 u16 control1000;
76 u16 int_enable;
77 u16 smart_speed;
78 u16 led_control;
79};
80
Martin Blumenstingl2e5f9f22016-01-15 01:55:22 +010081static int at803x_debug_reg_read(struct phy_device *phydev, u16 reg)
82{
83 int ret;
84
85 ret = phy_write(phydev, AT803X_DEBUG_ADDR, reg);
86 if (ret < 0)
87 return ret;
88
89 return phy_read(phydev, AT803X_DEBUG_DATA);
90}
91
92static int at803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
93 u16 clear, u16 set)
94{
95 u16 val;
96 int ret;
97
98 ret = at803x_debug_reg_read(phydev, reg);
99 if (ret < 0)
100 return ret;
101
102 val = ret & 0xffff;
103 val &= ~clear;
104 val |= set;
105
106 return phy_write(phydev, AT803X_DEBUG_DATA, val);
107}
108
109static inline int at803x_enable_rx_delay(struct phy_device *phydev)
110{
111 return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0,
112 AT803X_DEBUG_RX_CLK_DLY_EN);
113}
114
115static inline int at803x_enable_tx_delay(struct phy_device *phydev)
116{
117 return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
118 AT803X_DEBUG_TX_CLK_DLY_EN);
119}
120
Daniel Mack13a56b42014-06-18 11:01:43 +0200121/* save relevant PHY registers to private copy */
122static void at803x_context_save(struct phy_device *phydev,
123 struct at803x_context *context)
124{
125 context->bmcr = phy_read(phydev, MII_BMCR);
126 context->advertise = phy_read(phydev, MII_ADVERTISE);
127 context->control1000 = phy_read(phydev, MII_CTRL1000);
128 context->int_enable = phy_read(phydev, AT803X_INTR_ENABLE);
129 context->smart_speed = phy_read(phydev, AT803X_SMART_SPEED);
130 context->led_control = phy_read(phydev, AT803X_LED_CONTROL);
131}
132
133/* restore relevant PHY registers from private copy */
134static void at803x_context_restore(struct phy_device *phydev,
135 const struct at803x_context *context)
136{
137 phy_write(phydev, MII_BMCR, context->bmcr);
138 phy_write(phydev, MII_ADVERTISE, context->advertise);
139 phy_write(phydev, MII_CTRL1000, context->control1000);
140 phy_write(phydev, AT803X_INTR_ENABLE, context->int_enable);
141 phy_write(phydev, AT803X_SMART_SPEED, context->smart_speed);
142 phy_write(phydev, AT803X_LED_CONTROL, context->led_control);
143}
144
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000145static int at803x_set_wol(struct phy_device *phydev,
146 struct ethtool_wolinfo *wol)
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000147{
148 struct net_device *ndev = phydev->attached_dev;
149 const u8 *mac;
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000150 int ret;
151 u32 value;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000152 unsigned int i, offsets[] = {
153 AT803X_LOC_MAC_ADDR_32_47_OFFSET,
154 AT803X_LOC_MAC_ADDR_16_31_OFFSET,
155 AT803X_LOC_MAC_ADDR_0_15_OFFSET,
156 };
157
158 if (!ndev)
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000159 return -ENODEV;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000160
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000161 if (wol->wolopts & WAKE_MAGIC) {
162 mac = (const u8 *) ndev->dev_addr;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000163
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000164 if (!is_valid_ether_addr(mac))
165 return -EFAULT;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000166
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000167 for (i = 0; i < 3; i++) {
168 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000169 AT803X_DEVICE_ADDR);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000170 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000171 offsets[i]);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000172 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000173 AT803X_FUNC_DATA);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000174 phy_write(phydev, AT803X_MMD_ACCESS_CONTROL_DATA,
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000175 mac[(i * 2) + 1] | (mac[(i * 2)] << 8));
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000176 }
177
178 value = phy_read(phydev, AT803X_INTR_ENABLE);
Martin Blumenstingle6e4a552016-01-15 01:55:24 +0100179 value |= AT803X_INTR_ENABLE_WOL;
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000180 ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
181 if (ret)
182 return ret;
183 value = phy_read(phydev, AT803X_INTR_STATUS);
184 } else {
185 value = phy_read(phydev, AT803X_INTR_ENABLE);
Martin Blumenstingle6e4a552016-01-15 01:55:24 +0100186 value &= (~AT803X_INTR_ENABLE_WOL);
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000187 ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
188 if (ret)
189 return ret;
190 value = phy_read(phydev, AT803X_INTR_STATUS);
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000191 }
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000192
193 return ret;
194}
195
196static void at803x_get_wol(struct phy_device *phydev,
197 struct ethtool_wolinfo *wol)
198{
199 u32 value;
200
201 wol->supported = WAKE_MAGIC;
202 wol->wolopts = 0;
203
204 value = phy_read(phydev, AT803X_INTR_ENABLE);
Martin Blumenstingle6e4a552016-01-15 01:55:24 +0100205 if (value & AT803X_INTR_ENABLE_WOL)
Mugunthan V Nea13c9e2013-06-03 20:10:05 +0000206 wol->wolopts |= WAKE_MAGIC;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000207}
208
Daniel Mack6229ed12013-09-21 16:53:02 +0200209static int at803x_suspend(struct phy_device *phydev)
210{
211 int value;
212 int wol_enabled;
Zefir Kurtisi98267312016-03-11 15:31:53 +0100213 int ccr;
Daniel Mack6229ed12013-09-21 16:53:02 +0200214
215 mutex_lock(&phydev->lock);
216
217 value = phy_read(phydev, AT803X_INTR_ENABLE);
Martin Blumenstingle6e4a552016-01-15 01:55:24 +0100218 wol_enabled = value & AT803X_INTR_ENABLE_WOL;
Daniel Mack6229ed12013-09-21 16:53:02 +0200219
220 value = phy_read(phydev, MII_BMCR);
221
222 if (wol_enabled)
223 value |= BMCR_ISOLATE;
224 else
225 value |= BMCR_PDOWN;
226
227 phy_write(phydev, MII_BMCR, value);
228
Zefir Kurtisi98267312016-03-11 15:31:53 +0100229 if (phydev->interface != PHY_INTERFACE_MODE_SGMII)
230 goto done;
231
232 /* also power-down SGMII interface */
233 ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG);
234 phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL);
235 phy_write(phydev, MII_BMCR, phy_read(phydev, MII_BMCR) | BMCR_PDOWN);
236 phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL);
237
238done:
Daniel Mack6229ed12013-09-21 16:53:02 +0200239 mutex_unlock(&phydev->lock);
240
241 return 0;
242}
243
244static int at803x_resume(struct phy_device *phydev)
245{
246 int value;
Zefir Kurtisi98267312016-03-11 15:31:53 +0100247 int ccr;
Daniel Mack6229ed12013-09-21 16:53:02 +0200248
249 mutex_lock(&phydev->lock);
250
251 value = phy_read(phydev, MII_BMCR);
252 value &= ~(BMCR_PDOWN | BMCR_ISOLATE);
253 phy_write(phydev, MII_BMCR, value);
254
Zefir Kurtisi98267312016-03-11 15:31:53 +0100255 if (phydev->interface != PHY_INTERFACE_MODE_SGMII)
256 goto done;
257
258 /* also power-up SGMII interface */
259 ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG);
260 phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL);
261 value = phy_read(phydev, MII_BMCR) & ~(BMCR_PDOWN | BMCR_ISOLATE);
262 phy_write(phydev, MII_BMCR, value);
263 phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL);
264
265done:
Daniel Mack6229ed12013-09-21 16:53:02 +0200266 mutex_unlock(&phydev->lock);
267
268 return 0;
269}
270
Daniel Mack13a56b42014-06-18 11:01:43 +0200271static int at803x_probe(struct phy_device *phydev)
272{
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100273 struct device *dev = &phydev->mdio.dev;
Daniel Mack13a56b42014-06-18 11:01:43 +0200274 struct at803x_priv *priv;
Uwe Kleine-König687908c2015-03-31 22:08:45 +0200275 struct gpio_desc *gpiod_reset;
Daniel Mack13a56b42014-06-18 11:01:43 +0200276
Fengguang Wu8f2877c2014-06-22 12:32:51 +0200277 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
Daniel Mack13a56b42014-06-18 11:01:43 +0200278 if (!priv)
279 return -ENOMEM;
280
Sebastian Frias9eb13f62016-03-23 11:49:09 +0100281 if (phydev->drv->phy_id != ATH8030_PHY_ID)
282 goto does_not_require_reset_workaround;
283
Sergei Shtylyovd57019d2016-03-23 00:44:40 +0300284 gpiod_reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
Uwe Kleine-König687908c2015-03-31 22:08:45 +0200285 if (IS_ERR(gpiod_reset))
286 return PTR_ERR(gpiod_reset);
287
288 priv->gpiod_reset = gpiod_reset;
Daniel Mack13a56b42014-06-18 11:01:43 +0200289
Sebastian Frias9eb13f62016-03-23 11:49:09 +0100290does_not_require_reset_workaround:
Daniel Mack13a56b42014-06-18 11:01:43 +0200291 phydev->priv = priv;
292
293 return 0;
294}
295
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000296static int at803x_config_init(struct phy_device *phydev)
297{
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +0000298 int ret;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000299
Daniel Mack6ff01db2014-04-16 17:19:13 +0200300 ret = genphy_config_init(phydev);
301 if (ret < 0)
302 return ret;
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000303
Martin Blumenstingl2e5f9f22016-01-15 01:55:22 +0100304 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
305 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
306 ret = at803x_enable_rx_delay(phydev);
307 if (ret < 0)
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +0000308 return ret;
Martin Blumenstingl2e5f9f22016-01-15 01:55:22 +0100309 }
310
311 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
312 phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
313 ret = at803x_enable_tx_delay(phydev);
314 if (ret < 0)
Mugunthan V N1ca6d1b2013-06-03 20:10:06 +0000315 return ret;
316 }
317
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000318 return 0;
319}
320
Zhao Qiang77a99392014-03-28 15:39:41 +0800321static int at803x_ack_interrupt(struct phy_device *phydev)
322{
323 int err;
324
Martin Blumenstingla46bd632016-01-15 01:55:23 +0100325 err = phy_read(phydev, AT803X_INTR_STATUS);
Zhao Qiang77a99392014-03-28 15:39:41 +0800326
327 return (err < 0) ? err : 0;
328}
329
330static int at803x_config_intr(struct phy_device *phydev)
331{
332 int err;
333 int value;
334
Martin Blumenstingla46bd632016-01-15 01:55:23 +0100335 value = phy_read(phydev, AT803X_INTR_ENABLE);
Zhao Qiang77a99392014-03-28 15:39:41 +0800336
Martin Blumenstingle6e4a552016-01-15 01:55:24 +0100337 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
338 value |= AT803X_INTR_ENABLE_AUTONEG_ERR;
339 value |= AT803X_INTR_ENABLE_SPEED_CHANGED;
340 value |= AT803X_INTR_ENABLE_DUPLEX_CHANGED;
341 value |= AT803X_INTR_ENABLE_LINK_FAIL;
342 value |= AT803X_INTR_ENABLE_LINK_SUCCESS;
343
344 err = phy_write(phydev, AT803X_INTR_ENABLE, value);
345 }
Zhao Qiang77a99392014-03-28 15:39:41 +0800346 else
Martin Blumenstingla46bd632016-01-15 01:55:23 +0100347 err = phy_write(phydev, AT803X_INTR_ENABLE, 0);
Zhao Qiang77a99392014-03-28 15:39:41 +0800348
349 return err;
350}
351
Daniel Mack13a56b42014-06-18 11:01:43 +0200352static void at803x_link_change_notify(struct phy_device *phydev)
353{
354 struct at803x_priv *priv = phydev->priv;
355
356 /*
357 * Conduct a hardware reset for AT8030 every time a link loss is
358 * signalled. This is necessary to circumvent a hardware bug that
359 * occurs when the cable is unplugged while TX packets are pending
360 * in the FIFO. In such cases, the FIFO enters an error mode it
361 * cannot recover from by software.
362 */
Timur Tabia05d7df2016-04-26 12:44:18 -0500363 if (phydev->state == PHY_NOLINK) {
364 if (priv->gpiod_reset && !priv->phy_reset) {
365 struct at803x_context context;
Daniel Mack13a56b42014-06-18 11:01:43 +0200366
Timur Tabia05d7df2016-04-26 12:44:18 -0500367 at803x_context_save(phydev, &context);
Daniel Mack13a56b42014-06-18 11:01:43 +0200368
Timur Tabia05d7df2016-04-26 12:44:18 -0500369 gpiod_set_value(priv->gpiod_reset, 1);
370 msleep(1);
371 gpiod_set_value(priv->gpiod_reset, 0);
372 msleep(1);
Daniel Mack13a56b42014-06-18 11:01:43 +0200373
Timur Tabia05d7df2016-04-26 12:44:18 -0500374 at803x_context_restore(phydev, &context);
Daniel Mack13a56b42014-06-18 11:01:43 +0200375
Timur Tabia05d7df2016-04-26 12:44:18 -0500376 phydev_dbg(phydev, "%s(): phy was reset\n",
377 __func__);
378 priv->phy_reset = true;
Daniel Mack13a56b42014-06-18 11:01:43 +0200379 }
Timur Tabia05d7df2016-04-26 12:44:18 -0500380 } else {
381 priv->phy_reset = false;
Daniel Mack13a56b42014-06-18 11:01:43 +0200382 }
383}
384
Mugunthan V N317420a2013-06-03 20:10:04 +0000385static struct phy_driver at803x_driver[] = {
386{
387 /* ATHEROS 8035 */
Daniel Mack13a56b42014-06-18 11:01:43 +0200388 .phy_id = ATH8035_PHY_ID,
389 .name = "Atheros 8035 ethernet",
Fabio Estevam58effd72016-10-26 14:03:54 -0200390 .phy_id_mask = AT803X_PHY_ID_MASK,
Daniel Mack13a56b42014-06-18 11:01:43 +0200391 .probe = at803x_probe,
392 .config_init = at803x_config_init,
Daniel Mack13a56b42014-06-18 11:01:43 +0200393 .set_wol = at803x_set_wol,
394 .get_wol = at803x_get_wol,
395 .suspend = at803x_suspend,
396 .resume = at803x_resume,
397 .features = PHY_GBIT_FEATURES,
398 .flags = PHY_HAS_INTERRUPT,
399 .config_aneg = genphy_config_aneg,
400 .read_status = genphy_read_status,
Måns Rullgård0eae5982015-11-12 17:40:20 +0000401 .ack_interrupt = at803x_ack_interrupt,
402 .config_intr = at803x_config_intr,
Mugunthan V N317420a2013-06-03 20:10:04 +0000403}, {
404 /* ATHEROS 8030 */
Daniel Mack13a56b42014-06-18 11:01:43 +0200405 .phy_id = ATH8030_PHY_ID,
406 .name = "Atheros 8030 ethernet",
Fabio Estevam58effd72016-10-26 14:03:54 -0200407 .phy_id_mask = AT803X_PHY_ID_MASK,
Daniel Mack13a56b42014-06-18 11:01:43 +0200408 .probe = at803x_probe,
409 .config_init = at803x_config_init,
410 .link_change_notify = at803x_link_change_notify,
411 .set_wol = at803x_set_wol,
412 .get_wol = at803x_get_wol,
413 .suspend = at803x_suspend,
414 .resume = at803x_resume,
Martin Blumenstingle15bb4c2016-01-15 01:55:21 +0100415 .features = PHY_BASIC_FEATURES,
Daniel Mack13a56b42014-06-18 11:01:43 +0200416 .flags = PHY_HAS_INTERRUPT,
417 .config_aneg = genphy_config_aneg,
418 .read_status = genphy_read_status,
Måns Rullgård0eae5982015-11-12 17:40:20 +0000419 .ack_interrupt = at803x_ack_interrupt,
420 .config_intr = at803x_config_intr,
Mugunthan V N05d7cce2013-06-03 20:10:07 +0000421}, {
422 /* ATHEROS 8031 */
Daniel Mack13a56b42014-06-18 11:01:43 +0200423 .phy_id = ATH8031_PHY_ID,
424 .name = "Atheros 8031 ethernet",
Fabio Estevam58effd72016-10-26 14:03:54 -0200425 .phy_id_mask = AT803X_PHY_ID_MASK,
Daniel Mack13a56b42014-06-18 11:01:43 +0200426 .probe = at803x_probe,
427 .config_init = at803x_config_init,
Daniel Mack13a56b42014-06-18 11:01:43 +0200428 .set_wol = at803x_set_wol,
429 .get_wol = at803x_get_wol,
430 .suspend = at803x_suspend,
431 .resume = at803x_resume,
432 .features = PHY_GBIT_FEATURES,
433 .flags = PHY_HAS_INTERRUPT,
434 .config_aneg = genphy_config_aneg,
435 .read_status = genphy_read_status,
436 .ack_interrupt = &at803x_ack_interrupt,
437 .config_intr = &at803x_config_intr,
Mugunthan V N317420a2013-06-03 20:10:04 +0000438} };
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000439
Johan Hovold50fd7152014-11-11 19:45:59 +0100440module_phy_driver(at803x_driver);
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000441
442static struct mdio_device_id __maybe_unused atheros_tbl[] = {
Fabio Estevam58effd72016-10-26 14:03:54 -0200443 { ATH8030_PHY_ID, AT803X_PHY_ID_MASK },
444 { ATH8031_PHY_ID, AT803X_PHY_ID_MASK },
445 { ATH8035_PHY_ID, AT803X_PHY_ID_MASK },
Matus Ujhelyi0ca71112012-10-14 19:07:16 +0000446 { }
447};
448
449MODULE_DEVICE_TABLE(mdio, atheros_tbl);