blob: 1bb1aa52618d84ac8dbb94dfd94686ff24209ae8 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/platform_device.h>
17#include <linux/skbuff.h>
18#include <linux/inetdevice.h>
19#include <linux/mbus.h>
20#include <linux/module.h>
21#include <linux/interrupt.h>
22#include <linux/cpumask.h>
23#include <linux/of.h>
24#include <linux/of_irq.h>
25#include <linux/of_mdio.h>
26#include <linux/of_net.h>
27#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010028#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030029#include <linux/phy.h>
30#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020031#include <linux/hrtimer.h>
32#include <linux/ktime.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030033#include <uapi/linux/ppp_defs.h>
34#include <net/ip.h>
35#include <net/ipv6.h>
36
37/* RX Fifo Registers */
38#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
39#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
40#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
41#define MVPP2_RX_FIFO_INIT_REG 0x64
42
43/* RX DMA Top Registers */
44#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
45#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
46#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
47#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
48#define MVPP2_POOL_BUF_SIZE_OFFSET 5
49#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
50#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
51#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
52#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010053#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
54#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030055#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010056#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
57#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030058#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
59#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
60#define MVPP2_RXQ_DISABLE_MASK BIT(31)
61
62/* Parser Registers */
63#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
64#define MVPP2_PRS_PORT_LU_MAX 0xf
65#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
66#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
67#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
68#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
69#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
70#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
71#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
72#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
73#define MVPP2_PRS_TCAM_IDX_REG 0x1100
74#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
75#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
76#define MVPP2_PRS_SRAM_IDX_REG 0x1200
77#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
78#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
79#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
80
81/* Classifier Registers */
82#define MVPP2_CLS_MODE_REG 0x1800
83#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
84#define MVPP2_CLS_PORT_WAY_REG 0x1810
85#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
86#define MVPP2_CLS_LKP_INDEX_REG 0x1814
87#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
88#define MVPP2_CLS_LKP_TBL_REG 0x1818
89#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
90#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
91#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
92#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
93#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
94#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
95#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
96#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
97#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
98#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
99#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
100#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
101
102/* Descriptor Manager Top Registers */
103#define MVPP2_RXQ_NUM_REG 0x2040
104#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100105#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300106#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
107#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
108#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
109#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
110#define MVPP2_RXQ_NUM_NEW_OFFSET 16
111#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
112#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
113#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
114#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
115#define MVPP2_RXQ_THRESH_REG 0x204c
116#define MVPP2_OCCUPIED_THRESH_OFFSET 0
117#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
118#define MVPP2_RXQ_INDEX_REG 0x2050
119#define MVPP2_TXQ_NUM_REG 0x2080
120#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
121#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
122#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
123#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300124#define MVPP2_TXQ_INDEX_REG 0x2098
125#define MVPP2_TXQ_PREF_BUF_REG 0x209c
126#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
127#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
128#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
129#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
130#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
131#define MVPP2_TXQ_PENDING_REG 0x20a0
132#define MVPP2_TXQ_PENDING_MASK 0x3fff
133#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
134#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
135#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
136#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
137#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
138#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
139#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
140#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
141#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
142#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
143#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100144#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300145#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
146#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
147#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
148#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
149#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
150
151/* MBUS bridge registers */
152#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
153#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
154#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
155#define MVPP2_BASE_ADDR_ENABLE 0x4060
156
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100157/* AXI Bridge Registers */
158#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
159#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
160#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
161#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
162#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
163#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
164#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
165#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
166#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
167#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
168#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
169#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
170
171/* Values for AXI Bridge registers */
172#define MVPP22_AXI_ATTR_CACHE_OFFS 0
173#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
174
175#define MVPP22_AXI_CODE_CACHE_OFFS 0
176#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
177
178#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
179#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
180#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
181
182#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
183#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
184
Marcin Wojtas3f518502014-07-10 16:52:13 -0300185/* Interrupt Cause and Mask registers */
186#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100187#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100188#define MVPP21_ISR_RXQ_GROUP_REG(rxq) (0x5400 + 4 * (rxq))
189
190#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
191#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
192#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
193#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
194
195#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
196#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
197
198#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
199#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
200#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
201#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
202
Marcin Wojtas3f518502014-07-10 16:52:13 -0300203#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
204#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
205#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
206#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
207#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
208#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
209#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
210#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
211#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
212#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
213#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
214#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
215#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
216#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
217#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
218#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
219#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
220#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
221
222/* Buffer Manager registers */
223#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
224#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
225#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
226#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
227#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
228#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
229#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
230#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
231#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
232#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
233#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
234#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
235#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
236#define MVPP2_BM_START_MASK BIT(0)
237#define MVPP2_BM_STOP_MASK BIT(1)
238#define MVPP2_BM_STATE_MASK BIT(4)
239#define MVPP2_BM_LOW_THRESH_OFFS 8
240#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
241#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
242 MVPP2_BM_LOW_THRESH_OFFS)
243#define MVPP2_BM_HIGH_THRESH_OFFS 16
244#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
245#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
246 MVPP2_BM_HIGH_THRESH_OFFS)
247#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
248#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
249#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
250#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
251#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
252#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
253#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
254#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
255#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
256#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100257#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
258#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
259#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
260#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300261#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
262#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
263#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
264#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
265#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100266#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
267#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
268#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
269#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300270
271/* TX Scheduler registers */
272#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
273#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
274#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
275#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
276#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
277#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
278#define MVPP2_TXP_SCHED_MTU_REG 0x801c
279#define MVPP2_TXP_MTU_MAX 0x7FFFF
280#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
281#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
282#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
283#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
284#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
285#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
286#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
287#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
288#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
289#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
290#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
291#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
292#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
293#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
294
295/* TX general registers */
296#define MVPP2_TX_SNOOP_REG 0x8800
297#define MVPP2_TX_PORT_FLUSH_REG 0x8810
298#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
299
300/* LMS registers */
301#define MVPP2_SRC_ADDR_MIDDLE 0x24
302#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300303#define MVPP2_PHY_AN_CFG0_REG 0x34
304#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300305#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100306#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300307
308/* Per-port registers */
309#define MVPP2_GMAC_CTRL_0_REG 0x0
310#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
311#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
312#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
313#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
314#define MVPP2_GMAC_CTRL_1_REG 0x4
Marcin Wojtasb5c0a802014-07-21 13:48:11 -0300315#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300316#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
317#define MVPP2_GMAC_PCS_LB_EN_BIT 6
318#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
319#define MVPP2_GMAC_SA_LOW_OFFS 7
320#define MVPP2_GMAC_CTRL_2_REG 0x8
321#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
322#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
323#define MVPP2_GMAC_PORT_RGMII_MASK BIT(4)
324#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
325#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
326#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
327#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
328#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
329#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
330#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
Marcin Wojtas08a23752014-07-21 13:48:12 -0300331#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300332#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
333#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
334#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
335#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
336#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
337#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
338 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100339#define MVPP22_GMAC_CTRL_4_REG 0x90
340#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
341#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
342#define MVPP22_CTRL4_SYNC_BYPASS BIT(6)
343#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
344
345/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
346 * relative to port->base.
347 */
348#define MVPP22_XLG_CTRL3_REG 0x11c
349#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
350#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
351
352/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
353#define MVPP22_SMI_MISC_CFG_REG 0x1204
354#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300355
Thomas Petazzonia7868412017-03-07 16:53:13 +0100356#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
357
Marcin Wojtas3f518502014-07-10 16:52:13 -0300358#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
359
360/* Descriptor ring Macros */
361#define MVPP2_QUEUE_NEXT_DESC(q, index) \
362 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
363
364/* Various constants */
365
366/* Coalescing */
367#define MVPP2_TXDONE_COAL_PKTS_THRESH 15
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200368#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Marcin Wojtas3f518502014-07-10 16:52:13 -0300369#define MVPP2_RX_COAL_PKTS 32
370#define MVPP2_RX_COAL_USEC 100
371
372/* The two bytes Marvell header. Either contains a special value used
373 * by Marvell switches when a specific hardware mode is enabled (not
374 * supported by this driver) or is filled automatically by zeroes on
375 * the RX side. Those two bytes being at the front of the Ethernet
376 * header, they allow to have the IP header aligned on a 4 bytes
377 * boundary automatically: the hardware skips those two bytes on its
378 * own.
379 */
380#define MVPP2_MH_SIZE 2
381#define MVPP2_ETH_TYPE_LEN 2
382#define MVPP2_PPPOE_HDR_SIZE 8
383#define MVPP2_VLAN_TAG_LEN 4
384
385/* Lbtd 802.3 type */
386#define MVPP2_IP_LBDT_TYPE 0xfffa
387
Marcin Wojtas3f518502014-07-10 16:52:13 -0300388#define MVPP2_TX_CSUM_MAX_SIZE 9800
389
390/* Timeout constants */
391#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
392#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
393
394#define MVPP2_TX_MTU_MAX 0x7ffff
395
396/* Maximum number of T-CONTs of PON port */
397#define MVPP2_MAX_TCONT 16
398
399/* Maximum number of supported ports */
400#define MVPP2_MAX_PORTS 4
401
402/* Maximum number of TXQs used by single port */
403#define MVPP2_MAX_TXQ 8
404
Marcin Wojtas3f518502014-07-10 16:52:13 -0300405/* Dfault number of RXQs in use */
406#define MVPP2_DEFAULT_RXQ 4
407
Marcin Wojtas3f518502014-07-10 16:52:13 -0300408/* Max number of Rx descriptors */
409#define MVPP2_MAX_RXD 128
410
411/* Max number of Tx descriptors */
412#define MVPP2_MAX_TXD 1024
413
414/* Amount of Tx descriptors that can be reserved at once by CPU */
415#define MVPP2_CPU_DESC_CHUNK 64
416
417/* Max number of Tx descriptors in each aggregated queue */
418#define MVPP2_AGGR_TXQ_SIZE 256
419
420/* Descriptor aligned size */
421#define MVPP2_DESC_ALIGNED_SIZE 32
422
423/* Descriptor alignment mask */
424#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
425
426/* RX FIFO constants */
427#define MVPP2_RX_FIFO_PORT_DATA_SIZE 0x2000
428#define MVPP2_RX_FIFO_PORT_ATTR_SIZE 0x80
429#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
430
431/* RX buffer constants */
432#define MVPP2_SKB_SHINFO_SIZE \
433 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
434
435#define MVPP2_RX_PKT_SIZE(mtu) \
436 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800437 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300438
439#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
440#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
441#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
442 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
443
444#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
445
446/* IPv6 max L3 address size */
447#define MVPP2_MAX_L3_ADDR_SIZE 16
448
449/* Port flags */
450#define MVPP2_F_LOOPBACK BIT(0)
451
452/* Marvell tag types */
453enum mvpp2_tag_type {
454 MVPP2_TAG_TYPE_NONE = 0,
455 MVPP2_TAG_TYPE_MH = 1,
456 MVPP2_TAG_TYPE_DSA = 2,
457 MVPP2_TAG_TYPE_EDSA = 3,
458 MVPP2_TAG_TYPE_VLAN = 4,
459 MVPP2_TAG_TYPE_LAST = 5
460};
461
462/* Parser constants */
463#define MVPP2_PRS_TCAM_SRAM_SIZE 256
464#define MVPP2_PRS_TCAM_WORDS 6
465#define MVPP2_PRS_SRAM_WORDS 4
466#define MVPP2_PRS_FLOW_ID_SIZE 64
467#define MVPP2_PRS_FLOW_ID_MASK 0x3f
468#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
469#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
470#define MVPP2_PRS_IPV4_HEAD 0x40
471#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
472#define MVPP2_PRS_IPV4_MC 0xe0
473#define MVPP2_PRS_IPV4_MC_MASK 0xf0
474#define MVPP2_PRS_IPV4_BC_MASK 0xff
475#define MVPP2_PRS_IPV4_IHL 0x5
476#define MVPP2_PRS_IPV4_IHL_MASK 0xf
477#define MVPP2_PRS_IPV6_MC 0xff
478#define MVPP2_PRS_IPV6_MC_MASK 0xff
479#define MVPP2_PRS_IPV6_HOP_MASK 0xff
480#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
481#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
482#define MVPP2_PRS_DBL_VLANS_MAX 100
483
484/* Tcam structure:
485 * - lookup ID - 4 bits
486 * - port ID - 1 byte
487 * - additional information - 1 byte
488 * - header data - 8 bytes
489 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
490 */
491#define MVPP2_PRS_AI_BITS 8
492#define MVPP2_PRS_PORT_MASK 0xff
493#define MVPP2_PRS_LU_MASK 0xf
494#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
495 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
496#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
497 (((offs) * 2) - ((offs) % 2) + 2)
498#define MVPP2_PRS_TCAM_AI_BYTE 16
499#define MVPP2_PRS_TCAM_PORT_BYTE 17
500#define MVPP2_PRS_TCAM_LU_BYTE 20
501#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
502#define MVPP2_PRS_TCAM_INV_WORD 5
503/* Tcam entries ID */
504#define MVPP2_PE_DROP_ALL 0
505#define MVPP2_PE_FIRST_FREE_TID 1
506#define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
507#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
508#define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
509#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
510#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
511#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
512#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
513#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
514#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
515#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
516#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
517#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
518#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
519#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
520#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
521#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
522#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
523#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
524#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
525#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
526#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
527#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
528#define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
529#define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
530#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
531
532/* Sram structure
533 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
534 */
535#define MVPP2_PRS_SRAM_RI_OFFS 0
536#define MVPP2_PRS_SRAM_RI_WORD 0
537#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
538#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
539#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
540#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
541#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
542#define MVPP2_PRS_SRAM_UDF_OFFS 73
543#define MVPP2_PRS_SRAM_UDF_BITS 8
544#define MVPP2_PRS_SRAM_UDF_MASK 0xff
545#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
546#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
547#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
548#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
549#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
550#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
551#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
552#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
553#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
554#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
555#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
556#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
557#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
558#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
559#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
560#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
561#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
562#define MVPP2_PRS_SRAM_AI_OFFS 90
563#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
564#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
565#define MVPP2_PRS_SRAM_AI_MASK 0xff
566#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
567#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
568#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
569#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
570
571/* Sram result info bits assignment */
572#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
573#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100574#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
575#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300576#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
577#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
578#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
579#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
580#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100581#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
582#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300583#define MVPP2_PRS_RI_L2_MCAST BIT(9)
584#define MVPP2_PRS_RI_L2_BCAST BIT(10)
585#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100586#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
587#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300588#define MVPP2_PRS_RI_L3_IP4 BIT(12)
589#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
590#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
591#define MVPP2_PRS_RI_L3_IP6 BIT(14)
592#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
593#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100594#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
595#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300596#define MVPP2_PRS_RI_L3_MCAST BIT(15)
597#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
598#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
599#define MVPP2_PRS_RI_UDF3_MASK 0x300000
600#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
601#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
602#define MVPP2_PRS_RI_L4_TCP BIT(22)
603#define MVPP2_PRS_RI_L4_UDP BIT(23)
604#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
605#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
606#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
607#define MVPP2_PRS_RI_DROP_MASK 0x80000000
608
609/* Sram additional info bits assignment */
610#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
611#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
612#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
613#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
614#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
615#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
616#define MVPP2_PRS_SINGLE_VLAN_AI 0
617#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
618
619/* DSA/EDSA type */
620#define MVPP2_PRS_TAGGED true
621#define MVPP2_PRS_UNTAGGED false
622#define MVPP2_PRS_EDSA true
623#define MVPP2_PRS_DSA false
624
625/* MAC entries, shadow udf */
626enum mvpp2_prs_udf {
627 MVPP2_PRS_UDF_MAC_DEF,
628 MVPP2_PRS_UDF_MAC_RANGE,
629 MVPP2_PRS_UDF_L2_DEF,
630 MVPP2_PRS_UDF_L2_DEF_COPY,
631 MVPP2_PRS_UDF_L2_USER,
632};
633
634/* Lookup ID */
635enum mvpp2_prs_lookup {
636 MVPP2_PRS_LU_MH,
637 MVPP2_PRS_LU_MAC,
638 MVPP2_PRS_LU_DSA,
639 MVPP2_PRS_LU_VLAN,
640 MVPP2_PRS_LU_L2,
641 MVPP2_PRS_LU_PPPOE,
642 MVPP2_PRS_LU_IP4,
643 MVPP2_PRS_LU_IP6,
644 MVPP2_PRS_LU_FLOWS,
645 MVPP2_PRS_LU_LAST,
646};
647
648/* L3 cast enum */
649enum mvpp2_prs_l3_cast {
650 MVPP2_PRS_L3_UNI_CAST,
651 MVPP2_PRS_L3_MULTI_CAST,
652 MVPP2_PRS_L3_BROAD_CAST
653};
654
655/* Classifier constants */
656#define MVPP2_CLS_FLOWS_TBL_SIZE 512
657#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
658#define MVPP2_CLS_LKP_TBL_SIZE 64
659
660/* BM constants */
661#define MVPP2_BM_POOLS_NUM 8
662#define MVPP2_BM_LONG_BUF_NUM 1024
663#define MVPP2_BM_SHORT_BUF_NUM 2048
664#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
665#define MVPP2_BM_POOL_PTR_ALIGN 128
666#define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port)
667#define MVPP2_BM_SWF_SHORT_POOL 3
668
669/* BM cookie (32 bits) definition */
670#define MVPP2_BM_COOKIE_POOL_OFFS 8
671#define MVPP2_BM_COOKIE_CPU_OFFS 24
672
673/* BM short pool packet size
674 * These value assure that for SWF the total number
675 * of bytes allocated for each buffer will be 512
676 */
677#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
678
Thomas Petazzonia7868412017-03-07 16:53:13 +0100679#define MVPP21_ADDR_SPACE_SZ 0
680#define MVPP22_ADDR_SPACE_SZ SZ_64K
681
682#define MVPP2_MAX_CPUS 4
683
Marcin Wojtas3f518502014-07-10 16:52:13 -0300684enum mvpp2_bm_type {
685 MVPP2_BM_FREE,
686 MVPP2_BM_SWF_LONG,
687 MVPP2_BM_SWF_SHORT
688};
689
690/* Definitions */
691
692/* Shared Packet Processor resources */
693struct mvpp2 {
694 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300695 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100696 void __iomem *iface_base;
697
698 /* On PPv2.2, each CPU can access the base register through a
699 * separate address space, each 64 KB apart from each
700 * other.
701 */
702 void __iomem *cpu_base[MVPP2_MAX_CPUS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300703
704 /* Common clocks */
705 struct clk *pp_clk;
706 struct clk *gop_clk;
707
708 /* List of pointers to port structures */
709 struct mvpp2_port **port_list;
710
711 /* Aggregated TXQs */
712 struct mvpp2_tx_queue *aggr_txqs;
713
714 /* BM pools */
715 struct mvpp2_bm_pool *bm_pools;
716
717 /* PRS shadow table */
718 struct mvpp2_prs_shadow *prs_shadow;
719 /* PRS auxiliary table for double vlan entries control */
720 bool *prs_double_vlans;
721
722 /* Tclk value */
723 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100724
725 /* HW version */
726 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100727
728 /* Maximum number of RXQs per port */
729 unsigned int max_port_rxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300730};
731
732struct mvpp2_pcpu_stats {
733 struct u64_stats_sync syncp;
734 u64 rx_packets;
735 u64 rx_bytes;
736 u64 tx_packets;
737 u64 tx_bytes;
738};
739
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200740/* Per-CPU port control */
741struct mvpp2_port_pcpu {
742 struct hrtimer tx_done_timer;
743 bool timer_scheduled;
744 /* Tasklet for egress finalization */
745 struct tasklet_struct tx_done_tasklet;
746};
747
Marcin Wojtas3f518502014-07-10 16:52:13 -0300748struct mvpp2_port {
749 u8 id;
750
Thomas Petazzonia7868412017-03-07 16:53:13 +0100751 /* Index of the port from the "group of ports" complex point
752 * of view
753 */
754 int gop_id;
755
Marcin Wojtas3f518502014-07-10 16:52:13 -0300756 int irq;
757
758 struct mvpp2 *priv;
759
760 /* Per-port registers' base address */
761 void __iomem *base;
762
763 struct mvpp2_rx_queue **rxqs;
764 struct mvpp2_tx_queue **txqs;
765 struct net_device *dev;
766
767 int pkt_size;
768
769 u32 pending_cause_rx;
770 struct napi_struct napi;
771
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200772 /* Per-CPU port control */
773 struct mvpp2_port_pcpu __percpu *pcpu;
774
Marcin Wojtas3f518502014-07-10 16:52:13 -0300775 /* Flags */
776 unsigned long flags;
777
778 u16 tx_ring_size;
779 u16 rx_ring_size;
780 struct mvpp2_pcpu_stats __percpu *stats;
781
Marcin Wojtas3f518502014-07-10 16:52:13 -0300782 phy_interface_t phy_interface;
783 struct device_node *phy_node;
784 unsigned int link;
785 unsigned int duplex;
786 unsigned int speed;
787
788 struct mvpp2_bm_pool *pool_long;
789 struct mvpp2_bm_pool *pool_short;
790
791 /* Index of first port's physical RXQ */
792 u8 first_rxq;
793};
794
795/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
796 * layout of the transmit and reception DMA descriptors, and their
797 * layout is therefore defined by the hardware design
798 */
799
800#define MVPP2_TXD_L3_OFF_SHIFT 0
801#define MVPP2_TXD_IP_HLEN_SHIFT 8
802#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
803#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
804#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
805#define MVPP2_TXD_PADDING_DISABLE BIT(23)
806#define MVPP2_TXD_L4_UDP BIT(24)
807#define MVPP2_TXD_L3_IP6 BIT(26)
808#define MVPP2_TXD_L_DESC BIT(28)
809#define MVPP2_TXD_F_DESC BIT(29)
810
811#define MVPP2_RXD_ERR_SUMMARY BIT(15)
812#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
813#define MVPP2_RXD_ERR_CRC 0x0
814#define MVPP2_RXD_ERR_OVERRUN BIT(13)
815#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
816#define MVPP2_RXD_BM_POOL_ID_OFFS 16
817#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
818#define MVPP2_RXD_HWF_SYNC BIT(21)
819#define MVPP2_RXD_L4_CSUM_OK BIT(22)
820#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
821#define MVPP2_RXD_L4_TCP BIT(25)
822#define MVPP2_RXD_L4_UDP BIT(26)
823#define MVPP2_RXD_L3_IP4 BIT(28)
824#define MVPP2_RXD_L3_IP6 BIT(30)
825#define MVPP2_RXD_BUF_HDR BIT(31)
826
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100827/* HW TX descriptor for PPv2.1 */
828struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300829 u32 command; /* Options used by HW for packet transmitting.*/
830 u8 packet_offset; /* the offset from the buffer beginning */
831 u8 phys_txq; /* destination queue ID */
832 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100833 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300834 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
835 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
836 u32 reserved2; /* reserved (for future use) */
837};
838
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100839/* HW RX descriptor for PPv2.1 */
840struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300841 u32 status; /* info about received packet */
842 u16 reserved1; /* parser_info (for future use, PnC) */
843 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100844 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300845 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
846 u16 reserved2; /* gem_port_id (for future use, PON) */
847 u16 reserved3; /* csum_l4 (for future use, PnC) */
848 u8 reserved4; /* bm_qset (for future use, BM) */
849 u8 reserved5;
850 u16 reserved6; /* classify_info (for future use, PnC) */
851 u32 reserved7; /* flow_id (for future use, PnC) */
852 u32 reserved8;
853};
854
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100855/* HW TX descriptor for PPv2.2 */
856struct mvpp22_tx_desc {
857 u32 command;
858 u8 packet_offset;
859 u8 phys_txq;
860 u16 data_size;
861 u64 reserved1;
862 u64 buf_dma_addr_ptp;
863 u64 buf_cookie_misc;
864};
865
866/* HW RX descriptor for PPv2.2 */
867struct mvpp22_rx_desc {
868 u32 status;
869 u16 reserved1;
870 u16 data_size;
871 u32 reserved2;
872 u32 reserved3;
873 u64 buf_dma_addr_key_hash;
874 u64 buf_cookie_misc;
875};
876
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100877/* Opaque type used by the driver to manipulate the HW TX and RX
878 * descriptors
879 */
880struct mvpp2_tx_desc {
881 union {
882 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100883 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100884 };
885};
886
887struct mvpp2_rx_desc {
888 union {
889 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100890 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100891 };
892};
893
Thomas Petazzoni83544912016-12-21 11:28:49 +0100894struct mvpp2_txq_pcpu_buf {
895 /* Transmitted SKB */
896 struct sk_buff *skb;
897
898 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100899 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +0100900
901 /* Size transmitted */
902 size_t size;
903};
904
Marcin Wojtas3f518502014-07-10 16:52:13 -0300905/* Per-CPU Tx queue control */
906struct mvpp2_txq_pcpu {
907 int cpu;
908
909 /* Number of Tx DMA descriptors in the descriptor ring */
910 int size;
911
912 /* Number of currently used Tx DMA descriptor in the
913 * descriptor ring
914 */
915 int count;
916
917 /* Number of Tx DMA descriptors reserved for each CPU */
918 int reserved_num;
919
Thomas Petazzoni83544912016-12-21 11:28:49 +0100920 /* Infos about transmitted buffers */
921 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +0200922
Marcin Wojtas3f518502014-07-10 16:52:13 -0300923 /* Index of last TX DMA descriptor that was inserted */
924 int txq_put_index;
925
926 /* Index of the TX DMA descriptor to be cleaned up */
927 int txq_get_index;
928};
929
930struct mvpp2_tx_queue {
931 /* Physical number of this Tx queue */
932 u8 id;
933
934 /* Logical number of this Tx queue */
935 u8 log_id;
936
937 /* Number of Tx DMA descriptors in the descriptor ring */
938 int size;
939
940 /* Number of currently used Tx DMA descriptor in the descriptor ring */
941 int count;
942
943 /* Per-CPU control of physical Tx queues */
944 struct mvpp2_txq_pcpu __percpu *pcpu;
945
Marcin Wojtas3f518502014-07-10 16:52:13 -0300946 u32 done_pkts_coal;
947
948 /* Virtual address of thex Tx DMA descriptors array */
949 struct mvpp2_tx_desc *descs;
950
951 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100952 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300953
954 /* Index of the last Tx DMA descriptor */
955 int last_desc;
956
957 /* Index of the next Tx DMA descriptor to process */
958 int next_desc_to_proc;
959};
960
961struct mvpp2_rx_queue {
962 /* RX queue number, in the range 0-31 for physical RXQs */
963 u8 id;
964
965 /* Num of rx descriptors in the rx descriptor ring */
966 int size;
967
968 u32 pkts_coal;
969 u32 time_coal;
970
971 /* Virtual address of the RX DMA descriptors array */
972 struct mvpp2_rx_desc *descs;
973
974 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100975 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300976
977 /* Index of the last RX DMA descriptor */
978 int last_desc;
979
980 /* Index of the next RX DMA descriptor to process */
981 int next_desc_to_proc;
982
983 /* ID of port to which physical RXQ is mapped */
984 int port;
985
986 /* Port's logic RXQ number to which physical RXQ is mapped */
987 int logic_rxq;
988};
989
990union mvpp2_prs_tcam_entry {
991 u32 word[MVPP2_PRS_TCAM_WORDS];
992 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
993};
994
995union mvpp2_prs_sram_entry {
996 u32 word[MVPP2_PRS_SRAM_WORDS];
997 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
998};
999
1000struct mvpp2_prs_entry {
1001 u32 index;
1002 union mvpp2_prs_tcam_entry tcam;
1003 union mvpp2_prs_sram_entry sram;
1004};
1005
1006struct mvpp2_prs_shadow {
1007 bool valid;
1008 bool finish;
1009
1010 /* Lookup ID */
1011 int lu;
1012
1013 /* User defined offset */
1014 int udf;
1015
1016 /* Result info */
1017 u32 ri;
1018 u32 ri_mask;
1019};
1020
1021struct mvpp2_cls_flow_entry {
1022 u32 index;
1023 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1024};
1025
1026struct mvpp2_cls_lookup_entry {
1027 u32 lkpid;
1028 u32 way;
1029 u32 data;
1030};
1031
1032struct mvpp2_bm_pool {
1033 /* Pool number in the range 0-7 */
1034 int id;
1035 enum mvpp2_bm_type type;
1036
1037 /* Buffer Pointers Pool External (BPPE) size */
1038 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001039 /* BPPE size in bytes */
1040 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001041 /* Number of buffers for this pool */
1042 int buf_num;
1043 /* Pool buffer size */
1044 int buf_size;
1045 /* Packet size */
1046 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001047 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001048
1049 /* BPPE virtual base address */
1050 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001051 /* BPPE DMA base address */
1052 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001053
1054 /* Ports using BM pool */
1055 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001056};
1057
Marcin Wojtas3f518502014-07-10 16:52:13 -03001058/* Static declaractions */
1059
1060/* Number of RXQs used by single port */
1061static int rxq_number = MVPP2_DEFAULT_RXQ;
1062/* Number of TXQs used by single port */
1063static int txq_number = MVPP2_MAX_TXQ;
1064
1065#define MVPP2_DRIVER_NAME "mvpp2"
1066#define MVPP2_DRIVER_VERSION "1.0"
1067
1068/* Utility/helper methods */
1069
1070static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1071{
Thomas Petazzonia7868412017-03-07 16:53:13 +01001072 writel(data, priv->cpu_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001073}
1074
1075static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1076{
Thomas Petazzonia7868412017-03-07 16:53:13 +01001077 return readl(priv->cpu_base[0] + offset);
1078}
1079
1080/* These accessors should be used to access:
1081 *
1082 * - per-CPU registers, where each CPU has its own copy of the
1083 * register.
1084 *
1085 * MVPP2_BM_VIRT_ALLOC_REG
1086 * MVPP2_BM_ADDR_HIGH_ALLOC
1087 * MVPP22_BM_ADDR_HIGH_RLS_REG
1088 * MVPP2_BM_VIRT_RLS_REG
1089 * MVPP2_ISR_RX_TX_CAUSE_REG
1090 * MVPP2_ISR_RX_TX_MASK_REG
1091 * MVPP2_TXQ_NUM_REG
1092 * MVPP2_AGGR_TXQ_UPDATE_REG
1093 * MVPP2_TXQ_RSVD_REQ_REG
1094 * MVPP2_TXQ_RSVD_RSLT_REG
1095 * MVPP2_TXQ_SENT_REG
1096 * MVPP2_RXQ_NUM_REG
1097 *
1098 * - global registers that must be accessed through a specific CPU
1099 * window, because they are related to an access to a per-CPU
1100 * register
1101 *
1102 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1103 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1104 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1105 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1106 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1107 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1108 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1109 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1110 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1111 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1112 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1113 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1114 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1115 */
1116static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1117 u32 offset, u32 data)
1118{
1119 writel(data, priv->cpu_base[cpu] + offset);
1120}
1121
1122static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1123 u32 offset)
1124{
1125 return readl(priv->cpu_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001126}
1127
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001128static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1129 struct mvpp2_tx_desc *tx_desc)
1130{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001131 if (port->priv->hw_version == MVPP21)
1132 return tx_desc->pp21.buf_dma_addr;
1133 else
1134 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001135}
1136
1137static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1138 struct mvpp2_tx_desc *tx_desc,
1139 dma_addr_t dma_addr)
1140{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001141 if (port->priv->hw_version == MVPP21) {
1142 tx_desc->pp21.buf_dma_addr = dma_addr;
1143 } else {
1144 u64 val = (u64)dma_addr;
1145
1146 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1147 tx_desc->pp22.buf_dma_addr_ptp |= val;
1148 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001149}
1150
1151static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1152 struct mvpp2_tx_desc *tx_desc)
1153{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001154 if (port->priv->hw_version == MVPP21)
1155 return tx_desc->pp21.data_size;
1156 else
1157 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001158}
1159
1160static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1161 struct mvpp2_tx_desc *tx_desc,
1162 size_t size)
1163{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001164 if (port->priv->hw_version == MVPP21)
1165 tx_desc->pp21.data_size = size;
1166 else
1167 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001168}
1169
1170static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1171 struct mvpp2_tx_desc *tx_desc,
1172 unsigned int txq)
1173{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001174 if (port->priv->hw_version == MVPP21)
1175 tx_desc->pp21.phys_txq = txq;
1176 else
1177 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001178}
1179
1180static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1181 struct mvpp2_tx_desc *tx_desc,
1182 unsigned int command)
1183{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001184 if (port->priv->hw_version == MVPP21)
1185 tx_desc->pp21.command = command;
1186 else
1187 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001188}
1189
1190static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1191 struct mvpp2_tx_desc *tx_desc,
1192 unsigned int offset)
1193{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001194 if (port->priv->hw_version == MVPP21)
1195 tx_desc->pp21.packet_offset = offset;
1196 else
1197 tx_desc->pp22.packet_offset = offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001198}
1199
1200static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1201 struct mvpp2_tx_desc *tx_desc)
1202{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001203 if (port->priv->hw_version == MVPP21)
1204 return tx_desc->pp21.packet_offset;
1205 else
1206 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001207}
1208
1209static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1210 struct mvpp2_rx_desc *rx_desc)
1211{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001212 if (port->priv->hw_version == MVPP21)
1213 return rx_desc->pp21.buf_dma_addr;
1214 else
1215 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001216}
1217
1218static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1219 struct mvpp2_rx_desc *rx_desc)
1220{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001221 if (port->priv->hw_version == MVPP21)
1222 return rx_desc->pp21.buf_cookie;
1223 else
1224 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001225}
1226
1227static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1228 struct mvpp2_rx_desc *rx_desc)
1229{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001230 if (port->priv->hw_version == MVPP21)
1231 return rx_desc->pp21.data_size;
1232 else
1233 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001234}
1235
1236static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1237 struct mvpp2_rx_desc *rx_desc)
1238{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001239 if (port->priv->hw_version == MVPP21)
1240 return rx_desc->pp21.status;
1241 else
1242 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001243}
1244
Marcin Wojtas3f518502014-07-10 16:52:13 -03001245static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1246{
1247 txq_pcpu->txq_get_index++;
1248 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1249 txq_pcpu->txq_get_index = 0;
1250}
1251
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001252static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1253 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001254 struct sk_buff *skb,
1255 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001256{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001257 struct mvpp2_txq_pcpu_buf *tx_buf =
1258 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1259 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001260 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1261 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1262 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001263 txq_pcpu->txq_put_index++;
1264 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1265 txq_pcpu->txq_put_index = 0;
1266}
1267
1268/* Get number of physical egress port */
1269static inline int mvpp2_egress_port(struct mvpp2_port *port)
1270{
1271 return MVPP2_MAX_TCONT + port->id;
1272}
1273
1274/* Get number of physical TXQ */
1275static inline int mvpp2_txq_phys(int port, int txq)
1276{
1277 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1278}
1279
1280/* Parser configuration routines */
1281
1282/* Update parser tcam and sram hw entries */
1283static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1284{
1285 int i;
1286
1287 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1288 return -EINVAL;
1289
1290 /* Clear entry invalidation bit */
1291 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1292
1293 /* Write tcam index - indirect access */
1294 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1295 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1296 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1297
1298 /* Write sram index - indirect access */
1299 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1300 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1301 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1302
1303 return 0;
1304}
1305
1306/* Read tcam entry from hw */
1307static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1308{
1309 int i;
1310
1311 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1312 return -EINVAL;
1313
1314 /* Write tcam index - indirect access */
1315 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1316
1317 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1318 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1319 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1320 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1321
1322 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1323 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1324
1325 /* Write sram index - indirect access */
1326 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1327 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1328 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1329
1330 return 0;
1331}
1332
1333/* Invalidate tcam hw entry */
1334static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1335{
1336 /* Write index - indirect access */
1337 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1338 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1339 MVPP2_PRS_TCAM_INV_MASK);
1340}
1341
1342/* Enable shadow table entry and set its lookup ID */
1343static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1344{
1345 priv->prs_shadow[index].valid = true;
1346 priv->prs_shadow[index].lu = lu;
1347}
1348
1349/* Update ri fields in shadow table entry */
1350static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1351 unsigned int ri, unsigned int ri_mask)
1352{
1353 priv->prs_shadow[index].ri_mask = ri_mask;
1354 priv->prs_shadow[index].ri = ri;
1355}
1356
1357/* Update lookup field in tcam sw entry */
1358static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1359{
1360 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1361
1362 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1363 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1364}
1365
1366/* Update mask for single port in tcam sw entry */
1367static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1368 unsigned int port, bool add)
1369{
1370 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1371
1372 if (add)
1373 pe->tcam.byte[enable_off] &= ~(1 << port);
1374 else
1375 pe->tcam.byte[enable_off] |= 1 << port;
1376}
1377
1378/* Update port map in tcam sw entry */
1379static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1380 unsigned int ports)
1381{
1382 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1383 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1384
1385 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1386 pe->tcam.byte[enable_off] &= ~port_mask;
1387 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1388}
1389
1390/* Obtain port map from tcam sw entry */
1391static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1392{
1393 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1394
1395 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1396}
1397
1398/* Set byte of data and its enable bits in tcam sw entry */
1399static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1400 unsigned int offs, unsigned char byte,
1401 unsigned char enable)
1402{
1403 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1404 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1405}
1406
1407/* Get byte of data and its enable bits from tcam sw entry */
1408static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1409 unsigned int offs, unsigned char *byte,
1410 unsigned char *enable)
1411{
1412 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1413 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1414}
1415
1416/* Compare tcam data bytes with a pattern */
1417static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1418 u16 data)
1419{
1420 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1421 u16 tcam_data;
1422
1423 tcam_data = (8 << pe->tcam.byte[off + 1]) | pe->tcam.byte[off];
1424 if (tcam_data != data)
1425 return false;
1426 return true;
1427}
1428
1429/* Update ai bits in tcam sw entry */
1430static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1431 unsigned int bits, unsigned int enable)
1432{
1433 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1434
1435 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1436
1437 if (!(enable & BIT(i)))
1438 continue;
1439
1440 if (bits & BIT(i))
1441 pe->tcam.byte[ai_idx] |= 1 << i;
1442 else
1443 pe->tcam.byte[ai_idx] &= ~(1 << i);
1444 }
1445
1446 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1447}
1448
1449/* Get ai bits from tcam sw entry */
1450static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1451{
1452 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1453}
1454
1455/* Set ethertype in tcam sw entry */
1456static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1457 unsigned short ethertype)
1458{
1459 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1460 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1461}
1462
1463/* Set bits in sram sw entry */
1464static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1465 int val)
1466{
1467 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1468}
1469
1470/* Clear bits in sram sw entry */
1471static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1472 int val)
1473{
1474 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1475}
1476
1477/* Update ri bits in sram sw entry */
1478static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1479 unsigned int bits, unsigned int mask)
1480{
1481 unsigned int i;
1482
1483 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1484 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1485
1486 if (!(mask & BIT(i)))
1487 continue;
1488
1489 if (bits & BIT(i))
1490 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1491 else
1492 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1493
1494 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1495 }
1496}
1497
1498/* Obtain ri bits from sram sw entry */
1499static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1500{
1501 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1502}
1503
1504/* Update ai bits in sram sw entry */
1505static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1506 unsigned int bits, unsigned int mask)
1507{
1508 unsigned int i;
1509 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1510
1511 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1512
1513 if (!(mask & BIT(i)))
1514 continue;
1515
1516 if (bits & BIT(i))
1517 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1518 else
1519 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1520
1521 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1522 }
1523}
1524
1525/* Read ai bits from sram sw entry */
1526static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1527{
1528 u8 bits;
1529 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1530 int ai_en_off = ai_off + 1;
1531 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1532
1533 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1534 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1535
1536 return bits;
1537}
1538
1539/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1540 * lookup interation
1541 */
1542static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1543 unsigned int lu)
1544{
1545 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1546
1547 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1548 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1549 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1550}
1551
1552/* In the sram sw entry set sign and value of the next lookup offset
1553 * and the offset value generated to the classifier
1554 */
1555static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1556 unsigned int op)
1557{
1558 /* Set sign */
1559 if (shift < 0) {
1560 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1561 shift = 0 - shift;
1562 } else {
1563 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1564 }
1565
1566 /* Set value */
1567 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1568 (unsigned char)shift;
1569
1570 /* Reset and set operation */
1571 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1572 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1573 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1574
1575 /* Set base offset as current */
1576 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1577}
1578
1579/* In the sram sw entry set sign and value of the user defined offset
1580 * generated to the classifier
1581 */
1582static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1583 unsigned int type, int offset,
1584 unsigned int op)
1585{
1586 /* Set sign */
1587 if (offset < 0) {
1588 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1589 offset = 0 - offset;
1590 } else {
1591 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1592 }
1593
1594 /* Set value */
1595 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1596 MVPP2_PRS_SRAM_UDF_MASK);
1597 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1598 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1599 MVPP2_PRS_SRAM_UDF_BITS)] &=
1600 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1601 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1602 MVPP2_PRS_SRAM_UDF_BITS)] |=
1603 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1604
1605 /* Set offset type */
1606 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1607 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1608 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1609
1610 /* Set offset operation */
1611 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1612 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1613 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1614
1615 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1616 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1617 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1618 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1619
1620 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1621 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1622 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1623
1624 /* Set base offset as current */
1625 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1626}
1627
1628/* Find parser flow entry */
1629static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1630{
1631 struct mvpp2_prs_entry *pe;
1632 int tid;
1633
1634 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1635 if (!pe)
1636 return NULL;
1637 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1638
1639 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1640 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1641 u8 bits;
1642
1643 if (!priv->prs_shadow[tid].valid ||
1644 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1645 continue;
1646
1647 pe->index = tid;
1648 mvpp2_prs_hw_read(priv, pe);
1649 bits = mvpp2_prs_sram_ai_get(pe);
1650
1651 /* Sram store classification lookup ID in AI bits [5:0] */
1652 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1653 return pe;
1654 }
1655 kfree(pe);
1656
1657 return NULL;
1658}
1659
1660/* Return first free tcam index, seeking from start to end */
1661static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1662 unsigned char end)
1663{
1664 int tid;
1665
1666 if (start > end)
1667 swap(start, end);
1668
1669 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1670 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1671
1672 for (tid = start; tid <= end; tid++) {
1673 if (!priv->prs_shadow[tid].valid)
1674 return tid;
1675 }
1676
1677 return -EINVAL;
1678}
1679
1680/* Enable/disable dropping all mac da's */
1681static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1682{
1683 struct mvpp2_prs_entry pe;
1684
1685 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1686 /* Entry exist - update port only */
1687 pe.index = MVPP2_PE_DROP_ALL;
1688 mvpp2_prs_hw_read(priv, &pe);
1689 } else {
1690 /* Entry doesn't exist - create new */
1691 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1692 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1693 pe.index = MVPP2_PE_DROP_ALL;
1694
1695 /* Non-promiscuous mode for all ports - DROP unknown packets */
1696 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1697 MVPP2_PRS_RI_DROP_MASK);
1698
1699 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1700 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1701
1702 /* Update shadow table */
1703 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1704
1705 /* Mask all ports */
1706 mvpp2_prs_tcam_port_map_set(&pe, 0);
1707 }
1708
1709 /* Update port mask */
1710 mvpp2_prs_tcam_port_set(&pe, port, add);
1711
1712 mvpp2_prs_hw_write(priv, &pe);
1713}
1714
1715/* Set port to promiscuous mode */
1716static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1717{
1718 struct mvpp2_prs_entry pe;
1719
Joe Perchesdbedd442015-03-06 20:49:12 -08001720 /* Promiscuous mode - Accept unknown packets */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001721
1722 if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1723 /* Entry exist - update port only */
1724 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1725 mvpp2_prs_hw_read(priv, &pe);
1726 } else {
1727 /* Entry doesn't exist - create new */
1728 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1729 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1730 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1731
1732 /* Continue - set next lookup */
1733 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1734
1735 /* Set result info bits */
1736 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1737 MVPP2_PRS_RI_L2_CAST_MASK);
1738
1739 /* Shift to ethertype */
1740 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1741 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1742
1743 /* Mask all ports */
1744 mvpp2_prs_tcam_port_map_set(&pe, 0);
1745
1746 /* Update shadow table */
1747 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1748 }
1749
1750 /* Update port mask */
1751 mvpp2_prs_tcam_port_set(&pe, port, add);
1752
1753 mvpp2_prs_hw_write(priv, &pe);
1754}
1755
1756/* Accept multicast */
1757static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1758 bool add)
1759{
1760 struct mvpp2_prs_entry pe;
1761 unsigned char da_mc;
1762
1763 /* Ethernet multicast address first byte is
1764 * 0x01 for IPv4 and 0x33 for IPv6
1765 */
1766 da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1767
1768 if (priv->prs_shadow[index].valid) {
1769 /* Entry exist - update port only */
1770 pe.index = index;
1771 mvpp2_prs_hw_read(priv, &pe);
1772 } else {
1773 /* Entry doesn't exist - create new */
1774 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1775 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1776 pe.index = index;
1777
1778 /* Continue - set next lookup */
1779 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1780
1781 /* Set result info bits */
1782 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1783 MVPP2_PRS_RI_L2_CAST_MASK);
1784
1785 /* Update tcam entry data first byte */
1786 mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1787
1788 /* Shift to ethertype */
1789 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1790 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1791
1792 /* Mask all ports */
1793 mvpp2_prs_tcam_port_map_set(&pe, 0);
1794
1795 /* Update shadow table */
1796 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1797 }
1798
1799 /* Update port mask */
1800 mvpp2_prs_tcam_port_set(&pe, port, add);
1801
1802 mvpp2_prs_hw_write(priv, &pe);
1803}
1804
1805/* Set entry for dsa packets */
1806static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
1807 bool tagged, bool extend)
1808{
1809 struct mvpp2_prs_entry pe;
1810 int tid, shift;
1811
1812 if (extend) {
1813 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
1814 shift = 8;
1815 } else {
1816 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
1817 shift = 4;
1818 }
1819
1820 if (priv->prs_shadow[tid].valid) {
1821 /* Entry exist - update port only */
1822 pe.index = tid;
1823 mvpp2_prs_hw_read(priv, &pe);
1824 } else {
1825 /* Entry doesn't exist - create new */
1826 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1827 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1828 pe.index = tid;
1829
1830 /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/
1831 mvpp2_prs_sram_shift_set(&pe, shift,
1832 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1833
1834 /* Update shadow table */
1835 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1836
1837 if (tagged) {
1838 /* Set tagged bit in DSA tag */
1839 mvpp2_prs_tcam_data_byte_set(&pe, 0,
1840 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1841 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1842 /* Clear all ai bits for next iteration */
1843 mvpp2_prs_sram_ai_update(&pe, 0,
1844 MVPP2_PRS_SRAM_AI_MASK);
1845 /* If packet is tagged continue check vlans */
1846 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1847 } else {
1848 /* Set result info bits to 'no vlans' */
1849 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1850 MVPP2_PRS_RI_VLAN_MASK);
1851 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1852 }
1853
1854 /* Mask all ports */
1855 mvpp2_prs_tcam_port_map_set(&pe, 0);
1856 }
1857
1858 /* Update port mask */
1859 mvpp2_prs_tcam_port_set(&pe, port, add);
1860
1861 mvpp2_prs_hw_write(priv, &pe);
1862}
1863
1864/* Set entry for dsa ethertype */
1865static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
1866 bool add, bool tagged, bool extend)
1867{
1868 struct mvpp2_prs_entry pe;
1869 int tid, shift, port_mask;
1870
1871 if (extend) {
1872 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
1873 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
1874 port_mask = 0;
1875 shift = 8;
1876 } else {
1877 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
1878 MVPP2_PE_ETYPE_DSA_UNTAGGED;
1879 port_mask = MVPP2_PRS_PORT_MASK;
1880 shift = 4;
1881 }
1882
1883 if (priv->prs_shadow[tid].valid) {
1884 /* Entry exist - update port only */
1885 pe.index = tid;
1886 mvpp2_prs_hw_read(priv, &pe);
1887 } else {
1888 /* Entry doesn't exist - create new */
1889 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
1890 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1891 pe.index = tid;
1892
1893 /* Set ethertype */
1894 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
1895 mvpp2_prs_match_etype(&pe, 2, 0);
1896
1897 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
1898 MVPP2_PRS_RI_DSA_MASK);
1899 /* Shift ethertype + 2 byte reserved + tag*/
1900 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
1901 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1902
1903 /* Update shadow table */
1904 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1905
1906 if (tagged) {
1907 /* Set tagged bit in DSA tag */
1908 mvpp2_prs_tcam_data_byte_set(&pe,
1909 MVPP2_ETH_TYPE_LEN + 2 + 3,
1910 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1911 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1912 /* Clear all ai bits for next iteration */
1913 mvpp2_prs_sram_ai_update(&pe, 0,
1914 MVPP2_PRS_SRAM_AI_MASK);
1915 /* If packet is tagged continue check vlans */
1916 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1917 } else {
1918 /* Set result info bits to 'no vlans' */
1919 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1920 MVPP2_PRS_RI_VLAN_MASK);
1921 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1922 }
1923 /* Mask/unmask all ports, depending on dsa type */
1924 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
1925 }
1926
1927 /* Update port mask */
1928 mvpp2_prs_tcam_port_set(&pe, port, add);
1929
1930 mvpp2_prs_hw_write(priv, &pe);
1931}
1932
1933/* Search for existing single/triple vlan entry */
1934static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv,
1935 unsigned short tpid, int ai)
1936{
1937 struct mvpp2_prs_entry *pe;
1938 int tid;
1939
1940 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1941 if (!pe)
1942 return NULL;
1943 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
1944
1945 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
1946 for (tid = MVPP2_PE_FIRST_FREE_TID;
1947 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
1948 unsigned int ri_bits, ai_bits;
1949 bool match;
1950
1951 if (!priv->prs_shadow[tid].valid ||
1952 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
1953 continue;
1954
1955 pe->index = tid;
1956
1957 mvpp2_prs_hw_read(priv, pe);
1958 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid));
1959 if (!match)
1960 continue;
1961
1962 /* Get vlan type */
1963 ri_bits = mvpp2_prs_sram_ri_get(pe);
1964 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
1965
1966 /* Get current ai value from tcam */
1967 ai_bits = mvpp2_prs_tcam_ai_get(pe);
1968 /* Clear double vlan bit */
1969 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
1970
1971 if (ai != ai_bits)
1972 continue;
1973
1974 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
1975 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
1976 return pe;
1977 }
1978 kfree(pe);
1979
1980 return NULL;
1981}
1982
1983/* Add/update single/triple vlan entry */
1984static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
1985 unsigned int port_map)
1986{
1987 struct mvpp2_prs_entry *pe;
1988 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05301989 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001990
1991 pe = mvpp2_prs_vlan_find(priv, tpid, ai);
1992
1993 if (!pe) {
1994 /* Create new tcam entry */
1995 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
1996 MVPP2_PE_FIRST_FREE_TID);
1997 if (tid < 0)
1998 return tid;
1999
2000 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2001 if (!pe)
2002 return -ENOMEM;
2003
2004 /* Get last double vlan tid */
2005 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2006 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2007 unsigned int ri_bits;
2008
2009 if (!priv->prs_shadow[tid_aux].valid ||
2010 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2011 continue;
2012
2013 pe->index = tid_aux;
2014 mvpp2_prs_hw_read(priv, pe);
2015 ri_bits = mvpp2_prs_sram_ri_get(pe);
2016 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2017 MVPP2_PRS_RI_VLAN_DOUBLE)
2018 break;
2019 }
2020
Sudip Mukherjee43737472014-11-01 16:59:34 +05302021 if (tid <= tid_aux) {
2022 ret = -EINVAL;
2023 goto error;
2024 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002025
2026 memset(pe, 0 , sizeof(struct mvpp2_prs_entry));
2027 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2028 pe->index = tid;
2029
2030 mvpp2_prs_match_etype(pe, 0, tpid);
2031
2032 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2);
2033 /* Shift 4 bytes - skip 1 vlan tag */
2034 mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN,
2035 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2036 /* Clear all ai bits for next iteration */
2037 mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2038
2039 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
2040 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE,
2041 MVPP2_PRS_RI_VLAN_MASK);
2042 } else {
2043 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
2044 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE,
2045 MVPP2_PRS_RI_VLAN_MASK);
2046 }
2047 mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK);
2048
2049 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2050 }
2051 /* Update ports' mask */
2052 mvpp2_prs_tcam_port_map_set(pe, port_map);
2053
2054 mvpp2_prs_hw_write(priv, pe);
2055
Sudip Mukherjee43737472014-11-01 16:59:34 +05302056error:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002057 kfree(pe);
2058
Sudip Mukherjee43737472014-11-01 16:59:34 +05302059 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002060}
2061
2062/* Get first free double vlan ai number */
2063static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2064{
2065 int i;
2066
2067 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2068 if (!priv->prs_double_vlans[i])
2069 return i;
2070 }
2071
2072 return -EINVAL;
2073}
2074
2075/* Search for existing double vlan entry */
2076static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv,
2077 unsigned short tpid1,
2078 unsigned short tpid2)
2079{
2080 struct mvpp2_prs_entry *pe;
2081 int tid;
2082
2083 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2084 if (!pe)
2085 return NULL;
2086 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2087
2088 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2089 for (tid = MVPP2_PE_FIRST_FREE_TID;
2090 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2091 unsigned int ri_mask;
2092 bool match;
2093
2094 if (!priv->prs_shadow[tid].valid ||
2095 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2096 continue;
2097
2098 pe->index = tid;
2099 mvpp2_prs_hw_read(priv, pe);
2100
2101 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1))
2102 && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2));
2103
2104 if (!match)
2105 continue;
2106
2107 ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK;
2108 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
2109 return pe;
2110 }
2111 kfree(pe);
2112
2113 return NULL;
2114}
2115
2116/* Add or update double vlan entry */
2117static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2118 unsigned short tpid2,
2119 unsigned int port_map)
2120{
2121 struct mvpp2_prs_entry *pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302122 int tid_aux, tid, ai, ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002123
2124 pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2125
2126 if (!pe) {
2127 /* Create new tcam entry */
2128 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2129 MVPP2_PE_LAST_FREE_TID);
2130 if (tid < 0)
2131 return tid;
2132
2133 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2134 if (!pe)
2135 return -ENOMEM;
2136
2137 /* Set ai value for new double vlan entry */
2138 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302139 if (ai < 0) {
2140 ret = ai;
2141 goto error;
2142 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002143
2144 /* Get first single/triple vlan tid */
2145 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2146 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2147 unsigned int ri_bits;
2148
2149 if (!priv->prs_shadow[tid_aux].valid ||
2150 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2151 continue;
2152
2153 pe->index = tid_aux;
2154 mvpp2_prs_hw_read(priv, pe);
2155 ri_bits = mvpp2_prs_sram_ri_get(pe);
2156 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2157 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2158 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2159 break;
2160 }
2161
Sudip Mukherjee43737472014-11-01 16:59:34 +05302162 if (tid >= tid_aux) {
2163 ret = -ERANGE;
2164 goto error;
2165 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002166
2167 memset(pe, 0, sizeof(struct mvpp2_prs_entry));
2168 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2169 pe->index = tid;
2170
2171 priv->prs_double_vlans[ai] = true;
2172
2173 mvpp2_prs_match_etype(pe, 0, tpid1);
2174 mvpp2_prs_match_etype(pe, 4, tpid2);
2175
2176 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN);
2177 /* Shift 8 bytes - skip 2 vlan tags */
2178 mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN,
2179 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2180 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2181 MVPP2_PRS_RI_VLAN_MASK);
2182 mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
2183 MVPP2_PRS_SRAM_AI_MASK);
2184
2185 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2186 }
2187
2188 /* Update ports' mask */
2189 mvpp2_prs_tcam_port_map_set(pe, port_map);
2190 mvpp2_prs_hw_write(priv, pe);
2191
Sudip Mukherjee43737472014-11-01 16:59:34 +05302192error:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002193 kfree(pe);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302194 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002195}
2196
2197/* IPv4 header parsing for fragmentation and L4 offset */
2198static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2199 unsigned int ri, unsigned int ri_mask)
2200{
2201 struct mvpp2_prs_entry pe;
2202 int tid;
2203
2204 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2205 (proto != IPPROTO_IGMP))
2206 return -EINVAL;
2207
2208 /* Fragmented packet */
2209 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2210 MVPP2_PE_LAST_FREE_TID);
2211 if (tid < 0)
2212 return tid;
2213
2214 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2215 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2216 pe.index = tid;
2217
2218 /* Set next lu to IPv4 */
2219 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2220 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2221 /* Set L4 offset */
2222 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2223 sizeof(struct iphdr) - 4,
2224 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2225 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2226 MVPP2_PRS_IPV4_DIP_AI_BIT);
2227 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_MASK,
2228 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2229
2230 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2231 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2232 /* Unmask all ports */
2233 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2234
2235 /* Update shadow table and hw entry */
2236 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2237 mvpp2_prs_hw_write(priv, &pe);
2238
2239 /* Not fragmented packet */
2240 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2241 MVPP2_PE_LAST_FREE_TID);
2242 if (tid < 0)
2243 return tid;
2244
2245 pe.index = tid;
2246 /* Clear ri before updating */
2247 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2248 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2249 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2250
2251 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, MVPP2_PRS_TCAM_PROTO_MASK_L);
2252 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, MVPP2_PRS_TCAM_PROTO_MASK);
2253
2254 /* Update shadow table and hw entry */
2255 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2256 mvpp2_prs_hw_write(priv, &pe);
2257
2258 return 0;
2259}
2260
2261/* IPv4 L3 multicast or broadcast */
2262static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2263{
2264 struct mvpp2_prs_entry pe;
2265 int mask, tid;
2266
2267 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2268 MVPP2_PE_LAST_FREE_TID);
2269 if (tid < 0)
2270 return tid;
2271
2272 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2273 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2274 pe.index = tid;
2275
2276 switch (l3_cast) {
2277 case MVPP2_PRS_L3_MULTI_CAST:
2278 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2279 MVPP2_PRS_IPV4_MC_MASK);
2280 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2281 MVPP2_PRS_RI_L3_ADDR_MASK);
2282 break;
2283 case MVPP2_PRS_L3_BROAD_CAST:
2284 mask = MVPP2_PRS_IPV4_BC_MASK;
2285 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2286 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2287 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2288 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2289 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2290 MVPP2_PRS_RI_L3_ADDR_MASK);
2291 break;
2292 default:
2293 return -EINVAL;
2294 }
2295
2296 /* Finished: go to flowid generation */
2297 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2298 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2299
2300 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2301 MVPP2_PRS_IPV4_DIP_AI_BIT);
2302 /* Unmask all ports */
2303 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2304
2305 /* Update shadow table and hw entry */
2306 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2307 mvpp2_prs_hw_write(priv, &pe);
2308
2309 return 0;
2310}
2311
2312/* Set entries for protocols over IPv6 */
2313static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2314 unsigned int ri, unsigned int ri_mask)
2315{
2316 struct mvpp2_prs_entry pe;
2317 int tid;
2318
2319 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2320 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2321 return -EINVAL;
2322
2323 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2324 MVPP2_PE_LAST_FREE_TID);
2325 if (tid < 0)
2326 return tid;
2327
2328 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2329 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2330 pe.index = tid;
2331
2332 /* Finished: go to flowid generation */
2333 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2334 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2335 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2336 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2337 sizeof(struct ipv6hdr) - 6,
2338 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2339
2340 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2341 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2342 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2343 /* Unmask all ports */
2344 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2345
2346 /* Write HW */
2347 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2348 mvpp2_prs_hw_write(priv, &pe);
2349
2350 return 0;
2351}
2352
2353/* IPv6 L3 multicast entry */
2354static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2355{
2356 struct mvpp2_prs_entry pe;
2357 int tid;
2358
2359 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2360 return -EINVAL;
2361
2362 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2363 MVPP2_PE_LAST_FREE_TID);
2364 if (tid < 0)
2365 return tid;
2366
2367 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2368 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2369 pe.index = tid;
2370
2371 /* Finished: go to flowid generation */
2372 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2373 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2374 MVPP2_PRS_RI_L3_ADDR_MASK);
2375 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2376 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2377 /* Shift back to IPv6 NH */
2378 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2379
2380 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2381 MVPP2_PRS_IPV6_MC_MASK);
2382 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2383 /* Unmask all ports */
2384 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2385
2386 /* Update shadow table and hw entry */
2387 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2388 mvpp2_prs_hw_write(priv, &pe);
2389
2390 return 0;
2391}
2392
2393/* Parser per-port initialization */
2394static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2395 int lu_max, int offset)
2396{
2397 u32 val;
2398
2399 /* Set lookup ID */
2400 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2401 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2402 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2403 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2404
2405 /* Set maximum number of loops for packet received from port */
2406 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2407 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2408 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2409 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2410
2411 /* Set initial offset for packet header extraction for the first
2412 * searching loop
2413 */
2414 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2415 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2416 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2417 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2418}
2419
2420/* Default flow entries initialization for all ports */
2421static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2422{
2423 struct mvpp2_prs_entry pe;
2424 int port;
2425
2426 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
2427 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2428 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2429 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2430
2431 /* Mask all ports */
2432 mvpp2_prs_tcam_port_map_set(&pe, 0);
2433
2434 /* Set flow ID*/
2435 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2436 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2437
2438 /* Update shadow table and hw entry */
2439 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2440 mvpp2_prs_hw_write(priv, &pe);
2441 }
2442}
2443
2444/* Set default entry for Marvell Header field */
2445static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2446{
2447 struct mvpp2_prs_entry pe;
2448
2449 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2450
2451 pe.index = MVPP2_PE_MH_DEFAULT;
2452 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2453 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2454 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2455 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2456
2457 /* Unmask all ports */
2458 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2459
2460 /* Update shadow table and hw entry */
2461 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2462 mvpp2_prs_hw_write(priv, &pe);
2463}
2464
2465/* Set default entires (place holder) for promiscuous, non-promiscuous and
2466 * multicast MAC addresses
2467 */
2468static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2469{
2470 struct mvpp2_prs_entry pe;
2471
2472 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2473
2474 /* Non-promiscuous mode for all ports - DROP unknown packets */
2475 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2476 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2477
2478 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2479 MVPP2_PRS_RI_DROP_MASK);
2480 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2481 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2482
2483 /* Unmask all ports */
2484 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2485
2486 /* Update shadow table and hw entry */
2487 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2488 mvpp2_prs_hw_write(priv, &pe);
2489
2490 /* place holders only - no ports */
2491 mvpp2_prs_mac_drop_all_set(priv, 0, false);
2492 mvpp2_prs_mac_promisc_set(priv, 0, false);
2493 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
2494 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
2495}
2496
2497/* Set default entries for various types of dsa packets */
2498static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2499{
2500 struct mvpp2_prs_entry pe;
2501
2502 /* None tagged EDSA entry - place holder */
2503 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2504 MVPP2_PRS_EDSA);
2505
2506 /* Tagged EDSA entry - place holder */
2507 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2508
2509 /* None tagged DSA entry - place holder */
2510 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2511 MVPP2_PRS_DSA);
2512
2513 /* Tagged DSA entry - place holder */
2514 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2515
2516 /* None tagged EDSA ethertype entry - place holder*/
2517 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2518 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2519
2520 /* Tagged EDSA ethertype entry - place holder*/
2521 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2522 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2523
2524 /* None tagged DSA ethertype entry */
2525 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2526 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2527
2528 /* Tagged DSA ethertype entry */
2529 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2530 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2531
2532 /* Set default entry, in case DSA or EDSA tag not found */
2533 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2534 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2535 pe.index = MVPP2_PE_DSA_DEFAULT;
2536 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2537
2538 /* Shift 0 bytes */
2539 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2540 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2541
2542 /* Clear all sram ai bits for next iteration */
2543 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2544
2545 /* Unmask all ports */
2546 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2547
2548 mvpp2_prs_hw_write(priv, &pe);
2549}
2550
2551/* Match basic ethertypes */
2552static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2553{
2554 struct mvpp2_prs_entry pe;
2555 int tid;
2556
2557 /* Ethertype: PPPoE */
2558 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2559 MVPP2_PE_LAST_FREE_TID);
2560 if (tid < 0)
2561 return tid;
2562
2563 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2564 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2565 pe.index = tid;
2566
2567 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2568
2569 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2570 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2571 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2572 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2573 MVPP2_PRS_RI_PPPOE_MASK);
2574
2575 /* Update shadow table and hw entry */
2576 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2577 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2578 priv->prs_shadow[pe.index].finish = false;
2579 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2580 MVPP2_PRS_RI_PPPOE_MASK);
2581 mvpp2_prs_hw_write(priv, &pe);
2582
2583 /* Ethertype: ARP */
2584 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2585 MVPP2_PE_LAST_FREE_TID);
2586 if (tid < 0)
2587 return tid;
2588
2589 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2590 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2591 pe.index = tid;
2592
2593 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2594
2595 /* Generate flow in the next iteration*/
2596 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2597 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2598 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2599 MVPP2_PRS_RI_L3_PROTO_MASK);
2600 /* Set L3 offset */
2601 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2602 MVPP2_ETH_TYPE_LEN,
2603 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2604
2605 /* Update shadow table and hw entry */
2606 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2607 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2608 priv->prs_shadow[pe.index].finish = true;
2609 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2610 MVPP2_PRS_RI_L3_PROTO_MASK);
2611 mvpp2_prs_hw_write(priv, &pe);
2612
2613 /* Ethertype: LBTD */
2614 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2615 MVPP2_PE_LAST_FREE_TID);
2616 if (tid < 0)
2617 return tid;
2618
2619 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2620 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2621 pe.index = tid;
2622
2623 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2624
2625 /* Generate flow in the next iteration*/
2626 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2627 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2628 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2629 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2630 MVPP2_PRS_RI_CPU_CODE_MASK |
2631 MVPP2_PRS_RI_UDF3_MASK);
2632 /* Set L3 offset */
2633 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2634 MVPP2_ETH_TYPE_LEN,
2635 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2636
2637 /* Update shadow table and hw entry */
2638 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2639 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2640 priv->prs_shadow[pe.index].finish = true;
2641 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2642 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2643 MVPP2_PRS_RI_CPU_CODE_MASK |
2644 MVPP2_PRS_RI_UDF3_MASK);
2645 mvpp2_prs_hw_write(priv, &pe);
2646
2647 /* Ethertype: IPv4 without options */
2648 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2649 MVPP2_PE_LAST_FREE_TID);
2650 if (tid < 0)
2651 return tid;
2652
2653 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2654 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2655 pe.index = tid;
2656
2657 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2658 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2659 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2660 MVPP2_PRS_IPV4_HEAD_MASK |
2661 MVPP2_PRS_IPV4_IHL_MASK);
2662
2663 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2664 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2665 MVPP2_PRS_RI_L3_PROTO_MASK);
2666 /* Skip eth_type + 4 bytes of IP header */
2667 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2668 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2669 /* Set L3 offset */
2670 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2671 MVPP2_ETH_TYPE_LEN,
2672 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2673
2674 /* Update shadow table and hw entry */
2675 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2676 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2677 priv->prs_shadow[pe.index].finish = false;
2678 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2679 MVPP2_PRS_RI_L3_PROTO_MASK);
2680 mvpp2_prs_hw_write(priv, &pe);
2681
2682 /* Ethertype: IPv4 with options */
2683 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2684 MVPP2_PE_LAST_FREE_TID);
2685 if (tid < 0)
2686 return tid;
2687
2688 pe.index = tid;
2689
2690 /* Clear tcam data before updating */
2691 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2692 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2693
2694 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2695 MVPP2_PRS_IPV4_HEAD,
2696 MVPP2_PRS_IPV4_HEAD_MASK);
2697
2698 /* Clear ri before updating */
2699 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2700 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2701 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2702 MVPP2_PRS_RI_L3_PROTO_MASK);
2703
2704 /* Update shadow table and hw entry */
2705 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2706 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2707 priv->prs_shadow[pe.index].finish = false;
2708 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2709 MVPP2_PRS_RI_L3_PROTO_MASK);
2710 mvpp2_prs_hw_write(priv, &pe);
2711
2712 /* Ethertype: IPv6 without options */
2713 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2714 MVPP2_PE_LAST_FREE_TID);
2715 if (tid < 0)
2716 return tid;
2717
2718 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2719 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2720 pe.index = tid;
2721
2722 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
2723
2724 /* Skip DIP of IPV6 header */
2725 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2726 MVPP2_MAX_L3_ADDR_SIZE,
2727 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2728 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2729 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2730 MVPP2_PRS_RI_L3_PROTO_MASK);
2731 /* Set L3 offset */
2732 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2733 MVPP2_ETH_TYPE_LEN,
2734 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2735
2736 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2737 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2738 priv->prs_shadow[pe.index].finish = false;
2739 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2740 MVPP2_PRS_RI_L3_PROTO_MASK);
2741 mvpp2_prs_hw_write(priv, &pe);
2742
2743 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2744 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2745 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2746 pe.index = MVPP2_PE_ETH_TYPE_UN;
2747
2748 /* Unmask all ports */
2749 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2750
2751 /* Generate flow in the next iteration*/
2752 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2753 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2754 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2755 MVPP2_PRS_RI_L3_PROTO_MASK);
2756 /* Set L3 offset even it's unknown L3 */
2757 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2758 MVPP2_ETH_TYPE_LEN,
2759 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2760
2761 /* Update shadow table and hw entry */
2762 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2763 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2764 priv->prs_shadow[pe.index].finish = true;
2765 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2766 MVPP2_PRS_RI_L3_PROTO_MASK);
2767 mvpp2_prs_hw_write(priv, &pe);
2768
2769 return 0;
2770}
2771
2772/* Configure vlan entries and detect up to 2 successive VLAN tags.
2773 * Possible options:
2774 * 0x8100, 0x88A8
2775 * 0x8100, 0x8100
2776 * 0x8100
2777 * 0x88A8
2778 */
2779static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
2780{
2781 struct mvpp2_prs_entry pe;
2782 int err;
2783
2784 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
2785 MVPP2_PRS_DBL_VLANS_MAX,
2786 GFP_KERNEL);
2787 if (!priv->prs_double_vlans)
2788 return -ENOMEM;
2789
2790 /* Double VLAN: 0x8100, 0x88A8 */
2791 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
2792 MVPP2_PRS_PORT_MASK);
2793 if (err)
2794 return err;
2795
2796 /* Double VLAN: 0x8100, 0x8100 */
2797 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
2798 MVPP2_PRS_PORT_MASK);
2799 if (err)
2800 return err;
2801
2802 /* Single VLAN: 0x88a8 */
2803 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
2804 MVPP2_PRS_PORT_MASK);
2805 if (err)
2806 return err;
2807
2808 /* Single VLAN: 0x8100 */
2809 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
2810 MVPP2_PRS_PORT_MASK);
2811 if (err)
2812 return err;
2813
2814 /* Set default double vlan entry */
2815 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2816 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2817 pe.index = MVPP2_PE_VLAN_DBL;
2818
2819 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2820 /* Clear ai for next iterations */
2821 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2822 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2823 MVPP2_PRS_RI_VLAN_MASK);
2824
2825 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
2826 MVPP2_PRS_DBL_VLAN_AI_BIT);
2827 /* Unmask all ports */
2828 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2829
2830 /* Update shadow table and hw entry */
2831 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2832 mvpp2_prs_hw_write(priv, &pe);
2833
2834 /* Set default vlan none entry */
2835 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2836 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2837 pe.index = MVPP2_PE_VLAN_NONE;
2838
2839 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2840 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2841 MVPP2_PRS_RI_VLAN_MASK);
2842
2843 /* Unmask all ports */
2844 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2845
2846 /* Update shadow table and hw entry */
2847 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2848 mvpp2_prs_hw_write(priv, &pe);
2849
2850 return 0;
2851}
2852
2853/* Set entries for PPPoE ethertype */
2854static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
2855{
2856 struct mvpp2_prs_entry pe;
2857 int tid;
2858
2859 /* IPv4 over PPPoE with options */
2860 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2861 MVPP2_PE_LAST_FREE_TID);
2862 if (tid < 0)
2863 return tid;
2864
2865 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2866 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2867 pe.index = tid;
2868
2869 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
2870
2871 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2872 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2873 MVPP2_PRS_RI_L3_PROTO_MASK);
2874 /* Skip eth_type + 4 bytes of IP header */
2875 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2876 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2877 /* Set L3 offset */
2878 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2879 MVPP2_ETH_TYPE_LEN,
2880 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2881
2882 /* Update shadow table and hw entry */
2883 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2884 mvpp2_prs_hw_write(priv, &pe);
2885
2886 /* IPv4 over PPPoE without options */
2887 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2888 MVPP2_PE_LAST_FREE_TID);
2889 if (tid < 0)
2890 return tid;
2891
2892 pe.index = tid;
2893
2894 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2895 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2896 MVPP2_PRS_IPV4_HEAD_MASK |
2897 MVPP2_PRS_IPV4_IHL_MASK);
2898
2899 /* Clear ri before updating */
2900 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2901 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2902 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2903 MVPP2_PRS_RI_L3_PROTO_MASK);
2904
2905 /* Update shadow table and hw entry */
2906 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2907 mvpp2_prs_hw_write(priv, &pe);
2908
2909 /* IPv6 over PPPoE */
2910 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2911 MVPP2_PE_LAST_FREE_TID);
2912 if (tid < 0)
2913 return tid;
2914
2915 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2916 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2917 pe.index = tid;
2918
2919 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
2920
2921 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2922 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2923 MVPP2_PRS_RI_L3_PROTO_MASK);
2924 /* Skip eth_type + 4 bytes of IPv6 header */
2925 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2926 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2927 /* Set L3 offset */
2928 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2929 MVPP2_ETH_TYPE_LEN,
2930 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2931
2932 /* Update shadow table and hw entry */
2933 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2934 mvpp2_prs_hw_write(priv, &pe);
2935
2936 /* Non-IP over PPPoE */
2937 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2938 MVPP2_PE_LAST_FREE_TID);
2939 if (tid < 0)
2940 return tid;
2941
2942 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2943 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2944 pe.index = tid;
2945
2946 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2947 MVPP2_PRS_RI_L3_PROTO_MASK);
2948
2949 /* Finished: go to flowid generation */
2950 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2951 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2952 /* Set L3 offset even if it's unknown L3 */
2953 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2954 MVPP2_ETH_TYPE_LEN,
2955 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2956
2957 /* Update shadow table and hw entry */
2958 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2959 mvpp2_prs_hw_write(priv, &pe);
2960
2961 return 0;
2962}
2963
2964/* Initialize entries for IPv4 */
2965static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
2966{
2967 struct mvpp2_prs_entry pe;
2968 int err;
2969
2970 /* Set entries for TCP, UDP and IGMP over IPv4 */
2971 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
2972 MVPP2_PRS_RI_L4_PROTO_MASK);
2973 if (err)
2974 return err;
2975
2976 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
2977 MVPP2_PRS_RI_L4_PROTO_MASK);
2978 if (err)
2979 return err;
2980
2981 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
2982 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2983 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2984 MVPP2_PRS_RI_CPU_CODE_MASK |
2985 MVPP2_PRS_RI_UDF3_MASK);
2986 if (err)
2987 return err;
2988
2989 /* IPv4 Broadcast */
2990 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
2991 if (err)
2992 return err;
2993
2994 /* IPv4 Multicast */
2995 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
2996 if (err)
2997 return err;
2998
2999 /* Default IPv4 entry for unknown protocols */
3000 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3001 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3002 pe.index = MVPP2_PE_IP4_PROTO_UN;
3003
3004 /* Set next lu to IPv4 */
3005 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3006 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3007 /* Set L4 offset */
3008 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3009 sizeof(struct iphdr) - 4,
3010 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3011 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3012 MVPP2_PRS_IPV4_DIP_AI_BIT);
3013 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3014 MVPP2_PRS_RI_L4_PROTO_MASK);
3015
3016 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3017 /* Unmask all ports */
3018 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3019
3020 /* Update shadow table and hw entry */
3021 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3022 mvpp2_prs_hw_write(priv, &pe);
3023
3024 /* Default IPv4 entry for unicast address */
3025 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3026 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3027 pe.index = MVPP2_PE_IP4_ADDR_UN;
3028
3029 /* Finished: go to flowid generation */
3030 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3031 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3032 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3033 MVPP2_PRS_RI_L3_ADDR_MASK);
3034
3035 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3036 MVPP2_PRS_IPV4_DIP_AI_BIT);
3037 /* Unmask all ports */
3038 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3039
3040 /* Update shadow table and hw entry */
3041 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3042 mvpp2_prs_hw_write(priv, &pe);
3043
3044 return 0;
3045}
3046
3047/* Initialize entries for IPv6 */
3048static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3049{
3050 struct mvpp2_prs_entry pe;
3051 int tid, err;
3052
3053 /* Set entries for TCP, UDP and ICMP over IPv6 */
3054 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3055 MVPP2_PRS_RI_L4_TCP,
3056 MVPP2_PRS_RI_L4_PROTO_MASK);
3057 if (err)
3058 return err;
3059
3060 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3061 MVPP2_PRS_RI_L4_UDP,
3062 MVPP2_PRS_RI_L4_PROTO_MASK);
3063 if (err)
3064 return err;
3065
3066 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3067 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3068 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3069 MVPP2_PRS_RI_CPU_CODE_MASK |
3070 MVPP2_PRS_RI_UDF3_MASK);
3071 if (err)
3072 return err;
3073
3074 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3075 /* Result Info: UDF7=1, DS lite */
3076 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3077 MVPP2_PRS_RI_UDF7_IP6_LITE,
3078 MVPP2_PRS_RI_UDF7_MASK);
3079 if (err)
3080 return err;
3081
3082 /* IPv6 multicast */
3083 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3084 if (err)
3085 return err;
3086
3087 /* Entry for checking hop limit */
3088 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3089 MVPP2_PE_LAST_FREE_TID);
3090 if (tid < 0)
3091 return tid;
3092
3093 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3094 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3095 pe.index = tid;
3096
3097 /* Finished: go to flowid generation */
3098 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3099 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3100 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3101 MVPP2_PRS_RI_DROP_MASK,
3102 MVPP2_PRS_RI_L3_PROTO_MASK |
3103 MVPP2_PRS_RI_DROP_MASK);
3104
3105 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3106 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3107 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3108
3109 /* Update shadow table and hw entry */
3110 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3111 mvpp2_prs_hw_write(priv, &pe);
3112
3113 /* Default IPv6 entry for unknown protocols */
3114 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3115 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3116 pe.index = MVPP2_PE_IP6_PROTO_UN;
3117
3118 /* Finished: go to flowid generation */
3119 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3120 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3121 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3122 MVPP2_PRS_RI_L4_PROTO_MASK);
3123 /* Set L4 offset relatively to our current place */
3124 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3125 sizeof(struct ipv6hdr) - 4,
3126 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3127
3128 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3129 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3130 /* Unmask all ports */
3131 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3132
3133 /* Update shadow table and hw entry */
3134 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3135 mvpp2_prs_hw_write(priv, &pe);
3136
3137 /* Default IPv6 entry for unknown ext protocols */
3138 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3139 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3140 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3141
3142 /* Finished: go to flowid generation */
3143 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3144 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3145 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3146 MVPP2_PRS_RI_L4_PROTO_MASK);
3147
3148 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3149 MVPP2_PRS_IPV6_EXT_AI_BIT);
3150 /* Unmask all ports */
3151 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3152
3153 /* Update shadow table and hw entry */
3154 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3155 mvpp2_prs_hw_write(priv, &pe);
3156
3157 /* Default IPv6 entry for unicast address */
3158 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3159 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3160 pe.index = MVPP2_PE_IP6_ADDR_UN;
3161
3162 /* Finished: go to IPv6 again */
3163 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3164 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3165 MVPP2_PRS_RI_L3_ADDR_MASK);
3166 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3167 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3168 /* Shift back to IPV6 NH */
3169 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3170
3171 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3172 /* Unmask all ports */
3173 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3174
3175 /* Update shadow table and hw entry */
3176 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3177 mvpp2_prs_hw_write(priv, &pe);
3178
3179 return 0;
3180}
3181
3182/* Parser default initialization */
3183static int mvpp2_prs_default_init(struct platform_device *pdev,
3184 struct mvpp2 *priv)
3185{
3186 int err, index, i;
3187
3188 /* Enable tcam table */
3189 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3190
3191 /* Clear all tcam and sram entries */
3192 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3193 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3194 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3195 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3196
3197 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3198 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3199 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3200 }
3201
3202 /* Invalidate all tcam entries */
3203 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3204 mvpp2_prs_hw_inv(priv, index);
3205
3206 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
3207 sizeof(struct mvpp2_prs_shadow),
3208 GFP_KERNEL);
3209 if (!priv->prs_shadow)
3210 return -ENOMEM;
3211
3212 /* Always start from lookup = 0 */
3213 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3214 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3215 MVPP2_PRS_PORT_LU_MAX, 0);
3216
3217 mvpp2_prs_def_flow_init(priv);
3218
3219 mvpp2_prs_mh_init(priv);
3220
3221 mvpp2_prs_mac_init(priv);
3222
3223 mvpp2_prs_dsa_init(priv);
3224
3225 err = mvpp2_prs_etype_init(priv);
3226 if (err)
3227 return err;
3228
3229 err = mvpp2_prs_vlan_init(pdev, priv);
3230 if (err)
3231 return err;
3232
3233 err = mvpp2_prs_pppoe_init(priv);
3234 if (err)
3235 return err;
3236
3237 err = mvpp2_prs_ip6_init(priv);
3238 if (err)
3239 return err;
3240
3241 err = mvpp2_prs_ip4_init(priv);
3242 if (err)
3243 return err;
3244
3245 return 0;
3246}
3247
3248/* Compare MAC DA with tcam entry data */
3249static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3250 const u8 *da, unsigned char *mask)
3251{
3252 unsigned char tcam_byte, tcam_mask;
3253 int index;
3254
3255 for (index = 0; index < ETH_ALEN; index++) {
3256 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3257 if (tcam_mask != mask[index])
3258 return false;
3259
3260 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3261 return false;
3262 }
3263
3264 return true;
3265}
3266
3267/* Find tcam entry with matched pair <MAC DA, port> */
3268static struct mvpp2_prs_entry *
3269mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3270 unsigned char *mask, int udf_type)
3271{
3272 struct mvpp2_prs_entry *pe;
3273 int tid;
3274
3275 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3276 if (!pe)
3277 return NULL;
3278 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3279
3280 /* Go through the all entires with MVPP2_PRS_LU_MAC */
3281 for (tid = MVPP2_PE_FIRST_FREE_TID;
3282 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3283 unsigned int entry_pmap;
3284
3285 if (!priv->prs_shadow[tid].valid ||
3286 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3287 (priv->prs_shadow[tid].udf != udf_type))
3288 continue;
3289
3290 pe->index = tid;
3291 mvpp2_prs_hw_read(priv, pe);
3292 entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
3293
3294 if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
3295 entry_pmap == pmap)
3296 return pe;
3297 }
3298 kfree(pe);
3299
3300 return NULL;
3301}
3302
3303/* Update parser's mac da entry */
3304static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
3305 const u8 *da, bool add)
3306{
3307 struct mvpp2_prs_entry *pe;
3308 unsigned int pmap, len, ri;
3309 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
3310 int tid;
3311
3312 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
3313 pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
3314 MVPP2_PRS_UDF_MAC_DEF);
3315
3316 /* No such entry */
3317 if (!pe) {
3318 if (!add)
3319 return 0;
3320
3321 /* Create new TCAM entry */
3322 /* Find first range mac entry*/
3323 for (tid = MVPP2_PE_FIRST_FREE_TID;
3324 tid <= MVPP2_PE_LAST_FREE_TID; tid++)
3325 if (priv->prs_shadow[tid].valid &&
3326 (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
3327 (priv->prs_shadow[tid].udf ==
3328 MVPP2_PRS_UDF_MAC_RANGE))
3329 break;
3330
3331 /* Go through the all entries from first to last */
3332 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3333 tid - 1);
3334 if (tid < 0)
3335 return tid;
3336
3337 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3338 if (!pe)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303339 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003340 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3341 pe->index = tid;
3342
3343 /* Mask all ports */
3344 mvpp2_prs_tcam_port_map_set(pe, 0);
3345 }
3346
3347 /* Update port mask */
3348 mvpp2_prs_tcam_port_set(pe, port, add);
3349
3350 /* Invalidate the entry if no ports are left enabled */
3351 pmap = mvpp2_prs_tcam_port_map_get(pe);
3352 if (pmap == 0) {
3353 if (add) {
3354 kfree(pe);
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303355 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003356 }
3357 mvpp2_prs_hw_inv(priv, pe->index);
3358 priv->prs_shadow[pe->index].valid = false;
3359 kfree(pe);
3360 return 0;
3361 }
3362
3363 /* Continue - set next lookup */
3364 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
3365
3366 /* Set match on DA */
3367 len = ETH_ALEN;
3368 while (len--)
3369 mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
3370
3371 /* Set result info bits */
3372 if (is_broadcast_ether_addr(da))
3373 ri = MVPP2_PRS_RI_L2_BCAST;
3374 else if (is_multicast_ether_addr(da))
3375 ri = MVPP2_PRS_RI_L2_MCAST;
3376 else
3377 ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
3378
3379 mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3380 MVPP2_PRS_RI_MAC_ME_MASK);
3381 mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3382 MVPP2_PRS_RI_MAC_ME_MASK);
3383
3384 /* Shift to ethertype */
3385 mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
3386 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3387
3388 /* Update shadow table and hw entry */
3389 priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
3390 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
3391 mvpp2_prs_hw_write(priv, pe);
3392
3393 kfree(pe);
3394
3395 return 0;
3396}
3397
3398static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3399{
3400 struct mvpp2_port *port = netdev_priv(dev);
3401 int err;
3402
3403 /* Remove old parser entry */
3404 err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr,
3405 false);
3406 if (err)
3407 return err;
3408
3409 /* Add new parser entry */
3410 err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
3411 if (err)
3412 return err;
3413
3414 /* Set addr in the device */
3415 ether_addr_copy(dev->dev_addr, da);
3416
3417 return 0;
3418}
3419
3420/* Delete all port's multicast simple (not range) entries */
3421static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port)
3422{
3423 struct mvpp2_prs_entry pe;
3424 int index, tid;
3425
3426 for (tid = MVPP2_PE_FIRST_FREE_TID;
3427 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3428 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3429
3430 if (!priv->prs_shadow[tid].valid ||
3431 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3432 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3433 continue;
3434
3435 /* Only simple mac entries */
3436 pe.index = tid;
3437 mvpp2_prs_hw_read(priv, &pe);
3438
3439 /* Read mac addr from entry */
3440 for (index = 0; index < ETH_ALEN; index++)
3441 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3442 &da_mask[index]);
3443
3444 if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da))
3445 /* Delete this entry */
3446 mvpp2_prs_mac_da_accept(priv, port, da, false);
3447 }
3448}
3449
3450static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3451{
3452 switch (type) {
3453 case MVPP2_TAG_TYPE_EDSA:
3454 /* Add port to EDSA entries */
3455 mvpp2_prs_dsa_tag_set(priv, port, true,
3456 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3457 mvpp2_prs_dsa_tag_set(priv, port, true,
3458 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3459 /* Remove port from DSA entries */
3460 mvpp2_prs_dsa_tag_set(priv, port, false,
3461 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3462 mvpp2_prs_dsa_tag_set(priv, port, false,
3463 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3464 break;
3465
3466 case MVPP2_TAG_TYPE_DSA:
3467 /* Add port to DSA entries */
3468 mvpp2_prs_dsa_tag_set(priv, port, true,
3469 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3470 mvpp2_prs_dsa_tag_set(priv, port, true,
3471 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3472 /* Remove port from EDSA entries */
3473 mvpp2_prs_dsa_tag_set(priv, port, false,
3474 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3475 mvpp2_prs_dsa_tag_set(priv, port, false,
3476 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3477 break;
3478
3479 case MVPP2_TAG_TYPE_MH:
3480 case MVPP2_TAG_TYPE_NONE:
3481 /* Remove port form EDSA and DSA entries */
3482 mvpp2_prs_dsa_tag_set(priv, port, false,
3483 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3484 mvpp2_prs_dsa_tag_set(priv, port, false,
3485 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3486 mvpp2_prs_dsa_tag_set(priv, port, false,
3487 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3488 mvpp2_prs_dsa_tag_set(priv, port, false,
3489 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3490 break;
3491
3492 default:
3493 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3494 return -EINVAL;
3495 }
3496
3497 return 0;
3498}
3499
3500/* Set prs flow for the port */
3501static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3502{
3503 struct mvpp2_prs_entry *pe;
3504 int tid;
3505
3506 pe = mvpp2_prs_flow_find(port->priv, port->id);
3507
3508 /* Such entry not exist */
3509 if (!pe) {
3510 /* Go through the all entires from last to first */
3511 tid = mvpp2_prs_tcam_first_free(port->priv,
3512 MVPP2_PE_LAST_FREE_TID,
3513 MVPP2_PE_FIRST_FREE_TID);
3514 if (tid < 0)
3515 return tid;
3516
3517 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3518 if (!pe)
3519 return -ENOMEM;
3520
3521 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
3522 pe->index = tid;
3523
3524 /* Set flow ID*/
3525 mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3526 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3527
3528 /* Update shadow table */
3529 mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
3530 }
3531
3532 mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
3533 mvpp2_prs_hw_write(port->priv, pe);
3534 kfree(pe);
3535
3536 return 0;
3537}
3538
3539/* Classifier configuration routines */
3540
3541/* Update classification flow table registers */
3542static void mvpp2_cls_flow_write(struct mvpp2 *priv,
3543 struct mvpp2_cls_flow_entry *fe)
3544{
3545 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
3546 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
3547 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
3548 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
3549}
3550
3551/* Update classification lookup table register */
3552static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
3553 struct mvpp2_cls_lookup_entry *le)
3554{
3555 u32 val;
3556
3557 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
3558 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
3559 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
3560}
3561
3562/* Classifier default initialization */
3563static void mvpp2_cls_init(struct mvpp2 *priv)
3564{
3565 struct mvpp2_cls_lookup_entry le;
3566 struct mvpp2_cls_flow_entry fe;
3567 int index;
3568
3569 /* Enable classifier */
3570 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
3571
3572 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01003573 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003574 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
3575 fe.index = index;
3576 mvpp2_cls_flow_write(priv, &fe);
3577 }
3578
3579 /* Clear classifier lookup table */
3580 le.data = 0;
3581 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
3582 le.lkpid = index;
3583 le.way = 0;
3584 mvpp2_cls_lookup_write(priv, &le);
3585
3586 le.way = 1;
3587 mvpp2_cls_lookup_write(priv, &le);
3588 }
3589}
3590
3591static void mvpp2_cls_port_config(struct mvpp2_port *port)
3592{
3593 struct mvpp2_cls_lookup_entry le;
3594 u32 val;
3595
3596 /* Set way for the port */
3597 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
3598 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
3599 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
3600
3601 /* Pick the entry to be accessed in lookup ID decoding table
3602 * according to the way and lkpid.
3603 */
3604 le.lkpid = port->id;
3605 le.way = 0;
3606 le.data = 0;
3607
3608 /* Set initial CPU queue for receiving packets */
3609 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
3610 le.data |= port->first_rxq;
3611
3612 /* Disable classification engines */
3613 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
3614
3615 /* Update lookup ID table entry */
3616 mvpp2_cls_lookup_write(port->priv, &le);
3617}
3618
3619/* Set CPU queue number for oversize packets */
3620static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
3621{
3622 u32 val;
3623
3624 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
3625 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
3626
3627 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
3628 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
3629
3630 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
3631 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
3632 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
3633}
3634
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003635static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
3636{
3637 if (likely(pool->frag_size <= PAGE_SIZE))
3638 return netdev_alloc_frag(pool->frag_size);
3639 else
3640 return kmalloc(pool->frag_size, GFP_ATOMIC);
3641}
3642
3643static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
3644{
3645 if (likely(pool->frag_size <= PAGE_SIZE))
3646 skb_free_frag(data);
3647 else
3648 kfree(data);
3649}
3650
Marcin Wojtas3f518502014-07-10 16:52:13 -03003651/* Buffer Manager configuration routines */
3652
3653/* Create pool */
3654static int mvpp2_bm_pool_create(struct platform_device *pdev,
3655 struct mvpp2 *priv,
3656 struct mvpp2_bm_pool *bm_pool, int size)
3657{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003658 u32 val;
3659
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003660 /* Number of buffer pointers must be a multiple of 16, as per
3661 * hardware constraints
3662 */
3663 if (!IS_ALIGNED(size, 16))
3664 return -EINVAL;
3665
3666 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
3667 * bytes per buffer pointer
3668 */
3669 if (priv->hw_version == MVPP21)
3670 bm_pool->size_bytes = 2 * sizeof(u32) * size;
3671 else
3672 bm_pool->size_bytes = 2 * sizeof(u64) * size;
3673
3674 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003675 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003676 GFP_KERNEL);
3677 if (!bm_pool->virt_addr)
3678 return -ENOMEM;
3679
Thomas Petazzonid3158802017-02-21 11:28:13 +01003680 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
3681 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003682 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3683 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003684 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
3685 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
3686 return -ENOMEM;
3687 }
3688
3689 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003690 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003691 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
3692
3693 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3694 val |= MVPP2_BM_START_MASK;
3695 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3696
3697 bm_pool->type = MVPP2_BM_FREE;
3698 bm_pool->size = size;
3699 bm_pool->pkt_size = 0;
3700 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003701
3702 return 0;
3703}
3704
3705/* Set pool buffer size */
3706static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
3707 struct mvpp2_bm_pool *bm_pool,
3708 int buf_size)
3709{
3710 u32 val;
3711
3712 bm_pool->buf_size = buf_size;
3713
3714 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
3715 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
3716}
3717
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003718static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
3719 struct mvpp2_bm_pool *bm_pool,
3720 dma_addr_t *dma_addr,
3721 phys_addr_t *phys_addr)
3722{
Thomas Petazzonia7868412017-03-07 16:53:13 +01003723 int cpu = smp_processor_id();
3724
3725 *dma_addr = mvpp2_percpu_read(priv, cpu,
3726 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
3727 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003728
3729 if (priv->hw_version == MVPP22) {
3730 u32 val;
3731 u32 dma_addr_highbits, phys_addr_highbits;
3732
Thomas Petazzonia7868412017-03-07 16:53:13 +01003733 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003734 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
3735 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
3736 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
3737
3738 if (sizeof(dma_addr_t) == 8)
3739 *dma_addr |= (u64)dma_addr_highbits << 32;
3740
3741 if (sizeof(phys_addr_t) == 8)
3742 *phys_addr |= (u64)phys_addr_highbits << 32;
3743 }
3744}
3745
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003746/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01003747static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
3748 struct mvpp2_bm_pool *bm_pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003749{
3750 int i;
3751
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003752 for (i = 0; i < bm_pool->buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01003753 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003754 phys_addr_t buf_phys_addr;
3755 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003756
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003757 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
3758 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01003759
Thomas Petazzoni20396132017-03-07 16:53:00 +01003760 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01003761 bm_pool->buf_size, DMA_FROM_DEVICE);
3762
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003763 data = (void *)phys_to_virt(buf_phys_addr);
3764 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003765 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003766
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003767 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003768 }
3769
3770 /* Update BM driver with number of buffers removed from pool */
3771 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003772}
3773
3774/* Cleanup pool */
3775static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
3776 struct mvpp2 *priv,
3777 struct mvpp2_bm_pool *bm_pool)
3778{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003779 u32 val;
3780
Marcin Wojtas4229d502015-12-03 15:20:50 +01003781 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03003782 if (bm_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003783 WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id);
3784 return 0;
3785 }
3786
3787 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3788 val |= MVPP2_BM_STOP_MASK;
3789 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3790
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003791 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003792 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003793 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003794 return 0;
3795}
3796
3797static int mvpp2_bm_pools_init(struct platform_device *pdev,
3798 struct mvpp2 *priv)
3799{
3800 int i, err, size;
3801 struct mvpp2_bm_pool *bm_pool;
3802
3803 /* Create all pools with maximum size */
3804 size = MVPP2_BM_POOL_SIZE_MAX;
3805 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3806 bm_pool = &priv->bm_pools[i];
3807 bm_pool->id = i;
3808 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
3809 if (err)
3810 goto err_unroll_pools;
3811 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
3812 }
3813 return 0;
3814
3815err_unroll_pools:
3816 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
3817 for (i = i - 1; i >= 0; i--)
3818 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
3819 return err;
3820}
3821
3822static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
3823{
3824 int i, err;
3825
3826 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3827 /* Mask BM all interrupts */
3828 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
3829 /* Clear BM cause register */
3830 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
3831 }
3832
3833 /* Allocate and initialize BM pools */
3834 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
3835 sizeof(struct mvpp2_bm_pool), GFP_KERNEL);
3836 if (!priv->bm_pools)
3837 return -ENOMEM;
3838
3839 err = mvpp2_bm_pools_init(pdev, priv);
3840 if (err < 0)
3841 return err;
3842 return 0;
3843}
3844
3845/* Attach long pool to rxq */
3846static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
3847 int lrxq, int long_pool)
3848{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003849 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003850 int prxq;
3851
3852 /* Get queue physical ID */
3853 prxq = port->rxqs[lrxq]->id;
3854
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003855 if (port->priv->hw_version == MVPP21)
3856 mask = MVPP21_RXQ_POOL_LONG_MASK;
3857 else
3858 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003859
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003860 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3861 val &= ~mask;
3862 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003863 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3864}
3865
3866/* Attach short pool to rxq */
3867static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
3868 int lrxq, int short_pool)
3869{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003870 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003871 int prxq;
3872
3873 /* Get queue physical ID */
3874 prxq = port->rxqs[lrxq]->id;
3875
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003876 if (port->priv->hw_version == MVPP21)
3877 mask = MVPP21_RXQ_POOL_SHORT_MASK;
3878 else
3879 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003880
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003881 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3882 val &= ~mask;
3883 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003884 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3885}
3886
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003887static void *mvpp2_buf_alloc(struct mvpp2_port *port,
3888 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003889 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003890 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003891 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003892{
Thomas Petazzoni20396132017-03-07 16:53:00 +01003893 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003894 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003895
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003896 data = mvpp2_frag_alloc(bm_pool);
3897 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003898 return NULL;
3899
Thomas Petazzoni20396132017-03-07 16:53:00 +01003900 dma_addr = dma_map_single(port->dev->dev.parent, data,
3901 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
3902 DMA_FROM_DEVICE);
3903 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003904 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003905 return NULL;
3906 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01003907 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003908 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003909
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003910 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003911}
3912
3913/* Set pool number in a BM cookie */
3914static inline u32 mvpp2_bm_cookie_pool_set(u32 cookie, int pool)
3915{
3916 u32 bm;
3917
3918 bm = cookie & ~(0xFF << MVPP2_BM_COOKIE_POOL_OFFS);
3919 bm |= ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS);
3920
3921 return bm;
3922}
3923
3924/* Get pool number from a BM cookie */
Thomas Petazzonid3158802017-02-21 11:28:13 +01003925static inline int mvpp2_bm_cookie_pool_get(unsigned long cookie)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003926{
3927 return (cookie >> MVPP2_BM_COOKIE_POOL_OFFS) & 0xFF;
3928}
3929
3930/* Release buffer to BM */
3931static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003932 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003933 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003934{
Thomas Petazzonia7868412017-03-07 16:53:13 +01003935 int cpu = smp_processor_id();
3936
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003937 if (port->priv->hw_version == MVPP22) {
3938 u32 val = 0;
3939
3940 if (sizeof(dma_addr_t) == 8)
3941 val |= upper_32_bits(buf_dma_addr) &
3942 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
3943
3944 if (sizeof(phys_addr_t) == 8)
3945 val |= (upper_32_bits(buf_phys_addr)
3946 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
3947 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
3948
Thomas Petazzonia7868412017-03-07 16:53:13 +01003949 mvpp2_percpu_write(port->priv, cpu,
3950 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003951 }
3952
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003953 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
3954 * returned in the "cookie" field of the RX
3955 * descriptor. Instead of storing the virtual address, we
3956 * store the physical address
3957 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01003958 mvpp2_percpu_write(port->priv, cpu,
3959 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
3960 mvpp2_percpu_write(port->priv, cpu,
3961 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003962}
3963
Marcin Wojtas3f518502014-07-10 16:52:13 -03003964/* Refill BM pool */
3965static void mvpp2_pool_refill(struct mvpp2_port *port, u32 bm,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003966 dma_addr_t dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003967 phys_addr_t phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003968{
3969 int pool = mvpp2_bm_cookie_pool_get(bm);
3970
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003971 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003972}
3973
3974/* Allocate buffers for the pool */
3975static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
3976 struct mvpp2_bm_pool *bm_pool, int buf_num)
3977{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003978 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01003979 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003980 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003981 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003982
3983 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
3984 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
3985
3986 if (buf_num < 0 ||
3987 (buf_num + bm_pool->buf_num > bm_pool->size)) {
3988 netdev_err(port->dev,
3989 "cannot allocate %d buffers for pool %d\n",
3990 buf_num, bm_pool->id);
3991 return 0;
3992 }
3993
Marcin Wojtas3f518502014-07-10 16:52:13 -03003994 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003995 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
3996 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003997 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003998 break;
3999
Thomas Petazzoni20396132017-03-07 16:53:00 +01004000 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004001 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004002 }
4003
4004 /* Update BM driver with number of buffers added to pool */
4005 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004006
4007 netdev_dbg(port->dev,
4008 "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
4009 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4010 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4011
4012 netdev_dbg(port->dev,
4013 "%s pool %d: %d of %d buffers added\n",
4014 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4015 bm_pool->id, i, buf_num);
4016 return i;
4017}
4018
4019/* Notify the driver that BM pool is being used as specific type and return the
4020 * pool pointer on success
4021 */
4022static struct mvpp2_bm_pool *
4023mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
4024 int pkt_size)
4025{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004026 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4027 int num;
4028
4029 if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
4030 netdev_err(port->dev, "mixing pool types is forbidden\n");
4031 return NULL;
4032 }
4033
Marcin Wojtas3f518502014-07-10 16:52:13 -03004034 if (new_pool->type == MVPP2_BM_FREE)
4035 new_pool->type = type;
4036
4037 /* Allocate buffers in case BM pool is used as long pool, but packet
4038 * size doesn't match MTU or BM pool hasn't being used yet
4039 */
4040 if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
4041 (new_pool->pkt_size == 0)) {
4042 int pkts_num;
4043
4044 /* Set default buffer number or free all the buffers in case
4045 * the pool is not empty
4046 */
4047 pkts_num = new_pool->buf_num;
4048 if (pkts_num == 0)
4049 pkts_num = type == MVPP2_BM_SWF_LONG ?
4050 MVPP2_BM_LONG_BUF_NUM :
4051 MVPP2_BM_SHORT_BUF_NUM;
4052 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004053 mvpp2_bm_bufs_free(port->dev->dev.parent,
4054 port->priv, new_pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004055
4056 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004057 new_pool->frag_size =
4058 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4059 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004060
4061 /* Allocate buffers for this pool */
4062 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4063 if (num != pkts_num) {
4064 WARN(1, "pool %d: %d of %d allocated\n",
4065 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004066 return NULL;
4067 }
4068 }
4069
4070 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4071 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4072
Marcin Wojtas3f518502014-07-10 16:52:13 -03004073 return new_pool;
4074}
4075
4076/* Initialize pools for swf */
4077static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4078{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004079 int rxq;
4080
4081 if (!port->pool_long) {
4082 port->pool_long =
4083 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
4084 MVPP2_BM_SWF_LONG,
4085 port->pkt_size);
4086 if (!port->pool_long)
4087 return -ENOMEM;
4088
Marcin Wojtas3f518502014-07-10 16:52:13 -03004089 port->pool_long->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004090
4091 for (rxq = 0; rxq < rxq_number; rxq++)
4092 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4093 }
4094
4095 if (!port->pool_short) {
4096 port->pool_short =
4097 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL,
4098 MVPP2_BM_SWF_SHORT,
4099 MVPP2_BM_SHORT_PKT_SIZE);
4100 if (!port->pool_short)
4101 return -ENOMEM;
4102
Marcin Wojtas3f518502014-07-10 16:52:13 -03004103 port->pool_short->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004104
4105 for (rxq = 0; rxq < rxq_number; rxq++)
4106 mvpp2_rxq_short_pool_set(port, rxq,
4107 port->pool_short->id);
4108 }
4109
4110 return 0;
4111}
4112
4113static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4114{
4115 struct mvpp2_port *port = netdev_priv(dev);
4116 struct mvpp2_bm_pool *port_pool = port->pool_long;
4117 int num, pkts_num = port_pool->buf_num;
4118 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
4119
4120 /* Update BM pool with new buffer size */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004121 mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03004122 if (port_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004123 WARN(1, "cannot free all buffers in pool %d\n", port_pool->id);
4124 return -EIO;
4125 }
4126
4127 port_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004128 port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4129 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004130 num = mvpp2_bm_bufs_add(port, port_pool, pkts_num);
4131 if (num != pkts_num) {
4132 WARN(1, "pool %d: %d of %d allocated\n",
4133 port_pool->id, num, pkts_num);
4134 return -EIO;
4135 }
4136
4137 mvpp2_bm_pool_bufsize_set(port->priv, port_pool,
4138 MVPP2_RX_BUF_SIZE(port_pool->pkt_size));
4139 dev->mtu = mtu;
4140 netdev_update_features(dev);
4141 return 0;
4142}
4143
4144static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4145{
4146 int cpu, cpu_mask = 0;
4147
4148 for_each_present_cpu(cpu)
4149 cpu_mask |= 1 << cpu;
4150 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4151 MVPP2_ISR_ENABLE_INTERRUPT(cpu_mask));
4152}
4153
4154static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4155{
4156 int cpu, cpu_mask = 0;
4157
4158 for_each_present_cpu(cpu)
4159 cpu_mask |= 1 << cpu;
4160 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4161 MVPP2_ISR_DISABLE_INTERRUPT(cpu_mask));
4162}
4163
4164/* Mask the current CPU's Rx/Tx interrupts */
4165static void mvpp2_interrupts_mask(void *arg)
4166{
4167 struct mvpp2_port *port = arg;
4168
Thomas Petazzonia7868412017-03-07 16:53:13 +01004169 mvpp2_percpu_write(port->priv, smp_processor_id(),
4170 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004171}
4172
4173/* Unmask the current CPU's Rx/Tx interrupts */
4174static void mvpp2_interrupts_unmask(void *arg)
4175{
4176 struct mvpp2_port *port = arg;
4177
Thomas Petazzonia7868412017-03-07 16:53:13 +01004178 mvpp2_percpu_write(port->priv, smp_processor_id(),
4179 MVPP2_ISR_RX_TX_MASK_REG(port->id),
4180 (MVPP2_CAUSE_MISC_SUM_MASK |
4181 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004182}
4183
4184/* Port configuration routines */
4185
Thomas Petazzoni26975822017-03-07 16:53:14 +01004186static void mvpp22_port_mii_set(struct mvpp2_port *port)
4187{
4188 u32 val;
4189
4190 return;
4191
4192 /* Only GOP port 0 has an XLG MAC */
4193 if (port->gop_id == 0) {
4194 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
4195 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
4196 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
4197 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
4198 }
4199
4200 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4201 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII)
4202 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4203 else
4204 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4205 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4206 val |= MVPP22_CTRL4_SYNC_BYPASS;
4207 val |= MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4208 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4209}
4210
Marcin Wojtas3f518502014-07-10 16:52:13 -03004211static void mvpp2_port_mii_set(struct mvpp2_port *port)
4212{
Marcin Wojtas08a23752014-07-21 13:48:12 -03004213 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004214
Thomas Petazzoni26975822017-03-07 16:53:14 +01004215 if (port->priv->hw_version == MVPP22)
4216 mvpp22_port_mii_set(port);
4217
Marcin Wojtas08a23752014-07-21 13:48:12 -03004218 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004219
Marcin Wojtas08a23752014-07-21 13:48:12 -03004220 switch (port->phy_interface) {
4221 case PHY_INTERFACE_MODE_SGMII:
4222 val |= MVPP2_GMAC_INBAND_AN_MASK;
4223 break;
4224 case PHY_INTERFACE_MODE_RGMII:
4225 val |= MVPP2_GMAC_PORT_RGMII_MASK;
4226 default:
4227 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
4228 }
4229
4230 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4231}
4232
4233static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
4234{
4235 u32 val;
4236
4237 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4238 val |= MVPP2_GMAC_FC_ADV_EN;
4239 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004240}
4241
4242static void mvpp2_port_enable(struct mvpp2_port *port)
4243{
4244 u32 val;
4245
4246 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4247 val |= MVPP2_GMAC_PORT_EN_MASK;
4248 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
4249 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4250}
4251
4252static void mvpp2_port_disable(struct mvpp2_port *port)
4253{
4254 u32 val;
4255
4256 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4257 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
4258 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4259}
4260
4261/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
4262static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
4263{
4264 u32 val;
4265
4266 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
4267 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
4268 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4269}
4270
4271/* Configure loopback port */
4272static void mvpp2_port_loopback_set(struct mvpp2_port *port)
4273{
4274 u32 val;
4275
4276 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
4277
4278 if (port->speed == 1000)
4279 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
4280 else
4281 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
4282
4283 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4284 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
4285 else
4286 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
4287
4288 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4289}
4290
4291static void mvpp2_port_reset(struct mvpp2_port *port)
4292{
4293 u32 val;
4294
4295 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4296 ~MVPP2_GMAC_PORT_RESET_MASK;
4297 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4298
4299 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4300 MVPP2_GMAC_PORT_RESET_MASK)
4301 continue;
4302}
4303
4304/* Change maximum receive size of the port */
4305static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
4306{
4307 u32 val;
4308
4309 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4310 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
4311 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
4312 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
4313 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4314}
4315
4316/* Set defaults to the MVPP2 port */
4317static void mvpp2_defaults_set(struct mvpp2_port *port)
4318{
4319 int tx_port_num, val, queue, ptxq, lrxq;
4320
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004321 if (port->priv->hw_version == MVPP21) {
4322 /* Configure port to loopback if needed */
4323 if (port->flags & MVPP2_F_LOOPBACK)
4324 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004325
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004326 /* Update TX FIFO MIN Threshold */
4327 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4328 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
4329 /* Min. TX threshold must be less than minimal packet length */
4330 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
4331 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4332 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004333
4334 /* Disable Legacy WRR, Disable EJP, Release from reset */
4335 tx_port_num = mvpp2_egress_port(port);
4336 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
4337 tx_port_num);
4338 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
4339
4340 /* Close bandwidth for all queues */
4341 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
4342 ptxq = mvpp2_txq_phys(port->id, queue);
4343 mvpp2_write(port->priv,
4344 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
4345 }
4346
4347 /* Set refill period to 1 usec, refill tokens
4348 * and bucket size to maximum
4349 */
4350 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
4351 port->priv->tclk / USEC_PER_SEC);
4352 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
4353 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
4354 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
4355 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
4356 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
4357 val = MVPP2_TXP_TOKEN_SIZE_MAX;
4358 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4359
4360 /* Set MaximumLowLatencyPacketSize value to 256 */
4361 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
4362 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
4363 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
4364
4365 /* Enable Rx cache snoop */
4366 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4367 queue = port->rxqs[lrxq]->id;
4368 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4369 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
4370 MVPP2_SNOOP_BUF_HDR_MASK;
4371 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4372 }
4373
4374 /* At default, mask all interrupts to all present cpus */
4375 mvpp2_interrupts_disable(port);
4376}
4377
4378/* Enable/disable receiving packets */
4379static void mvpp2_ingress_enable(struct mvpp2_port *port)
4380{
4381 u32 val;
4382 int lrxq, queue;
4383
4384 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4385 queue = port->rxqs[lrxq]->id;
4386 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4387 val &= ~MVPP2_RXQ_DISABLE_MASK;
4388 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4389 }
4390}
4391
4392static void mvpp2_ingress_disable(struct mvpp2_port *port)
4393{
4394 u32 val;
4395 int lrxq, queue;
4396
4397 for (lrxq = 0; lrxq < rxq_number; lrxq++) {
4398 queue = port->rxqs[lrxq]->id;
4399 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4400 val |= MVPP2_RXQ_DISABLE_MASK;
4401 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4402 }
4403}
4404
4405/* Enable transmit via physical egress queue
4406 * - HW starts take descriptors from DRAM
4407 */
4408static void mvpp2_egress_enable(struct mvpp2_port *port)
4409{
4410 u32 qmap;
4411 int queue;
4412 int tx_port_num = mvpp2_egress_port(port);
4413
4414 /* Enable all initialized TXs. */
4415 qmap = 0;
4416 for (queue = 0; queue < txq_number; queue++) {
4417 struct mvpp2_tx_queue *txq = port->txqs[queue];
4418
4419 if (txq->descs != NULL)
4420 qmap |= (1 << queue);
4421 }
4422
4423 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4424 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
4425}
4426
4427/* Disable transmit via physical egress queue
4428 * - HW doesn't take descriptors from DRAM
4429 */
4430static void mvpp2_egress_disable(struct mvpp2_port *port)
4431{
4432 u32 reg_data;
4433 int delay;
4434 int tx_port_num = mvpp2_egress_port(port);
4435
4436 /* Issue stop command for active channels only */
4437 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4438 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
4439 MVPP2_TXP_SCHED_ENQ_MASK;
4440 if (reg_data != 0)
4441 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
4442 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
4443
4444 /* Wait for all Tx activity to terminate. */
4445 delay = 0;
4446 do {
4447 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
4448 netdev_warn(port->dev,
4449 "Tx stop timed out, status=0x%08x\n",
4450 reg_data);
4451 break;
4452 }
4453 mdelay(1);
4454 delay++;
4455
4456 /* Check port TX Command register that all
4457 * Tx queues are stopped
4458 */
4459 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
4460 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
4461}
4462
4463/* Rx descriptors helper methods */
4464
4465/* Get number of Rx descriptors occupied by received packets */
4466static inline int
4467mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
4468{
4469 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
4470
4471 return val & MVPP2_RXQ_OCCUPIED_MASK;
4472}
4473
4474/* Update Rx queue status with the number of occupied and available
4475 * Rx descriptor slots.
4476 */
4477static inline void
4478mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
4479 int used_count, int free_count)
4480{
4481 /* Decrement the number of used descriptors and increment count
4482 * increment the number of free descriptors.
4483 */
4484 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
4485
4486 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
4487}
4488
4489/* Get pointer to next RX descriptor to be processed by SW */
4490static inline struct mvpp2_rx_desc *
4491mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
4492{
4493 int rx_desc = rxq->next_desc_to_proc;
4494
4495 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
4496 prefetch(rxq->descs + rxq->next_desc_to_proc);
4497 return rxq->descs + rx_desc;
4498}
4499
4500/* Set rx queue offset */
4501static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
4502 int prxq, int offset)
4503{
4504 u32 val;
4505
4506 /* Convert offset from bytes to units of 32 bytes */
4507 offset = offset >> 5;
4508
4509 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4510 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
4511
4512 /* Offset is in */
4513 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
4514 MVPP2_RXQ_PACKET_OFFSET_MASK);
4515
4516 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4517}
4518
4519/* Obtain BM cookie information from descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004520static u32 mvpp2_bm_cookie_build(struct mvpp2_port *port,
4521 struct mvpp2_rx_desc *rx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004522{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004523 int cpu = smp_processor_id();
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004524 int pool;
4525
4526 pool = (mvpp2_rxdesc_status_get(port, rx_desc) &
4527 MVPP2_RXD_BM_POOL_ID_MASK) >>
4528 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004529
4530 return ((pool & 0xFF) << MVPP2_BM_COOKIE_POOL_OFFS) |
4531 ((cpu & 0xFF) << MVPP2_BM_COOKIE_CPU_OFFS);
4532}
4533
4534/* Tx descriptors helper methods */
4535
Marcin Wojtas3f518502014-07-10 16:52:13 -03004536/* Get pointer to next Tx descriptor to be processed (send) by HW */
4537static struct mvpp2_tx_desc *
4538mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
4539{
4540 int tx_desc = txq->next_desc_to_proc;
4541
4542 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
4543 return txq->descs + tx_desc;
4544}
4545
4546/* Update HW with number of aggregated Tx descriptors to be sent */
4547static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
4548{
4549 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004550 mvpp2_percpu_write(port->priv, smp_processor_id(),
4551 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004552}
4553
4554
4555/* Check if there are enough free descriptors in aggregated txq.
4556 * If not, update the number of occupied descriptors and repeat the check.
4557 */
4558static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
4559 struct mvpp2_tx_queue *aggr_txq, int num)
4560{
4561 if ((aggr_txq->count + num) > aggr_txq->size) {
4562 /* Update number of occupied aggregated Tx descriptors */
4563 int cpu = smp_processor_id();
4564 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
4565
4566 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
4567 }
4568
4569 if ((aggr_txq->count + num) > aggr_txq->size)
4570 return -ENOMEM;
4571
4572 return 0;
4573}
4574
4575/* Reserved Tx descriptors allocation request */
4576static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
4577 struct mvpp2_tx_queue *txq, int num)
4578{
4579 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004580 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004581
4582 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004583 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004584
Thomas Petazzonia7868412017-03-07 16:53:13 +01004585 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004586
4587 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
4588}
4589
4590/* Check if there are enough reserved descriptors for transmission.
4591 * If not, request chunk of reserved descriptors and check again.
4592 */
4593static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
4594 struct mvpp2_tx_queue *txq,
4595 struct mvpp2_txq_pcpu *txq_pcpu,
4596 int num)
4597{
4598 int req, cpu, desc_count;
4599
4600 if (txq_pcpu->reserved_num >= num)
4601 return 0;
4602
4603 /* Not enough descriptors reserved! Update the reserved descriptor
4604 * count and check again.
4605 */
4606
4607 desc_count = 0;
4608 /* Compute total of used descriptors */
4609 for_each_present_cpu(cpu) {
4610 struct mvpp2_txq_pcpu *txq_pcpu_aux;
4611
4612 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
4613 desc_count += txq_pcpu_aux->count;
4614 desc_count += txq_pcpu_aux->reserved_num;
4615 }
4616
4617 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
4618 desc_count += req;
4619
4620 if (desc_count >
4621 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
4622 return -ENOMEM;
4623
4624 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
4625
4626 /* OK, the descriptor cound has been updated: check again. */
4627 if (txq_pcpu->reserved_num < num)
4628 return -ENOMEM;
4629 return 0;
4630}
4631
4632/* Release the last allocated Tx descriptor. Useful to handle DMA
4633 * mapping failures in the Tx path.
4634 */
4635static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
4636{
4637 if (txq->next_desc_to_proc == 0)
4638 txq->next_desc_to_proc = txq->last_desc - 1;
4639 else
4640 txq->next_desc_to_proc--;
4641}
4642
4643/* Set Tx descriptors fields relevant for CSUM calculation */
4644static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
4645 int ip_hdr_len, int l4_proto)
4646{
4647 u32 command;
4648
4649 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
4650 * G_L4_chk, L4_type required only for checksum calculation
4651 */
4652 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
4653 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
4654 command |= MVPP2_TXD_IP_CSUM_DISABLE;
4655
4656 if (l3_proto == swab16(ETH_P_IP)) {
4657 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
4658 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
4659 } else {
4660 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
4661 }
4662
4663 if (l4_proto == IPPROTO_TCP) {
4664 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
4665 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
4666 } else if (l4_proto == IPPROTO_UDP) {
4667 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
4668 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
4669 } else {
4670 command |= MVPP2_TXD_L4_CSUM_NOT;
4671 }
4672
4673 return command;
4674}
4675
4676/* Get number of sent descriptors and decrement counter.
4677 * The number of sent descriptors is returned.
4678 * Per-CPU access
4679 */
4680static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
4681 struct mvpp2_tx_queue *txq)
4682{
4683 u32 val;
4684
4685 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004686 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
4687 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004688
4689 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
4690 MVPP2_TRANSMITTED_COUNT_OFFSET;
4691}
4692
4693static void mvpp2_txq_sent_counter_clear(void *arg)
4694{
4695 struct mvpp2_port *port = arg;
4696 int queue;
4697
4698 for (queue = 0; queue < txq_number; queue++) {
4699 int id = port->txqs[queue]->id;
4700
Thomas Petazzonia7868412017-03-07 16:53:13 +01004701 mvpp2_percpu_read(port->priv, smp_processor_id(),
4702 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004703 }
4704}
4705
4706/* Set max sizes for Tx queues */
4707static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
4708{
4709 u32 val, size, mtu;
4710 int txq, tx_port_num;
4711
4712 mtu = port->pkt_size * 8;
4713 if (mtu > MVPP2_TXP_MTU_MAX)
4714 mtu = MVPP2_TXP_MTU_MAX;
4715
4716 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
4717 mtu = 3 * mtu;
4718
4719 /* Indirect access to registers */
4720 tx_port_num = mvpp2_egress_port(port);
4721 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4722
4723 /* Set MTU */
4724 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
4725 val &= ~MVPP2_TXP_MTU_MAX;
4726 val |= mtu;
4727 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
4728
4729 /* TXP token size and all TXQs token size must be larger that MTU */
4730 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
4731 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
4732 if (size < mtu) {
4733 size = mtu;
4734 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
4735 val |= size;
4736 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4737 }
4738
4739 for (txq = 0; txq < txq_number; txq++) {
4740 val = mvpp2_read(port->priv,
4741 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
4742 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
4743
4744 if (size < mtu) {
4745 size = mtu;
4746 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
4747 val |= size;
4748 mvpp2_write(port->priv,
4749 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
4750 val);
4751 }
4752 }
4753}
4754
4755/* Set the number of packets that will be received before Rx interrupt
4756 * will be generated by HW.
4757 */
4758static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004759 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004760{
Thomas Petazzonia7868412017-03-07 16:53:13 +01004761 int cpu = smp_processor_id();
4762
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01004763 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
4764 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004765
Thomas Petazzonia7868412017-03-07 16:53:13 +01004766 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
4767 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
4768 rxq->pkts_coal);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004769}
4770
Thomas Petazzoniab426762017-02-21 11:28:04 +01004771static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
4772{
4773 u64 tmp = (u64)clk_hz * usec;
4774
4775 do_div(tmp, USEC_PER_SEC);
4776
4777 return tmp > U32_MAX ? U32_MAX : tmp;
4778}
4779
4780static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
4781{
4782 u64 tmp = (u64)cycles * USEC_PER_SEC;
4783
4784 do_div(tmp, clk_hz);
4785
4786 return tmp > U32_MAX ? U32_MAX : tmp;
4787}
4788
Marcin Wojtas3f518502014-07-10 16:52:13 -03004789/* Set the time delay in usec before Rx interrupt */
4790static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004791 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004792{
Thomas Petazzoniab426762017-02-21 11:28:04 +01004793 unsigned long freq = port->priv->tclk;
4794 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004795
Thomas Petazzoniab426762017-02-21 11:28:04 +01004796 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
4797 rxq->time_coal =
4798 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
4799
4800 /* re-evaluate to get actual register value */
4801 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
4802 }
4803
Marcin Wojtas3f518502014-07-10 16:52:13 -03004804 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004805}
4806
Marcin Wojtas3f518502014-07-10 16:52:13 -03004807/* Free Tx queue skbuffs */
4808static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
4809 struct mvpp2_tx_queue *txq,
4810 struct mvpp2_txq_pcpu *txq_pcpu, int num)
4811{
4812 int i;
4813
4814 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01004815 struct mvpp2_txq_pcpu_buf *tx_buf =
4816 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004817
Thomas Petazzoni20396132017-03-07 16:53:00 +01004818 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
Thomas Petazzoni83544912016-12-21 11:28:49 +01004819 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01004820 if (tx_buf->skb)
4821 dev_kfree_skb_any(tx_buf->skb);
4822
4823 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004824 }
4825}
4826
4827static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
4828 u32 cause)
4829{
4830 int queue = fls(cause) - 1;
4831
4832 return port->rxqs[queue];
4833}
4834
4835static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
4836 u32 cause)
4837{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02004838 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004839
4840 return port->txqs[queue];
4841}
4842
4843/* Handle end of transmission */
4844static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
4845 struct mvpp2_txq_pcpu *txq_pcpu)
4846{
4847 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
4848 int tx_done;
4849
4850 if (txq_pcpu->cpu != smp_processor_id())
4851 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
4852
4853 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
4854 if (!tx_done)
4855 return;
4856 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
4857
4858 txq_pcpu->count -= tx_done;
4859
4860 if (netif_tx_queue_stopped(nq))
4861 if (txq_pcpu->size - txq_pcpu->count >= MAX_SKB_FRAGS + 1)
4862 netif_tx_wake_queue(nq);
4863}
4864
Marcin Wojtasedc660f2015-08-06 19:00:30 +02004865static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause)
4866{
4867 struct mvpp2_tx_queue *txq;
4868 struct mvpp2_txq_pcpu *txq_pcpu;
4869 unsigned int tx_todo = 0;
4870
4871 while (cause) {
4872 txq = mvpp2_get_tx_queue(port, cause);
4873 if (!txq)
4874 break;
4875
4876 txq_pcpu = this_cpu_ptr(txq->pcpu);
4877
4878 if (txq_pcpu->count) {
4879 mvpp2_txq_done(port, txq, txq_pcpu);
4880 tx_todo += txq_pcpu->count;
4881 }
4882
4883 cause &= ~(1 << txq->log_id);
4884 }
4885 return tx_todo;
4886}
4887
Marcin Wojtas3f518502014-07-10 16:52:13 -03004888/* Rx/Tx queue initialization/cleanup methods */
4889
4890/* Allocate and initialize descriptors for aggr TXQ */
4891static int mvpp2_aggr_txq_init(struct platform_device *pdev,
4892 struct mvpp2_tx_queue *aggr_txq,
4893 int desc_num, int cpu,
4894 struct mvpp2 *priv)
4895{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004896 u32 txq_dma;
4897
Marcin Wojtas3f518502014-07-10 16:52:13 -03004898 /* Allocate memory for TX descriptors */
4899 aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
4900 desc_num * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004901 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004902 if (!aggr_txq->descs)
4903 return -ENOMEM;
4904
Marcin Wojtas3f518502014-07-10 16:52:13 -03004905 aggr_txq->last_desc = aggr_txq->size - 1;
4906
4907 /* Aggr TXQ no reset WA */
4908 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
4909 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
4910
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004911 /* Set Tx descriptors queue starting address indirect
4912 * access
4913 */
4914 if (priv->hw_version == MVPP21)
4915 txq_dma = aggr_txq->descs_dma;
4916 else
4917 txq_dma = aggr_txq->descs_dma >>
4918 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
4919
4920 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004921 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu), desc_num);
4922
4923 return 0;
4924}
4925
4926/* Create a specified Rx queue */
4927static int mvpp2_rxq_init(struct mvpp2_port *port,
4928 struct mvpp2_rx_queue *rxq)
4929
4930{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004931 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004932 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004933
Marcin Wojtas3f518502014-07-10 16:52:13 -03004934 rxq->size = port->rx_ring_size;
4935
4936 /* Allocate memory for RX descriptors */
4937 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
4938 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004939 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004940 if (!rxq->descs)
4941 return -ENOMEM;
4942
Marcin Wojtas3f518502014-07-10 16:52:13 -03004943 rxq->last_desc = rxq->size - 1;
4944
4945 /* Zero occupied and non-occupied counters - direct access */
4946 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
4947
4948 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004949 cpu = smp_processor_id();
4950 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01004951 if (port->priv->hw_version == MVPP21)
4952 rxq_dma = rxq->descs_dma;
4953 else
4954 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01004955 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
4956 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
4957 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004958
4959 /* Set Offset */
4960 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
4961
4962 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01004963 mvpp2_rx_pkts_coal_set(port, rxq);
4964 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004965
4966 /* Add number of descriptors ready for receiving packets */
4967 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
4968
4969 return 0;
4970}
4971
4972/* Push packets received by the RXQ to BM pool */
4973static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
4974 struct mvpp2_rx_queue *rxq)
4975{
4976 int rx_received, i;
4977
4978 rx_received = mvpp2_rxq_received(port, rxq->id);
4979 if (!rx_received)
4980 return;
4981
4982 for (i = 0; i < rx_received; i++) {
4983 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004984 u32 bm = mvpp2_bm_cookie_build(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004985
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01004986 mvpp2_pool_refill(port, bm,
4987 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
4988 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004989 }
4990 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
4991}
4992
4993/* Cleanup Rx queue */
4994static void mvpp2_rxq_deinit(struct mvpp2_port *port,
4995 struct mvpp2_rx_queue *rxq)
4996{
Thomas Petazzonia7868412017-03-07 16:53:13 +01004997 int cpu;
4998
Marcin Wojtas3f518502014-07-10 16:52:13 -03004999 mvpp2_rxq_drop_pkts(port, rxq);
5000
5001 if (rxq->descs)
5002 dma_free_coherent(port->dev->dev.parent,
5003 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5004 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005005 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005006
5007 rxq->descs = NULL;
5008 rxq->last_desc = 0;
5009 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005010 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005011
5012 /* Clear Rx descriptors queue starting address and size;
5013 * free descriptor number
5014 */
5015 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005016 cpu = smp_processor_id();
5017 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5018 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5019 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005020}
5021
5022/* Create and initialize a Tx queue */
5023static int mvpp2_txq_init(struct mvpp2_port *port,
5024 struct mvpp2_tx_queue *txq)
5025{
5026 u32 val;
5027 int cpu, desc, desc_per_txq, tx_port_num;
5028 struct mvpp2_txq_pcpu *txq_pcpu;
5029
5030 txq->size = port->tx_ring_size;
5031
5032 /* Allocate memory for Tx descriptors */
5033 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
5034 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005035 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005036 if (!txq->descs)
5037 return -ENOMEM;
5038
Marcin Wojtas3f518502014-07-10 16:52:13 -03005039 txq->last_desc = txq->size - 1;
5040
5041 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005042 cpu = smp_processor_id();
5043 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5044 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
5045 txq->descs_dma);
5046 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
5047 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
5048 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
5049 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
5050 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
5051 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005052 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005053 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005054
5055 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
5056 * for each existing TXQ.
5057 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
5058 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
5059 */
5060 desc_per_txq = 16;
5061 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
5062 (txq->log_id * desc_per_txq);
5063
Thomas Petazzonia7868412017-03-07 16:53:13 +01005064 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
5065 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
5066 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005067
5068 /* WRR / EJP configuration - indirect access */
5069 tx_port_num = mvpp2_egress_port(port);
5070 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5071
5072 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
5073 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
5074 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
5075 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
5076 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
5077
5078 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
5079 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
5080 val);
5081
5082 for_each_present_cpu(cpu) {
5083 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5084 txq_pcpu->size = txq->size;
Thomas Petazzoni83544912016-12-21 11:28:49 +01005085 txq_pcpu->buffs = kmalloc(txq_pcpu->size *
5086 sizeof(struct mvpp2_txq_pcpu_buf),
5087 GFP_KERNEL);
5088 if (!txq_pcpu->buffs)
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005089 goto error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005090
5091 txq_pcpu->count = 0;
5092 txq_pcpu->reserved_num = 0;
5093 txq_pcpu->txq_put_index = 0;
5094 txq_pcpu->txq_get_index = 0;
5095 }
5096
5097 return 0;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005098
5099error:
5100 for_each_present_cpu(cpu) {
5101 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005102 kfree(txq_pcpu->buffs);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005103 }
5104
5105 dma_free_coherent(port->dev->dev.parent,
5106 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005107 txq->descs, txq->descs_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005108
5109 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005110}
5111
5112/* Free allocated TXQ resources */
5113static void mvpp2_txq_deinit(struct mvpp2_port *port,
5114 struct mvpp2_tx_queue *txq)
5115{
5116 struct mvpp2_txq_pcpu *txq_pcpu;
5117 int cpu;
5118
5119 for_each_present_cpu(cpu) {
5120 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005121 kfree(txq_pcpu->buffs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005122 }
5123
5124 if (txq->descs)
5125 dma_free_coherent(port->dev->dev.parent,
5126 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005127 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005128
5129 txq->descs = NULL;
5130 txq->last_desc = 0;
5131 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005132 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005133
5134 /* Set minimum bandwidth for disabled TXQs */
5135 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
5136
5137 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005138 cpu = smp_processor_id();
5139 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5140 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
5141 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005142}
5143
5144/* Cleanup Tx ports */
5145static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
5146{
5147 struct mvpp2_txq_pcpu *txq_pcpu;
5148 int delay, pending, cpu;
5149 u32 val;
5150
Thomas Petazzonia7868412017-03-07 16:53:13 +01005151 cpu = smp_processor_id();
5152 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5153 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005154 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005155 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005156
5157 /* The napi queue has been stopped so wait for all packets
5158 * to be transmitted.
5159 */
5160 delay = 0;
5161 do {
5162 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
5163 netdev_warn(port->dev,
5164 "port %d: cleaning queue %d timed out\n",
5165 port->id, txq->log_id);
5166 break;
5167 }
5168 mdelay(1);
5169 delay++;
5170
Thomas Petazzonia7868412017-03-07 16:53:13 +01005171 pending = mvpp2_percpu_read(port->priv, cpu,
5172 MVPP2_TXQ_PENDING_REG);
5173 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005174 } while (pending);
5175
5176 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005177 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005178
5179 for_each_present_cpu(cpu) {
5180 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5181
5182 /* Release all packets */
5183 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
5184
5185 /* Reset queue */
5186 txq_pcpu->count = 0;
5187 txq_pcpu->txq_put_index = 0;
5188 txq_pcpu->txq_get_index = 0;
5189 }
5190}
5191
5192/* Cleanup all Tx queues */
5193static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
5194{
5195 struct mvpp2_tx_queue *txq;
5196 int queue;
5197 u32 val;
5198
5199 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
5200
5201 /* Reset Tx ports and delete Tx queues */
5202 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
5203 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5204
5205 for (queue = 0; queue < txq_number; queue++) {
5206 txq = port->txqs[queue];
5207 mvpp2_txq_clean(port, txq);
5208 mvpp2_txq_deinit(port, txq);
5209 }
5210
5211 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5212
5213 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
5214 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5215}
5216
5217/* Cleanup all Rx queues */
5218static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
5219{
5220 int queue;
5221
5222 for (queue = 0; queue < rxq_number; queue++)
5223 mvpp2_rxq_deinit(port, port->rxqs[queue]);
5224}
5225
5226/* Init all Rx queues for port */
5227static int mvpp2_setup_rxqs(struct mvpp2_port *port)
5228{
5229 int queue, err;
5230
5231 for (queue = 0; queue < rxq_number; queue++) {
5232 err = mvpp2_rxq_init(port, port->rxqs[queue]);
5233 if (err)
5234 goto err_cleanup;
5235 }
5236 return 0;
5237
5238err_cleanup:
5239 mvpp2_cleanup_rxqs(port);
5240 return err;
5241}
5242
5243/* Init all tx queues for port */
5244static int mvpp2_setup_txqs(struct mvpp2_port *port)
5245{
5246 struct mvpp2_tx_queue *txq;
5247 int queue, err;
5248
5249 for (queue = 0; queue < txq_number; queue++) {
5250 txq = port->txqs[queue];
5251 err = mvpp2_txq_init(port, txq);
5252 if (err)
5253 goto err_cleanup;
5254 }
5255
Marcin Wojtas3f518502014-07-10 16:52:13 -03005256 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5257 return 0;
5258
5259err_cleanup:
5260 mvpp2_cleanup_txqs(port);
5261 return err;
5262}
5263
5264/* The callback for per-port interrupt */
5265static irqreturn_t mvpp2_isr(int irq, void *dev_id)
5266{
5267 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
5268
5269 mvpp2_interrupts_disable(port);
5270
5271 napi_schedule(&port->napi);
5272
5273 return IRQ_HANDLED;
5274}
5275
5276/* Adjust link */
5277static void mvpp2_link_event(struct net_device *dev)
5278{
5279 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02005280 struct phy_device *phydev = dev->phydev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005281 int status_change = 0;
5282 u32 val;
5283
5284 if (phydev->link) {
5285 if ((port->speed != phydev->speed) ||
5286 (port->duplex != phydev->duplex)) {
5287 u32 val;
5288
5289 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5290 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
5291 MVPP2_GMAC_CONFIG_GMII_SPEED |
5292 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
5293 MVPP2_GMAC_AN_SPEED_EN |
5294 MVPP2_GMAC_AN_DUPLEX_EN);
5295
5296 if (phydev->duplex)
5297 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
5298
5299 if (phydev->speed == SPEED_1000)
5300 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
Thomas Petazzoni2add5112014-07-27 23:21:35 +02005301 else if (phydev->speed == SPEED_100)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005302 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
5303
5304 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5305
5306 port->duplex = phydev->duplex;
5307 port->speed = phydev->speed;
5308 }
5309 }
5310
5311 if (phydev->link != port->link) {
5312 if (!phydev->link) {
5313 port->duplex = -1;
5314 port->speed = 0;
5315 }
5316
5317 port->link = phydev->link;
5318 status_change = 1;
5319 }
5320
5321 if (status_change) {
5322 if (phydev->link) {
5323 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5324 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
5325 MVPP2_GMAC_FORCE_LINK_DOWN);
5326 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5327 mvpp2_egress_enable(port);
5328 mvpp2_ingress_enable(port);
5329 } else {
5330 mvpp2_ingress_disable(port);
5331 mvpp2_egress_disable(port);
5332 }
5333 phy_print_status(phydev);
5334 }
5335}
5336
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005337static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
5338{
5339 ktime_t interval;
5340
5341 if (!port_pcpu->timer_scheduled) {
5342 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01005343 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005344 hrtimer_start(&port_pcpu->tx_done_timer, interval,
5345 HRTIMER_MODE_REL_PINNED);
5346 }
5347}
5348
5349static void mvpp2_tx_proc_cb(unsigned long data)
5350{
5351 struct net_device *dev = (struct net_device *)data;
5352 struct mvpp2_port *port = netdev_priv(dev);
5353 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5354 unsigned int tx_todo, cause;
5355
5356 if (!netif_running(dev))
5357 return;
5358 port_pcpu->timer_scheduled = false;
5359
5360 /* Process all the Tx queues */
5361 cause = (1 << txq_number) - 1;
5362 tx_todo = mvpp2_tx_done(port, cause);
5363
5364 /* Set the timer in case not all the packets were processed */
5365 if (tx_todo)
5366 mvpp2_timer_set(port_pcpu);
5367}
5368
5369static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
5370{
5371 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
5372 struct mvpp2_port_pcpu,
5373 tx_done_timer);
5374
5375 tasklet_schedule(&port_pcpu->tx_done_tasklet);
5376
5377 return HRTIMER_NORESTART;
5378}
5379
Marcin Wojtas3f518502014-07-10 16:52:13 -03005380/* Main RX/TX processing routines */
5381
5382/* Display more error info */
5383static void mvpp2_rx_error(struct mvpp2_port *port,
5384 struct mvpp2_rx_desc *rx_desc)
5385{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005386 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5387 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005388
5389 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
5390 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005391 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
5392 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005393 break;
5394 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005395 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
5396 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005397 break;
5398 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005399 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
5400 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005401 break;
5402 }
5403}
5404
5405/* Handle RX checksum offload */
5406static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
5407 struct sk_buff *skb)
5408{
5409 if (((status & MVPP2_RXD_L3_IP4) &&
5410 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
5411 (status & MVPP2_RXD_L3_IP6))
5412 if (((status & MVPP2_RXD_L4_UDP) ||
5413 (status & MVPP2_RXD_L4_TCP)) &&
5414 (status & MVPP2_RXD_L4_CSUM_OK)) {
5415 skb->csum = 0;
5416 skb->ip_summed = CHECKSUM_UNNECESSARY;
5417 return;
5418 }
5419
5420 skb->ip_summed = CHECKSUM_NONE;
5421}
5422
5423/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
5424static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005425 struct mvpp2_bm_pool *bm_pool, u32 bm)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005426{
Thomas Petazzoni20396132017-03-07 16:53:00 +01005427 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005428 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005429 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005430
Marcin Wojtas3f518502014-07-10 16:52:13 -03005431 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005432 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
5433 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005434 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005435 return -ENOMEM;
5436
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01005437 mvpp2_pool_refill(port, bm, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005438
Marcin Wojtas3f518502014-07-10 16:52:13 -03005439 return 0;
5440}
5441
5442/* Handle tx checksum */
5443static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
5444{
5445 if (skb->ip_summed == CHECKSUM_PARTIAL) {
5446 int ip_hdr_len = 0;
5447 u8 l4_proto;
5448
5449 if (skb->protocol == htons(ETH_P_IP)) {
5450 struct iphdr *ip4h = ip_hdr(skb);
5451
5452 /* Calculate IPv4 checksum and L4 checksum */
5453 ip_hdr_len = ip4h->ihl;
5454 l4_proto = ip4h->protocol;
5455 } else if (skb->protocol == htons(ETH_P_IPV6)) {
5456 struct ipv6hdr *ip6h = ipv6_hdr(skb);
5457
5458 /* Read l4_protocol from one of IPv6 extra headers */
5459 if (skb_network_header_len(skb) > 0)
5460 ip_hdr_len = (skb_network_header_len(skb) >> 2);
5461 l4_proto = ip6h->nexthdr;
5462 } else {
5463 return MVPP2_TXD_L4_CSUM_NOT;
5464 }
5465
5466 return mvpp2_txq_desc_csum(skb_network_offset(skb),
5467 skb->protocol, ip_hdr_len, l4_proto);
5468 }
5469
5470 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
5471}
5472
Marcin Wojtas3f518502014-07-10 16:52:13 -03005473/* Main rx processing */
5474static int mvpp2_rx(struct mvpp2_port *port, int rx_todo,
5475 struct mvpp2_rx_queue *rxq)
5476{
5477 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01005478 int rx_received;
5479 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005480 u32 rcvd_pkts = 0;
5481 u32 rcvd_bytes = 0;
5482
5483 /* Get number of received packets and clamp the to-do */
5484 rx_received = mvpp2_rxq_received(port, rxq->id);
5485 if (rx_todo > rx_received)
5486 rx_todo = rx_received;
5487
Marcin Wojtasb5015852015-12-03 15:20:51 +01005488 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005489 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
5490 struct mvpp2_bm_pool *bm_pool;
5491 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005492 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005493 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005494 phys_addr_t phys_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005495 u32 bm, rx_status;
5496 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005497 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005498
Marcin Wojtasb5015852015-12-03 15:20:51 +01005499 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005500 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
5501 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
5502 rx_bytes -= MVPP2_MH_SIZE;
5503 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
5504 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
5505 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005506
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005507 bm = mvpp2_bm_cookie_build(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005508 pool = mvpp2_bm_cookie_pool_get(bm);
5509 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03005510
5511 /* In case of an error, release the requested buffer pointer
5512 * to the Buffer Manager. This request process is controlled
5513 * by the hardware, and the information about the buffer is
5514 * comprised by the RX descriptor.
5515 */
5516 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Marcin Wojtasb5015852015-12-03 15:20:51 +01005517 err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03005518 dev->stats.rx_errors++;
5519 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01005520 /* Return the buffer to the pool */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005521 mvpp2_pool_refill(port, bm, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005522 continue;
5523 }
5524
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005525 if (bm_pool->frag_size > PAGE_SIZE)
5526 frag_size = 0;
5527 else
5528 frag_size = bm_pool->frag_size;
5529
5530 skb = build_skb(data, frag_size);
5531 if (!skb) {
5532 netdev_warn(port->dev, "skb build failed\n");
5533 goto err_drop_frame;
5534 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03005535
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01005536 err = mvpp2_rx_refill(port, bm_pool, bm);
Marcin Wojtasb5015852015-12-03 15:20:51 +01005537 if (err) {
5538 netdev_err(port->dev, "failed to refill BM pools\n");
5539 goto err_drop_frame;
5540 }
5541
Thomas Petazzoni20396132017-03-07 16:53:00 +01005542 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01005543 bm_pool->buf_size, DMA_FROM_DEVICE);
5544
Marcin Wojtas3f518502014-07-10 16:52:13 -03005545 rcvd_pkts++;
5546 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005547
Thomas Petazzoni0e037282017-02-21 11:28:12 +01005548 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005549 skb_put(skb, rx_bytes);
5550 skb->protocol = eth_type_trans(skb, dev);
5551 mvpp2_rx_csum(port, rx_status, skb);
5552
5553 napi_gro_receive(&port->napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005554 }
5555
5556 if (rcvd_pkts) {
5557 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
5558
5559 u64_stats_update_begin(&stats->syncp);
5560 stats->rx_packets += rcvd_pkts;
5561 stats->rx_bytes += rcvd_bytes;
5562 u64_stats_update_end(&stats->syncp);
5563 }
5564
5565 /* Update Rx queue management counters */
5566 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01005567 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005568
5569 return rx_todo;
5570}
5571
5572static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005573tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005574 struct mvpp2_tx_desc *desc)
5575{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005576 dma_addr_t buf_dma_addr =
5577 mvpp2_txdesc_dma_addr_get(port, desc);
5578 size_t buf_sz =
5579 mvpp2_txdesc_size_get(port, desc);
5580 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
5581 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005582 mvpp2_txq_desc_put(txq);
5583}
5584
5585/* Handle tx fragmentation processing */
5586static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
5587 struct mvpp2_tx_queue *aggr_txq,
5588 struct mvpp2_tx_queue *txq)
5589{
5590 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
5591 struct mvpp2_tx_desc *tx_desc;
5592 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005593 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005594
5595 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
5596 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5597 void *addr = page_address(frag->page.p) + frag->page_offset;
5598
5599 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005600 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5601 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005602
Thomas Petazzoni20396132017-03-07 16:53:00 +01005603 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005604 frag->size,
5605 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01005606 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005607 mvpp2_txq_desc_put(txq);
5608 goto error;
5609 }
5610
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005611 mvpp2_txdesc_offset_set(port, tx_desc,
5612 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
5613 mvpp2_txdesc_dma_addr_set(port, tx_desc,
5614 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005615
5616 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
5617 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005618 mvpp2_txdesc_cmd_set(port, tx_desc,
5619 MVPP2_TXD_L_DESC);
5620 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005621 } else {
5622 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005623 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
5624 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005625 }
5626 }
5627
5628 return 0;
5629
5630error:
5631 /* Release all descriptors that were used to map fragments of
5632 * this packet, as well as the corresponding DMA mappings
5633 */
5634 for (i = i - 1; i >= 0; i--) {
5635 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005636 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005637 }
5638
5639 return -ENOMEM;
5640}
5641
5642/* Main tx processing */
5643static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
5644{
5645 struct mvpp2_port *port = netdev_priv(dev);
5646 struct mvpp2_tx_queue *txq, *aggr_txq;
5647 struct mvpp2_txq_pcpu *txq_pcpu;
5648 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005649 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005650 int frags = 0;
5651 u16 txq_id;
5652 u32 tx_cmd;
5653
5654 txq_id = skb_get_queue_mapping(skb);
5655 txq = port->txqs[txq_id];
5656 txq_pcpu = this_cpu_ptr(txq->pcpu);
5657 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
5658
5659 frags = skb_shinfo(skb)->nr_frags + 1;
5660
5661 /* Check number of available descriptors */
5662 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
5663 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
5664 txq_pcpu, frags)) {
5665 frags = 0;
5666 goto out;
5667 }
5668
5669 /* Get a descriptor for the first part of the packet */
5670 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005671 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
5672 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005673
Thomas Petazzoni20396132017-03-07 16:53:00 +01005674 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005675 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01005676 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005677 mvpp2_txq_desc_put(txq);
5678 frags = 0;
5679 goto out;
5680 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005681
5682 mvpp2_txdesc_offset_set(port, tx_desc,
5683 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
5684 mvpp2_txdesc_dma_addr_set(port, tx_desc,
5685 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005686
5687 tx_cmd = mvpp2_skb_tx_csum(port, skb);
5688
5689 if (frags == 1) {
5690 /* First and Last descriptor */
5691 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005692 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
5693 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005694 } else {
5695 /* First but not Last */
5696 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005697 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
5698 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005699
5700 /* Continue with other skb fragments */
5701 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005702 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005703 frags = 0;
5704 goto out;
5705 }
5706 }
5707
5708 txq_pcpu->reserved_num -= frags;
5709 txq_pcpu->count += frags;
5710 aggr_txq->count += frags;
5711
5712 /* Enable transmit */
5713 wmb();
5714 mvpp2_aggr_txq_pend_desc_add(port, frags);
5715
5716 if (txq_pcpu->size - txq_pcpu->count < MAX_SKB_FRAGS + 1) {
5717 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
5718
5719 netif_tx_stop_queue(nq);
5720 }
5721out:
5722 if (frags > 0) {
5723 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
5724
5725 u64_stats_update_begin(&stats->syncp);
5726 stats->tx_packets++;
5727 stats->tx_bytes += skb->len;
5728 u64_stats_update_end(&stats->syncp);
5729 } else {
5730 dev->stats.tx_dropped++;
5731 dev_kfree_skb_any(skb);
5732 }
5733
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005734 /* Finalize TX processing */
5735 if (txq_pcpu->count >= txq->done_pkts_coal)
5736 mvpp2_txq_done(port, txq, txq_pcpu);
5737
5738 /* Set the timer in case not all frags were processed */
5739 if (txq_pcpu->count <= frags && txq_pcpu->count > 0) {
5740 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5741
5742 mvpp2_timer_set(port_pcpu);
5743 }
5744
Marcin Wojtas3f518502014-07-10 16:52:13 -03005745 return NETDEV_TX_OK;
5746}
5747
5748static inline void mvpp2_cause_error(struct net_device *dev, int cause)
5749{
5750 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
5751 netdev_err(dev, "FCS error\n");
5752 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
5753 netdev_err(dev, "rx fifo overrun error\n");
5754 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
5755 netdev_err(dev, "tx fifo underrun error\n");
5756}
5757
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005758static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005759{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005760 u32 cause_rx_tx, cause_rx, cause_misc;
5761 int rx_done = 0;
5762 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005763 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005764
5765 /* Rx/Tx cause register
5766 *
5767 * Bits 0-15: each bit indicates received packets on the Rx queue
5768 * (bit 0 is for Rx queue 0).
5769 *
5770 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
5771 * (bit 16 is for Tx queue 0).
5772 *
5773 * Each CPU has its own Rx/Tx cause register
5774 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005775 cause_rx_tx = mvpp2_percpu_read(port->priv, cpu,
5776 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005777 cause_rx_tx &= ~MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005778 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
5779
5780 if (cause_misc) {
5781 mvpp2_cause_error(port->dev, cause_misc);
5782
5783 /* Clear the cause register */
5784 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01005785 mvpp2_percpu_write(port->priv, cpu,
5786 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
5787 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005788 }
5789
Marcin Wojtas3f518502014-07-10 16:52:13 -03005790 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
5791
5792 /* Process RX packets */
5793 cause_rx |= port->pending_cause_rx;
5794 while (cause_rx && budget > 0) {
5795 int count;
5796 struct mvpp2_rx_queue *rxq;
5797
5798 rxq = mvpp2_get_rx_queue(port, cause_rx);
5799 if (!rxq)
5800 break;
5801
5802 count = mvpp2_rx(port, budget, rxq);
5803 rx_done += count;
5804 budget -= count;
5805 if (budget > 0) {
5806 /* Clear the bit associated to this Rx queue
5807 * so that next iteration will continue from
5808 * the next Rx queue.
5809 */
5810 cause_rx &= ~(1 << rxq->logic_rxq);
5811 }
5812 }
5813
5814 if (budget > 0) {
5815 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08005816 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005817
5818 mvpp2_interrupts_enable(port);
5819 }
5820 port->pending_cause_rx = cause_rx;
5821 return rx_done;
5822}
5823
5824/* Set hw internals when starting port */
5825static void mvpp2_start_dev(struct mvpp2_port *port)
5826{
Philippe Reynes8e072692016-06-28 00:08:11 +02005827 struct net_device *ndev = port->dev;
5828
Marcin Wojtas3f518502014-07-10 16:52:13 -03005829 mvpp2_gmac_max_rx_size_set(port);
5830 mvpp2_txp_max_tx_size_set(port);
5831
5832 napi_enable(&port->napi);
5833
5834 /* Enable interrupts on all CPUs */
5835 mvpp2_interrupts_enable(port);
5836
5837 mvpp2_port_enable(port);
Philippe Reynes8e072692016-06-28 00:08:11 +02005838 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005839 netif_tx_start_all_queues(port->dev);
5840}
5841
5842/* Set hw internals when stopping port */
5843static void mvpp2_stop_dev(struct mvpp2_port *port)
5844{
Philippe Reynes8e072692016-06-28 00:08:11 +02005845 struct net_device *ndev = port->dev;
5846
Marcin Wojtas3f518502014-07-10 16:52:13 -03005847 /* Stop new packets from arriving to RXQs */
5848 mvpp2_ingress_disable(port);
5849
5850 mdelay(10);
5851
5852 /* Disable interrupts on all CPUs */
5853 mvpp2_interrupts_disable(port);
5854
5855 napi_disable(&port->napi);
5856
5857 netif_carrier_off(port->dev);
5858 netif_tx_stop_all_queues(port->dev);
5859
5860 mvpp2_egress_disable(port);
5861 mvpp2_port_disable(port);
Philippe Reynes8e072692016-06-28 00:08:11 +02005862 phy_stop(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005863}
5864
Marcin Wojtas3f518502014-07-10 16:52:13 -03005865static int mvpp2_check_ringparam_valid(struct net_device *dev,
5866 struct ethtool_ringparam *ring)
5867{
5868 u16 new_rx_pending = ring->rx_pending;
5869 u16 new_tx_pending = ring->tx_pending;
5870
5871 if (ring->rx_pending == 0 || ring->tx_pending == 0)
5872 return -EINVAL;
5873
5874 if (ring->rx_pending > MVPP2_MAX_RXD)
5875 new_rx_pending = MVPP2_MAX_RXD;
5876 else if (!IS_ALIGNED(ring->rx_pending, 16))
5877 new_rx_pending = ALIGN(ring->rx_pending, 16);
5878
5879 if (ring->tx_pending > MVPP2_MAX_TXD)
5880 new_tx_pending = MVPP2_MAX_TXD;
5881 else if (!IS_ALIGNED(ring->tx_pending, 32))
5882 new_tx_pending = ALIGN(ring->tx_pending, 32);
5883
5884 if (ring->rx_pending != new_rx_pending) {
5885 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
5886 ring->rx_pending, new_rx_pending);
5887 ring->rx_pending = new_rx_pending;
5888 }
5889
5890 if (ring->tx_pending != new_tx_pending) {
5891 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
5892 ring->tx_pending, new_tx_pending);
5893 ring->tx_pending = new_tx_pending;
5894 }
5895
5896 return 0;
5897}
5898
Thomas Petazzoni26975822017-03-07 16:53:14 +01005899static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005900{
5901 u32 mac_addr_l, mac_addr_m, mac_addr_h;
5902
5903 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
5904 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
5905 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
5906 addr[0] = (mac_addr_h >> 24) & 0xFF;
5907 addr[1] = (mac_addr_h >> 16) & 0xFF;
5908 addr[2] = (mac_addr_h >> 8) & 0xFF;
5909 addr[3] = mac_addr_h & 0xFF;
5910 addr[4] = mac_addr_m & 0xFF;
5911 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
5912}
5913
5914static int mvpp2_phy_connect(struct mvpp2_port *port)
5915{
5916 struct phy_device *phy_dev;
5917
5918 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
5919 port->phy_interface);
5920 if (!phy_dev) {
5921 netdev_err(port->dev, "cannot connect to phy\n");
5922 return -ENODEV;
5923 }
5924 phy_dev->supported &= PHY_GBIT_FEATURES;
5925 phy_dev->advertising = phy_dev->supported;
5926
Marcin Wojtas3f518502014-07-10 16:52:13 -03005927 port->link = 0;
5928 port->duplex = 0;
5929 port->speed = 0;
5930
5931 return 0;
5932}
5933
5934static void mvpp2_phy_disconnect(struct mvpp2_port *port)
5935{
Philippe Reynes8e072692016-06-28 00:08:11 +02005936 struct net_device *ndev = port->dev;
5937
5938 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005939}
5940
5941static int mvpp2_open(struct net_device *dev)
5942{
5943 struct mvpp2_port *port = netdev_priv(dev);
5944 unsigned char mac_bcast[ETH_ALEN] = {
5945 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
5946 int err;
5947
5948 err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
5949 if (err) {
5950 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
5951 return err;
5952 }
5953 err = mvpp2_prs_mac_da_accept(port->priv, port->id,
5954 dev->dev_addr, true);
5955 if (err) {
5956 netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
5957 return err;
5958 }
5959 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
5960 if (err) {
5961 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
5962 return err;
5963 }
5964 err = mvpp2_prs_def_flow(port);
5965 if (err) {
5966 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
5967 return err;
5968 }
5969
5970 /* Allocate the Rx/Tx queues */
5971 err = mvpp2_setup_rxqs(port);
5972 if (err) {
5973 netdev_err(port->dev, "cannot allocate Rx queues\n");
5974 return err;
5975 }
5976
5977 err = mvpp2_setup_txqs(port);
5978 if (err) {
5979 netdev_err(port->dev, "cannot allocate Tx queues\n");
5980 goto err_cleanup_rxqs;
5981 }
5982
5983 err = request_irq(port->irq, mvpp2_isr, 0, dev->name, port);
5984 if (err) {
5985 netdev_err(port->dev, "cannot request IRQ %d\n", port->irq);
5986 goto err_cleanup_txqs;
5987 }
5988
5989 /* In default link is down */
5990 netif_carrier_off(port->dev);
5991
5992 err = mvpp2_phy_connect(port);
5993 if (err < 0)
5994 goto err_free_irq;
5995
5996 /* Unmask interrupts on all CPUs */
5997 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
5998
5999 mvpp2_start_dev(port);
6000
6001 return 0;
6002
6003err_free_irq:
6004 free_irq(port->irq, port);
6005err_cleanup_txqs:
6006 mvpp2_cleanup_txqs(port);
6007err_cleanup_rxqs:
6008 mvpp2_cleanup_rxqs(port);
6009 return err;
6010}
6011
6012static int mvpp2_stop(struct net_device *dev)
6013{
6014 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006015 struct mvpp2_port_pcpu *port_pcpu;
6016 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006017
6018 mvpp2_stop_dev(port);
6019 mvpp2_phy_disconnect(port);
6020
6021 /* Mask interrupts on all CPUs */
6022 on_each_cpu(mvpp2_interrupts_mask, port, 1);
6023
6024 free_irq(port->irq, port);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006025 for_each_present_cpu(cpu) {
6026 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
6027
6028 hrtimer_cancel(&port_pcpu->tx_done_timer);
6029 port_pcpu->timer_scheduled = false;
6030 tasklet_kill(&port_pcpu->tx_done_tasklet);
6031 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006032 mvpp2_cleanup_rxqs(port);
6033 mvpp2_cleanup_txqs(port);
6034
6035 return 0;
6036}
6037
6038static void mvpp2_set_rx_mode(struct net_device *dev)
6039{
6040 struct mvpp2_port *port = netdev_priv(dev);
6041 struct mvpp2 *priv = port->priv;
6042 struct netdev_hw_addr *ha;
6043 int id = port->id;
6044 bool allmulti = dev->flags & IFF_ALLMULTI;
6045
6046 mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC);
6047 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti);
6048 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti);
6049
6050 /* Remove all port->id's mcast enries */
6051 mvpp2_prs_mcast_del_all(priv, id);
6052
6053 if (allmulti && !netdev_mc_empty(dev)) {
6054 netdev_for_each_mc_addr(ha, dev)
6055 mvpp2_prs_mac_da_accept(priv, id, ha->addr, true);
6056 }
6057}
6058
6059static int mvpp2_set_mac_address(struct net_device *dev, void *p)
6060{
6061 struct mvpp2_port *port = netdev_priv(dev);
6062 const struct sockaddr *addr = p;
6063 int err;
6064
6065 if (!is_valid_ether_addr(addr->sa_data)) {
6066 err = -EADDRNOTAVAIL;
6067 goto error;
6068 }
6069
6070 if (!netif_running(dev)) {
6071 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6072 if (!err)
6073 return 0;
6074 /* Reconfigure parser to accept the original MAC address */
6075 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6076 if (err)
6077 goto error;
6078 }
6079
6080 mvpp2_stop_dev(port);
6081
6082 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6083 if (!err)
6084 goto out_start;
6085
6086 /* Reconfigure parser accept the original MAC address */
6087 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6088 if (err)
6089 goto error;
6090out_start:
6091 mvpp2_start_dev(port);
6092 mvpp2_egress_enable(port);
6093 mvpp2_ingress_enable(port);
6094 return 0;
6095
6096error:
6097 netdev_err(dev, "fail to change MAC address\n");
6098 return err;
6099}
6100
6101static int mvpp2_change_mtu(struct net_device *dev, int mtu)
6102{
6103 struct mvpp2_port *port = netdev_priv(dev);
6104 int err;
6105
Jarod Wilson57779872016-10-17 15:54:06 -04006106 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
6107 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
6108 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
6109 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006110 }
6111
6112 if (!netif_running(dev)) {
6113 err = mvpp2_bm_update_mtu(dev, mtu);
6114 if (!err) {
6115 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6116 return 0;
6117 }
6118
6119 /* Reconfigure BM to the original MTU */
6120 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6121 if (err)
6122 goto error;
6123 }
6124
6125 mvpp2_stop_dev(port);
6126
6127 err = mvpp2_bm_update_mtu(dev, mtu);
6128 if (!err) {
6129 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6130 goto out_start;
6131 }
6132
6133 /* Reconfigure BM to the original MTU */
6134 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6135 if (err)
6136 goto error;
6137
6138out_start:
6139 mvpp2_start_dev(port);
6140 mvpp2_egress_enable(port);
6141 mvpp2_ingress_enable(port);
6142
6143 return 0;
6144
6145error:
6146 netdev_err(dev, "fail to change MTU\n");
6147 return err;
6148}
6149
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006150static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03006151mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6152{
6153 struct mvpp2_port *port = netdev_priv(dev);
6154 unsigned int start;
6155 int cpu;
6156
6157 for_each_possible_cpu(cpu) {
6158 struct mvpp2_pcpu_stats *cpu_stats;
6159 u64 rx_packets;
6160 u64 rx_bytes;
6161 u64 tx_packets;
6162 u64 tx_bytes;
6163
6164 cpu_stats = per_cpu_ptr(port->stats, cpu);
6165 do {
6166 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
6167 rx_packets = cpu_stats->rx_packets;
6168 rx_bytes = cpu_stats->rx_bytes;
6169 tx_packets = cpu_stats->tx_packets;
6170 tx_bytes = cpu_stats->tx_bytes;
6171 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
6172
6173 stats->rx_packets += rx_packets;
6174 stats->rx_bytes += rx_bytes;
6175 stats->tx_packets += tx_packets;
6176 stats->tx_bytes += tx_bytes;
6177 }
6178
6179 stats->rx_errors = dev->stats.rx_errors;
6180 stats->rx_dropped = dev->stats.rx_dropped;
6181 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006182}
6183
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006184static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6185{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006186 int ret;
6187
Philippe Reynes8e072692016-06-28 00:08:11 +02006188 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006189 return -ENOTSUPP;
6190
Philippe Reynes8e072692016-06-28 00:08:11 +02006191 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006192 if (!ret)
6193 mvpp2_link_event(dev);
6194
6195 return ret;
6196}
6197
Marcin Wojtas3f518502014-07-10 16:52:13 -03006198/* Ethtool methods */
6199
Marcin Wojtas3f518502014-07-10 16:52:13 -03006200/* Set interrupt coalescing for ethtools */
6201static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
6202 struct ethtool_coalesce *c)
6203{
6204 struct mvpp2_port *port = netdev_priv(dev);
6205 int queue;
6206
6207 for (queue = 0; queue < rxq_number; queue++) {
6208 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
6209
6210 rxq->time_coal = c->rx_coalesce_usecs;
6211 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01006212 mvpp2_rx_pkts_coal_set(port, rxq);
6213 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006214 }
6215
6216 for (queue = 0; queue < txq_number; queue++) {
6217 struct mvpp2_tx_queue *txq = port->txqs[queue];
6218
6219 txq->done_pkts_coal = c->tx_max_coalesced_frames;
6220 }
6221
Marcin Wojtas3f518502014-07-10 16:52:13 -03006222 return 0;
6223}
6224
6225/* get coalescing for ethtools */
6226static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
6227 struct ethtool_coalesce *c)
6228{
6229 struct mvpp2_port *port = netdev_priv(dev);
6230
6231 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
6232 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
6233 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
6234 return 0;
6235}
6236
6237static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
6238 struct ethtool_drvinfo *drvinfo)
6239{
6240 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
6241 sizeof(drvinfo->driver));
6242 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
6243 sizeof(drvinfo->version));
6244 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
6245 sizeof(drvinfo->bus_info));
6246}
6247
6248static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
6249 struct ethtool_ringparam *ring)
6250{
6251 struct mvpp2_port *port = netdev_priv(dev);
6252
6253 ring->rx_max_pending = MVPP2_MAX_RXD;
6254 ring->tx_max_pending = MVPP2_MAX_TXD;
6255 ring->rx_pending = port->rx_ring_size;
6256 ring->tx_pending = port->tx_ring_size;
6257}
6258
6259static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
6260 struct ethtool_ringparam *ring)
6261{
6262 struct mvpp2_port *port = netdev_priv(dev);
6263 u16 prev_rx_ring_size = port->rx_ring_size;
6264 u16 prev_tx_ring_size = port->tx_ring_size;
6265 int err;
6266
6267 err = mvpp2_check_ringparam_valid(dev, ring);
6268 if (err)
6269 return err;
6270
6271 if (!netif_running(dev)) {
6272 port->rx_ring_size = ring->rx_pending;
6273 port->tx_ring_size = ring->tx_pending;
6274 return 0;
6275 }
6276
6277 /* The interface is running, so we have to force a
6278 * reallocation of the queues
6279 */
6280 mvpp2_stop_dev(port);
6281 mvpp2_cleanup_rxqs(port);
6282 mvpp2_cleanup_txqs(port);
6283
6284 port->rx_ring_size = ring->rx_pending;
6285 port->tx_ring_size = ring->tx_pending;
6286
6287 err = mvpp2_setup_rxqs(port);
6288 if (err) {
6289 /* Reallocate Rx queues with the original ring size */
6290 port->rx_ring_size = prev_rx_ring_size;
6291 ring->rx_pending = prev_rx_ring_size;
6292 err = mvpp2_setup_rxqs(port);
6293 if (err)
6294 goto err_out;
6295 }
6296 err = mvpp2_setup_txqs(port);
6297 if (err) {
6298 /* Reallocate Tx queues with the original ring size */
6299 port->tx_ring_size = prev_tx_ring_size;
6300 ring->tx_pending = prev_tx_ring_size;
6301 err = mvpp2_setup_txqs(port);
6302 if (err)
6303 goto err_clean_rxqs;
6304 }
6305
6306 mvpp2_start_dev(port);
6307 mvpp2_egress_enable(port);
6308 mvpp2_ingress_enable(port);
6309
6310 return 0;
6311
6312err_clean_rxqs:
6313 mvpp2_cleanup_rxqs(port);
6314err_out:
6315 netdev_err(dev, "fail to change ring parameters");
6316 return err;
6317}
6318
6319/* Device ops */
6320
6321static const struct net_device_ops mvpp2_netdev_ops = {
6322 .ndo_open = mvpp2_open,
6323 .ndo_stop = mvpp2_stop,
6324 .ndo_start_xmit = mvpp2_tx,
6325 .ndo_set_rx_mode = mvpp2_set_rx_mode,
6326 .ndo_set_mac_address = mvpp2_set_mac_address,
6327 .ndo_change_mtu = mvpp2_change_mtu,
6328 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02006329 .ndo_do_ioctl = mvpp2_ioctl,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006330};
6331
6332static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08006333 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006334 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006335 .set_coalesce = mvpp2_ethtool_set_coalesce,
6336 .get_coalesce = mvpp2_ethtool_get_coalesce,
6337 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
6338 .get_ringparam = mvpp2_ethtool_get_ringparam,
6339 .set_ringparam = mvpp2_ethtool_set_ringparam,
Philippe Reynesfb773e92016-06-28 00:08:12 +02006340 .get_link_ksettings = phy_ethtool_get_link_ksettings,
6341 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006342};
6343
Marcin Wojtas3f518502014-07-10 16:52:13 -03006344/* Initialize port HW */
6345static int mvpp2_port_init(struct mvpp2_port *port)
6346{
6347 struct device *dev = port->dev->dev.parent;
6348 struct mvpp2 *priv = port->priv;
6349 struct mvpp2_txq_pcpu *txq_pcpu;
6350 int queue, cpu, err;
6351
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006352 if (port->first_rxq + rxq_number >
6353 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006354 return -EINVAL;
6355
6356 /* Disable port */
6357 mvpp2_egress_disable(port);
6358 mvpp2_port_disable(port);
6359
6360 port->txqs = devm_kcalloc(dev, txq_number, sizeof(*port->txqs),
6361 GFP_KERNEL);
6362 if (!port->txqs)
6363 return -ENOMEM;
6364
6365 /* Associate physical Tx queues to this port and initialize.
6366 * The mapping is predefined.
6367 */
6368 for (queue = 0; queue < txq_number; queue++) {
6369 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
6370 struct mvpp2_tx_queue *txq;
6371
6372 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01006373 if (!txq) {
6374 err = -ENOMEM;
6375 goto err_free_percpu;
6376 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006377
6378 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
6379 if (!txq->pcpu) {
6380 err = -ENOMEM;
6381 goto err_free_percpu;
6382 }
6383
6384 txq->id = queue_phy_id;
6385 txq->log_id = queue;
6386 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
6387 for_each_present_cpu(cpu) {
6388 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
6389 txq_pcpu->cpu = cpu;
6390 }
6391
6392 port->txqs[queue] = txq;
6393 }
6394
6395 port->rxqs = devm_kcalloc(dev, rxq_number, sizeof(*port->rxqs),
6396 GFP_KERNEL);
6397 if (!port->rxqs) {
6398 err = -ENOMEM;
6399 goto err_free_percpu;
6400 }
6401
6402 /* Allocate and initialize Rx queue for this port */
6403 for (queue = 0; queue < rxq_number; queue++) {
6404 struct mvpp2_rx_queue *rxq;
6405
6406 /* Map physical Rx queue to port's logical Rx queue */
6407 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08006408 if (!rxq) {
6409 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006410 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08006411 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006412 /* Map this Rx queue to a physical queue */
6413 rxq->id = port->first_rxq + queue;
6414 rxq->port = port->id;
6415 rxq->logic_rxq = queue;
6416
6417 port->rxqs[queue] = rxq;
6418 }
6419
6420 /* Configure Rx queue group interrupt for this port */
Thomas Petazzonia73fef12017-03-07 16:53:16 +01006421 if (priv->hw_version == MVPP21) {
6422 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
6423 rxq_number);
6424 } else {
6425 u32 val;
6426
6427 val = (port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET);
6428 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
6429
6430 val = (rxq_number << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET);
6431 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
6432 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006433
6434 /* Create Rx descriptor rings */
6435 for (queue = 0; queue < rxq_number; queue++) {
6436 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
6437
6438 rxq->size = port->rx_ring_size;
6439 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
6440 rxq->time_coal = MVPP2_RX_COAL_USEC;
6441 }
6442
6443 mvpp2_ingress_disable(port);
6444
6445 /* Port default configuration */
6446 mvpp2_defaults_set(port);
6447
6448 /* Port's classifier configuration */
6449 mvpp2_cls_oversize_rxq_set(port);
6450 mvpp2_cls_port_config(port);
6451
6452 /* Provide an initial Rx packet size */
6453 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
6454
6455 /* Initialize pools for swf */
6456 err = mvpp2_swf_bm_pool_init(port);
6457 if (err)
6458 goto err_free_percpu;
6459
6460 return 0;
6461
6462err_free_percpu:
6463 for (queue = 0; queue < txq_number; queue++) {
6464 if (!port->txqs[queue])
6465 continue;
6466 free_percpu(port->txqs[queue]->pcpu);
6467 }
6468 return err;
6469}
6470
6471/* Ports initialization */
6472static int mvpp2_port_probe(struct platform_device *pdev,
6473 struct device_node *port_node,
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006474 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006475{
6476 struct device_node *phy_node;
6477 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006478 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006479 struct net_device *dev;
6480 struct resource *res;
6481 const char *dt_mac_addr;
6482 const char *mac_from;
6483 char hw_mac_addr[ETH_ALEN];
6484 u32 id;
6485 int features;
6486 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006487 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006488
6489 dev = alloc_etherdev_mqs(sizeof(struct mvpp2_port), txq_number,
6490 rxq_number);
6491 if (!dev)
6492 return -ENOMEM;
6493
6494 phy_node = of_parse_phandle(port_node, "phy", 0);
6495 if (!phy_node) {
6496 dev_err(&pdev->dev, "missing phy\n");
6497 err = -ENODEV;
6498 goto err_free_netdev;
6499 }
6500
6501 phy_mode = of_get_phy_mode(port_node);
6502 if (phy_mode < 0) {
6503 dev_err(&pdev->dev, "incorrect phy mode\n");
6504 err = phy_mode;
6505 goto err_free_netdev;
6506 }
6507
6508 if (of_property_read_u32(port_node, "port-id", &id)) {
6509 err = -EINVAL;
6510 dev_err(&pdev->dev, "missing port-id value\n");
6511 goto err_free_netdev;
6512 }
6513
6514 dev->tx_queue_len = MVPP2_MAX_TXD;
6515 dev->watchdog_timeo = 5 * HZ;
6516 dev->netdev_ops = &mvpp2_netdev_ops;
6517 dev->ethtool_ops = &mvpp2_eth_tool_ops;
6518
6519 port = netdev_priv(dev);
6520
6521 port->irq = irq_of_parse_and_map(port_node, 0);
6522 if (port->irq <= 0) {
6523 err = -EINVAL;
6524 goto err_free_netdev;
6525 }
6526
6527 if (of_property_read_bool(port_node, "marvell,loopback"))
6528 port->flags |= MVPP2_F_LOOPBACK;
6529
6530 port->priv = priv;
6531 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006532 if (priv->hw_version == MVPP21)
6533 port->first_rxq = port->id * rxq_number;
6534 else
6535 port->first_rxq = port->id * priv->max_port_rxqs;
6536
Marcin Wojtas3f518502014-07-10 16:52:13 -03006537 port->phy_node = phy_node;
6538 port->phy_interface = phy_mode;
6539
Thomas Petazzonia7868412017-03-07 16:53:13 +01006540 if (priv->hw_version == MVPP21) {
6541 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
6542 port->base = devm_ioremap_resource(&pdev->dev, res);
6543 if (IS_ERR(port->base)) {
6544 err = PTR_ERR(port->base);
6545 goto err_free_irq;
6546 }
6547 } else {
6548 if (of_property_read_u32(port_node, "gop-port-id",
6549 &port->gop_id)) {
6550 err = -EINVAL;
6551 dev_err(&pdev->dev, "missing gop-port-id value\n");
6552 goto err_free_irq;
6553 }
6554
6555 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006556 }
6557
6558 /* Alloc per-cpu stats */
6559 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
6560 if (!port->stats) {
6561 err = -ENOMEM;
6562 goto err_free_irq;
6563 }
6564
6565 dt_mac_addr = of_get_mac_address(port_node);
6566 if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) {
6567 mac_from = "device tree";
6568 ether_addr_copy(dev->dev_addr, dt_mac_addr);
6569 } else {
Thomas Petazzoni26975822017-03-07 16:53:14 +01006570 if (priv->hw_version == MVPP21)
6571 mvpp21_get_mac_address(port, hw_mac_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006572 if (is_valid_ether_addr(hw_mac_addr)) {
6573 mac_from = "hardware";
6574 ether_addr_copy(dev->dev_addr, hw_mac_addr);
6575 } else {
6576 mac_from = "random";
6577 eth_hw_addr_random(dev);
6578 }
6579 }
6580
6581 port->tx_ring_size = MVPP2_MAX_TXD;
6582 port->rx_ring_size = MVPP2_MAX_RXD;
6583 port->dev = dev;
6584 SET_NETDEV_DEV(dev, &pdev->dev);
6585
6586 err = mvpp2_port_init(port);
6587 if (err < 0) {
6588 dev_err(&pdev->dev, "failed to init port %d\n", id);
6589 goto err_free_stats;
6590 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01006591
6592 mvpp2_port_mii_set(port);
6593 mvpp2_port_periodic_xon_disable(port);
6594
6595 if (priv->hw_version == MVPP21)
6596 mvpp2_port_fc_adv_enable(port);
6597
6598 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006599
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006600 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
6601 if (!port->pcpu) {
6602 err = -ENOMEM;
6603 goto err_free_txq_pcpu;
6604 }
6605
6606 for_each_present_cpu(cpu) {
6607 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
6608
6609 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
6610 HRTIMER_MODE_REL_PINNED);
6611 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
6612 port_pcpu->timer_scheduled = false;
6613
6614 tasklet_init(&port_pcpu->tx_done_tasklet, mvpp2_tx_proc_cb,
6615 (unsigned long)dev);
6616 }
6617
Marcin Wojtas3f518502014-07-10 16:52:13 -03006618 netif_napi_add(dev, &port->napi, mvpp2_poll, NAPI_POLL_WEIGHT);
6619 features = NETIF_F_SG | NETIF_F_IP_CSUM;
6620 dev->features = features | NETIF_F_RXCSUM;
6621 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO;
6622 dev->vlan_features |= features;
6623
Jarod Wilson57779872016-10-17 15:54:06 -04006624 /* MTU range: 68 - 9676 */
6625 dev->min_mtu = ETH_MIN_MTU;
6626 /* 9676 == 9700 - 20 and rounding to 8 */
6627 dev->max_mtu = 9676;
6628
Marcin Wojtas3f518502014-07-10 16:52:13 -03006629 err = register_netdev(dev);
6630 if (err < 0) {
6631 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006632 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006633 }
6634 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
6635
Marcin Wojtas3f518502014-07-10 16:52:13 -03006636 priv->port_list[id] = port;
6637 return 0;
6638
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006639err_free_port_pcpu:
6640 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006641err_free_txq_pcpu:
6642 for (i = 0; i < txq_number; i++)
6643 free_percpu(port->txqs[i]->pcpu);
6644err_free_stats:
6645 free_percpu(port->stats);
6646err_free_irq:
6647 irq_dispose_mapping(port->irq);
6648err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08006649 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006650 free_netdev(dev);
6651 return err;
6652}
6653
6654/* Ports removal routine */
6655static void mvpp2_port_remove(struct mvpp2_port *port)
6656{
6657 int i;
6658
6659 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08006660 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006661 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006662 free_percpu(port->stats);
6663 for (i = 0; i < txq_number; i++)
6664 free_percpu(port->txqs[i]->pcpu);
6665 irq_dispose_mapping(port->irq);
6666 free_netdev(port->dev);
6667}
6668
6669/* Initialize decoding windows */
6670static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
6671 struct mvpp2 *priv)
6672{
6673 u32 win_enable;
6674 int i;
6675
6676 for (i = 0; i < 6; i++) {
6677 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
6678 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
6679
6680 if (i < 4)
6681 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
6682 }
6683
6684 win_enable = 0;
6685
6686 for (i = 0; i < dram->num_cs; i++) {
6687 const struct mbus_dram_window *cs = dram->cs + i;
6688
6689 mvpp2_write(priv, MVPP2_WIN_BASE(i),
6690 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
6691 dram->mbus_dram_target_id);
6692
6693 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
6694 (cs->size - 1) & 0xffff0000);
6695
6696 win_enable |= (1 << i);
6697 }
6698
6699 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
6700}
6701
6702/* Initialize Rx FIFO's */
6703static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
6704{
6705 int port;
6706
6707 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
6708 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
6709 MVPP2_RX_FIFO_PORT_DATA_SIZE);
6710 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
6711 MVPP2_RX_FIFO_PORT_ATTR_SIZE);
6712 }
6713
6714 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
6715 MVPP2_RX_FIFO_PORT_MIN_PKT);
6716 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
6717}
6718
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01006719static void mvpp2_axi_init(struct mvpp2 *priv)
6720{
6721 u32 val, rdval, wrval;
6722
6723 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
6724
6725 /* AXI Bridge Configuration */
6726
6727 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
6728 << MVPP22_AXI_ATTR_CACHE_OFFS;
6729 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6730 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
6731
6732 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
6733 << MVPP22_AXI_ATTR_CACHE_OFFS;
6734 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6735 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
6736
6737 /* BM */
6738 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
6739 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
6740
6741 /* Descriptors */
6742 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
6743 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
6744 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
6745 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
6746
6747 /* Buffer Data */
6748 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
6749 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
6750
6751 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
6752 << MVPP22_AXI_CODE_CACHE_OFFS;
6753 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
6754 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6755 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
6756 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
6757
6758 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
6759 << MVPP22_AXI_CODE_CACHE_OFFS;
6760 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6761 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6762
6763 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
6764
6765 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
6766 << MVPP22_AXI_CODE_CACHE_OFFS;
6767 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
6768 << MVPP22_AXI_CODE_DOMAIN_OFFS;
6769
6770 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
6771}
6772
Marcin Wojtas3f518502014-07-10 16:52:13 -03006773/* Initialize network controller common part HW */
6774static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
6775{
6776 const struct mbus_dram_target_info *dram_target_info;
6777 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03006778 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006779
6780 /* Checks for hardware constraints */
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006781 if (rxq_number % 4 || (rxq_number > priv->max_port_rxqs) ||
Marcin Wojtas3f518502014-07-10 16:52:13 -03006782 (txq_number > MVPP2_MAX_TXQ)) {
6783 dev_err(&pdev->dev, "invalid queue size parameter\n");
6784 return -EINVAL;
6785 }
6786
6787 /* MBUS windows configuration */
6788 dram_target_info = mv_mbus_dram_info();
6789 if (dram_target_info)
6790 mvpp2_conf_mbus_windows(dram_target_info, priv);
6791
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01006792 if (priv->hw_version == MVPP22)
6793 mvpp2_axi_init(priv);
6794
Marcin Wojtas08a23752014-07-21 13:48:12 -03006795 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01006796 if (priv->hw_version == MVPP21) {
6797 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
6798 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
6799 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
6800 } else {
6801 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
6802 val &= ~MVPP22_SMI_POLLING_EN;
6803 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
6804 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03006805
Marcin Wojtas3f518502014-07-10 16:52:13 -03006806 /* Allocate and initialize aggregated TXQs */
6807 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
6808 sizeof(struct mvpp2_tx_queue),
6809 GFP_KERNEL);
6810 if (!priv->aggr_txqs)
6811 return -ENOMEM;
6812
6813 for_each_present_cpu(i) {
6814 priv->aggr_txqs[i].id = i;
6815 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
6816 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i],
6817 MVPP2_AGGR_TXQ_SIZE, i, priv);
6818 if (err < 0)
6819 return err;
6820 }
6821
6822 /* Rx Fifo Init */
6823 mvpp2_rx_fifo_init(priv);
6824
6825 /* Reset Rx queue group interrupt configuration */
Thomas Petazzonia73fef12017-03-07 16:53:16 +01006826 for (i = 0; i < MVPP2_MAX_PORTS; i++) {
6827 if (priv->hw_version == MVPP21) {
6828 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(i),
6829 rxq_number);
6830 continue;
6831 } else {
6832 u32 val;
6833
6834 val = (i << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET);
6835 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
6836
6837 val = (rxq_number << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET);
6838 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
6839 }
6840 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006841
Thomas Petazzoni26975822017-03-07 16:53:14 +01006842 if (priv->hw_version == MVPP21)
6843 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
6844 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006845
6846 /* Allow cache snoop when transmiting packets */
6847 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
6848
6849 /* Buffer Manager initialization */
6850 err = mvpp2_bm_init(pdev, priv);
6851 if (err < 0)
6852 return err;
6853
6854 /* Parser default initialization */
6855 err = mvpp2_prs_default_init(pdev, priv);
6856 if (err < 0)
6857 return err;
6858
6859 /* Classifier default initialization */
6860 mvpp2_cls_init(priv);
6861
6862 return 0;
6863}
6864
6865static int mvpp2_probe(struct platform_device *pdev)
6866{
6867 struct device_node *dn = pdev->dev.of_node;
6868 struct device_node *port_node;
6869 struct mvpp2 *priv;
6870 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006871 void __iomem *base;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006872 int port_count, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006873 int err;
6874
6875 priv = devm_kzalloc(&pdev->dev, sizeof(struct mvpp2), GFP_KERNEL);
6876 if (!priv)
6877 return -ENOMEM;
6878
Thomas Petazzonifaca9242017-03-07 16:53:06 +01006879 priv->hw_version =
6880 (unsigned long)of_device_get_match_data(&pdev->dev);
6881
Marcin Wojtas3f518502014-07-10 16:52:13 -03006882 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01006883 base = devm_ioremap_resource(&pdev->dev, res);
6884 if (IS_ERR(base))
6885 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006886
Thomas Petazzonia7868412017-03-07 16:53:13 +01006887 if (priv->hw_version == MVPP21) {
6888 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
6889 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
6890 if (IS_ERR(priv->lms_base))
6891 return PTR_ERR(priv->lms_base);
6892 } else {
6893 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
6894 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
6895 if (IS_ERR(priv->iface_base))
6896 return PTR_ERR(priv->iface_base);
6897 }
6898
6899 for_each_present_cpu(cpu) {
6900 u32 addr_space_sz;
6901
6902 addr_space_sz = (priv->hw_version == MVPP21 ?
6903 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
6904 priv->cpu_base[cpu] = base + cpu * addr_space_sz;
6905 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006906
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006907 if (priv->hw_version == MVPP21)
6908 priv->max_port_rxqs = 8;
6909 else
6910 priv->max_port_rxqs = 32;
6911
Marcin Wojtas3f518502014-07-10 16:52:13 -03006912 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
6913 if (IS_ERR(priv->pp_clk))
6914 return PTR_ERR(priv->pp_clk);
6915 err = clk_prepare_enable(priv->pp_clk);
6916 if (err < 0)
6917 return err;
6918
6919 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
6920 if (IS_ERR(priv->gop_clk)) {
6921 err = PTR_ERR(priv->gop_clk);
6922 goto err_pp_clk;
6923 }
6924 err = clk_prepare_enable(priv->gop_clk);
6925 if (err < 0)
6926 goto err_pp_clk;
6927
6928 /* Get system's tclk rate */
6929 priv->tclk = clk_get_rate(priv->pp_clk);
6930
6931 /* Initialize network controller */
6932 err = mvpp2_init(pdev, priv);
6933 if (err < 0) {
6934 dev_err(&pdev->dev, "failed to initialize controller\n");
6935 goto err_gop_clk;
6936 }
6937
6938 port_count = of_get_available_child_count(dn);
6939 if (port_count == 0) {
6940 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08006941 err = -ENODEV;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006942 goto err_gop_clk;
6943 }
6944
6945 priv->port_list = devm_kcalloc(&pdev->dev, port_count,
6946 sizeof(struct mvpp2_port *),
6947 GFP_KERNEL);
6948 if (!priv->port_list) {
6949 err = -ENOMEM;
6950 goto err_gop_clk;
6951 }
6952
6953 /* Initialize ports */
Marcin Wojtas3f518502014-07-10 16:52:13 -03006954 for_each_available_child_of_node(dn, port_node) {
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01006955 err = mvpp2_port_probe(pdev, port_node, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006956 if (err < 0)
6957 goto err_gop_clk;
6958 }
6959
6960 platform_set_drvdata(pdev, priv);
6961 return 0;
6962
6963err_gop_clk:
6964 clk_disable_unprepare(priv->gop_clk);
6965err_pp_clk:
6966 clk_disable_unprepare(priv->pp_clk);
6967 return err;
6968}
6969
6970static int mvpp2_remove(struct platform_device *pdev)
6971{
6972 struct mvpp2 *priv = platform_get_drvdata(pdev);
6973 struct device_node *dn = pdev->dev.of_node;
6974 struct device_node *port_node;
6975 int i = 0;
6976
6977 for_each_available_child_of_node(dn, port_node) {
6978 if (priv->port_list[i])
6979 mvpp2_port_remove(priv->port_list[i]);
6980 i++;
6981 }
6982
6983 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
6984 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
6985
6986 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
6987 }
6988
6989 for_each_present_cpu(i) {
6990 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
6991
6992 dma_free_coherent(&pdev->dev,
6993 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
6994 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01006995 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006996 }
6997
6998 clk_disable_unprepare(priv->pp_clk);
6999 clk_disable_unprepare(priv->gop_clk);
7000
7001 return 0;
7002}
7003
7004static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01007005 {
7006 .compatible = "marvell,armada-375-pp2",
7007 .data = (void *)MVPP21,
7008 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03007009 { }
7010};
7011MODULE_DEVICE_TABLE(of, mvpp2_match);
7012
7013static struct platform_driver mvpp2_driver = {
7014 .probe = mvpp2_probe,
7015 .remove = mvpp2_remove,
7016 .driver = {
7017 .name = MVPP2_DRIVER_NAME,
7018 .of_match_table = mvpp2_match,
7019 },
7020};
7021
7022module_platform_driver(mvpp2_driver);
7023
7024MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
7025MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03007026MODULE_LICENSE("GPL v2");