blob: 2231214597b9d849325e65ebf4f708e3218bbdfd [file] [log] [blame]
Alex Daibac427f2015-08-12 15:43:39 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
Alex Daibac427f2015-08-12 15:43:39 +010024#include <linux/circ_buf.h>
25#include "i915_drv.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010026#include "intel_uc.h"
Alex Daibac427f2015-08-12 15:43:39 +010027
Chris Wilson31de7352017-03-16 12:56:18 +000028#include <trace/events/dma_fence.h>
29
Alex Daibac427f2015-08-12 15:43:39 +010030/**
Alex Daifeda33e2015-10-19 16:10:54 -070031 * DOC: GuC-based command submission
Dave Gordon44a28b12015-08-12 15:43:41 +010032 *
Oscar Mateo0d768122017-03-22 10:39:50 -070033 * GuC client:
34 * A i915_guc_client refers to a submission path through GuC. Currently, there
35 * is only one of these (the execbuf_client) and this one is charged with all
36 * submissions to the GuC. This struct is the owner of a doorbell, a process
37 * descriptor and a workqueue (all of them inside a single gem object that
38 * contains all required pages for these elements).
Dave Gordon44a28b12015-08-12 15:43:41 +010039 *
Oscar Mateob09935a2017-03-22 10:39:53 -070040 * GuC stage descriptor:
Oscar Mateo0d768122017-03-22 10:39:50 -070041 * During initialization, the driver allocates a static pool of 1024 such
42 * descriptors, and shares them with the GuC.
43 * Currently, there exists a 1:1 mapping between a i915_guc_client and a
Oscar Mateob09935a2017-03-22 10:39:53 -070044 * guc_stage_desc (via the client's stage_id), so effectively only one
45 * gets used. This stage descriptor lets the GuC know about the doorbell,
46 * workqueue and process descriptor. Theoretically, it also lets the GuC
47 * know about our HW contexts (context ID, etc...), but we actually
Oscar Mateo0d768122017-03-22 10:39:50 -070048 * employ a kind of submission where the GuC uses the LRCA sent via the work
Oscar Mateob09935a2017-03-22 10:39:53 -070049 * item instead (the single guc_stage_desc associated to execbuf client
Oscar Mateo0d768122017-03-22 10:39:50 -070050 * contains information about the default kernel context only, but this is
51 * essentially unused). This is called a "proxy" submission.
Dave Gordon44a28b12015-08-12 15:43:41 +010052 *
53 * The Scratch registers:
54 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
55 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
56 * triggers an interrupt on the GuC via another register write (0xC4C8).
57 * Firmware writes a success/fail code back to the action register after
58 * processes the request. The kernel driver polls waiting for this update and
59 * then proceeds.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010060 * See intel_guc_send()
Dave Gordon44a28b12015-08-12 15:43:41 +010061 *
62 * Doorbells:
63 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
64 * mapped into process space.
65 *
66 * Work Items:
67 * There are several types of work items that the host may place into a
68 * workqueue, each with its own requirements and limitations. Currently only
69 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
70 * represents in-order queue. The kernel driver packs ring tail pointer and an
71 * ELSP context descriptor dword into Work Item.
Dave Gordon7a9347f2016-09-12 21:19:37 +010072 * See guc_wq_item_append()
Dave Gordon44a28b12015-08-12 15:43:41 +010073 *
Oscar Mateo0704df22017-03-22 10:39:47 -070074 * ADS:
75 * The Additional Data Struct (ADS) has pointers for different buffers used by
76 * the GuC. One single gem object contains the ADS struct itself (guc_ads), the
77 * scheduling policies (guc_policies), a structure describing a collection of
78 * register sets (guc_mmio_reg_state) and some extra pages for the GuC to save
79 * its internal state for sleep.
80 *
Dave Gordon44a28b12015-08-12 15:43:41 +010081 */
82
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070083static inline bool is_high_priority(struct i915_guc_client* client)
84{
Oscar Mateob09935a2017-03-22 10:39:53 -070085 return client->priority <= GUC_CLIENT_PRIORITY_HIGH;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -070086}
87
88static int __reserve_doorbell(struct i915_guc_client *client)
89{
90 unsigned long offset;
91 unsigned long end;
92 u16 id;
93
94 GEM_BUG_ON(client->doorbell_id != GUC_DOORBELL_INVALID);
95
96 /*
97 * The bitmap tracks which doorbell registers are currently in use.
98 * It is split into two halves; the first half is used for normal
99 * priority contexts, the second half for high-priority ones.
100 */
101 offset = 0;
102 end = GUC_NUM_DOORBELLS/2;
103 if (is_high_priority(client)) {
104 offset = end;
105 end += offset;
106 }
107
Michel Thierry7f1ea2a2017-05-30 17:05:46 -0700108 id = find_next_zero_bit(client->guc->doorbell_bitmap, end, offset);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700109 if (id == end)
110 return -ENOSPC;
111
112 __set_bit(id, client->guc->doorbell_bitmap);
113 client->doorbell_id = id;
114 DRM_DEBUG_DRIVER("client %u (high prio=%s) reserved doorbell: %d\n",
Oscar Mateob09935a2017-03-22 10:39:53 -0700115 client->stage_id, yesno(is_high_priority(client)),
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700116 id);
117 return 0;
118}
119
120static void __unreserve_doorbell(struct i915_guc_client *client)
121{
122 GEM_BUG_ON(client->doorbell_id == GUC_DOORBELL_INVALID);
123
124 __clear_bit(client->doorbell_id, client->guc->doorbell_bitmap);
125 client->doorbell_id = GUC_DOORBELL_INVALID;
126}
127
Dave Gordon44a28b12015-08-12 15:43:41 +0100128/*
Dave Gordon44a28b12015-08-12 15:43:41 +0100129 * Tell the GuC to allocate or deallocate a specific doorbell
130 */
131
Oscar Mateob09935a2017-03-22 10:39:53 -0700132static int __guc_allocate_doorbell(struct intel_guc *guc, u32 stage_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100133{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100134 u32 action[] = {
135 INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
Oscar Mateob09935a2017-03-22 10:39:53 -0700136 stage_id
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100137 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100138
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100139 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Dave Gordon44a28b12015-08-12 15:43:41 +0100140}
141
Oscar Mateob09935a2017-03-22 10:39:53 -0700142static int __guc_deallocate_doorbell(struct intel_guc *guc, u32 stage_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100143{
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100144 u32 action[] = {
145 INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
Oscar Mateob09935a2017-03-22 10:39:53 -0700146 stage_id
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100147 };
Dave Gordon44a28b12015-08-12 15:43:41 +0100148
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100149 return intel_guc_send(guc, action, ARRAY_SIZE(action));
Sagar Arun Kamble685534e2016-10-12 21:54:41 +0530150}
151
Oscar Mateob09935a2017-03-22 10:39:53 -0700152static struct guc_stage_desc *__get_stage_desc(struct i915_guc_client *client)
Oscar Mateo73b05532017-03-22 10:39:45 -0700153{
Oscar Mateob09935a2017-03-22 10:39:53 -0700154 struct guc_stage_desc *base = client->guc->stage_desc_pool_vaddr;
Oscar Mateo73b05532017-03-22 10:39:45 -0700155
Oscar Mateob09935a2017-03-22 10:39:53 -0700156 return &base[client->stage_id];
Oscar Mateo73b05532017-03-22 10:39:45 -0700157}
158
Dave Gordon44a28b12015-08-12 15:43:41 +0100159/*
160 * Initialise, update, or clear doorbell data shared with the GuC
161 *
162 * These functions modify shared data and so need access to the mapped
163 * client object which contains the page being used for the doorbell
164 */
165
Oscar Mateo397fce82017-03-22 10:39:52 -0700166static void __update_doorbell_desc(struct i915_guc_client *client, u16 new_id)
Dave Gordon44a28b12015-08-12 15:43:41 +0100167{
Oscar Mateob09935a2017-03-22 10:39:53 -0700168 struct guc_stage_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100169
Dave Gordona6674292016-06-13 17:57:32 +0100170 /* Update the GuC's idea of the doorbell ID */
Oscar Mateob09935a2017-03-22 10:39:53 -0700171 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700172 desc->db_id = new_id;
Dave Gordona6674292016-06-13 17:57:32 +0100173}
174
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700175static struct guc_doorbell_info *__get_doorbell(struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100176{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700177 return client->vaddr + client->doorbell_offset;
178}
179
180static bool has_doorbell(struct i915_guc_client *client)
181{
182 if (client->doorbell_id == GUC_DOORBELL_INVALID)
183 return false;
184
185 return test_bit(client->doorbell_id, client->guc->doorbell_bitmap);
186}
187
188static int __create_doorbell(struct i915_guc_client *client)
189{
190 struct guc_doorbell_info *doorbell;
191 int err;
192
193 doorbell = __get_doorbell(client);
194 doorbell->db_status = GUC_DOORBELL_ENABLED;
Michał Winiarski59db36c2017-09-14 12:51:23 +0200195 doorbell->cookie = 0;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700196
Oscar Mateob09935a2017-03-22 10:39:53 -0700197 err = __guc_allocate_doorbell(client->guc, client->stage_id);
Michał Winiarski59db36c2017-09-14 12:51:23 +0200198 if (err)
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700199 doorbell->db_status = GUC_DOORBELL_DISABLED;
Michał Winiarski59db36c2017-09-14 12:51:23 +0200200
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700201 return err;
202}
203
204static int __destroy_doorbell(struct i915_guc_client *client)
205{
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700206 struct drm_i915_private *dev_priv = guc_to_i915(client->guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700207 struct guc_doorbell_info *doorbell;
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700208 u16 db_id = client->doorbell_id;
209
210 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700211
212 doorbell = __get_doorbell(client);
213 doorbell->db_status = GUC_DOORBELL_DISABLED;
214 doorbell->cookie = 0;
215
Oscar Mateoed2ec71f2017-03-22 10:39:51 -0700216 /* Doorbell release flow requires that we wait for GEN8_DRB_VALID bit
217 * to go to zero after updating db_status before we call the GuC to
218 * release the doorbell */
219 if (wait_for_us(!(I915_READ(GEN8_DRBREGL(db_id)) & GEN8_DRB_VALID), 10))
220 WARN_ONCE(true, "Doorbell never became invalid after disable\n");
221
Oscar Mateob09935a2017-03-22 10:39:53 -0700222 return __guc_deallocate_doorbell(client->guc, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700223}
224
Oscar Mateo397fce82017-03-22 10:39:52 -0700225static int create_doorbell(struct i915_guc_client *client)
226{
227 int ret;
228
229 ret = __reserve_doorbell(client);
230 if (ret)
231 return ret;
232
233 __update_doorbell_desc(client, client->doorbell_id);
234
235 ret = __create_doorbell(client);
236 if (ret)
237 goto err;
238
239 return 0;
240
241err:
242 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
243 __unreserve_doorbell(client);
244 return ret;
245}
246
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700247static int destroy_doorbell(struct i915_guc_client *client)
248{
249 int err;
250
251 GEM_BUG_ON(!has_doorbell(client));
Dave Gordon44a28b12015-08-12 15:43:41 +0100252
Dave Gordon44a28b12015-08-12 15:43:41 +0100253 /* XXX: wait for any interrupts */
254 /* XXX: wait for workqueue to drain */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700255
256 err = __destroy_doorbell(client);
257 if (err)
258 return err;
259
260 __update_doorbell_desc(client, GUC_DOORBELL_INVALID);
261
262 __unreserve_doorbell(client);
263
264 return 0;
Dave Gordon44a28b12015-08-12 15:43:41 +0100265}
266
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700267static unsigned long __select_cacheline(struct intel_guc* guc)
Dave Gordonf10d69a2016-06-13 17:57:33 +0100268{
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700269 unsigned long offset;
Dave Gordon44a28b12015-08-12 15:43:41 +0100270
Dave Gordon44a28b12015-08-12 15:43:41 +0100271 /* Doorbell uses a single cache line within a page */
272 offset = offset_in_page(guc->db_cacheline);
273
274 /* Moving to next cache line to reduce contention */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700275 guc->db_cacheline += cache_line_size();
Dave Gordon44a28b12015-08-12 15:43:41 +0100276
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700277 DRM_DEBUG_DRIVER("reserved cacheline 0x%lx, next 0x%x, linesize %u\n",
278 offset, guc->db_cacheline, cache_line_size());
Dave Gordon44a28b12015-08-12 15:43:41 +0100279 return offset;
280}
281
Chris Wilsonbd00e732017-03-23 23:00:00 +0000282static inline struct guc_process_desc *
283__get_process_desc(struct i915_guc_client *client)
284{
285 return client->vaddr + client->proc_desc_offset;
286}
287
Dave Gordon44a28b12015-08-12 15:43:41 +0100288/*
289 * Initialise the process descriptor shared with the GuC firmware.
290 */
Dave Gordon7a9347f2016-09-12 21:19:37 +0100291static void guc_proc_desc_init(struct intel_guc *guc,
Dave Gordon44a28b12015-08-12 15:43:41 +0100292 struct i915_guc_client *client)
293{
294 struct guc_process_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100295
Chris Wilsonbd00e732017-03-23 23:00:00 +0000296 desc = memset(__get_process_desc(client), 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100297
298 /*
299 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
300 * space for ring3 clients (set them as in mmap_ioctl) or kernel
301 * space for kernel clients (map on demand instead? May make debug
302 * easier to have it mapped).
303 */
304 desc->wq_base_addr = 0;
305 desc->db_base_addr = 0;
306
Oscar Mateob09935a2017-03-22 10:39:53 -0700307 desc->stage_id = client->stage_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100308 desc->wq_size_bytes = client->wq_size;
309 desc->wq_status = WQ_STATUS_ACTIVE;
310 desc->priority = client->priority;
Dave Gordon44a28b12015-08-12 15:43:41 +0100311}
312
313/*
Oscar Mateob09935a2017-03-22 10:39:53 -0700314 * Initialise/clear the stage descriptor shared with the GuC firmware.
Dave Gordon44a28b12015-08-12 15:43:41 +0100315 *
316 * This descriptor tells the GuC where (in GGTT space) to find the important
317 * data structures relating to this client (doorbell, process descriptor,
318 * write queue, etc).
319 */
Oscar Mateob09935a2017-03-22 10:39:53 -0700320static void guc_stage_desc_init(struct intel_guc *guc,
321 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100322{
Alex Dai397097b2016-01-23 11:58:14 -0800323 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000324 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +0100325 struct i915_gem_context *ctx = client->owner;
Oscar Mateob09935a2017-03-22 10:39:53 -0700326 struct guc_stage_desc *desc;
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100327 unsigned int tmp;
Dave Gordon86e06cc2016-04-19 16:08:36 +0100328 u32 gfx_addr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100329
Oscar Mateob09935a2017-03-22 10:39:53 -0700330 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700331 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100332
Oscar Mateob09935a2017-03-22 10:39:53 -0700333 desc->attribute = GUC_STAGE_DESC_ATTR_ACTIVE | GUC_STAGE_DESC_ATTR_KERNEL;
334 desc->stage_id = client->stage_id;
Oscar Mateo73b05532017-03-22 10:39:45 -0700335 desc->priority = client->priority;
336 desc->db_id = client->doorbell_id;
Dave Gordon44a28b12015-08-12 15:43:41 +0100337
Chris Wilsonbafb0fc2016-08-27 08:54:01 +0100338 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
Chris Wilson9021ad02016-05-24 14:53:37 +0100339 struct intel_context *ce = &ctx->engine[engine->id];
Dave Gordonc18468c2016-08-09 15:19:22 +0100340 uint32_t guc_engine_id = engine->guc_id;
Oscar Mateo73b05532017-03-22 10:39:45 -0700341 struct guc_execlist_context *lrc = &desc->lrc[guc_engine_id];
Alex Daid1675192015-08-12 15:43:43 +0100342
343 /* TODO: We have a design issue to be solved here. Only when we
344 * receive the first batch, we know which engine is used by the
345 * user. But here GuC expects the lrc and ring to be pinned. It
346 * is not an issue for default context, which is the only one
347 * for now who owns a GuC client. But for future owner of GuC
348 * client, need to make sure lrc is pinned prior to enter here.
349 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100350 if (!ce->state)
Alex Daid1675192015-08-12 15:43:43 +0100351 break; /* XXX: continue? */
352
Oscar Mateo0d768122017-03-22 10:39:50 -0700353 /*
Oscar Mateob09935a2017-03-22 10:39:53 -0700354 * XXX: When this is a GUC_STAGE_DESC_ATTR_KERNEL client (proxy
Oscar Mateo0d768122017-03-22 10:39:50 -0700355 * submission or, in other words, not using a direct submission
356 * model) the KMD's LRCA is not used for any work submission.
357 * Instead, the GuC uses the LRCA of the user mode context (see
358 * guc_wq_item_append below).
359 */
Chris Wilson9021ad02016-05-24 14:53:37 +0100360 lrc->context_desc = lower_32_bits(ce->lrc_desc);
Alex Daid1675192015-08-12 15:43:43 +0100361
362 /* The state page is after PPHWSP */
Oscar Mateo0d768122017-03-22 10:39:50 -0700363 lrc->ring_lrca =
Chris Wilson4741da92016-12-24 19:31:46 +0000364 guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
Oscar Mateob09935a2017-03-22 10:39:53 -0700365
366 /* XXX: In direct submission, the GuC wants the HW context id
367 * here. In proxy submission, it wants the stage id */
368 lrc->context_id = (client->stage_id << GUC_ELC_CTXID_OFFSET) |
Dave Gordonc18468c2016-08-09 15:19:22 +0100369 (guc_engine_id << GUC_ELC_ENGINE_OFFSET);
Alex Daid1675192015-08-12 15:43:43 +0100370
Chris Wilson4741da92016-12-24 19:31:46 +0000371 lrc->ring_begin = guc_ggtt_offset(ce->ring->vma);
Chris Wilson57e88532016-08-15 10:48:57 +0100372 lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
373 lrc->ring_next_free_location = lrc->ring_begin;
Alex Daid1675192015-08-12 15:43:43 +0100374 lrc->ring_current_tail_pointer_value = 0;
375
Oscar Mateo73b05532017-03-22 10:39:45 -0700376 desc->engines_used |= (1 << guc_engine_id);
Alex Daid1675192015-08-12 15:43:43 +0100377 }
378
Dave Gordone02757d2016-08-09 15:19:21 +0100379 DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
Oscar Mateo73b05532017-03-22 10:39:45 -0700380 client->engines, desc->engines_used);
381 WARN_ON(desc->engines_used == 0);
Alex Daid1675192015-08-12 15:43:43 +0100382
Dave Gordon44a28b12015-08-12 15:43:41 +0100383 /*
Dave Gordon86e06cc2016-04-19 16:08:36 +0100384 * The doorbell, process descriptor, and workqueue are all parts
385 * of the client object, which the GuC will reference via the GGTT
Dave Gordon44a28b12015-08-12 15:43:41 +0100386 */
Chris Wilson4741da92016-12-24 19:31:46 +0000387 gfx_addr = guc_ggtt_offset(client->vma);
Oscar Mateo73b05532017-03-22 10:39:45 -0700388 desc->db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
Dave Gordon86e06cc2016-04-19 16:08:36 +0100389 client->doorbell_offset;
Oscar Mateo73b05532017-03-22 10:39:45 -0700390 desc->db_trigger_cpu = (uintptr_t)__get_doorbell(client);
391 desc->db_trigger_uk = gfx_addr + client->doorbell_offset;
392 desc->process_desc = gfx_addr + client->proc_desc_offset;
393 desc->wq_addr = gfx_addr + client->wq_offset;
394 desc->wq_size = client->wq_size;
Dave Gordon44a28b12015-08-12 15:43:41 +0100395
Oscar Mateo73b05532017-03-22 10:39:45 -0700396 desc->desc_private = (uintptr_t)client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100397}
398
Oscar Mateob09935a2017-03-22 10:39:53 -0700399static void guc_stage_desc_fini(struct intel_guc *guc,
400 struct i915_guc_client *client)
Dave Gordon44a28b12015-08-12 15:43:41 +0100401{
Oscar Mateob09935a2017-03-22 10:39:53 -0700402 struct guc_stage_desc *desc;
Dave Gordon44a28b12015-08-12 15:43:41 +0100403
Oscar Mateob09935a2017-03-22 10:39:53 -0700404 desc = __get_stage_desc(client);
Oscar Mateo73b05532017-03-22 10:39:45 -0700405 memset(desc, 0, sizeof(*desc));
Dave Gordon44a28b12015-08-12 15:43:41 +0100406}
407
Dave Gordon7a9347f2016-09-12 21:19:37 +0100408/* Construct a Work Item and append it to the GuC's Work Queue */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000409static void guc_wq_item_append(struct i915_guc_client *client,
Dave Gordon7a9347f2016-09-12 21:19:37 +0100410 struct drm_i915_gem_request *rq)
Dave Gordon44a28b12015-08-12 15:43:41 +0100411{
Dave Gordon0a31afb2016-05-13 15:36:34 +0100412 /* wqi_len is in DWords, and does not include the one-word header */
413 const size_t wqi_size = sizeof(struct guc_wq_item);
Oscar Mateoada8c412017-09-12 14:36:37 -0700414 const u32 wqi_len = wqi_size / sizeof(u32) - 1;
Dave Gordonc18468c2016-08-09 15:19:22 +0100415 struct intel_engine_cs *engine = rq->engine;
Oscar Mateoada8c412017-09-12 14:36:37 -0700416 struct i915_gem_context *ctx = rq->ctx;
Chris Wilsonbd00e732017-03-23 23:00:00 +0000417 struct guc_process_desc *desc = __get_process_desc(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100418 struct guc_wq_item *wqi;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000419 u32 freespace, tail, wq_off;
Dave Gordon44a28b12015-08-12 15:43:41 +0100420
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200421 /* Free space is guaranteed */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000422 freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100423 GEM_BUG_ON(freespace < wqi_size);
424
Oscar Mateoada8c412017-09-12 14:36:37 -0700425 tail = intel_ring_set_tail(rq->ring, rq->tail) / sizeof(u64);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100426 GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
Dave Gordon44a28b12015-08-12 15:43:41 +0100427
428 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
429 * should not have the case where structure wqi is across page, neither
430 * wrapped to the beginning. This simplifies the implementation below.
431 *
432 * XXX: if not the case, we need save data to a temp wqi and copy it to
433 * workqueue buffer dw by dw.
434 */
Dave Gordon0a31afb2016-05-13 15:36:34 +0100435 BUILD_BUG_ON(wqi_size != 16);
Dave Gordon44a28b12015-08-12 15:43:41 +0100436
Dave Gordon0a31afb2016-05-13 15:36:34 +0100437 /* postincrement WQ tail for next time */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000438 wq_off = client->wq_tail;
Chris Wilsondadd4812016-09-09 14:11:57 +0100439 GEM_BUG_ON(wq_off & (wqi_size - 1));
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000440 client->wq_tail += wqi_size;
441 client->wq_tail &= client->wq_size - 1;
Dave Gordon0a31afb2016-05-13 15:36:34 +0100442
443 /* WQ starts from the page after doorbell / process_desc */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000444 wqi = client->vaddr + wq_off + GUC_DB_SIZE;
Dave Gordon44a28b12015-08-12 15:43:41 +0100445
Dave Gordon0a31afb2016-05-13 15:36:34 +0100446 /* Now fill in the 4-word work queue item */
Dave Gordon44a28b12015-08-12 15:43:41 +0100447 wqi->header = WQ_TYPE_INORDER |
Oscar Mateoada8c412017-09-12 14:36:37 -0700448 (wqi_len << WQ_LEN_SHIFT) |
449 (engine->guc_id << WQ_TARGET_SHIFT) |
450 WQ_NO_WCFLUSH_WAIT;
Dave Gordon44a28b12015-08-12 15:43:41 +0100451
Oscar Mateoada8c412017-09-12 14:36:37 -0700452 wqi->context_desc = lower_32_bits(intel_lr_context_descriptor(ctx, engine));
Dave Gordon44a28b12015-08-12 15:43:41 +0100453
Oscar Mateo0d768122017-03-22 10:39:50 -0700454 wqi->submit_element_info = tail << WQ_RING_TAIL_SHIFT;
Chris Wilson65e47602016-10-28 13:58:49 +0100455 wqi->fence_id = rq->global_seqno;
Dave Gordon44a28b12015-08-12 15:43:41 +0100456}
457
Oscar Mateo397fce82017-03-22 10:39:52 -0700458static void guc_reset_wq(struct i915_guc_client *client)
459{
Chris Wilsonbd00e732017-03-23 23:00:00 +0000460 struct guc_process_desc *desc = __get_process_desc(client);
Oscar Mateo397fce82017-03-22 10:39:52 -0700461
462 desc->head = 0;
463 desc->tail = 0;
464
465 client->wq_tail = 0;
466}
467
Michał Winiarski59db36c2017-09-14 12:51:23 +0200468static void guc_ring_doorbell(struct i915_guc_client *client)
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100469{
Chris Wilsonbd00e732017-03-23 23:00:00 +0000470 struct guc_process_desc *desc = __get_process_desc(client);
Michał Winiarski59db36c2017-09-14 12:51:23 +0200471 struct guc_doorbell_info *db;
472 u32 cookie;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100473
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100474 /* Update the tail so it is visible to GuC */
Michal Wajdeczko776594d2016-12-15 19:53:21 +0000475 desc->tail = client->wq_tail;
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100476
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100477 /* pointer of current doorbell cacheline */
Michał Winiarski59db36c2017-09-14 12:51:23 +0200478 db = __get_doorbell(client);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100479
Michał Winiarski59db36c2017-09-14 12:51:23 +0200480 /* we're not expecting the doorbell cookie to change behind our back */
481 cookie = READ_ONCE(db->cookie);
482 WARN_ON_ONCE(xchg(&db->cookie, cookie + 1) != cookie);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100483
Michał Winiarski59db36c2017-09-14 12:51:23 +0200484 /* XXX: doorbell was lost and need to acquire it again */
485 GEM_BUG_ON(db->db_status != GUC_DOORBELL_ENABLED);
Dave Gordon10d2c3e2016-06-13 17:57:31 +0100486}
487
Dave Gordon44a28b12015-08-12 15:43:41 +0100488/**
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200489 * i915_guc_submit() - Submit commands through GuC
490 * @engine: engine associated with the commands
Dave Gordon7c2c2702016-05-13 15:36:32 +0100491 *
492 * The only error here arises if the doorbell hardware isn't functioning
493 * as expected, which really shouln't happen.
Dave Gordon44a28b12015-08-12 15:43:41 +0100494 */
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200495static void i915_guc_submit(struct intel_engine_cs *engine)
Dave Gordon44a28b12015-08-12 15:43:41 +0100496{
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200497 struct drm_i915_private *dev_priv = engine->i915;
498 struct intel_guc *guc = &dev_priv->guc;
Dave Gordon7c2c2702016-05-13 15:36:32 +0100499 struct i915_guc_client *client = guc->execbuf_client;
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200500 struct execlist_port *port = engine->execlist_port;
501 unsigned int engine_id = engine->id;
502 unsigned int n;
Dave Gordon44a28b12015-08-12 15:43:41 +0100503
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200504 for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) {
505 struct drm_i915_gem_request *rq;
506 unsigned int count;
Akash Goeled4596ea2016-10-25 22:05:23 +0530507
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200508 rq = port_unpack(&port[n], &count);
509 if (rq && count == 0) {
510 port_set(&port[n], port_pack(rq, ++count));
Chris Wilson0c335182017-02-28 11:28:03 +0000511
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200512 if (i915_vma_is_map_and_fenceable(rq->ring->vma))
513 POSTING_READ_FW(GUC_STATUS);
Dave Gordon44a28b12015-08-12 15:43:41 +0100514
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200515 spin_lock(&client->wq_lock);
Dave Gordon0a31afb2016-05-13 15:36:34 +0100516
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200517 guc_wq_item_append(client, rq);
Michał Winiarski59db36c2017-09-14 12:51:23 +0200518 guc_ring_doorbell(client);
Dave Gordon44a28b12015-08-12 15:43:41 +0100519
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200520 client->submissions[engine_id] += 1;
521
522 spin_unlock(&client->wq_lock);
523 }
524 }
Chris Wilson34ba5a82016-11-29 12:10:24 +0000525}
526
Chris Wilson31de7352017-03-16 12:56:18 +0000527static void nested_enable_signaling(struct drm_i915_gem_request *rq)
528{
529 /* If we use dma_fence_enable_sw_signaling() directly, lockdep
530 * detects an ordering issue between the fence lockclass and the
531 * global_timeline. This circular dependency can only occur via 2
532 * different fences (but same fence lockclass), so we use the nesting
533 * annotation here to prevent the warn, equivalent to the nesting
534 * inside i915_gem_request_submit() for when we also enable the
535 * signaler.
536 */
537
538 if (test_and_set_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT,
539 &rq->fence.flags))
540 return;
541
542 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags));
543 trace_dma_fence_enable_signal(&rq->fence);
544
545 spin_lock_nested(&rq->lock, SINGLE_DEPTH_NESTING);
Chris Wilsonf7b02a52017-04-26 09:06:59 +0100546 intel_engine_enable_signaling(rq, true);
Chris Wilson31de7352017-03-16 12:56:18 +0000547 spin_unlock(&rq->lock);
548}
549
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100550static void port_assign(struct execlist_port *port,
551 struct drm_i915_gem_request *rq)
552{
553 GEM_BUG_ON(rq == port_request(port));
554
555 if (port_isset(port))
556 i915_gem_request_put(port_request(port));
557
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200558 port_set(port, port_pack(i915_gem_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100559 nested_enable_signaling(rq);
560}
561
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200562static void i915_guc_dequeue(struct intel_engine_cs *engine)
Chris Wilson31de7352017-03-16 12:56:18 +0000563{
564 struct execlist_port *port = engine->execlist_port;
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200565 struct drm_i915_gem_request *last = NULL;
Chris Wilson31de7352017-03-16 12:56:18 +0000566 bool submit = false;
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200567 struct rb_node *rb;
568
569 if (port_isset(port))
570 port++;
Chris Wilson31de7352017-03-16 12:56:18 +0000571
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000572 spin_lock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000573 rb = engine->execlist_first;
Chris Wilson6c067572017-05-17 13:10:03 +0100574 GEM_BUG_ON(rb_first(&engine->execlist_queue) != rb);
Chris Wilson31de7352017-03-16 12:56:18 +0000575 while (rb) {
Chris Wilson6c067572017-05-17 13:10:03 +0100576 struct i915_priolist *p = rb_entry(rb, typeof(*p), node);
577 struct drm_i915_gem_request *rq, *rn;
Chris Wilson31de7352017-03-16 12:56:18 +0000578
Chris Wilson6c067572017-05-17 13:10:03 +0100579 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
580 if (last && rq->ctx != last->ctx) {
581 if (port != engine->execlist_port) {
582 __list_del_many(&p->requests,
583 &rq->priotree.link);
584 goto done;
585 }
Chris Wilson31de7352017-03-16 12:56:18 +0000586
Michał Winiarskif63078a2017-05-23 12:23:59 +0200587 if (submit)
588 port_assign(port, last);
Chris Wilson6c067572017-05-17 13:10:03 +0100589 port++;
590 }
591
592 INIT_LIST_HEAD(&rq->priotree.link);
593 rq->priotree.priority = INT_MAX;
594
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200595 __i915_gem_request_submit(rq);
Chris Wilson6c067572017-05-17 13:10:03 +0100596 trace_i915_gem_request_in(rq, port_index(port, engine));
597 last = rq;
598 submit = true;
Chris Wilson31de7352017-03-16 12:56:18 +0000599 }
600
601 rb = rb_next(rb);
Chris Wilson6c067572017-05-17 13:10:03 +0100602 rb_erase(&p->node, &engine->execlist_queue);
603 INIT_LIST_HEAD(&p->requests);
604 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100605 kmem_cache_free(engine->i915->priorities, p);
Chris Wilson31de7352017-03-16 12:56:18 +0000606 }
Chris Wilson6c067572017-05-17 13:10:03 +0100607done:
608 engine->execlist_first = rb;
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200609 if (submit) {
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100610 port_assign(port, last);
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200611 i915_guc_submit(engine);
612 }
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000613 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson31de7352017-03-16 12:56:18 +0000614}
615
616static void i915_guc_irq_handler(unsigned long data)
617{
618 struct intel_engine_cs *engine = (struct intel_engine_cs *)data;
619 struct execlist_port *port = engine->execlist_port;
620 struct drm_i915_gem_request *rq;
Chris Wilson31de7352017-03-16 12:56:18 +0000621
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200622 rq = port_request(&port[0]);
623 while (rq && i915_gem_request_completed(rq)) {
624 trace_i915_gem_request_out(rq);
625 i915_gem_request_put(rq);
626
627 port[0] = port[1];
628 memset(&port[1], 0, sizeof(port[1]));
629
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100630 rq = port_request(&port[0]);
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200631 }
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100632
Michał Winiarski85e2fe62017-09-14 10:32:13 +0200633 if (!port_isset(&port[1]))
634 i915_guc_dequeue(engine);
Chris Wilson31de7352017-03-16 12:56:18 +0000635}
636
Dave Gordon44a28b12015-08-12 15:43:41 +0100637/*
638 * Everything below here is concerned with setup & teardown, and is
639 * therefore not part of the somewhat time-critical batch-submission
640 * path of i915_guc_submit() above.
641 */
642
643/**
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000644 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
Chris Wilson8b797af2016-08-15 10:48:51 +0100645 * @guc: the guc
646 * @size: size of area to allocate (both virtual space and memory)
Alex Daibac427f2015-08-12 15:43:39 +0100647 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100648 * This is a wrapper to create an object for use with the GuC. In order to
649 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
650 * both some backing storage and a range inside the Global GTT. We must pin
651 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
652 * range is reserved inside GuC.
Alex Daibac427f2015-08-12 15:43:39 +0100653 *
Chris Wilson8b797af2016-08-15 10:48:51 +0100654 * Return: A i915_vma if successful, otherwise an ERR_PTR.
Alex Daibac427f2015-08-12 15:43:39 +0100655 */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000656struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
Alex Daibac427f2015-08-12 15:43:39 +0100657{
Chris Wilson8b797af2016-08-15 10:48:51 +0100658 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Alex Daibac427f2015-08-12 15:43:39 +0100659 struct drm_i915_gem_object *obj;
Chris Wilson8b797af2016-08-15 10:48:51 +0100660 struct i915_vma *vma;
661 int ret;
Alex Daibac427f2015-08-12 15:43:39 +0100662
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000663 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100664 if (IS_ERR(obj))
Chris Wilson8b797af2016-08-15 10:48:51 +0100665 return ERR_CAST(obj);
Alex Daibac427f2015-08-12 15:43:39 +0100666
Chris Wilsona01cb372017-01-16 15:21:30 +0000667 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilson8b797af2016-08-15 10:48:51 +0100668 if (IS_ERR(vma))
669 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100670
Chris Wilson8b797af2016-08-15 10:48:51 +0100671 ret = i915_vma_pin(vma, 0, PAGE_SIZE,
672 PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
673 if (ret) {
674 vma = ERR_PTR(ret);
675 goto err;
Alex Daibac427f2015-08-12 15:43:39 +0100676 }
677
Chris Wilson8b797af2016-08-15 10:48:51 +0100678 return vma;
679
680err:
681 i915_gem_object_put(obj);
682 return vma;
Alex Daibac427f2015-08-12 15:43:39 +0100683}
684
Dave Gordon84b7f882016-08-09 15:19:20 +0100685/* Check that a doorbell register is in the expected state */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700686static bool doorbell_ok(struct intel_guc *guc, u16 db_id)
Dave Gordon84b7f882016-08-09 15:19:20 +0100687{
688 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700689 u32 drbregl;
690 bool valid;
Dave Gordon84b7f882016-08-09 15:19:20 +0100691
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700692 GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID);
693
694 drbregl = I915_READ(GEN8_DRBREGL(db_id));
695 valid = drbregl & GEN8_DRB_VALID;
696
697 if (test_bit(db_id, guc->doorbell_bitmap) == valid)
Dave Gordon84b7f882016-08-09 15:19:20 +0100698 return true;
699
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700700 DRM_DEBUG_DRIVER("Doorbell %d has unexpected state (0x%x): valid=%s\n",
701 db_id, drbregl, yesno(valid));
Dave Gordon84b7f882016-08-09 15:19:20 +0100702
703 return false;
704}
705
Dave Gordon4d757872016-06-13 17:57:34 +0100706/*
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700707 * If the GuC thinks that the doorbell is unassigned (e.g. because we reset and
708 * reloaded the GuC FW) we can use this function to tell the GuC to reassign the
709 * doorbell to the rightful owner.
710 */
711static int __reset_doorbell(struct i915_guc_client* client, u16 db_id)
712{
713 int err;
714
Oscar Mateo397fce82017-03-22 10:39:52 -0700715 __update_doorbell_desc(client, db_id);
716 err = __create_doorbell(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700717 if (!err)
718 err = __destroy_doorbell(client);
719
720 return err;
721}
722
723/*
Oscar Mateo397fce82017-03-22 10:39:52 -0700724 * Set up & tear down each unused doorbell in turn, to ensure that all doorbell
725 * HW is (re)initialised. For that end, we might have to borrow the first
726 * client. Also, tell GuC about all the doorbells in use by all clients.
727 * We do this because the KMD, the GuC and the doorbell HW can easily go out of
728 * sync (e.g. we can reset the GuC, but not the doorbel HW).
Dave Gordon4d757872016-06-13 17:57:34 +0100729 */
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700730static int guc_init_doorbell_hw(struct intel_guc *guc)
Dave Gordon4d757872016-06-13 17:57:34 +0100731{
Dave Gordon4d757872016-06-13 17:57:34 +0100732 struct i915_guc_client *client = guc->execbuf_client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700733 bool recreate_first_client = false;
734 u16 db_id;
735 int ret;
Dave Gordon4d757872016-06-13 17:57:34 +0100736
Oscar Mateo397fce82017-03-22 10:39:52 -0700737 /* For unused doorbells, make sure they are disabled */
738 for_each_clear_bit(db_id, guc->doorbell_bitmap, GUC_NUM_DOORBELLS) {
739 if (doorbell_ok(guc, db_id))
Dave Gordon8888cd02016-08-09 15:19:19 +0100740 continue;
741
Oscar Mateo397fce82017-03-22 10:39:52 -0700742 if (has_doorbell(client)) {
743 /* Borrow execbuf_client (we will recreate it later) */
744 destroy_doorbell(client);
745 recreate_first_client = true;
746 }
747
748 ret = __reset_doorbell(client, db_id);
749 WARN(ret, "Doorbell %u reset failed, err %d\n", db_id, ret);
Dave Gordon4d757872016-06-13 17:57:34 +0100750 }
751
Oscar Mateo397fce82017-03-22 10:39:52 -0700752 if (recreate_first_client) {
753 ret = __reserve_doorbell(client);
754 if (unlikely(ret)) {
755 DRM_ERROR("Couldn't re-reserve first client db: %d\n", ret);
756 return ret;
757 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700758
Oscar Mateo397fce82017-03-22 10:39:52 -0700759 __update_doorbell_desc(client, client->doorbell_id);
760 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700761
Oscar Mateo397fce82017-03-22 10:39:52 -0700762 /* Now for every client (and not only execbuf_client) make sure their
763 * doorbells are known by the GuC */
764 //for (client = client_list; client != NULL; client = client->next)
765 {
766 ret = __create_doorbell(client);
767 if (ret) {
768 DRM_ERROR("Couldn't recreate client %u doorbell: %d\n",
Oscar Mateob09935a2017-03-22 10:39:53 -0700769 client->stage_id, ret);
Oscar Mateo397fce82017-03-22 10:39:52 -0700770 return ret;
771 }
772 }
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700773
Oscar Mateo397fce82017-03-22 10:39:52 -0700774 /* Read back & verify all (used & unused) doorbell registers */
775 for (db_id = 0; db_id < GUC_NUM_DOORBELLS; ++db_id)
776 WARN_ON(!doorbell_ok(guc, db_id));
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700777
778 return 0;
Dave Gordon4d757872016-06-13 17:57:34 +0100779}
780
Dave Gordon44a28b12015-08-12 15:43:41 +0100781/**
782 * guc_client_alloc() - Allocate an i915_guc_client
Dave Gordon0daf5562016-06-10 18:29:25 +0100783 * @dev_priv: driver private data structure
Chris Wilsonceae5312016-08-17 13:42:42 +0100784 * @engines: The set of engines to enable for this client
Dave Gordon44a28b12015-08-12 15:43:41 +0100785 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
786 * The kernel client to replace ExecList submission is created with
787 * NORMAL priority. Priority of a client for scheduler can be HIGH,
788 * while a preemption context can use CRITICAL.
Alex Daifeda33e2015-10-19 16:10:54 -0700789 * @ctx: the context that owns the client (we use the default render
790 * context)
Dave Gordon44a28b12015-08-12 15:43:41 +0100791 *
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100792 * Return: An i915_guc_client object if success, else NULL.
Dave Gordon44a28b12015-08-12 15:43:41 +0100793 */
Dave Gordon0daf5562016-06-10 18:29:25 +0100794static struct i915_guc_client *
795guc_client_alloc(struct drm_i915_private *dev_priv,
Dave Gordone02757d2016-08-09 15:19:21 +0100796 uint32_t engines,
Dave Gordon0daf5562016-06-10 18:29:25 +0100797 uint32_t priority,
798 struct i915_gem_context *ctx)
Dave Gordon44a28b12015-08-12 15:43:41 +0100799{
800 struct i915_guc_client *client;
Dave Gordon44a28b12015-08-12 15:43:41 +0100801 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +0100802 struct i915_vma *vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000803 void *vaddr;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700804 int ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100805
806 client = kzalloc(sizeof(*client), GFP_KERNEL);
807 if (!client)
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700808 return ERR_PTR(-ENOMEM);
Dave Gordon44a28b12015-08-12 15:43:41 +0100809
Dave Gordon44a28b12015-08-12 15:43:41 +0100810 client->guc = guc;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700811 client->owner = ctx;
Dave Gordone02757d2016-08-09 15:19:21 +0100812 client->engines = engines;
813 client->priority = priority;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700814 client->doorbell_id = GUC_DOORBELL_INVALID;
815 client->wq_offset = GUC_DB_SIZE;
816 client->wq_size = GUC_WQ_SIZE;
817 spin_lock_init(&client->wq_lock);
Dave Gordon44a28b12015-08-12 15:43:41 +0100818
Oscar Mateob09935a2017-03-22 10:39:53 -0700819 ret = ida_simple_get(&guc->stage_ids, 0, GUC_MAX_STAGE_DESCRIPTORS,
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700820 GFP_KERNEL);
821 if (ret < 0)
822 goto err_client;
823
Oscar Mateob09935a2017-03-22 10:39:53 -0700824 client->stage_id = ret;
Dave Gordon44a28b12015-08-12 15:43:41 +0100825
826 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
Michal Wajdeczkof9cda042017-01-13 17:41:57 +0000827 vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700828 if (IS_ERR(vma)) {
829 ret = PTR_ERR(vma);
830 goto err_id;
831 }
Dave Gordon44a28b12015-08-12 15:43:41 +0100832
Dave Gordon0d92a6a2016-04-19 16:08:34 +0100833 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
Chris Wilson8b797af2016-08-15 10:48:51 +0100834 client->vma = vma;
Chris Wilson72aa0d82016-11-02 17:50:47 +0000835
836 vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700837 if (IS_ERR(vaddr)) {
838 ret = PTR_ERR(vaddr);
839 goto err_vma;
840 }
Chris Wilson72aa0d82016-11-02 17:50:47 +0000841 client->vaddr = vaddr;
Chris Wilsondadd4812016-09-09 14:11:57 +0100842
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700843 client->doorbell_offset = __select_cacheline(guc);
Dave Gordon44a28b12015-08-12 15:43:41 +0100844
845 /*
846 * Since the doorbell only requires a single cacheline, we can save
847 * space by putting the application process descriptor in the same
848 * page. Use the half of the page that doesn't include the doorbell.
849 */
850 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
851 client->proc_desc_offset = 0;
852 else
853 client->proc_desc_offset = (GUC_DB_SIZE / 2);
854
Dave Gordon7a9347f2016-09-12 21:19:37 +0100855 guc_proc_desc_init(guc, client);
Oscar Mateob09935a2017-03-22 10:39:53 -0700856 guc_stage_desc_init(guc, client);
Chris Wilson4d357af2016-11-29 12:10:23 +0000857
Oscar Mateo397fce82017-03-22 10:39:52 -0700858 ret = create_doorbell(client);
859 if (ret)
860 goto err_vaddr;
Dave Gordon44a28b12015-08-12 15:43:41 +0100861
Oscar Mateob09935a2017-03-22 10:39:53 -0700862 DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: stage_id %u\n",
863 priority, client, client->engines, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700864 DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%lx\n",
865 client->doorbell_id, client->doorbell_offset);
Dave Gordon44a28b12015-08-12 15:43:41 +0100866
867 return client;
Oscar Mateo397fce82017-03-22 10:39:52 -0700868
869err_vaddr:
870 i915_gem_object_unpin_map(client->vma->obj);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700871err_vma:
872 i915_vma_unpin_and_release(&client->vma);
873err_id:
Oscar Mateob09935a2017-03-22 10:39:53 -0700874 ida_simple_remove(&guc->stage_ids, client->stage_id);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700875err_client:
876 kfree(client);
Joonas Lahtinenabddffd2017-03-22 10:39:44 -0700877 return ERR_PTR(ret);
Dave Gordon44a28b12015-08-12 15:43:41 +0100878}
879
Oscar Mateo397fce82017-03-22 10:39:52 -0700880static void guc_client_free(struct i915_guc_client *client)
881{
882 /*
883 * XXX: wait for any outstanding submissions before freeing memory.
884 * Be sure to drop any locks
885 */
886
887 /* FIXME: in many cases, by the time we get here the GuC has been
888 * reset, so we cannot destroy the doorbell properly. Ignore the
889 * error message for now */
890 destroy_doorbell(client);
Oscar Mateob09935a2017-03-22 10:39:53 -0700891 guc_stage_desc_fini(client->guc, client);
Oscar Mateo397fce82017-03-22 10:39:52 -0700892 i915_gem_object_unpin_map(client->vma->obj);
893 i915_vma_unpin_and_release(&client->vma);
Oscar Mateob09935a2017-03-22 10:39:53 -0700894 ida_simple_remove(&client->guc->stage_ids, client->stage_id);
Oscar Mateo397fce82017-03-22 10:39:52 -0700895 kfree(client);
896}
897
Oscar Mateoe9eb8032017-09-12 14:36:35 -0700898static void guc_policy_init(struct guc_policy *policy)
899{
900 policy->execution_quantum = POLICY_DEFAULT_EXECUTION_QUANTUM_US;
901 policy->preemption_time = POLICY_DEFAULT_PREEMPTION_TIME_US;
902 policy->fault_time = POLICY_DEFAULT_FAULT_TIME_US;
903 policy->policy_flags = 0;
904}
905
Dave Gordon7a9347f2016-09-12 21:19:37 +0100906static void guc_policies_init(struct guc_policies *policies)
Alex Dai463704d2015-12-18 12:00:10 -0800907{
908 struct guc_policy *policy;
909 u32 p, i;
910
Oscar Mateoe9eb8032017-09-12 14:36:35 -0700911 policies->dpc_promote_time = POLICY_DEFAULT_DPC_PROMOTE_TIME_US;
Alex Dai463704d2015-12-18 12:00:10 -0800912 policies->max_num_work_items = POLICY_MAX_NUM_WI;
913
Oscar Mateob09935a2017-03-22 10:39:53 -0700914 for (p = 0; p < GUC_CLIENT_PRIORITY_NUM; p++) {
Alex Dai397097b2016-01-23 11:58:14 -0800915 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
Alex Dai463704d2015-12-18 12:00:10 -0800916 policy = &policies->policy[p][i];
917
Oscar Mateoe9eb8032017-09-12 14:36:35 -0700918 guc_policy_init(policy);
Alex Dai463704d2015-12-18 12:00:10 -0800919 }
920 }
921
922 policies->is_valid = 1;
923}
924
Michel Thierrya922c0c2017-09-13 09:56:01 +0100925/*
926 * The first 80 dwords of the register state context, containing the
927 * execlists and ppgtt registers.
928 */
929#define LR_HW_CONTEXT_SIZE (80 * sizeof(u32))
930
Oscar Mateo0704df22017-03-22 10:39:47 -0700931static int guc_ads_create(struct intel_guc *guc)
Alex Dai68371a92015-12-18 12:00:09 -0800932{
933 struct drm_i915_private *dev_priv = guc_to_i915(guc);
Chris Wilson8b797af2016-08-15 10:48:51 +0100934 struct i915_vma *vma;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000935 struct page *page;
936 /* The ads obj includes the struct itself and buffers passed to GuC */
937 struct {
938 struct guc_ads ads;
939 struct guc_policies policies;
940 struct guc_mmio_reg_state reg_state;
941 u8 reg_state_buffer[GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE];
942 } __packed *blob;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000943 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530944 enum intel_engine_id id;
Michel Thierrya922c0c2017-09-13 09:56:01 +0100945 const u32 skipped_offset = LRC_HEADER_PAGES * PAGE_SIZE;
946 const u32 skipped_size = LRC_PPHWSP_SZ * PAGE_SIZE + LR_HW_CONTEXT_SIZE;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000947 u32 base;
Alex Dai68371a92015-12-18 12:00:09 -0800948
Oscar Mateo3950bf32017-03-22 10:39:46 -0700949 GEM_BUG_ON(guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -0800950
Oscar Mateo3950bf32017-03-22 10:39:46 -0700951 vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(sizeof(*blob)));
952 if (IS_ERR(vma))
953 return PTR_ERR(vma);
954
955 guc->ads_vma = vma;
Alex Dai68371a92015-12-18 12:00:09 -0800956
Chris Wilson8b797af2016-08-15 10:48:51 +0100957 page = i915_vma_first_page(vma);
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000958 blob = kmap(page);
959
960 /* GuC scheduling policies */
961 guc_policies_init(&blob->policies);
962
963 /* MMIO reg state */
964 for_each_engine(engine, dev_priv, id) {
Oscar Mateo35815ea2017-03-22 10:39:54 -0700965 blob->reg_state.white_list[engine->guc_id].mmio_start =
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000966 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
967
968 /* Nothing to be saved or restored for now. */
Oscar Mateo35815ea2017-03-22 10:39:54 -0700969 blob->reg_state.white_list[engine->guc_id].count = 0;
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000970 }
Alex Dai68371a92015-12-18 12:00:09 -0800971
972 /*
973 * The GuC requires a "Golden Context" when it reinitialises
974 * engines after a reset. Here we use the Render ring default
975 * context, which must already exist and be pinned in the GGTT,
976 * so its address won't change after we've told the GuC where
Michel Thierrya922c0c2017-09-13 09:56:01 +0100977 * to find it. Note that we have to skip our header (1 page),
978 * because our GuC shared data is there.
Alex Dai68371a92015-12-18 12:00:09 -0800979 */
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000980 blob->ads.golden_context_lrca =
Michel Thierrya922c0c2017-09-13 09:56:01 +0100981 guc_ggtt_offset(dev_priv->kernel_context->engine[RCS].state) + skipped_offset;
Alex Dai68371a92015-12-18 12:00:09 -0800982
Michel Thierrya922c0c2017-09-13 09:56:01 +0100983 /*
984 * The GuC expects us to exclude the portion of the context image that
985 * it skips from the size it is to read. It starts reading from after
986 * the execlist context (so skipping the first page [PPHWSP] and 80
987 * dwords). Weird guc is weird.
988 */
Akash Goel3b3f1652016-10-13 22:44:48 +0530989 for_each_engine(engine, dev_priv, id)
Michel Thierrya922c0c2017-09-13 09:56:01 +0100990 blob->ads.eng_state_size[engine->guc_id] = engine->context_size - skipped_size;
Alex Dai68371a92015-12-18 12:00:09 -0800991
Michal Wajdeczko16f11f42017-03-14 13:33:09 +0000992 base = guc_ggtt_offset(vma);
993 blob->ads.scheduler_policies = base + ptr_offset(blob, policies);
994 blob->ads.reg_state_buffer = base + ptr_offset(blob, reg_state_buffer);
995 blob->ads.reg_state_addr = base + ptr_offset(blob, reg_state);
Alex Dai5c148e02015-12-18 12:00:11 -0800996
Alex Dai68371a92015-12-18 12:00:09 -0800997 kunmap(page);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700998
999 return 0;
1000}
1001
Oscar Mateo0704df22017-03-22 10:39:47 -07001002static void guc_ads_destroy(struct intel_guc *guc)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001003{
1004 i915_vma_unpin_and_release(&guc->ads_vma);
Alex Dai68371a92015-12-18 12:00:09 -08001005}
1006
Alex Daibac427f2015-08-12 15:43:39 +01001007/*
Oscar Mateo397fce82017-03-22 10:39:52 -07001008 * Set up the memory resources to be shared with the GuC (via the GGTT)
1009 * at firmware loading time.
Alex Daibac427f2015-08-12 15:43:39 +01001010 */
Dave Gordonbeffa512016-06-10 18:29:26 +01001011int i915_guc_submission_init(struct drm_i915_private *dev_priv)
Alex Daibac427f2015-08-12 15:43:39 +01001012{
Alex Daibac427f2015-08-12 15:43:39 +01001013 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson8b797af2016-08-15 10:48:51 +01001014 struct i915_vma *vma;
Oscar Mateo73b05532017-03-22 10:39:45 -07001015 void *vaddr;
Oscar Mateo3950bf32017-03-22 10:39:46 -07001016 int ret;
Alex Daibac427f2015-08-12 15:43:39 +01001017
Oscar Mateob09935a2017-03-22 10:39:53 -07001018 if (guc->stage_desc_pool)
Oscar Mateo3950bf32017-03-22 10:39:46 -07001019 return 0;
Alex Daibac427f2015-08-12 15:43:39 +01001020
Oscar Mateob09935a2017-03-22 10:39:53 -07001021 vma = intel_guc_allocate_vma(guc,
1022 PAGE_ALIGN(sizeof(struct guc_stage_desc) *
1023 GUC_MAX_STAGE_DESCRIPTORS));
Chris Wilson8b797af2016-08-15 10:48:51 +01001024 if (IS_ERR(vma))
1025 return PTR_ERR(vma);
Alex Daibac427f2015-08-12 15:43:39 +01001026
Oscar Mateob09935a2017-03-22 10:39:53 -07001027 guc->stage_desc_pool = vma;
Oscar Mateo73b05532017-03-22 10:39:45 -07001028
Oscar Mateob09935a2017-03-22 10:39:53 -07001029 vaddr = i915_gem_object_pin_map(guc->stage_desc_pool->obj, I915_MAP_WB);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001030 if (IS_ERR(vaddr)) {
1031 ret = PTR_ERR(vaddr);
1032 goto err_vma;
1033 }
Oscar Mateo73b05532017-03-22 10:39:45 -07001034
Oscar Mateob09935a2017-03-22 10:39:53 -07001035 guc->stage_desc_pool_vaddr = vaddr;
Oscar Mateo73b05532017-03-22 10:39:45 -07001036
Oscar Mateo3950bf32017-03-22 10:39:46 -07001037 ret = intel_guc_log_create(guc);
1038 if (ret < 0)
1039 goto err_vaddr;
1040
Oscar Mateo0704df22017-03-22 10:39:47 -07001041 ret = guc_ads_create(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001042 if (ret < 0)
1043 goto err_log;
1044
Oscar Mateob09935a2017-03-22 10:39:53 -07001045 ida_init(&guc->stage_ids);
Alex Dai68371a92015-12-18 12:00:09 -08001046
Alex Daibac427f2015-08-12 15:43:39 +01001047 return 0;
Chris Wilson4d357af2016-11-29 12:10:23 +00001048
Oscar Mateo3950bf32017-03-22 10:39:46 -07001049err_log:
1050 intel_guc_log_destroy(guc);
1051err_vaddr:
Oscar Mateob09935a2017-03-22 10:39:53 -07001052 i915_gem_object_unpin_map(guc->stage_desc_pool->obj);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001053err_vma:
Oscar Mateob09935a2017-03-22 10:39:53 -07001054 i915_vma_unpin_and_release(&guc->stage_desc_pool);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001055 return ret;
1056}
1057
1058void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
1059{
1060 struct intel_guc *guc = &dev_priv->guc;
1061
Oscar Mateob09935a2017-03-22 10:39:53 -07001062 ida_destroy(&guc->stage_ids);
Oscar Mateo0704df22017-03-22 10:39:47 -07001063 guc_ads_destroy(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001064 intel_guc_log_destroy(guc);
Oscar Mateob09935a2017-03-22 10:39:53 -07001065 i915_gem_object_unpin_map(guc->stage_desc_pool->obj);
1066 i915_vma_unpin_and_release(&guc->stage_desc_pool);
Chris Wilson4d357af2016-11-29 12:10:23 +00001067}
1068
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001069static void guc_interrupts_capture(struct drm_i915_private *dev_priv)
1070{
1071 struct intel_engine_cs *engine;
1072 enum intel_engine_id id;
1073 int irqs;
1074
1075 /* tell all command streamers to forward interrupts (but not vblank) to GuC */
1076 irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING);
1077 for_each_engine(engine, dev_priv, id)
1078 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1079
1080 /* route USER_INTERRUPT to Host, all others are sent to GuC. */
1081 irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
1082 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
1083 /* These three registers have the same bit definitions */
1084 I915_WRITE(GUC_BCS_RCS_IER, ~irqs);
1085 I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs);
1086 I915_WRITE(GUC_WD_VECS_IER, ~irqs);
Sagar Arun Kamble1f3b1fd2017-03-11 08:07:01 +05301087
1088 /*
1089 * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
1090 * (unmasked) PM interrupts to the GuC. All other bits of this
1091 * register *disable* generation of a specific interrupt.
1092 *
1093 * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when
1094 * writing to the PM interrupt mask register, i.e. interrupts
1095 * that must not be disabled.
1096 *
1097 * If the GuC is handling these interrupts, then we must not let
1098 * the PM code disable ANY interrupt that the GuC is expecting.
1099 * So for each ENABLED (0) bit in this register, we must SET the
1100 * bit in pm_intrmsk_mbz so that it's left enabled for the GuC.
1101 * GuC needs ARAT expired interrupt unmasked hence it is set in
1102 * pm_intrmsk_mbz.
1103 *
1104 * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will
1105 * result in the register bit being left SET!
1106 */
1107 dev_priv->rps.pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK;
Chris Wilson655d49e2017-03-12 13:27:45 +00001108 dev_priv->rps.pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001109}
1110
Oscar Mateo618ef002017-03-22 10:39:55 -07001111static void guc_interrupts_release(struct drm_i915_private *dev_priv)
1112{
1113 struct intel_engine_cs *engine;
1114 enum intel_engine_id id;
1115 int irqs;
1116
1117 /*
1118 * tell all command streamers NOT to forward interrupts or vblank
1119 * to GuC.
1120 */
1121 irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER);
1122 irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING);
1123 for_each_engine(engine, dev_priv, id)
1124 I915_WRITE(RING_MODE_GEN7(engine), irqs);
1125
1126 /* route all GT interrupts to the host */
1127 I915_WRITE(GUC_BCS_RCS_IER, 0);
1128 I915_WRITE(GUC_VCS2_VCS1_IER, 0);
1129 I915_WRITE(GUC_WD_VECS_IER, 0);
1130
1131 dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
1132 dev_priv->rps.pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK;
1133}
1134
Dave Gordonbeffa512016-06-10 18:29:26 +01001135int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001136{
Dave Gordon44a28b12015-08-12 15:43:41 +01001137 struct intel_guc *guc = &dev_priv->guc;
Chris Wilson4d357af2016-11-29 12:10:23 +00001138 struct i915_guc_client *client = guc->execbuf_client;
Chris Wilsonddd66c52016-08-02 22:50:31 +01001139 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301140 enum intel_engine_id id;
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001141 int err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001142
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001143 /*
1144 * We're using GuC work items for submitting work through GuC. Since
1145 * we're coalescing multiple requests from a single context into a
1146 * single work item prior to assigning it to execlist_port, we can
1147 * never have more work items than the total number of ports (for all
1148 * engines). The GuC firmware is controlling the HEAD of work queue,
1149 * and it is guaranteed that it will remove the work item from the
1150 * queue before our request is completed.
1151 */
1152 BUILD_BUG_ON(ARRAY_SIZE(engine->execlist_port) *
1153 sizeof(struct guc_wq_item) *
1154 I915_NUM_ENGINES > GUC_WQ_SIZE);
1155
Oscar Mateo397fce82017-03-22 10:39:52 -07001156 if (!client) {
1157 client = guc_client_alloc(dev_priv,
1158 INTEL_INFO(dev_priv)->ring_mask,
Oscar Mateob09935a2017-03-22 10:39:53 -07001159 GUC_CLIENT_PRIORITY_KMD_NORMAL,
Oscar Mateo397fce82017-03-22 10:39:52 -07001160 dev_priv->kernel_context);
1161 if (IS_ERR(client)) {
1162 DRM_ERROR("Failed to create GuC client for execbuf!\n");
1163 return PTR_ERR(client);
1164 }
1165
1166 guc->execbuf_client = client;
1167 }
Dave Gordon44a28b12015-08-12 15:43:41 +01001168
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001169 err = intel_guc_sample_forcewake(guc);
1170 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001171 goto err_execbuf_client;
Chris Wilson4d357af2016-11-29 12:10:23 +00001172
1173 guc_reset_wq(client);
Oscar Mateo397fce82017-03-22 10:39:52 -07001174
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07001175 err = guc_init_doorbell_hw(guc);
1176 if (err)
Oscar Mateo397fce82017-03-22 10:39:52 -07001177 goto err_execbuf_client;
Alex Daif5d3c3e2015-08-18 14:34:47 -07001178
Chris Wilsonddd66c52016-08-02 22:50:31 +01001179 /* Take over from manual control of ELSP (execlists) */
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001180 guc_interrupts_capture(dev_priv);
1181
Tvrtko Ursulincbf4b772017-03-09 13:20:04 +00001182 for_each_engine(engine, dev_priv, id) {
Chris Wilson31de7352017-03-16 12:56:18 +00001183 /* The tasklet was initialised by execlists, and may be in
1184 * a state of flux (across a reset) and so we just want to
1185 * take over the callback without changing any other state
1186 * in the tasklet.
1187 */
1188 engine->irq_tasklet.func = i915_guc_irq_handler;
1189 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
Michał Winiarski85e2fe62017-09-14 10:32:13 +02001190 tasklet_schedule(&engine->irq_tasklet);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001191 }
1192
Dave Gordon44a28b12015-08-12 15:43:41 +01001193 return 0;
Oscar Mateo397fce82017-03-22 10:39:52 -07001194
1195err_execbuf_client:
1196 guc_client_free(guc->execbuf_client);
1197 guc->execbuf_client = NULL;
1198 return err;
Dave Gordon44a28b12015-08-12 15:43:41 +01001199}
1200
Dave Gordonbeffa512016-06-10 18:29:26 +01001201void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
Dave Gordon44a28b12015-08-12 15:43:41 +01001202{
Dave Gordon44a28b12015-08-12 15:43:41 +01001203 struct intel_guc *guc = &dev_priv->guc;
1204
Sagar Arun Kamble7762ebb2017-03-11 08:06:59 +05301205 guc_interrupts_release(dev_priv);
1206
Chris Wilsonddd66c52016-08-02 22:50:31 +01001207 /* Revert back to manual ELSP submission */
Chris Wilsonff44ad52017-03-16 17:13:03 +00001208 intel_engines_reset_default_submission(dev_priv);
Oscar Mateo397fce82017-03-22 10:39:52 -07001209
1210 guc_client_free(guc->execbuf_client);
1211 guc->execbuf_client = NULL;
Dave Gordon44a28b12015-08-12 15:43:41 +01001212}
1213
Alex Daia1c41992015-09-30 09:46:37 -07001214/**
1215 * intel_guc_suspend() - notify GuC entering suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001216 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001217 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001218int intel_guc_suspend(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001219{
Alex Daia1c41992015-09-30 09:46:37 -07001220 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001221 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001222 u32 data[3];
1223
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001224 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001225 return 0;
1226
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301227 gen9_disable_guc_interrupts(dev_priv);
1228
Dave Gordoned54c1a2016-01-19 19:02:54 +00001229 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001230
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001231 data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001232 /* any value greater than GUC_POWER_D0 */
1233 data[1] = GUC_POWER_D1;
1234 /* first page is shared data with GuC */
Michel Thierry0b29c752017-09-13 09:56:00 +01001235 data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE;
Alex Daia1c41992015-09-30 09:46:37 -07001236
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001237 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001238}
1239
Alex Daia1c41992015-09-30 09:46:37 -07001240/**
1241 * intel_guc_resume() - notify GuC resuming from suspend state
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001242 * @dev_priv: i915 device private
Alex Daia1c41992015-09-30 09:46:37 -07001243 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001244int intel_guc_resume(struct drm_i915_private *dev_priv)
Alex Daia1c41992015-09-30 09:46:37 -07001245{
Alex Daia1c41992015-09-30 09:46:37 -07001246 struct intel_guc *guc = &dev_priv->guc;
Chris Wilsone2efd132016-05-24 14:53:34 +01001247 struct i915_gem_context *ctx;
Alex Daia1c41992015-09-30 09:46:37 -07001248 u32 data[3];
1249
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08001250 if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
Alex Daia1c41992015-09-30 09:46:37 -07001251 return 0;
1252
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301253 if (i915.guc_log_level >= 0)
1254 gen9_enable_guc_interrupts(dev_priv);
1255
Dave Gordoned54c1a2016-01-19 19:02:54 +00001256 ctx = dev_priv->kernel_context;
Alex Daia1c41992015-09-30 09:46:37 -07001257
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001258 data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
Alex Daia1c41992015-09-30 09:46:37 -07001259 data[1] = GUC_POWER_D0;
1260 /* first page is shared data with GuC */
Michel Thierry0b29c752017-09-13 09:56:00 +01001261 data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE;
Alex Daia1c41992015-09-30 09:46:37 -07001262
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001263 return intel_guc_send(guc, data, ARRAY_SIZE(data));
Alex Daia1c41992015-09-30 09:46:37 -07001264}