Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 24 | #include <linux/circ_buf.h> |
| 25 | #include "i915_drv.h" |
Arkadiusz Hiler | 8c4f24f | 2016-11-25 18:59:33 +0100 | [diff] [blame] | 26 | #include "intel_uc.h" |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 27 | |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 28 | #include <trace/events/dma_fence.h> |
| 29 | |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 30 | /** |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 31 | * DOC: GuC-based command submission |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 32 | * |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 33 | * GuC client: |
| 34 | * A i915_guc_client refers to a submission path through GuC. Currently, there |
| 35 | * is only one of these (the execbuf_client) and this one is charged with all |
| 36 | * submissions to the GuC. This struct is the owner of a doorbell, a process |
| 37 | * descriptor and a workqueue (all of them inside a single gem object that |
| 38 | * contains all required pages for these elements). |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 39 | * |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 40 | * GuC stage descriptor: |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 41 | * During initialization, the driver allocates a static pool of 1024 such |
| 42 | * descriptors, and shares them with the GuC. |
| 43 | * Currently, there exists a 1:1 mapping between a i915_guc_client and a |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 44 | * guc_stage_desc (via the client's stage_id), so effectively only one |
| 45 | * gets used. This stage descriptor lets the GuC know about the doorbell, |
| 46 | * workqueue and process descriptor. Theoretically, it also lets the GuC |
| 47 | * know about our HW contexts (context ID, etc...), but we actually |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 48 | * employ a kind of submission where the GuC uses the LRCA sent via the work |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 49 | * item instead (the single guc_stage_desc associated to execbuf client |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 50 | * contains information about the default kernel context only, but this is |
| 51 | * essentially unused). This is called a "proxy" submission. |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 52 | * |
| 53 | * The Scratch registers: |
| 54 | * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes |
| 55 | * a value to the action register (SOFT_SCRATCH_0) along with any data. It then |
| 56 | * triggers an interrupt on the GuC via another register write (0xC4C8). |
| 57 | * Firmware writes a success/fail code back to the action register after |
| 58 | * processes the request. The kernel driver polls waiting for this update and |
| 59 | * then proceeds. |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 60 | * See intel_guc_send() |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 61 | * |
| 62 | * Doorbells: |
| 63 | * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW) |
| 64 | * mapped into process space. |
| 65 | * |
| 66 | * Work Items: |
| 67 | * There are several types of work items that the host may place into a |
| 68 | * workqueue, each with its own requirements and limitations. Currently only |
| 69 | * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which |
| 70 | * represents in-order queue. The kernel driver packs ring tail pointer and an |
| 71 | * ELSP context descriptor dword into Work Item. |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 72 | * See guc_wq_item_append() |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 73 | * |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 74 | * ADS: |
| 75 | * The Additional Data Struct (ADS) has pointers for different buffers used by |
| 76 | * the GuC. One single gem object contains the ADS struct itself (guc_ads), the |
| 77 | * scheduling policies (guc_policies), a structure describing a collection of |
| 78 | * register sets (guc_mmio_reg_state) and some extra pages for the GuC to save |
| 79 | * its internal state for sleep. |
| 80 | * |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 81 | */ |
| 82 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 83 | static inline bool is_high_priority(struct i915_guc_client* client) |
| 84 | { |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 85 | return client->priority <= GUC_CLIENT_PRIORITY_HIGH; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | static int __reserve_doorbell(struct i915_guc_client *client) |
| 89 | { |
| 90 | unsigned long offset; |
| 91 | unsigned long end; |
| 92 | u16 id; |
| 93 | |
| 94 | GEM_BUG_ON(client->doorbell_id != GUC_DOORBELL_INVALID); |
| 95 | |
| 96 | /* |
| 97 | * The bitmap tracks which doorbell registers are currently in use. |
| 98 | * It is split into two halves; the first half is used for normal |
| 99 | * priority contexts, the second half for high-priority ones. |
| 100 | */ |
| 101 | offset = 0; |
| 102 | end = GUC_NUM_DOORBELLS/2; |
| 103 | if (is_high_priority(client)) { |
| 104 | offset = end; |
| 105 | end += offset; |
| 106 | } |
| 107 | |
Michel Thierry | 7f1ea2a | 2017-05-30 17:05:46 -0700 | [diff] [blame] | 108 | id = find_next_zero_bit(client->guc->doorbell_bitmap, end, offset); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 109 | if (id == end) |
| 110 | return -ENOSPC; |
| 111 | |
| 112 | __set_bit(id, client->guc->doorbell_bitmap); |
| 113 | client->doorbell_id = id; |
| 114 | DRM_DEBUG_DRIVER("client %u (high prio=%s) reserved doorbell: %d\n", |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 115 | client->stage_id, yesno(is_high_priority(client)), |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 116 | id); |
| 117 | return 0; |
| 118 | } |
| 119 | |
| 120 | static void __unreserve_doorbell(struct i915_guc_client *client) |
| 121 | { |
| 122 | GEM_BUG_ON(client->doorbell_id == GUC_DOORBELL_INVALID); |
| 123 | |
| 124 | __clear_bit(client->doorbell_id, client->guc->doorbell_bitmap); |
| 125 | client->doorbell_id = GUC_DOORBELL_INVALID; |
| 126 | } |
| 127 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 128 | /* |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 129 | * Tell the GuC to allocate or deallocate a specific doorbell |
| 130 | */ |
| 131 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 132 | static int __guc_allocate_doorbell(struct intel_guc *guc, u32 stage_id) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 133 | { |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 134 | u32 action[] = { |
| 135 | INTEL_GUC_ACTION_ALLOCATE_DOORBELL, |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 136 | stage_id |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 137 | }; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 138 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 139 | return intel_guc_send(guc, action, ARRAY_SIZE(action)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 140 | } |
| 141 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 142 | static int __guc_deallocate_doorbell(struct intel_guc *guc, u32 stage_id) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 143 | { |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 144 | u32 action[] = { |
| 145 | INTEL_GUC_ACTION_DEALLOCATE_DOORBELL, |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 146 | stage_id |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 147 | }; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 148 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 149 | return intel_guc_send(guc, action, ARRAY_SIZE(action)); |
Sagar Arun Kamble | 685534e | 2016-10-12 21:54:41 +0530 | [diff] [blame] | 150 | } |
| 151 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 152 | static struct guc_stage_desc *__get_stage_desc(struct i915_guc_client *client) |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 153 | { |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 154 | struct guc_stage_desc *base = client->guc->stage_desc_pool_vaddr; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 155 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 156 | return &base[client->stage_id]; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 157 | } |
| 158 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 159 | /* |
| 160 | * Initialise, update, or clear doorbell data shared with the GuC |
| 161 | * |
| 162 | * These functions modify shared data and so need access to the mapped |
| 163 | * client object which contains the page being used for the doorbell |
| 164 | */ |
| 165 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 166 | static void __update_doorbell_desc(struct i915_guc_client *client, u16 new_id) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 167 | { |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 168 | struct guc_stage_desc *desc; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 169 | |
Dave Gordon | a667429 | 2016-06-13 17:57:32 +0100 | [diff] [blame] | 170 | /* Update the GuC's idea of the doorbell ID */ |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 171 | desc = __get_stage_desc(client); |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 172 | desc->db_id = new_id; |
Dave Gordon | a667429 | 2016-06-13 17:57:32 +0100 | [diff] [blame] | 173 | } |
| 174 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 175 | static struct guc_doorbell_info *__get_doorbell(struct i915_guc_client *client) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 176 | { |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 177 | return client->vaddr + client->doorbell_offset; |
| 178 | } |
| 179 | |
| 180 | static bool has_doorbell(struct i915_guc_client *client) |
| 181 | { |
| 182 | if (client->doorbell_id == GUC_DOORBELL_INVALID) |
| 183 | return false; |
| 184 | |
| 185 | return test_bit(client->doorbell_id, client->guc->doorbell_bitmap); |
| 186 | } |
| 187 | |
| 188 | static int __create_doorbell(struct i915_guc_client *client) |
| 189 | { |
| 190 | struct guc_doorbell_info *doorbell; |
| 191 | int err; |
| 192 | |
| 193 | doorbell = __get_doorbell(client); |
| 194 | doorbell->db_status = GUC_DOORBELL_ENABLED; |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 195 | doorbell->cookie = 0; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 196 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 197 | err = __guc_allocate_doorbell(client->guc, client->stage_id); |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 198 | if (err) |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 199 | doorbell->db_status = GUC_DOORBELL_DISABLED; |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 200 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 201 | return err; |
| 202 | } |
| 203 | |
| 204 | static int __destroy_doorbell(struct i915_guc_client *client) |
| 205 | { |
Oscar Mateo | ed2ec71f | 2017-03-22 10:39:51 -0700 | [diff] [blame] | 206 | struct drm_i915_private *dev_priv = guc_to_i915(client->guc); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 207 | struct guc_doorbell_info *doorbell; |
Oscar Mateo | ed2ec71f | 2017-03-22 10:39:51 -0700 | [diff] [blame] | 208 | u16 db_id = client->doorbell_id; |
| 209 | |
| 210 | GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 211 | |
| 212 | doorbell = __get_doorbell(client); |
| 213 | doorbell->db_status = GUC_DOORBELL_DISABLED; |
| 214 | doorbell->cookie = 0; |
| 215 | |
Oscar Mateo | ed2ec71f | 2017-03-22 10:39:51 -0700 | [diff] [blame] | 216 | /* Doorbell release flow requires that we wait for GEN8_DRB_VALID bit |
| 217 | * to go to zero after updating db_status before we call the GuC to |
| 218 | * release the doorbell */ |
| 219 | if (wait_for_us(!(I915_READ(GEN8_DRBREGL(db_id)) & GEN8_DRB_VALID), 10)) |
| 220 | WARN_ONCE(true, "Doorbell never became invalid after disable\n"); |
| 221 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 222 | return __guc_deallocate_doorbell(client->guc, client->stage_id); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 223 | } |
| 224 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 225 | static int create_doorbell(struct i915_guc_client *client) |
| 226 | { |
| 227 | int ret; |
| 228 | |
| 229 | ret = __reserve_doorbell(client); |
| 230 | if (ret) |
| 231 | return ret; |
| 232 | |
| 233 | __update_doorbell_desc(client, client->doorbell_id); |
| 234 | |
| 235 | ret = __create_doorbell(client); |
| 236 | if (ret) |
| 237 | goto err; |
| 238 | |
| 239 | return 0; |
| 240 | |
| 241 | err: |
| 242 | __update_doorbell_desc(client, GUC_DOORBELL_INVALID); |
| 243 | __unreserve_doorbell(client); |
| 244 | return ret; |
| 245 | } |
| 246 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 247 | static int destroy_doorbell(struct i915_guc_client *client) |
| 248 | { |
| 249 | int err; |
| 250 | |
| 251 | GEM_BUG_ON(!has_doorbell(client)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 252 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 253 | /* XXX: wait for any interrupts */ |
| 254 | /* XXX: wait for workqueue to drain */ |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 255 | |
| 256 | err = __destroy_doorbell(client); |
| 257 | if (err) |
| 258 | return err; |
| 259 | |
| 260 | __update_doorbell_desc(client, GUC_DOORBELL_INVALID); |
| 261 | |
| 262 | __unreserve_doorbell(client); |
| 263 | |
| 264 | return 0; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 265 | } |
| 266 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 267 | static unsigned long __select_cacheline(struct intel_guc* guc) |
Dave Gordon | f10d69a | 2016-06-13 17:57:33 +0100 | [diff] [blame] | 268 | { |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 269 | unsigned long offset; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 270 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 271 | /* Doorbell uses a single cache line within a page */ |
| 272 | offset = offset_in_page(guc->db_cacheline); |
| 273 | |
| 274 | /* Moving to next cache line to reduce contention */ |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 275 | guc->db_cacheline += cache_line_size(); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 276 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 277 | DRM_DEBUG_DRIVER("reserved cacheline 0x%lx, next 0x%x, linesize %u\n", |
| 278 | offset, guc->db_cacheline, cache_line_size()); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 279 | return offset; |
| 280 | } |
| 281 | |
Chris Wilson | bd00e73 | 2017-03-23 23:00:00 +0000 | [diff] [blame] | 282 | static inline struct guc_process_desc * |
| 283 | __get_process_desc(struct i915_guc_client *client) |
| 284 | { |
| 285 | return client->vaddr + client->proc_desc_offset; |
| 286 | } |
| 287 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 288 | /* |
| 289 | * Initialise the process descriptor shared with the GuC firmware. |
| 290 | */ |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 291 | static void guc_proc_desc_init(struct intel_guc *guc, |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 292 | struct i915_guc_client *client) |
| 293 | { |
| 294 | struct guc_process_desc *desc; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 295 | |
Chris Wilson | bd00e73 | 2017-03-23 23:00:00 +0000 | [diff] [blame] | 296 | desc = memset(__get_process_desc(client), 0, sizeof(*desc)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 297 | |
| 298 | /* |
| 299 | * XXX: pDoorbell and WQVBaseAddress are pointers in process address |
| 300 | * space for ring3 clients (set them as in mmap_ioctl) or kernel |
| 301 | * space for kernel clients (map on demand instead? May make debug |
| 302 | * easier to have it mapped). |
| 303 | */ |
| 304 | desc->wq_base_addr = 0; |
| 305 | desc->db_base_addr = 0; |
| 306 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 307 | desc->stage_id = client->stage_id; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 308 | desc->wq_size_bytes = client->wq_size; |
| 309 | desc->wq_status = WQ_STATUS_ACTIVE; |
| 310 | desc->priority = client->priority; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 311 | } |
| 312 | |
| 313 | /* |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 314 | * Initialise/clear the stage descriptor shared with the GuC firmware. |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 315 | * |
| 316 | * This descriptor tells the GuC where (in GGTT space) to find the important |
| 317 | * data structures relating to this client (doorbell, process descriptor, |
| 318 | * write queue, etc). |
| 319 | */ |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 320 | static void guc_stage_desc_init(struct intel_guc *guc, |
| 321 | struct i915_guc_client *client) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 322 | { |
Alex Dai | 397097b | 2016-01-23 11:58:14 -0800 | [diff] [blame] | 323 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 324 | struct intel_engine_cs *engine; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 325 | struct i915_gem_context *ctx = client->owner; |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 326 | struct guc_stage_desc *desc; |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 327 | unsigned int tmp; |
Dave Gordon | 86e06cc | 2016-04-19 16:08:36 +0100 | [diff] [blame] | 328 | u32 gfx_addr; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 329 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 330 | desc = __get_stage_desc(client); |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 331 | memset(desc, 0, sizeof(*desc)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 332 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 333 | desc->attribute = GUC_STAGE_DESC_ATTR_ACTIVE | GUC_STAGE_DESC_ATTR_KERNEL; |
| 334 | desc->stage_id = client->stage_id; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 335 | desc->priority = client->priority; |
| 336 | desc->db_id = client->doorbell_id; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 337 | |
Chris Wilson | bafb0fc | 2016-08-27 08:54:01 +0100 | [diff] [blame] | 338 | for_each_engine_masked(engine, dev_priv, client->engines, tmp) { |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 339 | struct intel_context *ce = &ctx->engine[engine->id]; |
Dave Gordon | c18468c | 2016-08-09 15:19:22 +0100 | [diff] [blame] | 340 | uint32_t guc_engine_id = engine->guc_id; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 341 | struct guc_execlist_context *lrc = &desc->lrc[guc_engine_id]; |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 342 | |
| 343 | /* TODO: We have a design issue to be solved here. Only when we |
| 344 | * receive the first batch, we know which engine is used by the |
| 345 | * user. But here GuC expects the lrc and ring to be pinned. It |
| 346 | * is not an issue for default context, which is the only one |
| 347 | * for now who owns a GuC client. But for future owner of GuC |
| 348 | * client, need to make sure lrc is pinned prior to enter here. |
| 349 | */ |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 350 | if (!ce->state) |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 351 | break; /* XXX: continue? */ |
| 352 | |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 353 | /* |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 354 | * XXX: When this is a GUC_STAGE_DESC_ATTR_KERNEL client (proxy |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 355 | * submission or, in other words, not using a direct submission |
| 356 | * model) the KMD's LRCA is not used for any work submission. |
| 357 | * Instead, the GuC uses the LRCA of the user mode context (see |
| 358 | * guc_wq_item_append below). |
| 359 | */ |
Chris Wilson | 9021ad0 | 2016-05-24 14:53:37 +0100 | [diff] [blame] | 360 | lrc->context_desc = lower_32_bits(ce->lrc_desc); |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 361 | |
| 362 | /* The state page is after PPHWSP */ |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 363 | lrc->ring_lrca = |
Chris Wilson | 4741da9 | 2016-12-24 19:31:46 +0000 | [diff] [blame] | 364 | guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE; |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 365 | |
| 366 | /* XXX: In direct submission, the GuC wants the HW context id |
| 367 | * here. In proxy submission, it wants the stage id */ |
| 368 | lrc->context_id = (client->stage_id << GUC_ELC_CTXID_OFFSET) | |
Dave Gordon | c18468c | 2016-08-09 15:19:22 +0100 | [diff] [blame] | 369 | (guc_engine_id << GUC_ELC_ENGINE_OFFSET); |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 370 | |
Chris Wilson | 4741da9 | 2016-12-24 19:31:46 +0000 | [diff] [blame] | 371 | lrc->ring_begin = guc_ggtt_offset(ce->ring->vma); |
Chris Wilson | 57e8853 | 2016-08-15 10:48:57 +0100 | [diff] [blame] | 372 | lrc->ring_end = lrc->ring_begin + ce->ring->size - 1; |
| 373 | lrc->ring_next_free_location = lrc->ring_begin; |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 374 | lrc->ring_current_tail_pointer_value = 0; |
| 375 | |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 376 | desc->engines_used |= (1 << guc_engine_id); |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 377 | } |
| 378 | |
Dave Gordon | e02757d | 2016-08-09 15:19:21 +0100 | [diff] [blame] | 379 | DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n", |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 380 | client->engines, desc->engines_used); |
| 381 | WARN_ON(desc->engines_used == 0); |
Alex Dai | d167519 | 2015-08-12 15:43:43 +0100 | [diff] [blame] | 382 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 383 | /* |
Dave Gordon | 86e06cc | 2016-04-19 16:08:36 +0100 | [diff] [blame] | 384 | * The doorbell, process descriptor, and workqueue are all parts |
| 385 | * of the client object, which the GuC will reference via the GGTT |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 386 | */ |
Chris Wilson | 4741da9 | 2016-12-24 19:31:46 +0000 | [diff] [blame] | 387 | gfx_addr = guc_ggtt_offset(client->vma); |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 388 | desc->db_trigger_phy = sg_dma_address(client->vma->pages->sgl) + |
Dave Gordon | 86e06cc | 2016-04-19 16:08:36 +0100 | [diff] [blame] | 389 | client->doorbell_offset; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 390 | desc->db_trigger_cpu = (uintptr_t)__get_doorbell(client); |
| 391 | desc->db_trigger_uk = gfx_addr + client->doorbell_offset; |
| 392 | desc->process_desc = gfx_addr + client->proc_desc_offset; |
| 393 | desc->wq_addr = gfx_addr + client->wq_offset; |
| 394 | desc->wq_size = client->wq_size; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 395 | |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 396 | desc->desc_private = (uintptr_t)client; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 397 | } |
| 398 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 399 | static void guc_stage_desc_fini(struct intel_guc *guc, |
| 400 | struct i915_guc_client *client) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 401 | { |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 402 | struct guc_stage_desc *desc; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 403 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 404 | desc = __get_stage_desc(client); |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 405 | memset(desc, 0, sizeof(*desc)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 406 | } |
| 407 | |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 408 | /* Construct a Work Item and append it to the GuC's Work Queue */ |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 409 | static void guc_wq_item_append(struct i915_guc_client *client, |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 410 | struct drm_i915_gem_request *rq) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 411 | { |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 412 | /* wqi_len is in DWords, and does not include the one-word header */ |
| 413 | const size_t wqi_size = sizeof(struct guc_wq_item); |
Oscar Mateo | ada8c41 | 2017-09-12 14:36:37 -0700 | [diff] [blame] | 414 | const u32 wqi_len = wqi_size / sizeof(u32) - 1; |
Dave Gordon | c18468c | 2016-08-09 15:19:22 +0100 | [diff] [blame] | 415 | struct intel_engine_cs *engine = rq->engine; |
Oscar Mateo | ada8c41 | 2017-09-12 14:36:37 -0700 | [diff] [blame] | 416 | struct i915_gem_context *ctx = rq->ctx; |
Chris Wilson | bd00e73 | 2017-03-23 23:00:00 +0000 | [diff] [blame] | 417 | struct guc_process_desc *desc = __get_process_desc(client); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 418 | struct guc_wq_item *wqi; |
Chris Wilson | 72aa0d8 | 2016-11-02 17:50:47 +0000 | [diff] [blame] | 419 | u32 freespace, tail, wq_off; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 420 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 421 | /* Free space is guaranteed */ |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 422 | freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size); |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 423 | GEM_BUG_ON(freespace < wqi_size); |
| 424 | |
Oscar Mateo | ada8c41 | 2017-09-12 14:36:37 -0700 | [diff] [blame] | 425 | tail = intel_ring_set_tail(rq->ring, rq->tail) / sizeof(u64); |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 426 | GEM_BUG_ON(tail > WQ_RING_TAIL_MAX); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 427 | |
| 428 | /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we |
| 429 | * should not have the case where structure wqi is across page, neither |
| 430 | * wrapped to the beginning. This simplifies the implementation below. |
| 431 | * |
| 432 | * XXX: if not the case, we need save data to a temp wqi and copy it to |
| 433 | * workqueue buffer dw by dw. |
| 434 | */ |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 435 | BUILD_BUG_ON(wqi_size != 16); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 436 | |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 437 | /* postincrement WQ tail for next time */ |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 438 | wq_off = client->wq_tail; |
Chris Wilson | dadd481 | 2016-09-09 14:11:57 +0100 | [diff] [blame] | 439 | GEM_BUG_ON(wq_off & (wqi_size - 1)); |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 440 | client->wq_tail += wqi_size; |
| 441 | client->wq_tail &= client->wq_size - 1; |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 442 | |
| 443 | /* WQ starts from the page after doorbell / process_desc */ |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 444 | wqi = client->vaddr + wq_off + GUC_DB_SIZE; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 445 | |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 446 | /* Now fill in the 4-word work queue item */ |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 447 | wqi->header = WQ_TYPE_INORDER | |
Oscar Mateo | ada8c41 | 2017-09-12 14:36:37 -0700 | [diff] [blame] | 448 | (wqi_len << WQ_LEN_SHIFT) | |
| 449 | (engine->guc_id << WQ_TARGET_SHIFT) | |
| 450 | WQ_NO_WCFLUSH_WAIT; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 451 | |
Oscar Mateo | ada8c41 | 2017-09-12 14:36:37 -0700 | [diff] [blame] | 452 | wqi->context_desc = lower_32_bits(intel_lr_context_descriptor(ctx, engine)); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 453 | |
Oscar Mateo | 0d76812 | 2017-03-22 10:39:50 -0700 | [diff] [blame] | 454 | wqi->submit_element_info = tail << WQ_RING_TAIL_SHIFT; |
Chris Wilson | 65e4760 | 2016-10-28 13:58:49 +0100 | [diff] [blame] | 455 | wqi->fence_id = rq->global_seqno; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 456 | } |
| 457 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 458 | static void guc_reset_wq(struct i915_guc_client *client) |
| 459 | { |
Chris Wilson | bd00e73 | 2017-03-23 23:00:00 +0000 | [diff] [blame] | 460 | struct guc_process_desc *desc = __get_process_desc(client); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 461 | |
| 462 | desc->head = 0; |
| 463 | desc->tail = 0; |
| 464 | |
| 465 | client->wq_tail = 0; |
| 466 | } |
| 467 | |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 468 | static void guc_ring_doorbell(struct i915_guc_client *client) |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 469 | { |
Chris Wilson | bd00e73 | 2017-03-23 23:00:00 +0000 | [diff] [blame] | 470 | struct guc_process_desc *desc = __get_process_desc(client); |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 471 | struct guc_doorbell_info *db; |
| 472 | u32 cookie; |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 473 | |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 474 | /* Update the tail so it is visible to GuC */ |
Michal Wajdeczko | 776594d | 2016-12-15 19:53:21 +0000 | [diff] [blame] | 475 | desc->tail = client->wq_tail; |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 476 | |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 477 | /* pointer of current doorbell cacheline */ |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 478 | db = __get_doorbell(client); |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 479 | |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 480 | /* we're not expecting the doorbell cookie to change behind our back */ |
| 481 | cookie = READ_ONCE(db->cookie); |
| 482 | WARN_ON_ONCE(xchg(&db->cookie, cookie + 1) != cookie); |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 483 | |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 484 | /* XXX: doorbell was lost and need to acquire it again */ |
| 485 | GEM_BUG_ON(db->db_status != GUC_DOORBELL_ENABLED); |
Dave Gordon | 10d2c3e | 2016-06-13 17:57:31 +0100 | [diff] [blame] | 486 | } |
| 487 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 488 | /** |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 489 | * i915_guc_submit() - Submit commands through GuC |
| 490 | * @engine: engine associated with the commands |
Dave Gordon | 7c2c270 | 2016-05-13 15:36:32 +0100 | [diff] [blame] | 491 | * |
| 492 | * The only error here arises if the doorbell hardware isn't functioning |
| 493 | * as expected, which really shouln't happen. |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 494 | */ |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 495 | static void i915_guc_submit(struct intel_engine_cs *engine) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 496 | { |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 497 | struct drm_i915_private *dev_priv = engine->i915; |
| 498 | struct intel_guc *guc = &dev_priv->guc; |
Dave Gordon | 7c2c270 | 2016-05-13 15:36:32 +0100 | [diff] [blame] | 499 | struct i915_guc_client *client = guc->execbuf_client; |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 500 | struct execlist_port *port = engine->execlist_port; |
| 501 | unsigned int engine_id = engine->id; |
| 502 | unsigned int n; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 503 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 504 | for (n = 0; n < ARRAY_SIZE(engine->execlist_port); n++) { |
| 505 | struct drm_i915_gem_request *rq; |
| 506 | unsigned int count; |
Akash Goel | ed4596ea | 2016-10-25 22:05:23 +0530 | [diff] [blame] | 507 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 508 | rq = port_unpack(&port[n], &count); |
| 509 | if (rq && count == 0) { |
| 510 | port_set(&port[n], port_pack(rq, ++count)); |
Chris Wilson | 0c33518 | 2017-02-28 11:28:03 +0000 | [diff] [blame] | 511 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 512 | if (i915_vma_is_map_and_fenceable(rq->ring->vma)) |
| 513 | POSTING_READ_FW(GUC_STATUS); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 514 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 515 | spin_lock(&client->wq_lock); |
Dave Gordon | 0a31afb | 2016-05-13 15:36:34 +0100 | [diff] [blame] | 516 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 517 | guc_wq_item_append(client, rq); |
Michał Winiarski | 59db36c | 2017-09-14 12:51:23 +0200 | [diff] [blame^] | 518 | guc_ring_doorbell(client); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 519 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 520 | client->submissions[engine_id] += 1; |
| 521 | |
| 522 | spin_unlock(&client->wq_lock); |
| 523 | } |
| 524 | } |
Chris Wilson | 34ba5a8 | 2016-11-29 12:10:24 +0000 | [diff] [blame] | 525 | } |
| 526 | |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 527 | static void nested_enable_signaling(struct drm_i915_gem_request *rq) |
| 528 | { |
| 529 | /* If we use dma_fence_enable_sw_signaling() directly, lockdep |
| 530 | * detects an ordering issue between the fence lockclass and the |
| 531 | * global_timeline. This circular dependency can only occur via 2 |
| 532 | * different fences (but same fence lockclass), so we use the nesting |
| 533 | * annotation here to prevent the warn, equivalent to the nesting |
| 534 | * inside i915_gem_request_submit() for when we also enable the |
| 535 | * signaler. |
| 536 | */ |
| 537 | |
| 538 | if (test_and_set_bit(DMA_FENCE_FLAG_ENABLE_SIGNAL_BIT, |
| 539 | &rq->fence.flags)) |
| 540 | return; |
| 541 | |
| 542 | GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags)); |
| 543 | trace_dma_fence_enable_signal(&rq->fence); |
| 544 | |
| 545 | spin_lock_nested(&rq->lock, SINGLE_DEPTH_NESTING); |
Chris Wilson | f7b02a5 | 2017-04-26 09:06:59 +0100 | [diff] [blame] | 546 | intel_engine_enable_signaling(rq, true); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 547 | spin_unlock(&rq->lock); |
| 548 | } |
| 549 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 550 | static void port_assign(struct execlist_port *port, |
| 551 | struct drm_i915_gem_request *rq) |
| 552 | { |
| 553 | GEM_BUG_ON(rq == port_request(port)); |
| 554 | |
| 555 | if (port_isset(port)) |
| 556 | i915_gem_request_put(port_request(port)); |
| 557 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 558 | port_set(port, port_pack(i915_gem_request_get(rq), port_count(port))); |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 559 | nested_enable_signaling(rq); |
| 560 | } |
| 561 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 562 | static void i915_guc_dequeue(struct intel_engine_cs *engine) |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 563 | { |
| 564 | struct execlist_port *port = engine->execlist_port; |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 565 | struct drm_i915_gem_request *last = NULL; |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 566 | bool submit = false; |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 567 | struct rb_node *rb; |
| 568 | |
| 569 | if (port_isset(port)) |
| 570 | port++; |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 571 | |
Tvrtko Ursulin | 9f7886d | 2017-03-21 10:55:11 +0000 | [diff] [blame] | 572 | spin_lock_irq(&engine->timeline->lock); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 573 | rb = engine->execlist_first; |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 574 | GEM_BUG_ON(rb_first(&engine->execlist_queue) != rb); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 575 | while (rb) { |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 576 | struct i915_priolist *p = rb_entry(rb, typeof(*p), node); |
| 577 | struct drm_i915_gem_request *rq, *rn; |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 578 | |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 579 | list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) { |
| 580 | if (last && rq->ctx != last->ctx) { |
| 581 | if (port != engine->execlist_port) { |
| 582 | __list_del_many(&p->requests, |
| 583 | &rq->priotree.link); |
| 584 | goto done; |
| 585 | } |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 586 | |
Michał Winiarski | f63078a | 2017-05-23 12:23:59 +0200 | [diff] [blame] | 587 | if (submit) |
| 588 | port_assign(port, last); |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 589 | port++; |
| 590 | } |
| 591 | |
| 592 | INIT_LIST_HEAD(&rq->priotree.link); |
| 593 | rq->priotree.priority = INT_MAX; |
| 594 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 595 | __i915_gem_request_submit(rq); |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 596 | trace_i915_gem_request_in(rq, port_index(port, engine)); |
| 597 | last = rq; |
| 598 | submit = true; |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 599 | } |
| 600 | |
| 601 | rb = rb_next(rb); |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 602 | rb_erase(&p->node, &engine->execlist_queue); |
| 603 | INIT_LIST_HEAD(&p->requests); |
| 604 | if (p->priority != I915_PRIORITY_NORMAL) |
Chris Wilson | c5cf9a9 | 2017-05-17 13:10:04 +0100 | [diff] [blame] | 605 | kmem_cache_free(engine->i915->priorities, p); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 606 | } |
Chris Wilson | 6c06757 | 2017-05-17 13:10:03 +0100 | [diff] [blame] | 607 | done: |
| 608 | engine->execlist_first = rb; |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 609 | if (submit) { |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 610 | port_assign(port, last); |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 611 | i915_guc_submit(engine); |
| 612 | } |
Tvrtko Ursulin | 9f7886d | 2017-03-21 10:55:11 +0000 | [diff] [blame] | 613 | spin_unlock_irq(&engine->timeline->lock); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 614 | } |
| 615 | |
| 616 | static void i915_guc_irq_handler(unsigned long data) |
| 617 | { |
| 618 | struct intel_engine_cs *engine = (struct intel_engine_cs *)data; |
| 619 | struct execlist_port *port = engine->execlist_port; |
| 620 | struct drm_i915_gem_request *rq; |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 621 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 622 | rq = port_request(&port[0]); |
| 623 | while (rq && i915_gem_request_completed(rq)) { |
| 624 | trace_i915_gem_request_out(rq); |
| 625 | i915_gem_request_put(rq); |
| 626 | |
| 627 | port[0] = port[1]; |
| 628 | memset(&port[1], 0, sizeof(port[1])); |
| 629 | |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 630 | rq = port_request(&port[0]); |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 631 | } |
Chris Wilson | 77f0d0e | 2017-05-17 13:10:00 +0100 | [diff] [blame] | 632 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 633 | if (!port_isset(&port[1])) |
| 634 | i915_guc_dequeue(engine); |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 635 | } |
| 636 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 637 | /* |
| 638 | * Everything below here is concerned with setup & teardown, and is |
| 639 | * therefore not part of the somewhat time-critical batch-submission |
| 640 | * path of i915_guc_submit() above. |
| 641 | */ |
| 642 | |
| 643 | /** |
Michal Wajdeczko | f9cda04 | 2017-01-13 17:41:57 +0000 | [diff] [blame] | 644 | * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 645 | * @guc: the guc |
| 646 | * @size: size of area to allocate (both virtual space and memory) |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 647 | * |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 648 | * This is a wrapper to create an object for use with the GuC. In order to |
| 649 | * use it inside the GuC, an object needs to be pinned lifetime, so we allocate |
| 650 | * both some backing storage and a range inside the Global GTT. We must pin |
| 651 | * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that |
| 652 | * range is reserved inside GuC. |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 653 | * |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 654 | * Return: A i915_vma if successful, otherwise an ERR_PTR. |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 655 | */ |
Michal Wajdeczko | f9cda04 | 2017-01-13 17:41:57 +0000 | [diff] [blame] | 656 | struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size) |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 657 | { |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 658 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 659 | struct drm_i915_gem_object *obj; |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 660 | struct i915_vma *vma; |
| 661 | int ret; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 662 | |
Tvrtko Ursulin | 12d79d7 | 2016-12-01 14:16:37 +0000 | [diff] [blame] | 663 | obj = i915_gem_object_create(dev_priv, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 664 | if (IS_ERR(obj)) |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 665 | return ERR_CAST(obj); |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 666 | |
Chris Wilson | a01cb37 | 2017-01-16 15:21:30 +0000 | [diff] [blame] | 667 | vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL); |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 668 | if (IS_ERR(vma)) |
| 669 | goto err; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 670 | |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 671 | ret = i915_vma_pin(vma, 0, PAGE_SIZE, |
| 672 | PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP); |
| 673 | if (ret) { |
| 674 | vma = ERR_PTR(ret); |
| 675 | goto err; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 676 | } |
| 677 | |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 678 | return vma; |
| 679 | |
| 680 | err: |
| 681 | i915_gem_object_put(obj); |
| 682 | return vma; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 683 | } |
| 684 | |
Dave Gordon | 84b7f88 | 2016-08-09 15:19:20 +0100 | [diff] [blame] | 685 | /* Check that a doorbell register is in the expected state */ |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 686 | static bool doorbell_ok(struct intel_guc *guc, u16 db_id) |
Dave Gordon | 84b7f88 | 2016-08-09 15:19:20 +0100 | [diff] [blame] | 687 | { |
| 688 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 689 | u32 drbregl; |
| 690 | bool valid; |
Dave Gordon | 84b7f88 | 2016-08-09 15:19:20 +0100 | [diff] [blame] | 691 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 692 | GEM_BUG_ON(db_id >= GUC_DOORBELL_INVALID); |
| 693 | |
| 694 | drbregl = I915_READ(GEN8_DRBREGL(db_id)); |
| 695 | valid = drbregl & GEN8_DRB_VALID; |
| 696 | |
| 697 | if (test_bit(db_id, guc->doorbell_bitmap) == valid) |
Dave Gordon | 84b7f88 | 2016-08-09 15:19:20 +0100 | [diff] [blame] | 698 | return true; |
| 699 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 700 | DRM_DEBUG_DRIVER("Doorbell %d has unexpected state (0x%x): valid=%s\n", |
| 701 | db_id, drbregl, yesno(valid)); |
Dave Gordon | 84b7f88 | 2016-08-09 15:19:20 +0100 | [diff] [blame] | 702 | |
| 703 | return false; |
| 704 | } |
| 705 | |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 706 | /* |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 707 | * If the GuC thinks that the doorbell is unassigned (e.g. because we reset and |
| 708 | * reloaded the GuC FW) we can use this function to tell the GuC to reassign the |
| 709 | * doorbell to the rightful owner. |
| 710 | */ |
| 711 | static int __reset_doorbell(struct i915_guc_client* client, u16 db_id) |
| 712 | { |
| 713 | int err; |
| 714 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 715 | __update_doorbell_desc(client, db_id); |
| 716 | err = __create_doorbell(client); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 717 | if (!err) |
| 718 | err = __destroy_doorbell(client); |
| 719 | |
| 720 | return err; |
| 721 | } |
| 722 | |
| 723 | /* |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 724 | * Set up & tear down each unused doorbell in turn, to ensure that all doorbell |
| 725 | * HW is (re)initialised. For that end, we might have to borrow the first |
| 726 | * client. Also, tell GuC about all the doorbells in use by all clients. |
| 727 | * We do this because the KMD, the GuC and the doorbell HW can easily go out of |
| 728 | * sync (e.g. we can reset the GuC, but not the doorbel HW). |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 729 | */ |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 730 | static int guc_init_doorbell_hw(struct intel_guc *guc) |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 731 | { |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 732 | struct i915_guc_client *client = guc->execbuf_client; |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 733 | bool recreate_first_client = false; |
| 734 | u16 db_id; |
| 735 | int ret; |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 736 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 737 | /* For unused doorbells, make sure they are disabled */ |
| 738 | for_each_clear_bit(db_id, guc->doorbell_bitmap, GUC_NUM_DOORBELLS) { |
| 739 | if (doorbell_ok(guc, db_id)) |
Dave Gordon | 8888cd0 | 2016-08-09 15:19:19 +0100 | [diff] [blame] | 740 | continue; |
| 741 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 742 | if (has_doorbell(client)) { |
| 743 | /* Borrow execbuf_client (we will recreate it later) */ |
| 744 | destroy_doorbell(client); |
| 745 | recreate_first_client = true; |
| 746 | } |
| 747 | |
| 748 | ret = __reset_doorbell(client, db_id); |
| 749 | WARN(ret, "Doorbell %u reset failed, err %d\n", db_id, ret); |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 750 | } |
| 751 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 752 | if (recreate_first_client) { |
| 753 | ret = __reserve_doorbell(client); |
| 754 | if (unlikely(ret)) { |
| 755 | DRM_ERROR("Couldn't re-reserve first client db: %d\n", ret); |
| 756 | return ret; |
| 757 | } |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 758 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 759 | __update_doorbell_desc(client, client->doorbell_id); |
| 760 | } |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 761 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 762 | /* Now for every client (and not only execbuf_client) make sure their |
| 763 | * doorbells are known by the GuC */ |
| 764 | //for (client = client_list; client != NULL; client = client->next) |
| 765 | { |
| 766 | ret = __create_doorbell(client); |
| 767 | if (ret) { |
| 768 | DRM_ERROR("Couldn't recreate client %u doorbell: %d\n", |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 769 | client->stage_id, ret); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 770 | return ret; |
| 771 | } |
| 772 | } |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 773 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 774 | /* Read back & verify all (used & unused) doorbell registers */ |
| 775 | for (db_id = 0; db_id < GUC_NUM_DOORBELLS; ++db_id) |
| 776 | WARN_ON(!doorbell_ok(guc, db_id)); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 777 | |
| 778 | return 0; |
Dave Gordon | 4d75787 | 2016-06-13 17:57:34 +0100 | [diff] [blame] | 779 | } |
| 780 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 781 | /** |
| 782 | * guc_client_alloc() - Allocate an i915_guc_client |
Dave Gordon | 0daf556 | 2016-06-10 18:29:25 +0100 | [diff] [blame] | 783 | * @dev_priv: driver private data structure |
Chris Wilson | ceae531 | 2016-08-17 13:42:42 +0100 | [diff] [blame] | 784 | * @engines: The set of engines to enable for this client |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 785 | * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW |
| 786 | * The kernel client to replace ExecList submission is created with |
| 787 | * NORMAL priority. Priority of a client for scheduler can be HIGH, |
| 788 | * while a preemption context can use CRITICAL. |
Alex Dai | feda33e | 2015-10-19 16:10:54 -0700 | [diff] [blame] | 789 | * @ctx: the context that owns the client (we use the default render |
| 790 | * context) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 791 | * |
Dave Gordon | 0d92a6a | 2016-04-19 16:08:34 +0100 | [diff] [blame] | 792 | * Return: An i915_guc_client object if success, else NULL. |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 793 | */ |
Dave Gordon | 0daf556 | 2016-06-10 18:29:25 +0100 | [diff] [blame] | 794 | static struct i915_guc_client * |
| 795 | guc_client_alloc(struct drm_i915_private *dev_priv, |
Dave Gordon | e02757d | 2016-08-09 15:19:21 +0100 | [diff] [blame] | 796 | uint32_t engines, |
Dave Gordon | 0daf556 | 2016-06-10 18:29:25 +0100 | [diff] [blame] | 797 | uint32_t priority, |
| 798 | struct i915_gem_context *ctx) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 799 | { |
| 800 | struct i915_guc_client *client; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 801 | struct intel_guc *guc = &dev_priv->guc; |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 802 | struct i915_vma *vma; |
Chris Wilson | 72aa0d8 | 2016-11-02 17:50:47 +0000 | [diff] [blame] | 803 | void *vaddr; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 804 | int ret; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 805 | |
| 806 | client = kzalloc(sizeof(*client), GFP_KERNEL); |
| 807 | if (!client) |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 808 | return ERR_PTR(-ENOMEM); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 809 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 810 | client->guc = guc; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 811 | client->owner = ctx; |
Dave Gordon | e02757d | 2016-08-09 15:19:21 +0100 | [diff] [blame] | 812 | client->engines = engines; |
| 813 | client->priority = priority; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 814 | client->doorbell_id = GUC_DOORBELL_INVALID; |
| 815 | client->wq_offset = GUC_DB_SIZE; |
| 816 | client->wq_size = GUC_WQ_SIZE; |
| 817 | spin_lock_init(&client->wq_lock); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 818 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 819 | ret = ida_simple_get(&guc->stage_ids, 0, GUC_MAX_STAGE_DESCRIPTORS, |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 820 | GFP_KERNEL); |
| 821 | if (ret < 0) |
| 822 | goto err_client; |
| 823 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 824 | client->stage_id = ret; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 825 | |
| 826 | /* The first page is doorbell/proc_desc. Two followed pages are wq. */ |
Michal Wajdeczko | f9cda04 | 2017-01-13 17:41:57 +0000 | [diff] [blame] | 827 | vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 828 | if (IS_ERR(vma)) { |
| 829 | ret = PTR_ERR(vma); |
| 830 | goto err_id; |
| 831 | } |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 832 | |
Dave Gordon | 0d92a6a | 2016-04-19 16:08:34 +0100 | [diff] [blame] | 833 | /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */ |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 834 | client->vma = vma; |
Chris Wilson | 72aa0d8 | 2016-11-02 17:50:47 +0000 | [diff] [blame] | 835 | |
| 836 | vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 837 | if (IS_ERR(vaddr)) { |
| 838 | ret = PTR_ERR(vaddr); |
| 839 | goto err_vma; |
| 840 | } |
Chris Wilson | 72aa0d8 | 2016-11-02 17:50:47 +0000 | [diff] [blame] | 841 | client->vaddr = vaddr; |
Chris Wilson | dadd481 | 2016-09-09 14:11:57 +0100 | [diff] [blame] | 842 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 843 | client->doorbell_offset = __select_cacheline(guc); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 844 | |
| 845 | /* |
| 846 | * Since the doorbell only requires a single cacheline, we can save |
| 847 | * space by putting the application process descriptor in the same |
| 848 | * page. Use the half of the page that doesn't include the doorbell. |
| 849 | */ |
| 850 | if (client->doorbell_offset >= (GUC_DB_SIZE / 2)) |
| 851 | client->proc_desc_offset = 0; |
| 852 | else |
| 853 | client->proc_desc_offset = (GUC_DB_SIZE / 2); |
| 854 | |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 855 | guc_proc_desc_init(guc, client); |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 856 | guc_stage_desc_init(guc, client); |
Chris Wilson | 4d357af | 2016-11-29 12:10:23 +0000 | [diff] [blame] | 857 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 858 | ret = create_doorbell(client); |
| 859 | if (ret) |
| 860 | goto err_vaddr; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 861 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 862 | DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: stage_id %u\n", |
| 863 | priority, client, client->engines, client->stage_id); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 864 | DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%lx\n", |
| 865 | client->doorbell_id, client->doorbell_offset); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 866 | |
| 867 | return client; |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 868 | |
| 869 | err_vaddr: |
| 870 | i915_gem_object_unpin_map(client->vma->obj); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 871 | err_vma: |
| 872 | i915_vma_unpin_and_release(&client->vma); |
| 873 | err_id: |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 874 | ida_simple_remove(&guc->stage_ids, client->stage_id); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 875 | err_client: |
| 876 | kfree(client); |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 877 | return ERR_PTR(ret); |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 878 | } |
| 879 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 880 | static void guc_client_free(struct i915_guc_client *client) |
| 881 | { |
| 882 | /* |
| 883 | * XXX: wait for any outstanding submissions before freeing memory. |
| 884 | * Be sure to drop any locks |
| 885 | */ |
| 886 | |
| 887 | /* FIXME: in many cases, by the time we get here the GuC has been |
| 888 | * reset, so we cannot destroy the doorbell properly. Ignore the |
| 889 | * error message for now */ |
| 890 | destroy_doorbell(client); |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 891 | guc_stage_desc_fini(client->guc, client); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 892 | i915_gem_object_unpin_map(client->vma->obj); |
| 893 | i915_vma_unpin_and_release(&client->vma); |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 894 | ida_simple_remove(&client->guc->stage_ids, client->stage_id); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 895 | kfree(client); |
| 896 | } |
| 897 | |
Oscar Mateo | e9eb803 | 2017-09-12 14:36:35 -0700 | [diff] [blame] | 898 | static void guc_policy_init(struct guc_policy *policy) |
| 899 | { |
| 900 | policy->execution_quantum = POLICY_DEFAULT_EXECUTION_QUANTUM_US; |
| 901 | policy->preemption_time = POLICY_DEFAULT_PREEMPTION_TIME_US; |
| 902 | policy->fault_time = POLICY_DEFAULT_FAULT_TIME_US; |
| 903 | policy->policy_flags = 0; |
| 904 | } |
| 905 | |
Dave Gordon | 7a9347f | 2016-09-12 21:19:37 +0100 | [diff] [blame] | 906 | static void guc_policies_init(struct guc_policies *policies) |
Alex Dai | 463704d | 2015-12-18 12:00:10 -0800 | [diff] [blame] | 907 | { |
| 908 | struct guc_policy *policy; |
| 909 | u32 p, i; |
| 910 | |
Oscar Mateo | e9eb803 | 2017-09-12 14:36:35 -0700 | [diff] [blame] | 911 | policies->dpc_promote_time = POLICY_DEFAULT_DPC_PROMOTE_TIME_US; |
Alex Dai | 463704d | 2015-12-18 12:00:10 -0800 | [diff] [blame] | 912 | policies->max_num_work_items = POLICY_MAX_NUM_WI; |
| 913 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 914 | for (p = 0; p < GUC_CLIENT_PRIORITY_NUM; p++) { |
Alex Dai | 397097b | 2016-01-23 11:58:14 -0800 | [diff] [blame] | 915 | for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) { |
Alex Dai | 463704d | 2015-12-18 12:00:10 -0800 | [diff] [blame] | 916 | policy = &policies->policy[p][i]; |
| 917 | |
Oscar Mateo | e9eb803 | 2017-09-12 14:36:35 -0700 | [diff] [blame] | 918 | guc_policy_init(policy); |
Alex Dai | 463704d | 2015-12-18 12:00:10 -0800 | [diff] [blame] | 919 | } |
| 920 | } |
| 921 | |
| 922 | policies->is_valid = 1; |
| 923 | } |
| 924 | |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 925 | /* |
| 926 | * The first 80 dwords of the register state context, containing the |
| 927 | * execlists and ppgtt registers. |
| 928 | */ |
| 929 | #define LR_HW_CONTEXT_SIZE (80 * sizeof(u32)) |
| 930 | |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 931 | static int guc_ads_create(struct intel_guc *guc) |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 932 | { |
| 933 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 934 | struct i915_vma *vma; |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 935 | struct page *page; |
| 936 | /* The ads obj includes the struct itself and buffers passed to GuC */ |
| 937 | struct { |
| 938 | struct guc_ads ads; |
| 939 | struct guc_policies policies; |
| 940 | struct guc_mmio_reg_state reg_state; |
| 941 | u8 reg_state_buffer[GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE]; |
| 942 | } __packed *blob; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 943 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 944 | enum intel_engine_id id; |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 945 | const u32 skipped_offset = LRC_HEADER_PAGES * PAGE_SIZE; |
| 946 | const u32 skipped_size = LRC_PPHWSP_SZ * PAGE_SIZE + LR_HW_CONTEXT_SIZE; |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 947 | u32 base; |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 948 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 949 | GEM_BUG_ON(guc->ads_vma); |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 950 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 951 | vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(sizeof(*blob))); |
| 952 | if (IS_ERR(vma)) |
| 953 | return PTR_ERR(vma); |
| 954 | |
| 955 | guc->ads_vma = vma; |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 956 | |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 957 | page = i915_vma_first_page(vma); |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 958 | blob = kmap(page); |
| 959 | |
| 960 | /* GuC scheduling policies */ |
| 961 | guc_policies_init(&blob->policies); |
| 962 | |
| 963 | /* MMIO reg state */ |
| 964 | for_each_engine(engine, dev_priv, id) { |
Oscar Mateo | 35815ea | 2017-03-22 10:39:54 -0700 | [diff] [blame] | 965 | blob->reg_state.white_list[engine->guc_id].mmio_start = |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 966 | engine->mmio_base + GUC_MMIO_WHITE_LIST_START; |
| 967 | |
| 968 | /* Nothing to be saved or restored for now. */ |
Oscar Mateo | 35815ea | 2017-03-22 10:39:54 -0700 | [diff] [blame] | 969 | blob->reg_state.white_list[engine->guc_id].count = 0; |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 970 | } |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 971 | |
| 972 | /* |
| 973 | * The GuC requires a "Golden Context" when it reinitialises |
| 974 | * engines after a reset. Here we use the Render ring default |
| 975 | * context, which must already exist and be pinned in the GGTT, |
| 976 | * so its address won't change after we've told the GuC where |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 977 | * to find it. Note that we have to skip our header (1 page), |
| 978 | * because our GuC shared data is there. |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 979 | */ |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 980 | blob->ads.golden_context_lrca = |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 981 | guc_ggtt_offset(dev_priv->kernel_context->engine[RCS].state) + skipped_offset; |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 982 | |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 983 | /* |
| 984 | * The GuC expects us to exclude the portion of the context image that |
| 985 | * it skips from the size it is to read. It starts reading from after |
| 986 | * the execlist context (so skipping the first page [PPHWSP] and 80 |
| 987 | * dwords). Weird guc is weird. |
| 988 | */ |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 989 | for_each_engine(engine, dev_priv, id) |
Michel Thierry | a922c0c | 2017-09-13 09:56:01 +0100 | [diff] [blame] | 990 | blob->ads.eng_state_size[engine->guc_id] = engine->context_size - skipped_size; |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 991 | |
Michal Wajdeczko | 16f11f4 | 2017-03-14 13:33:09 +0000 | [diff] [blame] | 992 | base = guc_ggtt_offset(vma); |
| 993 | blob->ads.scheduler_policies = base + ptr_offset(blob, policies); |
| 994 | blob->ads.reg_state_buffer = base + ptr_offset(blob, reg_state_buffer); |
| 995 | blob->ads.reg_state_addr = base + ptr_offset(blob, reg_state); |
Alex Dai | 5c148e0 | 2015-12-18 12:00:11 -0800 | [diff] [blame] | 996 | |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 997 | kunmap(page); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 998 | |
| 999 | return 0; |
| 1000 | } |
| 1001 | |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 1002 | static void guc_ads_destroy(struct intel_guc *guc) |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1003 | { |
| 1004 | i915_vma_unpin_and_release(&guc->ads_vma); |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 1005 | } |
| 1006 | |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1007 | /* |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1008 | * Set up the memory resources to be shared with the GuC (via the GGTT) |
| 1009 | * at firmware loading time. |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1010 | */ |
Dave Gordon | beffa51 | 2016-06-10 18:29:26 +0100 | [diff] [blame] | 1011 | int i915_guc_submission_init(struct drm_i915_private *dev_priv) |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1012 | { |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1013 | struct intel_guc *guc = &dev_priv->guc; |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 1014 | struct i915_vma *vma; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 1015 | void *vaddr; |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1016 | int ret; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1017 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1018 | if (guc->stage_desc_pool) |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1019 | return 0; |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1020 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1021 | vma = intel_guc_allocate_vma(guc, |
| 1022 | PAGE_ALIGN(sizeof(struct guc_stage_desc) * |
| 1023 | GUC_MAX_STAGE_DESCRIPTORS)); |
Chris Wilson | 8b797af | 2016-08-15 10:48:51 +0100 | [diff] [blame] | 1024 | if (IS_ERR(vma)) |
| 1025 | return PTR_ERR(vma); |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1026 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1027 | guc->stage_desc_pool = vma; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 1028 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1029 | vaddr = i915_gem_object_pin_map(guc->stage_desc_pool->obj, I915_MAP_WB); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1030 | if (IS_ERR(vaddr)) { |
| 1031 | ret = PTR_ERR(vaddr); |
| 1032 | goto err_vma; |
| 1033 | } |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 1034 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1035 | guc->stage_desc_pool_vaddr = vaddr; |
Oscar Mateo | 73b0553 | 2017-03-22 10:39:45 -0700 | [diff] [blame] | 1036 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1037 | ret = intel_guc_log_create(guc); |
| 1038 | if (ret < 0) |
| 1039 | goto err_vaddr; |
| 1040 | |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 1041 | ret = guc_ads_create(guc); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1042 | if (ret < 0) |
| 1043 | goto err_log; |
| 1044 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1045 | ida_init(&guc->stage_ids); |
Alex Dai | 68371a9 | 2015-12-18 12:00:09 -0800 | [diff] [blame] | 1046 | |
Alex Dai | bac427f | 2015-08-12 15:43:39 +0100 | [diff] [blame] | 1047 | return 0; |
Chris Wilson | 4d357af | 2016-11-29 12:10:23 +0000 | [diff] [blame] | 1048 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1049 | err_log: |
| 1050 | intel_guc_log_destroy(guc); |
| 1051 | err_vaddr: |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1052 | i915_gem_object_unpin_map(guc->stage_desc_pool->obj); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1053 | err_vma: |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1054 | i915_vma_unpin_and_release(&guc->stage_desc_pool); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1055 | return ret; |
| 1056 | } |
| 1057 | |
| 1058 | void i915_guc_submission_fini(struct drm_i915_private *dev_priv) |
| 1059 | { |
| 1060 | struct intel_guc *guc = &dev_priv->guc; |
| 1061 | |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1062 | ida_destroy(&guc->stage_ids); |
Oscar Mateo | 0704df2 | 2017-03-22 10:39:47 -0700 | [diff] [blame] | 1063 | guc_ads_destroy(guc); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 1064 | intel_guc_log_destroy(guc); |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1065 | i915_gem_object_unpin_map(guc->stage_desc_pool->obj); |
| 1066 | i915_vma_unpin_and_release(&guc->stage_desc_pool); |
Chris Wilson | 4d357af | 2016-11-29 12:10:23 +0000 | [diff] [blame] | 1067 | } |
| 1068 | |
Tvrtko Ursulin | cbf4b77 | 2017-03-09 13:20:04 +0000 | [diff] [blame] | 1069 | static void guc_interrupts_capture(struct drm_i915_private *dev_priv) |
| 1070 | { |
| 1071 | struct intel_engine_cs *engine; |
| 1072 | enum intel_engine_id id; |
| 1073 | int irqs; |
| 1074 | |
| 1075 | /* tell all command streamers to forward interrupts (but not vblank) to GuC */ |
| 1076 | irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING); |
| 1077 | for_each_engine(engine, dev_priv, id) |
| 1078 | I915_WRITE(RING_MODE_GEN7(engine), irqs); |
| 1079 | |
| 1080 | /* route USER_INTERRUPT to Host, all others are sent to GuC. */ |
| 1081 | irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | |
| 1082 | GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT; |
| 1083 | /* These three registers have the same bit definitions */ |
| 1084 | I915_WRITE(GUC_BCS_RCS_IER, ~irqs); |
| 1085 | I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs); |
| 1086 | I915_WRITE(GUC_WD_VECS_IER, ~irqs); |
Sagar Arun Kamble | 1f3b1fd | 2017-03-11 08:07:01 +0530 | [diff] [blame] | 1087 | |
| 1088 | /* |
| 1089 | * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all |
| 1090 | * (unmasked) PM interrupts to the GuC. All other bits of this |
| 1091 | * register *disable* generation of a specific interrupt. |
| 1092 | * |
| 1093 | * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when |
| 1094 | * writing to the PM interrupt mask register, i.e. interrupts |
| 1095 | * that must not be disabled. |
| 1096 | * |
| 1097 | * If the GuC is handling these interrupts, then we must not let |
| 1098 | * the PM code disable ANY interrupt that the GuC is expecting. |
| 1099 | * So for each ENABLED (0) bit in this register, we must SET the |
| 1100 | * bit in pm_intrmsk_mbz so that it's left enabled for the GuC. |
| 1101 | * GuC needs ARAT expired interrupt unmasked hence it is set in |
| 1102 | * pm_intrmsk_mbz. |
| 1103 | * |
| 1104 | * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will |
| 1105 | * result in the register bit being left SET! |
| 1106 | */ |
| 1107 | dev_priv->rps.pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK; |
Chris Wilson | 655d49e | 2017-03-12 13:27:45 +0000 | [diff] [blame] | 1108 | dev_priv->rps.pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; |
Tvrtko Ursulin | cbf4b77 | 2017-03-09 13:20:04 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
Oscar Mateo | 618ef00 | 2017-03-22 10:39:55 -0700 | [diff] [blame] | 1111 | static void guc_interrupts_release(struct drm_i915_private *dev_priv) |
| 1112 | { |
| 1113 | struct intel_engine_cs *engine; |
| 1114 | enum intel_engine_id id; |
| 1115 | int irqs; |
| 1116 | |
| 1117 | /* |
| 1118 | * tell all command streamers NOT to forward interrupts or vblank |
| 1119 | * to GuC. |
| 1120 | */ |
| 1121 | irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER); |
| 1122 | irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING); |
| 1123 | for_each_engine(engine, dev_priv, id) |
| 1124 | I915_WRITE(RING_MODE_GEN7(engine), irqs); |
| 1125 | |
| 1126 | /* route all GT interrupts to the host */ |
| 1127 | I915_WRITE(GUC_BCS_RCS_IER, 0); |
| 1128 | I915_WRITE(GUC_VCS2_VCS1_IER, 0); |
| 1129 | I915_WRITE(GUC_WD_VECS_IER, 0); |
| 1130 | |
| 1131 | dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; |
| 1132 | dev_priv->rps.pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK; |
| 1133 | } |
| 1134 | |
Dave Gordon | beffa51 | 2016-06-10 18:29:26 +0100 | [diff] [blame] | 1135 | int i915_guc_submission_enable(struct drm_i915_private *dev_priv) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1136 | { |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1137 | struct intel_guc *guc = &dev_priv->guc; |
Chris Wilson | 4d357af | 2016-11-29 12:10:23 +0000 | [diff] [blame] | 1138 | struct i915_guc_client *client = guc->execbuf_client; |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1139 | struct intel_engine_cs *engine; |
Akash Goel | 3b3f165 | 2016-10-13 22:44:48 +0530 | [diff] [blame] | 1140 | enum intel_engine_id id; |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 1141 | int err; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1142 | |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 1143 | /* |
| 1144 | * We're using GuC work items for submitting work through GuC. Since |
| 1145 | * we're coalescing multiple requests from a single context into a |
| 1146 | * single work item prior to assigning it to execlist_port, we can |
| 1147 | * never have more work items than the total number of ports (for all |
| 1148 | * engines). The GuC firmware is controlling the HEAD of work queue, |
| 1149 | * and it is guaranteed that it will remove the work item from the |
| 1150 | * queue before our request is completed. |
| 1151 | */ |
| 1152 | BUILD_BUG_ON(ARRAY_SIZE(engine->execlist_port) * |
| 1153 | sizeof(struct guc_wq_item) * |
| 1154 | I915_NUM_ENGINES > GUC_WQ_SIZE); |
| 1155 | |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1156 | if (!client) { |
| 1157 | client = guc_client_alloc(dev_priv, |
| 1158 | INTEL_INFO(dev_priv)->ring_mask, |
Oscar Mateo | b09935a | 2017-03-22 10:39:53 -0700 | [diff] [blame] | 1159 | GUC_CLIENT_PRIORITY_KMD_NORMAL, |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1160 | dev_priv->kernel_context); |
| 1161 | if (IS_ERR(client)) { |
| 1162 | DRM_ERROR("Failed to create GuC client for execbuf!\n"); |
| 1163 | return PTR_ERR(client); |
| 1164 | } |
| 1165 | |
| 1166 | guc->execbuf_client = client; |
| 1167 | } |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1168 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 1169 | err = intel_guc_sample_forcewake(guc); |
| 1170 | if (err) |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1171 | goto err_execbuf_client; |
Chris Wilson | 4d357af | 2016-11-29 12:10:23 +0000 | [diff] [blame] | 1172 | |
| 1173 | guc_reset_wq(client); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1174 | |
Joonas Lahtinen | abddffd | 2017-03-22 10:39:44 -0700 | [diff] [blame] | 1175 | err = guc_init_doorbell_hw(guc); |
| 1176 | if (err) |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1177 | goto err_execbuf_client; |
Alex Dai | f5d3c3e | 2015-08-18 14:34:47 -0700 | [diff] [blame] | 1178 | |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1179 | /* Take over from manual control of ELSP (execlists) */ |
Tvrtko Ursulin | cbf4b77 | 2017-03-09 13:20:04 +0000 | [diff] [blame] | 1180 | guc_interrupts_capture(dev_priv); |
| 1181 | |
Tvrtko Ursulin | cbf4b77 | 2017-03-09 13:20:04 +0000 | [diff] [blame] | 1182 | for_each_engine(engine, dev_priv, id) { |
Chris Wilson | 31de735 | 2017-03-16 12:56:18 +0000 | [diff] [blame] | 1183 | /* The tasklet was initialised by execlists, and may be in |
| 1184 | * a state of flux (across a reset) and so we just want to |
| 1185 | * take over the callback without changing any other state |
| 1186 | * in the tasklet. |
| 1187 | */ |
| 1188 | engine->irq_tasklet.func = i915_guc_irq_handler; |
| 1189 | clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); |
Michał Winiarski | 85e2fe6 | 2017-09-14 10:32:13 +0200 | [diff] [blame] | 1190 | tasklet_schedule(&engine->irq_tasklet); |
Chris Wilson | 821ed7d | 2016-09-09 14:11:53 +0100 | [diff] [blame] | 1191 | } |
| 1192 | |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1193 | return 0; |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1194 | |
| 1195 | err_execbuf_client: |
| 1196 | guc_client_free(guc->execbuf_client); |
| 1197 | guc->execbuf_client = NULL; |
| 1198 | return err; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1199 | } |
| 1200 | |
Dave Gordon | beffa51 | 2016-06-10 18:29:26 +0100 | [diff] [blame] | 1201 | void i915_guc_submission_disable(struct drm_i915_private *dev_priv) |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1202 | { |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1203 | struct intel_guc *guc = &dev_priv->guc; |
| 1204 | |
Sagar Arun Kamble | 7762ebb | 2017-03-11 08:06:59 +0530 | [diff] [blame] | 1205 | guc_interrupts_release(dev_priv); |
| 1206 | |
Chris Wilson | ddd66c5 | 2016-08-02 22:50:31 +0100 | [diff] [blame] | 1207 | /* Revert back to manual ELSP submission */ |
Chris Wilson | ff44ad5 | 2017-03-16 17:13:03 +0000 | [diff] [blame] | 1208 | intel_engines_reset_default_submission(dev_priv); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 1209 | |
| 1210 | guc_client_free(guc->execbuf_client); |
| 1211 | guc->execbuf_client = NULL; |
Dave Gordon | 44a28b1 | 2015-08-12 15:43:41 +0100 | [diff] [blame] | 1212 | } |
| 1213 | |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1214 | /** |
| 1215 | * intel_guc_suspend() - notify GuC entering suspend state |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1216 | * @dev_priv: i915 device private |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1217 | */ |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1218 | int intel_guc_suspend(struct drm_i915_private *dev_priv) |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1219 | { |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1220 | struct intel_guc *guc = &dev_priv->guc; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1221 | struct i915_gem_context *ctx; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1222 | u32 data[3]; |
| 1223 | |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 1224 | if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS) |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1225 | return 0; |
| 1226 | |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1227 | gen9_disable_guc_interrupts(dev_priv); |
| 1228 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 1229 | ctx = dev_priv->kernel_context; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1230 | |
Arkadiusz Hiler | a80bc45 | 2016-11-25 18:59:34 +0100 | [diff] [blame] | 1231 | data[0] = INTEL_GUC_ACTION_ENTER_S_STATE; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1232 | /* any value greater than GUC_POWER_D0 */ |
| 1233 | data[1] = GUC_POWER_D1; |
| 1234 | /* first page is shared data with GuC */ |
Michel Thierry | 0b29c75 | 2017-09-13 09:56:00 +0100 | [diff] [blame] | 1235 | data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1236 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 1237 | return intel_guc_send(guc, data, ARRAY_SIZE(data)); |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1238 | } |
| 1239 | |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1240 | /** |
| 1241 | * intel_guc_resume() - notify GuC resuming from suspend state |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1242 | * @dev_priv: i915 device private |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1243 | */ |
Tvrtko Ursulin | bf9e842 | 2016-12-01 14:16:38 +0000 | [diff] [blame] | 1244 | int intel_guc_resume(struct drm_i915_private *dev_priv) |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1245 | { |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1246 | struct intel_guc *guc = &dev_priv->guc; |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 1247 | struct i915_gem_context *ctx; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1248 | u32 data[3]; |
| 1249 | |
Anusha Srivatsa | db0a091 | 2017-01-13 17:17:04 -0800 | [diff] [blame] | 1250 | if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS) |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1251 | return 0; |
| 1252 | |
Sagar Arun Kamble | 26705e2 | 2016-10-12 21:54:31 +0530 | [diff] [blame] | 1253 | if (i915.guc_log_level >= 0) |
| 1254 | gen9_enable_guc_interrupts(dev_priv); |
| 1255 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 1256 | ctx = dev_priv->kernel_context; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1257 | |
Arkadiusz Hiler | a80bc45 | 2016-11-25 18:59:34 +0100 | [diff] [blame] | 1258 | data[0] = INTEL_GUC_ACTION_EXIT_S_STATE; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1259 | data[1] = GUC_POWER_D0; |
| 1260 | /* first page is shared data with GuC */ |
Michel Thierry | 0b29c75 | 2017-09-13 09:56:00 +0100 | [diff] [blame] | 1261 | data[2] = guc_ggtt_offset(ctx->engine[RCS].state) + LRC_GUCSHR_PN * PAGE_SIZE; |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1262 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 1263 | return intel_guc_send(guc, data, ARRAY_SIZE(data)); |
Alex Dai | a1c4199 | 2015-09-30 09:46:37 -0700 | [diff] [blame] | 1264 | } |