blob: d11bb3620f2783115b7a91058a297dfbf657033d [file] [log] [blame]
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301/*
2 * DMA driver for Nvidia's Tegra20 APB DMA controller.
3 *
Stephen Warren996556c2013-11-11 13:09:35 -07004 * Copyright (c) 2012-2013, NVIDIA CORPORATION. All rights reserved.
Laxman Dewanganec8a1582012-06-06 10:55:27 +05305 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
19#include <linux/bitops.h>
20#include <linux/clk.h>
21#include <linux/delay.h>
22#include <linux/dmaengine.h>
23#include <linux/dma-mapping.h>
Thierry Reding73312052013-01-21 11:09:00 +010024#include <linux/err.h>
Laxman Dewanganec8a1582012-06-06 10:55:27 +053025#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/io.h>
28#include <linux/mm.h>
29#include <linux/module.h>
30#include <linux/of.h>
31#include <linux/of_device.h>
Stephen Warren996556c2013-11-11 13:09:35 -070032#include <linux/of_dma.h>
Laxman Dewanganec8a1582012-06-06 10:55:27 +053033#include <linux/platform_device.h>
Laxman Dewangan3065c192013-04-24 15:24:27 +053034#include <linux/pm.h>
Laxman Dewanganec8a1582012-06-06 10:55:27 +053035#include <linux/pm_runtime.h>
Stephen Warren9aa433d2013-11-06 16:35:34 -070036#include <linux/reset.h>
Laxman Dewanganec8a1582012-06-06 10:55:27 +053037#include <linux/slab.h>
38
Laxman Dewanganec8a1582012-06-06 10:55:27 +053039#include "dmaengine.h"
40
41#define TEGRA_APBDMA_GENERAL 0x0
42#define TEGRA_APBDMA_GENERAL_ENABLE BIT(31)
43
44#define TEGRA_APBDMA_CONTROL 0x010
45#define TEGRA_APBDMA_IRQ_MASK 0x01c
46#define TEGRA_APBDMA_IRQ_MASK_SET 0x020
47
48/* CSR register */
49#define TEGRA_APBDMA_CHAN_CSR 0x00
50#define TEGRA_APBDMA_CSR_ENB BIT(31)
51#define TEGRA_APBDMA_CSR_IE_EOC BIT(30)
52#define TEGRA_APBDMA_CSR_HOLD BIT(29)
53#define TEGRA_APBDMA_CSR_DIR BIT(28)
54#define TEGRA_APBDMA_CSR_ONCE BIT(27)
55#define TEGRA_APBDMA_CSR_FLOW BIT(21)
56#define TEGRA_APBDMA_CSR_REQ_SEL_SHIFT 16
57#define TEGRA_APBDMA_CSR_WCOUNT_MASK 0xFFFC
58
59/* STATUS register */
60#define TEGRA_APBDMA_CHAN_STATUS 0x004
61#define TEGRA_APBDMA_STATUS_BUSY BIT(31)
62#define TEGRA_APBDMA_STATUS_ISE_EOC BIT(30)
63#define TEGRA_APBDMA_STATUS_HALT BIT(29)
64#define TEGRA_APBDMA_STATUS_PING_PONG BIT(28)
65#define TEGRA_APBDMA_STATUS_COUNT_SHIFT 2
66#define TEGRA_APBDMA_STATUS_COUNT_MASK 0xFFFC
67
Laxman Dewangan1b140902013-01-06 21:52:02 +053068#define TEGRA_APBDMA_CHAN_CSRE 0x00C
69#define TEGRA_APBDMA_CHAN_CSRE_PAUSE (1 << 31)
70
Laxman Dewanganec8a1582012-06-06 10:55:27 +053071/* AHB memory address */
72#define TEGRA_APBDMA_CHAN_AHBPTR 0x010
73
74/* AHB sequence register */
75#define TEGRA_APBDMA_CHAN_AHBSEQ 0x14
76#define TEGRA_APBDMA_AHBSEQ_INTR_ENB BIT(31)
77#define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_8 (0 << 28)
78#define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_16 (1 << 28)
79#define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32 (2 << 28)
80#define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_64 (3 << 28)
81#define TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_128 (4 << 28)
82#define TEGRA_APBDMA_AHBSEQ_DATA_SWAP BIT(27)
83#define TEGRA_APBDMA_AHBSEQ_BURST_1 (4 << 24)
84#define TEGRA_APBDMA_AHBSEQ_BURST_4 (5 << 24)
85#define TEGRA_APBDMA_AHBSEQ_BURST_8 (6 << 24)
86#define TEGRA_APBDMA_AHBSEQ_DBL_BUF BIT(19)
87#define TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT 16
88#define TEGRA_APBDMA_AHBSEQ_WRAP_NONE 0
89
90/* APB address */
91#define TEGRA_APBDMA_CHAN_APBPTR 0x018
92
93/* APB sequence register */
94#define TEGRA_APBDMA_CHAN_APBSEQ 0x01c
95#define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_8 (0 << 28)
96#define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_16 (1 << 28)
97#define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32 (2 << 28)
98#define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_64 (3 << 28)
99#define TEGRA_APBDMA_APBSEQ_BUS_WIDTH_128 (4 << 28)
100#define TEGRA_APBDMA_APBSEQ_DATA_SWAP BIT(27)
101#define TEGRA_APBDMA_APBSEQ_WRAP_WORD_1 (1 << 16)
102
103/*
104 * If any burst is in flight and DMA paused then this is the time to complete
105 * on-flight burst and update DMA status register.
106 */
107#define TEGRA_APBDMA_BURST_COMPLETE_TIME 20
108
109/* Channel base address offset from APBDMA base address */
110#define TEGRA_APBDMA_CHANNEL_BASE_ADD_OFFSET 0x1000
111
112/* DMA channel register space size */
113#define TEGRA_APBDMA_CHANNEL_REGISTER_SIZE 0x20
114
115struct tegra_dma;
116
117/*
118 * tegra_dma_chip_data Tegra chip specific DMA data
119 * @nr_channels: Number of channels available in the controller.
120 * @max_dma_count: Maximum DMA transfer count supported by DMA controller.
Laxman Dewangan1b140902013-01-06 21:52:02 +0530121 * @support_channel_pause: Support channel wise pause of dma.
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530122 */
123struct tegra_dma_chip_data {
124 int nr_channels;
125 int max_dma_count;
Laxman Dewangan1b140902013-01-06 21:52:02 +0530126 bool support_channel_pause;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530127};
128
129/* DMA channel registers */
130struct tegra_dma_channel_regs {
131 unsigned long csr;
132 unsigned long ahb_ptr;
133 unsigned long apb_ptr;
134 unsigned long ahb_seq;
135 unsigned long apb_seq;
136};
137
138/*
139 * tegra_dma_sg_req: Dma request details to configure hardware. This
140 * contains the details for one transfer to configure DMA hw.
141 * The client's request for data transfer can be broken into multiple
142 * sub-transfer as per requester details and hw support.
143 * This sub transfer get added in the list of transfer and point to Tegra
144 * DMA descriptor which manages the transfer details.
145 */
146struct tegra_dma_sg_req {
147 struct tegra_dma_channel_regs ch_regs;
148 int req_len;
149 bool configured;
150 bool last_sg;
151 bool half_done;
152 struct list_head node;
153 struct tegra_dma_desc *dma_desc;
154};
155
156/*
157 * tegra_dma_desc: Tegra DMA descriptors which manages the client requests.
158 * This descriptor keep track of transfer status, callbacks and request
159 * counts etc.
160 */
161struct tegra_dma_desc {
162 struct dma_async_tx_descriptor txd;
163 int bytes_requested;
164 int bytes_transferred;
165 enum dma_status dma_status;
166 struct list_head node;
167 struct list_head tx_list;
168 struct list_head cb_node;
169 int cb_count;
170};
171
172struct tegra_dma_channel;
173
174typedef void (*dma_isr_handler)(struct tegra_dma_channel *tdc,
175 bool to_terminate);
176
177/* tegra_dma_channel: Channel specific information */
178struct tegra_dma_channel {
179 struct dma_chan dma_chan;
Laxman Dewangand0fc9052012-10-03 22:48:07 +0530180 char name[30];
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530181 bool config_init;
182 int id;
183 int irq;
184 unsigned long chan_base_offset;
185 spinlock_t lock;
186 bool busy;
187 struct tegra_dma *tdma;
188 bool cyclic;
189
190 /* Different lists for managing the requests */
191 struct list_head free_sg_req;
192 struct list_head pending_sg_req;
193 struct list_head free_dma_desc;
194 struct list_head cb_desc;
195
196 /* ISR handler and tasklet for bottom half of isr handling */
197 dma_isr_handler isr_handler;
198 struct tasklet_struct tasklet;
199 dma_async_tx_callback callback;
200 void *callback_param;
201
202 /* Channel-slave specific configuration */
Stephen Warren996556c2013-11-11 13:09:35 -0700203 unsigned int slave_id;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530204 struct dma_slave_config dma_sconfig;
Laxman Dewangan3065c192013-04-24 15:24:27 +0530205 struct tegra_dma_channel_regs channel_reg;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530206};
207
208/* tegra_dma: Tegra DMA specific information */
209struct tegra_dma {
210 struct dma_device dma_dev;
211 struct device *dev;
212 struct clk *dma_clk;
Stephen Warren9aa433d2013-11-06 16:35:34 -0700213 struct reset_control *rst;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530214 spinlock_t global_lock;
215 void __iomem *base_addr;
Laxman Dewangan83a1ef22012-08-29 10:23:07 +0200216 const struct tegra_dma_chip_data *chip_data;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530217
218 /* Some register need to be cache before suspend */
219 u32 reg_gen;
220
221 /* Last member of the structure */
222 struct tegra_dma_channel channels[0];
223};
224
225static inline void tdma_write(struct tegra_dma *tdma, u32 reg, u32 val)
226{
227 writel(val, tdma->base_addr + reg);
228}
229
230static inline u32 tdma_read(struct tegra_dma *tdma, u32 reg)
231{
232 return readl(tdma->base_addr + reg);
233}
234
235static inline void tdc_write(struct tegra_dma_channel *tdc,
236 u32 reg, u32 val)
237{
238 writel(val, tdc->tdma->base_addr + tdc->chan_base_offset + reg);
239}
240
241static inline u32 tdc_read(struct tegra_dma_channel *tdc, u32 reg)
242{
243 return readl(tdc->tdma->base_addr + tdc->chan_base_offset + reg);
244}
245
246static inline struct tegra_dma_channel *to_tegra_dma_chan(struct dma_chan *dc)
247{
248 return container_of(dc, struct tegra_dma_channel, dma_chan);
249}
250
251static inline struct tegra_dma_desc *txd_to_tegra_dma_desc(
252 struct dma_async_tx_descriptor *td)
253{
254 return container_of(td, struct tegra_dma_desc, txd);
255}
256
257static inline struct device *tdc2dev(struct tegra_dma_channel *tdc)
258{
259 return &tdc->dma_chan.dev->device;
260}
261
262static dma_cookie_t tegra_dma_tx_submit(struct dma_async_tx_descriptor *tx);
263static int tegra_dma_runtime_suspend(struct device *dev);
264static int tegra_dma_runtime_resume(struct device *dev);
265
266/* Get DMA desc from free list, if not there then allocate it. */
267static struct tegra_dma_desc *tegra_dma_desc_get(
268 struct tegra_dma_channel *tdc)
269{
270 struct tegra_dma_desc *dma_desc;
271 unsigned long flags;
272
273 spin_lock_irqsave(&tdc->lock, flags);
274
275 /* Do not allocate if desc are waiting for ack */
276 list_for_each_entry(dma_desc, &tdc->free_dma_desc, node) {
277 if (async_tx_test_ack(&dma_desc->txd)) {
278 list_del(&dma_desc->node);
279 spin_unlock_irqrestore(&tdc->lock, flags);
Laxman Dewanganb9bb37f2013-01-09 15:26:22 +0530280 dma_desc->txd.flags = 0;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530281 return dma_desc;
282 }
283 }
284
285 spin_unlock_irqrestore(&tdc->lock, flags);
286
287 /* Allocate DMA desc */
288 dma_desc = kzalloc(sizeof(*dma_desc), GFP_ATOMIC);
289 if (!dma_desc) {
290 dev_err(tdc2dev(tdc), "dma_desc alloc failed\n");
291 return NULL;
292 }
293
294 dma_async_tx_descriptor_init(&dma_desc->txd, &tdc->dma_chan);
295 dma_desc->txd.tx_submit = tegra_dma_tx_submit;
296 dma_desc->txd.flags = 0;
297 return dma_desc;
298}
299
300static void tegra_dma_desc_put(struct tegra_dma_channel *tdc,
301 struct tegra_dma_desc *dma_desc)
302{
303 unsigned long flags;
304
305 spin_lock_irqsave(&tdc->lock, flags);
306 if (!list_empty(&dma_desc->tx_list))
307 list_splice_init(&dma_desc->tx_list, &tdc->free_sg_req);
308 list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
309 spin_unlock_irqrestore(&tdc->lock, flags);
310}
311
312static struct tegra_dma_sg_req *tegra_dma_sg_req_get(
313 struct tegra_dma_channel *tdc)
314{
315 struct tegra_dma_sg_req *sg_req = NULL;
316 unsigned long flags;
317
318 spin_lock_irqsave(&tdc->lock, flags);
319 if (!list_empty(&tdc->free_sg_req)) {
320 sg_req = list_first_entry(&tdc->free_sg_req,
321 typeof(*sg_req), node);
322 list_del(&sg_req->node);
323 spin_unlock_irqrestore(&tdc->lock, flags);
324 return sg_req;
325 }
326 spin_unlock_irqrestore(&tdc->lock, flags);
327
328 sg_req = kzalloc(sizeof(struct tegra_dma_sg_req), GFP_ATOMIC);
329 if (!sg_req)
330 dev_err(tdc2dev(tdc), "sg_req alloc failed\n");
331 return sg_req;
332}
333
334static int tegra_dma_slave_config(struct dma_chan *dc,
335 struct dma_slave_config *sconfig)
336{
337 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
338
339 if (!list_empty(&tdc->pending_sg_req)) {
340 dev_err(tdc2dev(tdc), "Configuration not allowed\n");
341 return -EBUSY;
342 }
343
344 memcpy(&tdc->dma_sconfig, sconfig, sizeof(*sconfig));
Stephen Warren996556c2013-11-11 13:09:35 -0700345 if (!tdc->slave_id)
346 tdc->slave_id = sconfig->slave_id;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530347 tdc->config_init = true;
348 return 0;
349}
350
351static void tegra_dma_global_pause(struct tegra_dma_channel *tdc,
352 bool wait_for_burst_complete)
353{
354 struct tegra_dma *tdma = tdc->tdma;
355
356 spin_lock(&tdma->global_lock);
357 tdma_write(tdma, TEGRA_APBDMA_GENERAL, 0);
358 if (wait_for_burst_complete)
359 udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
360}
361
362static void tegra_dma_global_resume(struct tegra_dma_channel *tdc)
363{
364 struct tegra_dma *tdma = tdc->tdma;
365
366 tdma_write(tdma, TEGRA_APBDMA_GENERAL, TEGRA_APBDMA_GENERAL_ENABLE);
367 spin_unlock(&tdma->global_lock);
368}
369
Laxman Dewangan1b140902013-01-06 21:52:02 +0530370static void tegra_dma_pause(struct tegra_dma_channel *tdc,
371 bool wait_for_burst_complete)
372{
373 struct tegra_dma *tdma = tdc->tdma;
374
375 if (tdma->chip_data->support_channel_pause) {
376 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSRE,
377 TEGRA_APBDMA_CHAN_CSRE_PAUSE);
378 if (wait_for_burst_complete)
379 udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
380 } else {
381 tegra_dma_global_pause(tdc, wait_for_burst_complete);
382 }
383}
384
385static void tegra_dma_resume(struct tegra_dma_channel *tdc)
386{
387 struct tegra_dma *tdma = tdc->tdma;
388
389 if (tdma->chip_data->support_channel_pause) {
390 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSRE, 0);
391 } else {
392 tegra_dma_global_resume(tdc);
393 }
394}
395
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530396static void tegra_dma_stop(struct tegra_dma_channel *tdc)
397{
398 u32 csr;
399 u32 status;
400
401 /* Disable interrupts */
402 csr = tdc_read(tdc, TEGRA_APBDMA_CHAN_CSR);
403 csr &= ~TEGRA_APBDMA_CSR_IE_EOC;
404 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr);
405
406 /* Disable DMA */
407 csr &= ~TEGRA_APBDMA_CSR_ENB;
408 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, csr);
409
410 /* Clear interrupt status if it is there */
411 status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
412 if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
413 dev_dbg(tdc2dev(tdc), "%s():clearing interrupt\n", __func__);
414 tdc_write(tdc, TEGRA_APBDMA_CHAN_STATUS, status);
415 }
416 tdc->busy = false;
417}
418
419static void tegra_dma_start(struct tegra_dma_channel *tdc,
420 struct tegra_dma_sg_req *sg_req)
421{
422 struct tegra_dma_channel_regs *ch_regs = &sg_req->ch_regs;
423
424 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR, ch_regs->csr);
425 tdc_write(tdc, TEGRA_APBDMA_CHAN_APBSEQ, ch_regs->apb_seq);
426 tdc_write(tdc, TEGRA_APBDMA_CHAN_APBPTR, ch_regs->apb_ptr);
427 tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBSEQ, ch_regs->ahb_seq);
428 tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBPTR, ch_regs->ahb_ptr);
429
430 /* Start DMA */
431 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR,
432 ch_regs->csr | TEGRA_APBDMA_CSR_ENB);
433}
434
435static void tegra_dma_configure_for_next(struct tegra_dma_channel *tdc,
436 struct tegra_dma_sg_req *nsg_req)
437{
438 unsigned long status;
439
440 /*
441 * The DMA controller reloads the new configuration for next transfer
442 * after last burst of current transfer completes.
443 * If there is no IEC status then this makes sure that last burst
444 * has not be completed. There may be case that last burst is on
445 * flight and so it can complete but because DMA is paused, it
446 * will not generates interrupt as well as not reload the new
447 * configuration.
448 * If there is already IEC status then interrupt handler need to
449 * load new configuration.
450 */
Laxman Dewangan1b140902013-01-06 21:52:02 +0530451 tegra_dma_pause(tdc, false);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530452 status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
453
454 /*
455 * If interrupt is pending then do nothing as the ISR will handle
456 * the programing for new request.
457 */
458 if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
459 dev_err(tdc2dev(tdc),
460 "Skipping new configuration as interrupt is pending\n");
Laxman Dewangan1b140902013-01-06 21:52:02 +0530461 tegra_dma_resume(tdc);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530462 return;
463 }
464
465 /* Safe to program new configuration */
466 tdc_write(tdc, TEGRA_APBDMA_CHAN_APBPTR, nsg_req->ch_regs.apb_ptr);
467 tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBPTR, nsg_req->ch_regs.ahb_ptr);
468 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR,
469 nsg_req->ch_regs.csr | TEGRA_APBDMA_CSR_ENB);
470 nsg_req->configured = true;
471
Laxman Dewangan1b140902013-01-06 21:52:02 +0530472 tegra_dma_resume(tdc);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530473}
474
475static void tdc_start_head_req(struct tegra_dma_channel *tdc)
476{
477 struct tegra_dma_sg_req *sg_req;
478
479 if (list_empty(&tdc->pending_sg_req))
480 return;
481
482 sg_req = list_first_entry(&tdc->pending_sg_req,
483 typeof(*sg_req), node);
484 tegra_dma_start(tdc, sg_req);
485 sg_req->configured = true;
486 tdc->busy = true;
487}
488
489static void tdc_configure_next_head_desc(struct tegra_dma_channel *tdc)
490{
491 struct tegra_dma_sg_req *hsgreq;
492 struct tegra_dma_sg_req *hnsgreq;
493
494 if (list_empty(&tdc->pending_sg_req))
495 return;
496
497 hsgreq = list_first_entry(&tdc->pending_sg_req, typeof(*hsgreq), node);
498 if (!list_is_last(&hsgreq->node, &tdc->pending_sg_req)) {
499 hnsgreq = list_first_entry(&hsgreq->node,
500 typeof(*hnsgreq), node);
501 tegra_dma_configure_for_next(tdc, hnsgreq);
502 }
503}
504
505static inline int get_current_xferred_count(struct tegra_dma_channel *tdc,
506 struct tegra_dma_sg_req *sg_req, unsigned long status)
507{
508 return sg_req->req_len - (status & TEGRA_APBDMA_STATUS_COUNT_MASK) - 4;
509}
510
511static void tegra_dma_abort_all(struct tegra_dma_channel *tdc)
512{
513 struct tegra_dma_sg_req *sgreq;
514 struct tegra_dma_desc *dma_desc;
515
516 while (!list_empty(&tdc->pending_sg_req)) {
517 sgreq = list_first_entry(&tdc->pending_sg_req,
518 typeof(*sgreq), node);
Wei Yongjun2cc44e62012-09-05 15:08:56 +0800519 list_move_tail(&sgreq->node, &tdc->free_sg_req);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530520 if (sgreq->last_sg) {
521 dma_desc = sgreq->dma_desc;
522 dma_desc->dma_status = DMA_ERROR;
523 list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
524
525 /* Add in cb list if it is not there. */
526 if (!dma_desc->cb_count)
527 list_add_tail(&dma_desc->cb_node,
528 &tdc->cb_desc);
529 dma_desc->cb_count++;
530 }
531 }
532 tdc->isr_handler = NULL;
533}
534
535static bool handle_continuous_head_request(struct tegra_dma_channel *tdc,
536 struct tegra_dma_sg_req *last_sg_req, bool to_terminate)
537{
538 struct tegra_dma_sg_req *hsgreq = NULL;
539
540 if (list_empty(&tdc->pending_sg_req)) {
541 dev_err(tdc2dev(tdc), "Dma is running without req\n");
542 tegra_dma_stop(tdc);
543 return false;
544 }
545
546 /*
547 * Check that head req on list should be in flight.
548 * If it is not in flight then abort transfer as
549 * looping of transfer can not continue.
550 */
551 hsgreq = list_first_entry(&tdc->pending_sg_req, typeof(*hsgreq), node);
552 if (!hsgreq->configured) {
553 tegra_dma_stop(tdc);
554 dev_err(tdc2dev(tdc), "Error in dma transfer, aborting dma\n");
555 tegra_dma_abort_all(tdc);
556 return false;
557 }
558
559 /* Configure next request */
560 if (!to_terminate)
561 tdc_configure_next_head_desc(tdc);
562 return true;
563}
564
565static void handle_once_dma_done(struct tegra_dma_channel *tdc,
566 bool to_terminate)
567{
568 struct tegra_dma_sg_req *sgreq;
569 struct tegra_dma_desc *dma_desc;
570
571 tdc->busy = false;
572 sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq), node);
573 dma_desc = sgreq->dma_desc;
574 dma_desc->bytes_transferred += sgreq->req_len;
575
576 list_del(&sgreq->node);
577 if (sgreq->last_sg) {
Vinod Koul00d696f2013-10-16 21:04:50 +0530578 dma_desc->dma_status = DMA_COMPLETE;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530579 dma_cookie_complete(&dma_desc->txd);
580 if (!dma_desc->cb_count)
581 list_add_tail(&dma_desc->cb_node, &tdc->cb_desc);
582 dma_desc->cb_count++;
583 list_add_tail(&dma_desc->node, &tdc->free_dma_desc);
584 }
585 list_add_tail(&sgreq->node, &tdc->free_sg_req);
586
587 /* Do not start DMA if it is going to be terminate */
588 if (to_terminate || list_empty(&tdc->pending_sg_req))
589 return;
590
591 tdc_start_head_req(tdc);
592 return;
593}
594
595static void handle_cont_sngl_cycle_dma_done(struct tegra_dma_channel *tdc,
596 bool to_terminate)
597{
598 struct tegra_dma_sg_req *sgreq;
599 struct tegra_dma_desc *dma_desc;
600 bool st;
601
602 sgreq = list_first_entry(&tdc->pending_sg_req, typeof(*sgreq), node);
603 dma_desc = sgreq->dma_desc;
604 dma_desc->bytes_transferred += sgreq->req_len;
605
606 /* Callback need to be call */
607 if (!dma_desc->cb_count)
608 list_add_tail(&dma_desc->cb_node, &tdc->cb_desc);
609 dma_desc->cb_count++;
610
611 /* If not last req then put at end of pending list */
612 if (!list_is_last(&sgreq->node, &tdc->pending_sg_req)) {
Wei Yongjun2cc44e62012-09-05 15:08:56 +0800613 list_move_tail(&sgreq->node, &tdc->pending_sg_req);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530614 sgreq->configured = false;
615 st = handle_continuous_head_request(tdc, sgreq, to_terminate);
616 if (!st)
617 dma_desc->dma_status = DMA_ERROR;
618 }
619 return;
620}
621
622static void tegra_dma_tasklet(unsigned long data)
623{
624 struct tegra_dma_channel *tdc = (struct tegra_dma_channel *)data;
625 dma_async_tx_callback callback = NULL;
626 void *callback_param = NULL;
627 struct tegra_dma_desc *dma_desc;
628 unsigned long flags;
629 int cb_count;
630
631 spin_lock_irqsave(&tdc->lock, flags);
632 while (!list_empty(&tdc->cb_desc)) {
633 dma_desc = list_first_entry(&tdc->cb_desc,
634 typeof(*dma_desc), cb_node);
635 list_del(&dma_desc->cb_node);
636 callback = dma_desc->txd.callback;
637 callback_param = dma_desc->txd.callback_param;
638 cb_count = dma_desc->cb_count;
639 dma_desc->cb_count = 0;
640 spin_unlock_irqrestore(&tdc->lock, flags);
641 while (cb_count-- && callback)
642 callback(callback_param);
643 spin_lock_irqsave(&tdc->lock, flags);
644 }
645 spin_unlock_irqrestore(&tdc->lock, flags);
646}
647
648static irqreturn_t tegra_dma_isr(int irq, void *dev_id)
649{
650 struct tegra_dma_channel *tdc = dev_id;
651 unsigned long status;
652 unsigned long flags;
653
654 spin_lock_irqsave(&tdc->lock, flags);
655
656 status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
657 if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
658 tdc_write(tdc, TEGRA_APBDMA_CHAN_STATUS, status);
659 tdc->isr_handler(tdc, false);
660 tasklet_schedule(&tdc->tasklet);
661 spin_unlock_irqrestore(&tdc->lock, flags);
662 return IRQ_HANDLED;
663 }
664
665 spin_unlock_irqrestore(&tdc->lock, flags);
666 dev_info(tdc2dev(tdc),
667 "Interrupt already served status 0x%08lx\n", status);
668 return IRQ_NONE;
669}
670
671static dma_cookie_t tegra_dma_tx_submit(struct dma_async_tx_descriptor *txd)
672{
673 struct tegra_dma_desc *dma_desc = txd_to_tegra_dma_desc(txd);
674 struct tegra_dma_channel *tdc = to_tegra_dma_chan(txd->chan);
675 unsigned long flags;
676 dma_cookie_t cookie;
677
678 spin_lock_irqsave(&tdc->lock, flags);
679 dma_desc->dma_status = DMA_IN_PROGRESS;
680 cookie = dma_cookie_assign(&dma_desc->txd);
681 list_splice_tail_init(&dma_desc->tx_list, &tdc->pending_sg_req);
682 spin_unlock_irqrestore(&tdc->lock, flags);
683 return cookie;
684}
685
686static void tegra_dma_issue_pending(struct dma_chan *dc)
687{
688 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
689 unsigned long flags;
690
691 spin_lock_irqsave(&tdc->lock, flags);
692 if (list_empty(&tdc->pending_sg_req)) {
693 dev_err(tdc2dev(tdc), "No DMA request\n");
694 goto end;
695 }
696 if (!tdc->busy) {
697 tdc_start_head_req(tdc);
698
699 /* Continuous single mode: Configure next req */
700 if (tdc->cyclic) {
701 /*
702 * Wait for 1 burst time for configure DMA for
703 * next transfer.
704 */
705 udelay(TEGRA_APBDMA_BURST_COMPLETE_TIME);
706 tdc_configure_next_head_desc(tdc);
707 }
708 }
709end:
710 spin_unlock_irqrestore(&tdc->lock, flags);
711 return;
712}
713
714static void tegra_dma_terminate_all(struct dma_chan *dc)
715{
716 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
717 struct tegra_dma_sg_req *sgreq;
718 struct tegra_dma_desc *dma_desc;
719 unsigned long flags;
720 unsigned long status;
721 bool was_busy;
722
723 spin_lock_irqsave(&tdc->lock, flags);
724 if (list_empty(&tdc->pending_sg_req)) {
725 spin_unlock_irqrestore(&tdc->lock, flags);
726 return;
727 }
728
729 if (!tdc->busy)
730 goto skip_dma_stop;
731
732 /* Pause DMA before checking the queue status */
Laxman Dewangan1b140902013-01-06 21:52:02 +0530733 tegra_dma_pause(tdc, true);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530734
735 status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
736 if (status & TEGRA_APBDMA_STATUS_ISE_EOC) {
737 dev_dbg(tdc2dev(tdc), "%s():handling isr\n", __func__);
738 tdc->isr_handler(tdc, true);
739 status = tdc_read(tdc, TEGRA_APBDMA_CHAN_STATUS);
740 }
741
742 was_busy = tdc->busy;
743 tegra_dma_stop(tdc);
744
745 if (!list_empty(&tdc->pending_sg_req) && was_busy) {
746 sgreq = list_first_entry(&tdc->pending_sg_req,
747 typeof(*sgreq), node);
748 sgreq->dma_desc->bytes_transferred +=
749 get_current_xferred_count(tdc, sgreq, status);
750 }
Laxman Dewangan1b140902013-01-06 21:52:02 +0530751 tegra_dma_resume(tdc);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530752
753skip_dma_stop:
754 tegra_dma_abort_all(tdc);
755
756 while (!list_empty(&tdc->cb_desc)) {
757 dma_desc = list_first_entry(&tdc->cb_desc,
758 typeof(*dma_desc), cb_node);
759 list_del(&dma_desc->cb_node);
760 dma_desc->cb_count = 0;
761 }
762 spin_unlock_irqrestore(&tdc->lock, flags);
763}
764
765static enum dma_status tegra_dma_tx_status(struct dma_chan *dc,
766 dma_cookie_t cookie, struct dma_tx_state *txstate)
767{
768 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
769 struct tegra_dma_desc *dma_desc;
770 struct tegra_dma_sg_req *sg_req;
771 enum dma_status ret;
772 unsigned long flags;
Laxman Dewangan4a46ba32012-07-02 13:52:07 +0530773 unsigned int residual;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530774
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530775 ret = dma_cookie_status(dc, cookie, txstate);
Vinod Koul00d696f2013-10-16 21:04:50 +0530776 if (ret == DMA_COMPLETE)
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530777 return ret;
Andy Shevchenko0a0aee22013-05-27 15:14:39 +0300778
779 spin_lock_irqsave(&tdc->lock, flags);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530780
781 /* Check on wait_ack desc status */
782 list_for_each_entry(dma_desc, &tdc->free_dma_desc, node) {
783 if (dma_desc->txd.cookie == cookie) {
Laxman Dewangan4a46ba32012-07-02 13:52:07 +0530784 residual = dma_desc->bytes_requested -
785 (dma_desc->bytes_transferred %
786 dma_desc->bytes_requested);
787 dma_set_residue(txstate, residual);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530788 ret = dma_desc->dma_status;
789 spin_unlock_irqrestore(&tdc->lock, flags);
790 return ret;
791 }
792 }
793
794 /* Check in pending list */
795 list_for_each_entry(sg_req, &tdc->pending_sg_req, node) {
796 dma_desc = sg_req->dma_desc;
797 if (dma_desc->txd.cookie == cookie) {
Laxman Dewangan4a46ba32012-07-02 13:52:07 +0530798 residual = dma_desc->bytes_requested -
799 (dma_desc->bytes_transferred %
800 dma_desc->bytes_requested);
801 dma_set_residue(txstate, residual);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530802 ret = dma_desc->dma_status;
803 spin_unlock_irqrestore(&tdc->lock, flags);
804 return ret;
805 }
806 }
807
808 dev_dbg(tdc2dev(tdc), "cookie %d does not found\n", cookie);
809 spin_unlock_irqrestore(&tdc->lock, flags);
810 return ret;
811}
812
813static int tegra_dma_device_control(struct dma_chan *dc, enum dma_ctrl_cmd cmd,
814 unsigned long arg)
815{
816 switch (cmd) {
817 case DMA_SLAVE_CONFIG:
818 return tegra_dma_slave_config(dc,
819 (struct dma_slave_config *)arg);
820
821 case DMA_TERMINATE_ALL:
822 tegra_dma_terminate_all(dc);
823 return 0;
824
825 default:
826 break;
827 }
828
829 return -ENXIO;
830}
831
832static inline int get_bus_width(struct tegra_dma_channel *tdc,
833 enum dma_slave_buswidth slave_bw)
834{
835 switch (slave_bw) {
836 case DMA_SLAVE_BUSWIDTH_1_BYTE:
837 return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_8;
838 case DMA_SLAVE_BUSWIDTH_2_BYTES:
839 return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_16;
840 case DMA_SLAVE_BUSWIDTH_4_BYTES:
841 return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32;
842 case DMA_SLAVE_BUSWIDTH_8_BYTES:
843 return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_64;
844 default:
845 dev_warn(tdc2dev(tdc),
846 "slave bw is not supported, using 32bits\n");
847 return TEGRA_APBDMA_APBSEQ_BUS_WIDTH_32;
848 }
849}
850
851static inline int get_burst_size(struct tegra_dma_channel *tdc,
852 u32 burst_size, enum dma_slave_buswidth slave_bw, int len)
853{
854 int burst_byte;
855 int burst_ahb_width;
856
857 /*
858 * burst_size from client is in terms of the bus_width.
859 * convert them into AHB memory width which is 4 byte.
860 */
861 burst_byte = burst_size * slave_bw;
862 burst_ahb_width = burst_byte / 4;
863
864 /* If burst size is 0 then calculate the burst size based on length */
865 if (!burst_ahb_width) {
866 if (len & 0xF)
867 return TEGRA_APBDMA_AHBSEQ_BURST_1;
868 else if ((len >> 4) & 0x1)
869 return TEGRA_APBDMA_AHBSEQ_BURST_4;
870 else
871 return TEGRA_APBDMA_AHBSEQ_BURST_8;
872 }
873 if (burst_ahb_width < 4)
874 return TEGRA_APBDMA_AHBSEQ_BURST_1;
875 else if (burst_ahb_width < 8)
876 return TEGRA_APBDMA_AHBSEQ_BURST_4;
877 else
878 return TEGRA_APBDMA_AHBSEQ_BURST_8;
879}
880
881static int get_transfer_param(struct tegra_dma_channel *tdc,
882 enum dma_transfer_direction direction, unsigned long *apb_addr,
883 unsigned long *apb_seq, unsigned long *csr, unsigned int *burst_size,
884 enum dma_slave_buswidth *slave_bw)
885{
886
887 switch (direction) {
888 case DMA_MEM_TO_DEV:
889 *apb_addr = tdc->dma_sconfig.dst_addr;
890 *apb_seq = get_bus_width(tdc, tdc->dma_sconfig.dst_addr_width);
891 *burst_size = tdc->dma_sconfig.dst_maxburst;
892 *slave_bw = tdc->dma_sconfig.dst_addr_width;
893 *csr = TEGRA_APBDMA_CSR_DIR;
894 return 0;
895
896 case DMA_DEV_TO_MEM:
897 *apb_addr = tdc->dma_sconfig.src_addr;
898 *apb_seq = get_bus_width(tdc, tdc->dma_sconfig.src_addr_width);
899 *burst_size = tdc->dma_sconfig.src_maxburst;
900 *slave_bw = tdc->dma_sconfig.src_addr_width;
901 *csr = 0;
902 return 0;
903
904 default:
905 dev_err(tdc2dev(tdc), "Dma direction is not supported\n");
906 return -EINVAL;
907 }
908 return -EINVAL;
909}
910
911static struct dma_async_tx_descriptor *tegra_dma_prep_slave_sg(
912 struct dma_chan *dc, struct scatterlist *sgl, unsigned int sg_len,
913 enum dma_transfer_direction direction, unsigned long flags,
914 void *context)
915{
916 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
917 struct tegra_dma_desc *dma_desc;
918 unsigned int i;
919 struct scatterlist *sg;
920 unsigned long csr, ahb_seq, apb_ptr, apb_seq;
921 struct list_head req_list;
922 struct tegra_dma_sg_req *sg_req = NULL;
923 u32 burst_size;
924 enum dma_slave_buswidth slave_bw;
925 int ret;
926
927 if (!tdc->config_init) {
928 dev_err(tdc2dev(tdc), "dma channel is not configured\n");
929 return NULL;
930 }
931 if (sg_len < 1) {
932 dev_err(tdc2dev(tdc), "Invalid segment length %d\n", sg_len);
933 return NULL;
934 }
935
936 ret = get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr,
937 &burst_size, &slave_bw);
938 if (ret < 0)
939 return NULL;
940
941 INIT_LIST_HEAD(&req_list);
942
943 ahb_seq = TEGRA_APBDMA_AHBSEQ_INTR_ENB;
944 ahb_seq |= TEGRA_APBDMA_AHBSEQ_WRAP_NONE <<
945 TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT;
946 ahb_seq |= TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32;
947
948 csr |= TEGRA_APBDMA_CSR_ONCE | TEGRA_APBDMA_CSR_FLOW;
Stephen Warren996556c2013-11-11 13:09:35 -0700949 csr |= tdc->slave_id << TEGRA_APBDMA_CSR_REQ_SEL_SHIFT;
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530950 if (flags & DMA_PREP_INTERRUPT)
951 csr |= TEGRA_APBDMA_CSR_IE_EOC;
952
953 apb_seq |= TEGRA_APBDMA_APBSEQ_WRAP_WORD_1;
954
955 dma_desc = tegra_dma_desc_get(tdc);
956 if (!dma_desc) {
957 dev_err(tdc2dev(tdc), "Dma descriptors not available\n");
958 return NULL;
959 }
960 INIT_LIST_HEAD(&dma_desc->tx_list);
961 INIT_LIST_HEAD(&dma_desc->cb_node);
962 dma_desc->cb_count = 0;
963 dma_desc->bytes_requested = 0;
964 dma_desc->bytes_transferred = 0;
965 dma_desc->dma_status = DMA_IN_PROGRESS;
966
967 /* Make transfer requests */
968 for_each_sg(sgl, sg, sg_len, i) {
969 u32 len, mem;
970
Laxman Dewangan597c8542012-06-22 20:41:10 +0530971 mem = sg_dma_address(sg);
Laxman Dewanganec8a1582012-06-06 10:55:27 +0530972 len = sg_dma_len(sg);
973
974 if ((len & 3) || (mem & 3) ||
975 (len > tdc->tdma->chip_data->max_dma_count)) {
976 dev_err(tdc2dev(tdc),
977 "Dma length/memory address is not supported\n");
978 tegra_dma_desc_put(tdc, dma_desc);
979 return NULL;
980 }
981
982 sg_req = tegra_dma_sg_req_get(tdc);
983 if (!sg_req) {
984 dev_err(tdc2dev(tdc), "Dma sg-req not available\n");
985 tegra_dma_desc_put(tdc, dma_desc);
986 return NULL;
987 }
988
989 ahb_seq |= get_burst_size(tdc, burst_size, slave_bw, len);
990 dma_desc->bytes_requested += len;
991
992 sg_req->ch_regs.apb_ptr = apb_ptr;
993 sg_req->ch_regs.ahb_ptr = mem;
994 sg_req->ch_regs.csr = csr | ((len - 4) & 0xFFFC);
995 sg_req->ch_regs.apb_seq = apb_seq;
996 sg_req->ch_regs.ahb_seq = ahb_seq;
997 sg_req->configured = false;
998 sg_req->last_sg = false;
999 sg_req->dma_desc = dma_desc;
1000 sg_req->req_len = len;
1001
1002 list_add_tail(&sg_req->node, &dma_desc->tx_list);
1003 }
1004 sg_req->last_sg = true;
1005 if (flags & DMA_CTRL_ACK)
1006 dma_desc->txd.flags = DMA_CTRL_ACK;
1007
1008 /*
1009 * Make sure that mode should not be conflicting with currently
1010 * configured mode.
1011 */
1012 if (!tdc->isr_handler) {
1013 tdc->isr_handler = handle_once_dma_done;
1014 tdc->cyclic = false;
1015 } else {
1016 if (tdc->cyclic) {
1017 dev_err(tdc2dev(tdc), "DMA configured in cyclic mode\n");
1018 tegra_dma_desc_put(tdc, dma_desc);
1019 return NULL;
1020 }
1021 }
1022
1023 return &dma_desc->txd;
1024}
1025
Sachin Kamat404ff6692013-09-06 17:16:22 +05301026static struct dma_async_tx_descriptor *tegra_dma_prep_dma_cyclic(
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301027 struct dma_chan *dc, dma_addr_t buf_addr, size_t buf_len,
1028 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03001029 unsigned long flags, void *context)
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301030{
1031 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
1032 struct tegra_dma_desc *dma_desc = NULL;
1033 struct tegra_dma_sg_req *sg_req = NULL;
1034 unsigned long csr, ahb_seq, apb_ptr, apb_seq;
1035 int len;
1036 size_t remain_len;
1037 dma_addr_t mem = buf_addr;
1038 u32 burst_size;
1039 enum dma_slave_buswidth slave_bw;
1040 int ret;
1041
1042 if (!buf_len || !period_len) {
1043 dev_err(tdc2dev(tdc), "Invalid buffer/period len\n");
1044 return NULL;
1045 }
1046
1047 if (!tdc->config_init) {
1048 dev_err(tdc2dev(tdc), "DMA slave is not configured\n");
1049 return NULL;
1050 }
1051
1052 /*
1053 * We allow to take more number of requests till DMA is
1054 * not started. The driver will loop over all requests.
1055 * Once DMA is started then new requests can be queued only after
1056 * terminating the DMA.
1057 */
1058 if (tdc->busy) {
1059 dev_err(tdc2dev(tdc), "Request not allowed when dma running\n");
1060 return NULL;
1061 }
1062
1063 /*
1064 * We only support cycle transfer when buf_len is multiple of
1065 * period_len.
1066 */
1067 if (buf_len % period_len) {
1068 dev_err(tdc2dev(tdc), "buf_len is not multiple of period_len\n");
1069 return NULL;
1070 }
1071
1072 len = period_len;
1073 if ((len & 3) || (buf_addr & 3) ||
1074 (len > tdc->tdma->chip_data->max_dma_count)) {
1075 dev_err(tdc2dev(tdc), "Req len/mem address is not correct\n");
1076 return NULL;
1077 }
1078
1079 ret = get_transfer_param(tdc, direction, &apb_ptr, &apb_seq, &csr,
1080 &burst_size, &slave_bw);
1081 if (ret < 0)
1082 return NULL;
1083
1084
1085 ahb_seq = TEGRA_APBDMA_AHBSEQ_INTR_ENB;
1086 ahb_seq |= TEGRA_APBDMA_AHBSEQ_WRAP_NONE <<
1087 TEGRA_APBDMA_AHBSEQ_WRAP_SHIFT;
1088 ahb_seq |= TEGRA_APBDMA_AHBSEQ_BUS_WIDTH_32;
1089
Laxman Dewanganb9bb37f2013-01-09 15:26:22 +05301090 csr |= TEGRA_APBDMA_CSR_FLOW;
1091 if (flags & DMA_PREP_INTERRUPT)
1092 csr |= TEGRA_APBDMA_CSR_IE_EOC;
Stephen Warren996556c2013-11-11 13:09:35 -07001093 csr |= tdc->slave_id << TEGRA_APBDMA_CSR_REQ_SEL_SHIFT;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301094
1095 apb_seq |= TEGRA_APBDMA_APBSEQ_WRAP_WORD_1;
1096
1097 dma_desc = tegra_dma_desc_get(tdc);
1098 if (!dma_desc) {
1099 dev_err(tdc2dev(tdc), "not enough descriptors available\n");
1100 return NULL;
1101 }
1102
1103 INIT_LIST_HEAD(&dma_desc->tx_list);
1104 INIT_LIST_HEAD(&dma_desc->cb_node);
1105 dma_desc->cb_count = 0;
1106
1107 dma_desc->bytes_transferred = 0;
1108 dma_desc->bytes_requested = buf_len;
1109 remain_len = buf_len;
1110
1111 /* Split transfer equal to period size */
1112 while (remain_len) {
1113 sg_req = tegra_dma_sg_req_get(tdc);
1114 if (!sg_req) {
1115 dev_err(tdc2dev(tdc), "Dma sg-req not available\n");
1116 tegra_dma_desc_put(tdc, dma_desc);
1117 return NULL;
1118 }
1119
1120 ahb_seq |= get_burst_size(tdc, burst_size, slave_bw, len);
1121 sg_req->ch_regs.apb_ptr = apb_ptr;
1122 sg_req->ch_regs.ahb_ptr = mem;
1123 sg_req->ch_regs.csr = csr | ((len - 4) & 0xFFFC);
1124 sg_req->ch_regs.apb_seq = apb_seq;
1125 sg_req->ch_regs.ahb_seq = ahb_seq;
1126 sg_req->configured = false;
1127 sg_req->half_done = false;
1128 sg_req->last_sg = false;
1129 sg_req->dma_desc = dma_desc;
1130 sg_req->req_len = len;
1131
1132 list_add_tail(&sg_req->node, &dma_desc->tx_list);
1133 remain_len -= len;
1134 mem += len;
1135 }
1136 sg_req->last_sg = true;
Laxman Dewanganb9bb37f2013-01-09 15:26:22 +05301137 if (flags & DMA_CTRL_ACK)
1138 dma_desc->txd.flags = DMA_CTRL_ACK;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301139
1140 /*
1141 * Make sure that mode should not be conflicting with currently
1142 * configured mode.
1143 */
1144 if (!tdc->isr_handler) {
1145 tdc->isr_handler = handle_cont_sngl_cycle_dma_done;
1146 tdc->cyclic = true;
1147 } else {
1148 if (!tdc->cyclic) {
1149 dev_err(tdc2dev(tdc), "DMA configuration conflict\n");
1150 tegra_dma_desc_put(tdc, dma_desc);
1151 return NULL;
1152 }
1153 }
1154
1155 return &dma_desc->txd;
1156}
1157
1158static int tegra_dma_alloc_chan_resources(struct dma_chan *dc)
1159{
1160 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
Laxman Dewanganffc49302012-07-20 13:31:08 +05301161 struct tegra_dma *tdma = tdc->tdma;
1162 int ret;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301163
1164 dma_cookie_init(&tdc->dma_chan);
1165 tdc->config_init = false;
Laxman Dewanganffc49302012-07-20 13:31:08 +05301166 ret = clk_prepare_enable(tdma->dma_clk);
1167 if (ret < 0)
1168 dev_err(tdc2dev(tdc), "clk_prepare_enable failed: %d\n", ret);
1169 return ret;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301170}
1171
1172static void tegra_dma_free_chan_resources(struct dma_chan *dc)
1173{
1174 struct tegra_dma_channel *tdc = to_tegra_dma_chan(dc);
Laxman Dewanganffc49302012-07-20 13:31:08 +05301175 struct tegra_dma *tdma = tdc->tdma;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301176
1177 struct tegra_dma_desc *dma_desc;
1178 struct tegra_dma_sg_req *sg_req;
1179 struct list_head dma_desc_list;
1180 struct list_head sg_req_list;
1181 unsigned long flags;
1182
1183 INIT_LIST_HEAD(&dma_desc_list);
1184 INIT_LIST_HEAD(&sg_req_list);
1185
1186 dev_dbg(tdc2dev(tdc), "Freeing channel %d\n", tdc->id);
1187
1188 if (tdc->busy)
1189 tegra_dma_terminate_all(dc);
1190
1191 spin_lock_irqsave(&tdc->lock, flags);
1192 list_splice_init(&tdc->pending_sg_req, &sg_req_list);
1193 list_splice_init(&tdc->free_sg_req, &sg_req_list);
1194 list_splice_init(&tdc->free_dma_desc, &dma_desc_list);
1195 INIT_LIST_HEAD(&tdc->cb_desc);
1196 tdc->config_init = false;
Dmitry Osipenko7bdc1e22013-05-11 20:30:53 +04001197 tdc->isr_handler = NULL;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301198 spin_unlock_irqrestore(&tdc->lock, flags);
1199
1200 while (!list_empty(&dma_desc_list)) {
1201 dma_desc = list_first_entry(&dma_desc_list,
1202 typeof(*dma_desc), node);
1203 list_del(&dma_desc->node);
1204 kfree(dma_desc);
1205 }
1206
1207 while (!list_empty(&sg_req_list)) {
1208 sg_req = list_first_entry(&sg_req_list, typeof(*sg_req), node);
1209 list_del(&sg_req->node);
1210 kfree(sg_req);
1211 }
Laxman Dewanganffc49302012-07-20 13:31:08 +05301212 clk_disable_unprepare(tdma->dma_clk);
Stephen Warren996556c2013-11-11 13:09:35 -07001213
1214 tdc->slave_id = 0;
1215}
1216
1217static struct dma_chan *tegra_dma_of_xlate(struct of_phandle_args *dma_spec,
1218 struct of_dma *ofdma)
1219{
1220 struct tegra_dma *tdma = ofdma->of_dma_data;
1221 struct dma_chan *chan;
1222 struct tegra_dma_channel *tdc;
1223
1224 chan = dma_get_any_slave_channel(&tdma->dma_dev);
1225 if (!chan)
1226 return NULL;
1227
1228 tdc = to_tegra_dma_chan(chan);
1229 tdc->slave_id = dma_spec->args[0];
1230
1231 return chan;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301232}
1233
1234/* Tegra20 specific DMA controller information */
Laxman Dewangan75f21632012-08-29 10:31:18 +02001235static const struct tegra_dma_chip_data tegra20_dma_chip_data = {
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301236 .nr_channels = 16,
1237 .max_dma_count = 1024UL * 64,
Laxman Dewangan1b140902013-01-06 21:52:02 +05301238 .support_channel_pause = false,
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301239};
1240
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301241/* Tegra30 specific DMA controller information */
Laxman Dewangan75f21632012-08-29 10:31:18 +02001242static const struct tegra_dma_chip_data tegra30_dma_chip_data = {
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301243 .nr_channels = 32,
1244 .max_dma_count = 1024UL * 64,
Laxman Dewangan1b140902013-01-06 21:52:02 +05301245 .support_channel_pause = false,
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301246};
1247
Laxman Dewangan5ea7caf2013-01-06 21:52:03 +05301248/* Tegra114 specific DMA controller information */
1249static const struct tegra_dma_chip_data tegra114_dma_chip_data = {
1250 .nr_channels = 32,
1251 .max_dma_count = 1024UL * 64,
1252 .support_channel_pause = true,
1253};
1254
1255
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08001256static const struct of_device_id tegra_dma_of_match[] = {
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301257 {
Laxman Dewangan5ea7caf2013-01-06 21:52:03 +05301258 .compatible = "nvidia,tegra114-apbdma",
1259 .data = &tegra114_dma_chip_data,
1260 }, {
Laxman Dewangancd9092c2012-07-02 13:52:08 +05301261 .compatible = "nvidia,tegra30-apbdma",
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301262 .data = &tegra30_dma_chip_data,
1263 }, {
Laxman Dewangancd9092c2012-07-02 13:52:08 +05301264 .compatible = "nvidia,tegra20-apbdma",
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301265 .data = &tegra20_dma_chip_data,
1266 }, {
1267 },
1268};
1269MODULE_DEVICE_TABLE(of, tegra_dma_of_match);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301270
Bill Pemberton463a1f82012-11-19 13:22:55 -05001271static int tegra_dma_probe(struct platform_device *pdev)
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301272{
1273 struct resource *res;
1274 struct tegra_dma *tdma;
1275 int ret;
1276 int i;
Laxman Dewangan83a1ef22012-08-29 10:23:07 +02001277 const struct tegra_dma_chip_data *cdata = NULL;
Stephen Warrendc7badb2013-03-11 16:30:26 -06001278 const struct of_device_id *match;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301279
Stephen Warrendc7badb2013-03-11 16:30:26 -06001280 match = of_match_device(tegra_dma_of_match, &pdev->dev);
1281 if (!match) {
1282 dev_err(&pdev->dev, "Error: No device match found\n");
1283 return -ENODEV;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301284 }
Stephen Warrendc7badb2013-03-11 16:30:26 -06001285 cdata = match->data;
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301286
1287 tdma = devm_kzalloc(&pdev->dev, sizeof(*tdma) + cdata->nr_channels *
1288 sizeof(struct tegra_dma_channel), GFP_KERNEL);
1289 if (!tdma) {
1290 dev_err(&pdev->dev, "Error: memory allocation failed\n");
1291 return -ENOMEM;
1292 }
1293
1294 tdma->dev = &pdev->dev;
1295 tdma->chip_data = cdata;
1296 platform_set_drvdata(pdev, tdma);
1297
1298 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding73312052013-01-21 11:09:00 +01001299 tdma->base_addr = devm_ioremap_resource(&pdev->dev, res);
1300 if (IS_ERR(tdma->base_addr))
1301 return PTR_ERR(tdma->base_addr);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301302
1303 tdma->dma_clk = devm_clk_get(&pdev->dev, NULL);
1304 if (IS_ERR(tdma->dma_clk)) {
1305 dev_err(&pdev->dev, "Error: Missing controller clock\n");
1306 return PTR_ERR(tdma->dma_clk);
1307 }
1308
Stephen Warren9aa433d2013-11-06 16:35:34 -07001309 tdma->rst = devm_reset_control_get(&pdev->dev, "dma");
1310 if (IS_ERR(tdma->rst)) {
1311 dev_err(&pdev->dev, "Error: Missing reset\n");
1312 return PTR_ERR(tdma->rst);
1313 }
1314
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301315 spin_lock_init(&tdma->global_lock);
1316
1317 pm_runtime_enable(&pdev->dev);
1318 if (!pm_runtime_enabled(&pdev->dev)) {
1319 ret = tegra_dma_runtime_resume(&pdev->dev);
1320 if (ret) {
1321 dev_err(&pdev->dev, "dma_runtime_resume failed %d\n",
1322 ret);
1323 goto err_pm_disable;
1324 }
1325 }
1326
Laxman Dewanganffc49302012-07-20 13:31:08 +05301327 /* Enable clock before accessing registers */
1328 ret = clk_prepare_enable(tdma->dma_clk);
1329 if (ret < 0) {
1330 dev_err(&pdev->dev, "clk_prepare_enable failed: %d\n", ret);
1331 goto err_pm_disable;
1332 }
1333
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301334 /* Reset DMA controller */
Stephen Warren9aa433d2013-11-06 16:35:34 -07001335 reset_control_assert(tdma->rst);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301336 udelay(2);
Stephen Warren9aa433d2013-11-06 16:35:34 -07001337 reset_control_deassert(tdma->rst);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301338
1339 /* Enable global DMA registers */
1340 tdma_write(tdma, TEGRA_APBDMA_GENERAL, TEGRA_APBDMA_GENERAL_ENABLE);
1341 tdma_write(tdma, TEGRA_APBDMA_CONTROL, 0);
1342 tdma_write(tdma, TEGRA_APBDMA_IRQ_MASK_SET, 0xFFFFFFFFul);
1343
Laxman Dewanganffc49302012-07-20 13:31:08 +05301344 clk_disable_unprepare(tdma->dma_clk);
1345
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301346 INIT_LIST_HEAD(&tdma->dma_dev.channels);
1347 for (i = 0; i < cdata->nr_channels; i++) {
1348 struct tegra_dma_channel *tdc = &tdma->channels[i];
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301349
1350 tdc->chan_base_offset = TEGRA_APBDMA_CHANNEL_BASE_ADD_OFFSET +
1351 i * TEGRA_APBDMA_CHANNEL_REGISTER_SIZE;
1352
1353 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
1354 if (!res) {
1355 ret = -EINVAL;
1356 dev_err(&pdev->dev, "No irq resource for chan %d\n", i);
1357 goto err_irq;
1358 }
1359 tdc->irq = res->start;
Laxman Dewangand0fc9052012-10-03 22:48:07 +05301360 snprintf(tdc->name, sizeof(tdc->name), "apbdma.%d", i);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301361 ret = devm_request_irq(&pdev->dev, tdc->irq,
Laxman Dewangand0fc9052012-10-03 22:48:07 +05301362 tegra_dma_isr, 0, tdc->name, tdc);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301363 if (ret) {
1364 dev_err(&pdev->dev,
1365 "request_irq failed with err %d channel %d\n",
Dmitry Osipenkoac7ae752013-05-11 20:30:52 +04001366 ret, i);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301367 goto err_irq;
1368 }
1369
1370 tdc->dma_chan.device = &tdma->dma_dev;
1371 dma_cookie_init(&tdc->dma_chan);
1372 list_add_tail(&tdc->dma_chan.device_node,
1373 &tdma->dma_dev.channels);
1374 tdc->tdma = tdma;
1375 tdc->id = i;
1376
1377 tasklet_init(&tdc->tasklet, tegra_dma_tasklet,
1378 (unsigned long)tdc);
1379 spin_lock_init(&tdc->lock);
1380
1381 INIT_LIST_HEAD(&tdc->pending_sg_req);
1382 INIT_LIST_HEAD(&tdc->free_sg_req);
1383 INIT_LIST_HEAD(&tdc->free_dma_desc);
1384 INIT_LIST_HEAD(&tdc->cb_desc);
1385 }
1386
1387 dma_cap_set(DMA_SLAVE, tdma->dma_dev.cap_mask);
1388 dma_cap_set(DMA_PRIVATE, tdma->dma_dev.cap_mask);
Laxman Dewangan46fb3f82012-06-22 17:12:43 +05301389 dma_cap_set(DMA_CYCLIC, tdma->dma_dev.cap_mask);
1390
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301391 tdma->dma_dev.dev = &pdev->dev;
1392 tdma->dma_dev.device_alloc_chan_resources =
1393 tegra_dma_alloc_chan_resources;
1394 tdma->dma_dev.device_free_chan_resources =
1395 tegra_dma_free_chan_resources;
1396 tdma->dma_dev.device_prep_slave_sg = tegra_dma_prep_slave_sg;
1397 tdma->dma_dev.device_prep_dma_cyclic = tegra_dma_prep_dma_cyclic;
1398 tdma->dma_dev.device_control = tegra_dma_device_control;
1399 tdma->dma_dev.device_tx_status = tegra_dma_tx_status;
1400 tdma->dma_dev.device_issue_pending = tegra_dma_issue_pending;
1401
1402 ret = dma_async_device_register(&tdma->dma_dev);
1403 if (ret < 0) {
1404 dev_err(&pdev->dev,
1405 "Tegra20 APB DMA driver registration failed %d\n", ret);
1406 goto err_irq;
1407 }
1408
Stephen Warren996556c2013-11-11 13:09:35 -07001409 ret = of_dma_controller_register(pdev->dev.of_node,
1410 tegra_dma_of_xlate, tdma);
1411 if (ret < 0) {
1412 dev_err(&pdev->dev,
1413 "Tegra20 APB DMA OF registration failed %d\n", ret);
1414 goto err_unregister_dma_dev;
1415 }
1416
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301417 dev_info(&pdev->dev, "Tegra20 APB DMA driver register %d channels\n",
1418 cdata->nr_channels);
1419 return 0;
1420
Stephen Warren996556c2013-11-11 13:09:35 -07001421err_unregister_dma_dev:
1422 dma_async_device_unregister(&tdma->dma_dev);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301423err_irq:
1424 while (--i >= 0) {
1425 struct tegra_dma_channel *tdc = &tdma->channels[i];
1426 tasklet_kill(&tdc->tasklet);
1427 }
1428
1429err_pm_disable:
1430 pm_runtime_disable(&pdev->dev);
1431 if (!pm_runtime_status_suspended(&pdev->dev))
1432 tegra_dma_runtime_suspend(&pdev->dev);
1433 return ret;
1434}
1435
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08001436static int tegra_dma_remove(struct platform_device *pdev)
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301437{
1438 struct tegra_dma *tdma = platform_get_drvdata(pdev);
1439 int i;
1440 struct tegra_dma_channel *tdc;
1441
1442 dma_async_device_unregister(&tdma->dma_dev);
1443
1444 for (i = 0; i < tdma->chip_data->nr_channels; ++i) {
1445 tdc = &tdma->channels[i];
1446 tasklet_kill(&tdc->tasklet);
1447 }
1448
1449 pm_runtime_disable(&pdev->dev);
1450 if (!pm_runtime_status_suspended(&pdev->dev))
1451 tegra_dma_runtime_suspend(&pdev->dev);
1452
1453 return 0;
1454}
1455
1456static int tegra_dma_runtime_suspend(struct device *dev)
1457{
1458 struct platform_device *pdev = to_platform_device(dev);
1459 struct tegra_dma *tdma = platform_get_drvdata(pdev);
1460
Prashant Gaikwad56482ec2012-06-25 12:01:31 +05301461 clk_disable_unprepare(tdma->dma_clk);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301462 return 0;
1463}
1464
1465static int tegra_dma_runtime_resume(struct device *dev)
1466{
1467 struct platform_device *pdev = to_platform_device(dev);
1468 struct tegra_dma *tdma = platform_get_drvdata(pdev);
1469 int ret;
1470
Prashant Gaikwad56482ec2012-06-25 12:01:31 +05301471 ret = clk_prepare_enable(tdma->dma_clk);
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301472 if (ret < 0) {
1473 dev_err(dev, "clk_enable failed: %d\n", ret);
1474 return ret;
1475 }
1476 return 0;
1477}
1478
Laxman Dewangan3065c192013-04-24 15:24:27 +05301479#ifdef CONFIG_PM_SLEEP
1480static int tegra_dma_pm_suspend(struct device *dev)
1481{
1482 struct tegra_dma *tdma = dev_get_drvdata(dev);
1483 int i;
1484 int ret;
1485
1486 /* Enable clock before accessing register */
1487 ret = tegra_dma_runtime_resume(dev);
1488 if (ret < 0)
1489 return ret;
1490
1491 tdma->reg_gen = tdma_read(tdma, TEGRA_APBDMA_GENERAL);
1492 for (i = 0; i < tdma->chip_data->nr_channels; i++) {
1493 struct tegra_dma_channel *tdc = &tdma->channels[i];
1494 struct tegra_dma_channel_regs *ch_reg = &tdc->channel_reg;
1495
1496 ch_reg->csr = tdc_read(tdc, TEGRA_APBDMA_CHAN_CSR);
1497 ch_reg->ahb_ptr = tdc_read(tdc, TEGRA_APBDMA_CHAN_AHBPTR);
1498 ch_reg->apb_ptr = tdc_read(tdc, TEGRA_APBDMA_CHAN_APBPTR);
1499 ch_reg->ahb_seq = tdc_read(tdc, TEGRA_APBDMA_CHAN_AHBSEQ);
1500 ch_reg->apb_seq = tdc_read(tdc, TEGRA_APBDMA_CHAN_APBSEQ);
1501 }
1502
1503 /* Disable clock */
1504 tegra_dma_runtime_suspend(dev);
1505 return 0;
1506}
1507
1508static int tegra_dma_pm_resume(struct device *dev)
1509{
1510 struct tegra_dma *tdma = dev_get_drvdata(dev);
1511 int i;
1512 int ret;
1513
1514 /* Enable clock before accessing register */
1515 ret = tegra_dma_runtime_resume(dev);
1516 if (ret < 0)
1517 return ret;
1518
1519 tdma_write(tdma, TEGRA_APBDMA_GENERAL, tdma->reg_gen);
1520 tdma_write(tdma, TEGRA_APBDMA_CONTROL, 0);
1521 tdma_write(tdma, TEGRA_APBDMA_IRQ_MASK_SET, 0xFFFFFFFFul);
1522
1523 for (i = 0; i < tdma->chip_data->nr_channels; i++) {
1524 struct tegra_dma_channel *tdc = &tdma->channels[i];
1525 struct tegra_dma_channel_regs *ch_reg = &tdc->channel_reg;
1526
1527 tdc_write(tdc, TEGRA_APBDMA_CHAN_APBSEQ, ch_reg->apb_seq);
1528 tdc_write(tdc, TEGRA_APBDMA_CHAN_APBPTR, ch_reg->apb_ptr);
1529 tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBSEQ, ch_reg->ahb_seq);
1530 tdc_write(tdc, TEGRA_APBDMA_CHAN_AHBPTR, ch_reg->ahb_ptr);
1531 tdc_write(tdc, TEGRA_APBDMA_CHAN_CSR,
1532 (ch_reg->csr & ~TEGRA_APBDMA_CSR_ENB));
1533 }
1534
1535 /* Disable clock */
1536 tegra_dma_runtime_suspend(dev);
1537 return 0;
1538}
1539#endif
1540
Greg Kroah-Hartman4bf27b82012-12-21 15:09:59 -08001541static const struct dev_pm_ops tegra_dma_dev_pm_ops = {
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301542#ifdef CONFIG_PM_RUNTIME
1543 .runtime_suspend = tegra_dma_runtime_suspend,
1544 .runtime_resume = tegra_dma_runtime_resume,
1545#endif
Laxman Dewangan3065c192013-04-24 15:24:27 +05301546 SET_SYSTEM_SLEEP_PM_OPS(tegra_dma_pm_suspend, tegra_dma_pm_resume)
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301547};
1548
1549static struct platform_driver tegra_dmac_driver = {
1550 .driver = {
Laxman Dewangancd9092c2012-07-02 13:52:08 +05301551 .name = "tegra-apbdma",
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301552 .owner = THIS_MODULE,
1553 .pm = &tegra_dma_dev_pm_ops,
Stephen Warrendc7badb2013-03-11 16:30:26 -06001554 .of_match_table = tegra_dma_of_match,
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301555 },
1556 .probe = tegra_dma_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001557 .remove = tegra_dma_remove,
Laxman Dewanganec8a1582012-06-06 10:55:27 +05301558};
1559
1560module_platform_driver(tegra_dmac_driver);
1561
1562MODULE_ALIAS("platform:tegra20-apbdma");
1563MODULE_DESCRIPTION("NVIDIA Tegra APB DMA Controller driver");
1564MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
1565MODULE_LICENSE("GPL v2");