blob: 12e18f7273ce78920f602d14efce0b0c45678656 [file] [log] [blame]
David J. Choid0507002010-04-29 06:12:41 +00001/*
2 * drivers/net/phy/micrel.c
3 *
4 * Driver for Micrel PHYs
5 *
6 * Author: David J. Choi
7 *
David J. Choi7ab59dc2013-01-23 14:05:15 +00008 * Copyright (c) 2010-2013 Micrel, Inc.
David J. Choid0507002010-04-29 06:12:41 +00009 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 *
David J. Choi7ab59dc2013-01-23 14:05:15 +000015 * Support : Micrel Phys:
16 * Giga phys: ksz9021, ksz9031
17 * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
18 * ksz8021, ksz8031, ksz8051,
19 * ksz8081, ksz8091,
20 * ksz8061,
21 * Switch : ksz8873, ksz886x
David J. Choid0507002010-04-29 06:12:41 +000022 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/phy.h>
Baruch Siachd606ef32011-02-14 02:05:33 +000027#include <linux/micrel_phy.h>
Sean Cross954c3962013-08-21 01:46:12 +000028#include <linux/of.h>
Sascha Hauer1fadee02014-10-10 09:48:05 +020029#include <linux/clk.h>
David J. Choid0507002010-04-29 06:12:41 +000030
Marek Vasut212ea992012-09-23 16:58:49 +000031/* Operation Mode Strap Override */
32#define MII_KSZPHY_OMSO 0x16
Johan Hovold00aee092014-11-11 20:00:09 +010033#define KSZPHY_OMSO_B_CAST_OFF BIT(9)
34#define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
35#define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
Marek Vasut212ea992012-09-23 16:58:49 +000036
Choi, David51f932c2010-06-28 15:23:41 +000037/* general Interrupt control/status reg in vendor specific block. */
38#define MII_KSZPHY_INTCS 0x1B
Johan Hovold00aee092014-11-11 20:00:09 +010039#define KSZPHY_INTCS_JABBER BIT(15)
40#define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
41#define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
42#define KSZPHY_INTCS_PARELLEL BIT(12)
43#define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
44#define KSZPHY_INTCS_LINK_DOWN BIT(10)
45#define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
46#define KSZPHY_INTCS_LINK_UP BIT(8)
Choi, David51f932c2010-06-28 15:23:41 +000047#define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
48 KSZPHY_INTCS_LINK_DOWN)
49
Johan Hovold5a167782014-11-11 20:00:14 +010050/* PHY Control 1 */
51#define MII_KSZPHY_CTRL_1 0x1e
52
53/* PHY Control 2 / PHY Control (if no PHY Control 1) */
54#define MII_KSZPHY_CTRL_2 0x1f
55#define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
Choi, David51f932c2010-06-28 15:23:41 +000056/* bitmap of PHY register to set interrupt mode */
Johan Hovold00aee092014-11-11 20:00:09 +010057#define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
58#define KSZ9021_CTRL_INT_ACTIVE_HIGH BIT(14)
59#define KS8737_CTRL_INT_ACTIVE_HIGH BIT(14)
60#define KSZ8051_RMII_50MHZ_CLK BIT(7)
Choi, David51f932c2010-06-28 15:23:41 +000061
Sean Cross954c3962013-08-21 01:46:12 +000062/* Write/read to/from extended registers */
63#define MII_KSZPHY_EXTREG 0x0b
64#define KSZPHY_EXTREG_WRITE 0x8000
65
66#define MII_KSZPHY_EXTREG_WRITE 0x0c
67#define MII_KSZPHY_EXTREG_READ 0x0d
68
69/* Extended registers */
70#define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
71#define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
72#define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
73
74#define PS_TO_REG 200
75
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000076static int ksz_config_flags(struct phy_device *phydev)
77{
78 int regval;
79
Sascha Hauer1fadee02014-10-10 09:48:05 +020080 if (phydev->dev_flags & (MICREL_PHY_50MHZ_CLK | MICREL_PHY_25MHZ_CLK)) {
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000081 regval = phy_read(phydev, MII_KSZPHY_CTRL);
Sascha Hauer1fadee02014-10-10 09:48:05 +020082 if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK)
83 regval |= KSZ8051_RMII_50MHZ_CLK;
84 else
85 regval &= ~KSZ8051_RMII_50MHZ_CLK;
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +000086 return phy_write(phydev, MII_KSZPHY_CTRL, regval);
87 }
88 return 0;
89}
90
Sean Cross954c3962013-08-21 01:46:12 +000091static int kszphy_extended_write(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -080092 u32 regnum, u16 val)
Sean Cross954c3962013-08-21 01:46:12 +000093{
94 phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
95 return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
96}
97
98static int kszphy_extended_read(struct phy_device *phydev,
Florian Fainelli756b5082013-12-17 21:38:11 -080099 u32 regnum)
Sean Cross954c3962013-08-21 01:46:12 +0000100{
101 phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
102 return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
103}
104
Choi, David51f932c2010-06-28 15:23:41 +0000105static int kszphy_ack_interrupt(struct phy_device *phydev)
106{
107 /* bit[7..0] int status, which is a read and clear register. */
108 int rc;
109
110 rc = phy_read(phydev, MII_KSZPHY_INTCS);
111
112 return (rc < 0) ? rc : 0;
113}
114
115static int kszphy_set_interrupt(struct phy_device *phydev)
116{
117 int temp;
118 temp = (PHY_INTERRUPT_ENABLED == phydev->interrupts) ?
119 KSZPHY_INTCS_ALL : 0;
120 return phy_write(phydev, MII_KSZPHY_INTCS, temp);
121}
122
123static int kszphy_config_intr(struct phy_device *phydev)
124{
125 int temp, rc;
126
127 /* set the interrupt pin active low */
128 temp = phy_read(phydev, MII_KSZPHY_CTRL);
Johan Hovold5bb8fc02014-11-11 20:00:08 +0100129 if (temp < 0)
130 return temp;
Choi, David51f932c2010-06-28 15:23:41 +0000131 temp &= ~KSZPHY_CTRL_INT_ACTIVE_HIGH;
132 phy_write(phydev, MII_KSZPHY_CTRL, temp);
133 rc = kszphy_set_interrupt(phydev);
134 return rc < 0 ? rc : 0;
135}
136
137static int ksz9021_config_intr(struct phy_device *phydev)
138{
139 int temp, rc;
140
141 /* set the interrupt pin active low */
142 temp = phy_read(phydev, MII_KSZPHY_CTRL);
Johan Hovold5bb8fc02014-11-11 20:00:08 +0100143 if (temp < 0)
144 return temp;
Choi, David51f932c2010-06-28 15:23:41 +0000145 temp &= ~KSZ9021_CTRL_INT_ACTIVE_HIGH;
146 phy_write(phydev, MII_KSZPHY_CTRL, temp);
147 rc = kszphy_set_interrupt(phydev);
148 return rc < 0 ? rc : 0;
149}
150
151static int ks8737_config_intr(struct phy_device *phydev)
152{
153 int temp, rc;
154
155 /* set the interrupt pin active low */
156 temp = phy_read(phydev, MII_KSZPHY_CTRL);
Johan Hovold5bb8fc02014-11-11 20:00:08 +0100157 if (temp < 0)
158 return temp;
Choi, David51f932c2010-06-28 15:23:41 +0000159 temp &= ~KS8737_CTRL_INT_ACTIVE_HIGH;
160 phy_write(phydev, MII_KSZPHY_CTRL, temp);
161 rc = kszphy_set_interrupt(phydev);
162 return rc < 0 ? rc : 0;
163}
David J. Choid0507002010-04-29 06:12:41 +0000164
Johan Hovold5a167782014-11-11 20:00:14 +0100165static int kszphy_setup_led(struct phy_device *phydev, u32 reg)
Ben Dooks20d84352014-02-26 11:48:00 +0000166{
167
168 struct device *dev = &phydev->dev;
169 struct device_node *of_node = dev->of_node;
Johan Hovold5a167782014-11-11 20:00:14 +0100170 int rc, temp, shift;
Ben Dooks20d84352014-02-26 11:48:00 +0000171 u32 val;
172
173 if (!of_node && dev->parent->of_node)
174 of_node = dev->parent->of_node;
175
176 if (of_property_read_u32(of_node, "micrel,led-mode", &val))
177 return 0;
178
Johan Hovold86205462014-11-11 20:00:12 +0100179 if (val > 3) {
180 dev_err(&phydev->dev, "invalid led mode: 0x%02x\n", val);
181 return -EINVAL;
182 }
183
Johan Hovold5a167782014-11-11 20:00:14 +0100184 switch (reg) {
185 case MII_KSZPHY_CTRL_1:
186 shift = 14;
187 break;
188 case MII_KSZPHY_CTRL_2:
189 shift = 4;
190 break;
191 default:
192 return -EINVAL;
193 }
194
Ben Dooks20d84352014-02-26 11:48:00 +0000195 temp = phy_read(phydev, reg);
Johan Hovoldb7035862014-11-11 20:00:13 +0100196 if (temp < 0) {
197 rc = temp;
198 goto out;
199 }
Ben Dooks20d84352014-02-26 11:48:00 +0000200
Sergei Shtylyov28bdc492014-03-19 02:58:16 +0300201 temp &= ~(3 << shift);
Ben Dooks20d84352014-02-26 11:48:00 +0000202 temp |= val << shift;
203 rc = phy_write(phydev, reg, temp);
Johan Hovoldb7035862014-11-11 20:00:13 +0100204out:
205 if (rc < 0)
206 dev_err(&phydev->dev, "failed to set led mode\n");
Ben Dooks20d84352014-02-26 11:48:00 +0000207
Johan Hovoldb7035862014-11-11 20:00:13 +0100208 return rc;
Ben Dooks20d84352014-02-26 11:48:00 +0000209}
210
Johan Hovoldbde15122014-11-11 20:00:10 +0100211/* Disable PHY address 0 as the broadcast address, so that it can be used as a
212 * unique (non-broadcast) address on a shared bus.
213 */
214static int kszphy_broadcast_disable(struct phy_device *phydev)
215{
216 int ret;
217
218 ret = phy_read(phydev, MII_KSZPHY_OMSO);
219 if (ret < 0)
220 goto out;
221
222 ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
223out:
224 if (ret)
225 dev_err(&phydev->dev, "failed to disable broadcast address\n");
226
227 return ret;
228}
229
David J. Choid0507002010-04-29 06:12:41 +0000230static int kszphy_config_init(struct phy_device *phydev)
231{
232 return 0;
233}
234
Ben Dooks20d84352014-02-26 11:48:00 +0000235static int kszphy_config_init_led8041(struct phy_device *phydev)
236{
Johan Hovold5a167782014-11-11 20:00:14 +0100237 return kszphy_setup_led(phydev, MII_KSZPHY_CTRL_1);
Ben Dooks20d84352014-02-26 11:48:00 +0000238}
239
Marek Vasut212ea992012-09-23 16:58:49 +0000240static int ksz8021_config_init(struct phy_device *phydev)
241{
Ben Dooks20d84352014-02-26 11:48:00 +0000242 int rc;
243
Johan Hovold5a167782014-11-11 20:00:14 +0100244 kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2);
Ben Dooks20d84352014-02-26 11:48:00 +0000245
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000246 rc = ksz_config_flags(phydev);
Bruno Thomsenb838b4a2014-10-09 16:48:14 +0200247 if (rc < 0)
248 return rc;
Johan Hovoldbde15122014-11-11 20:00:10 +0100249
250 rc = kszphy_broadcast_disable(phydev);
251
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000252 return rc < 0 ? rc : 0;
Marek Vasut212ea992012-09-23 16:58:49 +0000253}
254
Baruch Siachd606ef32011-02-14 02:05:33 +0000255static int ks8051_config_init(struct phy_device *phydev)
256{
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000257 int rc;
Baruch Siachd606ef32011-02-14 02:05:33 +0000258
Johan Hovold5a167782014-11-11 20:00:14 +0100259 kszphy_setup_led(phydev, MII_KSZPHY_CTRL_2);
Ben Dooks20d84352014-02-26 11:48:00 +0000260
Hector Palaciosb6bb4dfc2013-03-10 22:50:03 +0000261 rc = ksz_config_flags(phydev);
262 return rc < 0 ? rc : 0;
Baruch Siachd606ef32011-02-14 02:05:33 +0000263}
264
Johan Hovold57a38ef2014-11-11 20:00:11 +0100265static int ksz8081_config_init(struct phy_device *phydev)
266{
267 kszphy_broadcast_disable(phydev);
268
269 return 0;
270}
271
Sean Cross954c3962013-08-21 01:46:12 +0000272static int ksz9021_load_values_from_of(struct phy_device *phydev,
273 struct device_node *of_node, u16 reg,
274 char *field1, char *field2,
275 char *field3, char *field4)
276{
277 int val1 = -1;
278 int val2 = -2;
279 int val3 = -3;
280 int val4 = -4;
281 int newval;
282 int matches = 0;
283
284 if (!of_property_read_u32(of_node, field1, &val1))
285 matches++;
286
287 if (!of_property_read_u32(of_node, field2, &val2))
288 matches++;
289
290 if (!of_property_read_u32(of_node, field3, &val3))
291 matches++;
292
293 if (!of_property_read_u32(of_node, field4, &val4))
294 matches++;
295
296 if (!matches)
297 return 0;
298
299 if (matches < 4)
300 newval = kszphy_extended_read(phydev, reg);
301 else
302 newval = 0;
303
304 if (val1 != -1)
305 newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
306
Hubert Chaumette6a119742014-04-22 15:01:04 +0200307 if (val2 != -2)
Sean Cross954c3962013-08-21 01:46:12 +0000308 newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
309
Hubert Chaumette6a119742014-04-22 15:01:04 +0200310 if (val3 != -3)
Sean Cross954c3962013-08-21 01:46:12 +0000311 newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
312
Hubert Chaumette6a119742014-04-22 15:01:04 +0200313 if (val4 != -4)
Sean Cross954c3962013-08-21 01:46:12 +0000314 newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
315
316 return kszphy_extended_write(phydev, reg, newval);
317}
318
319static int ksz9021_config_init(struct phy_device *phydev)
320{
321 struct device *dev = &phydev->dev;
322 struct device_node *of_node = dev->of_node;
323
324 if (!of_node && dev->parent->of_node)
325 of_node = dev->parent->of_node;
326
327 if (of_node) {
328 ksz9021_load_values_from_of(phydev, of_node,
329 MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
330 "txen-skew-ps", "txc-skew-ps",
331 "rxdv-skew-ps", "rxc-skew-ps");
332 ksz9021_load_values_from_of(phydev, of_node,
333 MII_KSZPHY_RX_DATA_PAD_SKEW,
334 "rxd0-skew-ps", "rxd1-skew-ps",
335 "rxd2-skew-ps", "rxd3-skew-ps");
336 ksz9021_load_values_from_of(phydev, of_node,
337 MII_KSZPHY_TX_DATA_PAD_SKEW,
338 "txd0-skew-ps", "txd1-skew-ps",
339 "txd2-skew-ps", "txd3-skew-ps");
340 }
341 return 0;
342}
343
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200344#define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
345#define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
346#define OP_DATA 1
347#define KSZ9031_PS_TO_REG 60
348
349/* Extended registers */
350#define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
351#define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
352#define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
353#define MII_KSZ9031RN_CLK_PAD_SKEW 8
354
355static int ksz9031_extended_write(struct phy_device *phydev,
356 u8 mode, u32 dev_addr, u32 regnum, u16 val)
357{
358 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
359 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
360 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
361 return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
362}
363
364static int ksz9031_extended_read(struct phy_device *phydev,
365 u8 mode, u32 dev_addr, u32 regnum)
366{
367 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
368 phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
369 phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
370 return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
371}
372
373static int ksz9031_of_load_skew_values(struct phy_device *phydev,
374 struct device_node *of_node,
375 u16 reg, size_t field_sz,
376 char *field[], u8 numfields)
377{
378 int val[4] = {-1, -2, -3, -4};
379 int matches = 0;
380 u16 mask;
381 u16 maxval;
382 u16 newval;
383 int i;
384
385 for (i = 0; i < numfields; i++)
386 if (!of_property_read_u32(of_node, field[i], val + i))
387 matches++;
388
389 if (!matches)
390 return 0;
391
392 if (matches < numfields)
393 newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
394 else
395 newval = 0;
396
397 maxval = (field_sz == 4) ? 0xf : 0x1f;
398 for (i = 0; i < numfields; i++)
399 if (val[i] != -(i + 1)) {
400 mask = 0xffff;
401 mask ^= maxval << (field_sz * i);
402 newval = (newval & mask) |
403 (((val[i] / KSZ9031_PS_TO_REG) & maxval)
404 << (field_sz * i));
405 }
406
407 return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
408}
409
410static int ksz9031_config_init(struct phy_device *phydev)
411{
412 struct device *dev = &phydev->dev;
413 struct device_node *of_node = dev->of_node;
414 char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
415 char *rx_data_skews[4] = {
416 "rxd0-skew-ps", "rxd1-skew-ps",
417 "rxd2-skew-ps", "rxd3-skew-ps"
418 };
419 char *tx_data_skews[4] = {
420 "txd0-skew-ps", "txd1-skew-ps",
421 "txd2-skew-ps", "txd3-skew-ps"
422 };
423 char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
424
425 if (!of_node && dev->parent->of_node)
426 of_node = dev->parent->of_node;
427
428 if (of_node) {
429 ksz9031_of_load_skew_values(phydev, of_node,
430 MII_KSZ9031RN_CLK_PAD_SKEW, 5,
431 clk_skews, 2);
432
433 ksz9031_of_load_skew_values(phydev, of_node,
434 MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
435 control_skews, 2);
436
437 ksz9031_of_load_skew_values(phydev, of_node,
438 MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
439 rx_data_skews, 4);
440
441 ksz9031_of_load_skew_values(phydev, of_node,
442 MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
443 tx_data_skews, 4);
444 }
445 return 0;
446}
447
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000448#define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
Johan Hovold00aee092014-11-11 20:00:09 +0100449#define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
450#define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
Jingoo Han32d73b12013-08-06 17:29:35 +0900451static int ksz8873mll_read_status(struct phy_device *phydev)
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000452{
453 int regval;
454
455 /* dummy read */
456 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
457
458 regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
459
460 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
461 phydev->duplex = DUPLEX_HALF;
462 else
463 phydev->duplex = DUPLEX_FULL;
464
465 if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
466 phydev->speed = SPEED_10;
467 else
468 phydev->speed = SPEED_100;
469
470 phydev->link = 1;
471 phydev->pause = phydev->asym_pause = 0;
472
473 return 0;
474}
475
476static int ksz8873mll_config_aneg(struct phy_device *phydev)
477{
478 return 0;
479}
480
Vince Bridgers19936942014-07-29 15:19:58 -0500481/* This routine returns -1 as an indication to the caller that the
482 * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
483 * MMD extended PHY registers.
484 */
485static int
486ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
487 int regnum)
488{
489 return -1;
490}
491
492/* This routine does nothing since the Micrel ksz9021 does not support
493 * standard IEEE MMD extended PHY registers.
494 */
495static void
496ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
497 int regnum, u32 val)
498{
499}
500
Sascha Hauer1fadee02014-10-10 09:48:05 +0200501static int ksz8021_probe(struct phy_device *phydev)
502{
503 struct clk *clk;
504
505 clk = devm_clk_get(&phydev->dev, "rmii-ref");
506 if (!IS_ERR(clk)) {
507 unsigned long rate = clk_get_rate(clk);
508
509 if (rate > 24500000 && rate < 25500000) {
510 phydev->dev_flags |= MICREL_PHY_25MHZ_CLK;
511 } else if (rate > 49500000 && rate < 50500000) {
512 phydev->dev_flags |= MICREL_PHY_50MHZ_CLK;
513 } else {
514 dev_err(&phydev->dev, "Clock rate out of range: %ld\n", rate);
515 return -EINVAL;
516 }
517 }
518
519 return 0;
520}
521
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000522static struct phy_driver ksphy_driver[] = {
523{
Choi, David51f932c2010-06-28 15:23:41 +0000524 .phy_id = PHY_ID_KS8737,
David J. Choid0507002010-04-29 06:12:41 +0000525 .phy_id_mask = 0x00fffff0,
Choi, David51f932c2010-06-28 15:23:41 +0000526 .name = "Micrel KS8737",
527 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
528 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
David J. Choid0507002010-04-29 06:12:41 +0000529 .config_init = kszphy_config_init,
530 .config_aneg = genphy_config_aneg,
531 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000532 .ack_interrupt = kszphy_ack_interrupt,
533 .config_intr = ks8737_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200534 .suspend = genphy_suspend,
535 .resume = genphy_resume,
David J. Choid0507002010-04-29 06:12:41 +0000536 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000537}, {
Marek Vasut212ea992012-09-23 16:58:49 +0000538 .phy_id = PHY_ID_KSZ8021,
539 .phy_id_mask = 0x00ffffff,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000540 .name = "Micrel KSZ8021 or KSZ8031",
Marek Vasut212ea992012-09-23 16:58:49 +0000541 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
542 SUPPORTED_Asym_Pause),
543 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sascha Hauer1fadee02014-10-10 09:48:05 +0200544 .probe = ksz8021_probe,
Marek Vasut212ea992012-09-23 16:58:49 +0000545 .config_init = ksz8021_config_init,
546 .config_aneg = genphy_config_aneg,
547 .read_status = genphy_read_status,
548 .ack_interrupt = kszphy_ack_interrupt,
549 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200550 .suspend = genphy_suspend,
551 .resume = genphy_resume,
Marek Vasut212ea992012-09-23 16:58:49 +0000552 .driver = { .owner = THIS_MODULE,},
553}, {
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000554 .phy_id = PHY_ID_KSZ8031,
555 .phy_id_mask = 0x00ffffff,
556 .name = "Micrel KSZ8031",
557 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause |
558 SUPPORTED_Asym_Pause),
559 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sascha Hauer1fadee02014-10-10 09:48:05 +0200560 .probe = ksz8021_probe,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000561 .config_init = ksz8021_config_init,
562 .config_aneg = genphy_config_aneg,
563 .read_status = genphy_read_status,
564 .ack_interrupt = kszphy_ack_interrupt,
565 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200566 .suspend = genphy_suspend,
567 .resume = genphy_resume,
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000568 .driver = { .owner = THIS_MODULE,},
569}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000570 .phy_id = PHY_ID_KSZ8041,
David J. Choid0507002010-04-29 06:12:41 +0000571 .phy_id_mask = 0x00fffff0,
Marek Vasut510d5732012-09-23 16:58:50 +0000572 .name = "Micrel KSZ8041",
Choi, David51f932c2010-06-28 15:23:41 +0000573 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
574 | SUPPORTED_Asym_Pause),
575 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000576 .config_init = kszphy_config_init_led8041,
David J. Choid0507002010-04-29 06:12:41 +0000577 .config_aneg = genphy_config_aneg,
578 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000579 .ack_interrupt = kszphy_ack_interrupt,
580 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200581 .suspend = genphy_suspend,
582 .resume = genphy_resume,
Choi, David51f932c2010-06-28 15:23:41 +0000583 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000584}, {
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300585 .phy_id = PHY_ID_KSZ8041RNLI,
586 .phy_id_mask = 0x00fffff0,
587 .name = "Micrel KSZ8041RNLI",
588 .features = PHY_BASIC_FEATURES |
589 SUPPORTED_Pause | SUPPORTED_Asym_Pause,
590 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000591 .config_init = kszphy_config_init_led8041,
Sergei Shtylyov4bd7b512013-12-10 02:20:41 +0300592 .config_aneg = genphy_config_aneg,
593 .read_status = genphy_read_status,
594 .ack_interrupt = kszphy_ack_interrupt,
595 .config_intr = kszphy_config_intr,
596 .suspend = genphy_suspend,
597 .resume = genphy_resume,
598 .driver = { .owner = THIS_MODULE,},
599}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000600 .phy_id = PHY_ID_KSZ8051,
Choi, David51f932c2010-06-28 15:23:41 +0000601 .phy_id_mask = 0x00fffff0,
Marek Vasut510d5732012-09-23 16:58:50 +0000602 .name = "Micrel KSZ8051",
Choi, David51f932c2010-06-28 15:23:41 +0000603 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause
604 | SUPPORTED_Asym_Pause),
605 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Baruch Siachd606ef32011-02-14 02:05:33 +0000606 .config_init = ks8051_config_init,
Choi, David51f932c2010-06-28 15:23:41 +0000607 .config_aneg = genphy_config_aneg,
608 .read_status = genphy_read_status,
609 .ack_interrupt = kszphy_ack_interrupt,
610 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200611 .suspend = genphy_suspend,
612 .resume = genphy_resume,
Choi, David51f932c2010-06-28 15:23:41 +0000613 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000614}, {
Marek Vasut510d5732012-09-23 16:58:50 +0000615 .phy_id = PHY_ID_KSZ8001,
616 .name = "Micrel KSZ8001 or KS8721",
Jason Wang48d7d0a2012-06-17 22:52:09 +0000617 .phy_id_mask = 0x00ffffff,
Choi, David51f932c2010-06-28 15:23:41 +0000618 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
619 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Ben Dooks20d84352014-02-26 11:48:00 +0000620 .config_init = kszphy_config_init_led8041,
Choi, David51f932c2010-06-28 15:23:41 +0000621 .config_aneg = genphy_config_aneg,
622 .read_status = genphy_read_status,
623 .ack_interrupt = kszphy_ack_interrupt,
624 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200625 .suspend = genphy_suspend,
626 .resume = genphy_resume,
David J. Choid0507002010-04-29 06:12:41 +0000627 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000628}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000629 .phy_id = PHY_ID_KSZ8081,
630 .name = "Micrel KSZ8081 or KSZ8091",
631 .phy_id_mask = 0x00fffff0,
632 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
633 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Johan Hovold57a38ef2014-11-11 20:00:11 +0100634 .config_init = ksz8081_config_init,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000635 .config_aneg = genphy_config_aneg,
636 .read_status = genphy_read_status,
637 .ack_interrupt = kszphy_ack_interrupt,
638 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200639 .suspend = genphy_suspend,
640 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000641 .driver = { .owner = THIS_MODULE,},
642}, {
643 .phy_id = PHY_ID_KSZ8061,
644 .name = "Micrel KSZ8061",
645 .phy_id_mask = 0x00fffff0,
646 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
647 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
648 .config_init = kszphy_config_init,
649 .config_aneg = genphy_config_aneg,
650 .read_status = genphy_read_status,
651 .ack_interrupt = kszphy_ack_interrupt,
652 .config_intr = kszphy_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200653 .suspend = genphy_suspend,
654 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000655 .driver = { .owner = THIS_MODULE,},
656}, {
David J. Choid0507002010-04-29 06:12:41 +0000657 .phy_id = PHY_ID_KSZ9021,
Jason Wang48d7d0a2012-06-17 22:52:09 +0000658 .phy_id_mask = 0x000ffffe,
David J. Choid0507002010-04-29 06:12:41 +0000659 .name = "Micrel KSZ9021 Gigabit PHY",
Vlastimil Kosar32fcafb2013-02-28 08:45:22 +0000660 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
Choi, David51f932c2010-06-28 15:23:41 +0000661 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Sean Cross954c3962013-08-21 01:46:12 +0000662 .config_init = ksz9021_config_init,
David J. Choid0507002010-04-29 06:12:41 +0000663 .config_aneg = genphy_config_aneg,
664 .read_status = genphy_read_status,
Choi, David51f932c2010-06-28 15:23:41 +0000665 .ack_interrupt = kszphy_ack_interrupt,
666 .config_intr = ksz9021_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200667 .suspend = genphy_suspend,
668 .resume = genphy_resume,
Vince Bridgers19936942014-07-29 15:19:58 -0500669 .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
670 .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
David J. Choid0507002010-04-29 06:12:41 +0000671 .driver = { .owner = THIS_MODULE, },
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000672}, {
David J. Choi7ab59dc2013-01-23 14:05:15 +0000673 .phy_id = PHY_ID_KSZ9031,
674 .phy_id_mask = 0x00fffff0,
675 .name = "Micrel KSZ9031 Gigabit PHY",
Mike Looijmans95e8b102014-09-15 12:06:33 +0200676 .features = (PHY_GBIT_FEATURES | SUPPORTED_Pause),
David J. Choi7ab59dc2013-01-23 14:05:15 +0000677 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
Hubert Chaumette6e4b8272014-05-06 09:40:17 +0200678 .config_init = ksz9031_config_init,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000679 .config_aneg = genphy_config_aneg,
680 .read_status = genphy_read_status,
681 .ack_interrupt = kszphy_ack_interrupt,
682 .config_intr = ksz9021_config_intr,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200683 .suspend = genphy_suspend,
684 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000685 .driver = { .owner = THIS_MODULE, },
686}, {
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000687 .phy_id = PHY_ID_KSZ8873MLL,
688 .phy_id_mask = 0x00fffff0,
689 .name = "Micrel KSZ8873MLL Switch",
690 .features = (SUPPORTED_Pause | SUPPORTED_Asym_Pause),
691 .flags = PHY_HAS_MAGICANEG,
692 .config_init = kszphy_config_init,
693 .config_aneg = ksz8873mll_config_aneg,
694 .read_status = ksz8873mll_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200695 .suspend = genphy_suspend,
696 .resume = genphy_resume,
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000697 .driver = { .owner = THIS_MODULE, },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000698}, {
699 .phy_id = PHY_ID_KSZ886X,
700 .phy_id_mask = 0x00fffff0,
701 .name = "Micrel KSZ886X Switch",
702 .features = (PHY_BASIC_FEATURES | SUPPORTED_Pause),
703 .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
704 .config_init = kszphy_config_init,
705 .config_aneg = genphy_config_aneg,
706 .read_status = genphy_read_status,
Patrice Vilchez1a5465f2013-09-19 19:40:48 +0200707 .suspend = genphy_suspend,
708 .resume = genphy_resume,
David J. Choi7ab59dc2013-01-23 14:05:15 +0000709 .driver = { .owner = THIS_MODULE, },
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000710} };
David J. Choid0507002010-04-29 06:12:41 +0000711
Johan Hovold50fd7152014-11-11 19:45:59 +0100712module_phy_driver(ksphy_driver);
David J. Choid0507002010-04-29 06:12:41 +0000713
714MODULE_DESCRIPTION("Micrel PHY driver");
715MODULE_AUTHOR("David J. Choi");
716MODULE_LICENSE("GPL");
David S. Miller52a60ed2010-05-03 15:48:29 -0700717
Uwe Kleine-Königcf93c942010-10-03 23:43:32 +0000718static struct mdio_device_id __maybe_unused micrel_tbl[] = {
Jason Wang48d7d0a2012-06-17 22:52:09 +0000719 { PHY_ID_KSZ9021, 0x000ffffe },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000720 { PHY_ID_KSZ9031, 0x00fffff0 },
Marek Vasut510d5732012-09-23 16:58:50 +0000721 { PHY_ID_KSZ8001, 0x00ffffff },
Choi, David51f932c2010-06-28 15:23:41 +0000722 { PHY_ID_KS8737, 0x00fffff0 },
Marek Vasut212ea992012-09-23 16:58:49 +0000723 { PHY_ID_KSZ8021, 0x00ffffff },
Hector Palaciosb818d1a2013-03-10 22:50:02 +0000724 { PHY_ID_KSZ8031, 0x00ffffff },
Marek Vasut510d5732012-09-23 16:58:50 +0000725 { PHY_ID_KSZ8041, 0x00fffff0 },
726 { PHY_ID_KSZ8051, 0x00fffff0 },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000727 { PHY_ID_KSZ8061, 0x00fffff0 },
728 { PHY_ID_KSZ8081, 0x00fffff0 },
Jean-Christophe PLAGNIOL-VILLARD93272e02012-11-21 05:38:07 +0000729 { PHY_ID_KSZ8873MLL, 0x00fffff0 },
David J. Choi7ab59dc2013-01-23 14:05:15 +0000730 { PHY_ID_KSZ886X, 0x00fffff0 },
David S. Miller52a60ed2010-05-03 15:48:29 -0700731 { }
732};
733
734MODULE_DEVICE_TABLE(mdio, micrel_tbl);