blob: 697475a257498135f230bc88be738c426305ce96 [file] [log] [blame]
Ken Wang30d15742016-01-19 14:05:23 +08001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <drm/drmP.h>
25#include "amdgpu.h"
26#include "amdgpu_trace.h"
Alex Deucher689957b2017-01-24 18:00:57 -050027#include "sid.h"
Ken Wang30d15742016-01-19 14:05:23 +080028
29const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
30{
31 DMA0_REGISTER_OFFSET,
32 DMA1_REGISTER_OFFSET
33};
34
35static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
36static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
37static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
38static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
39
Ken Wang536fbf92016-03-12 09:32:30 +080040static uint64_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
Ken Wang30d15742016-01-19 14:05:23 +080041{
Tom St Deniscb5df312016-09-06 08:42:02 -040042 return ring->adev->wb.wb[ring->rptr_offs>>2];
Ken Wang30d15742016-01-19 14:05:23 +080043}
44
Ken Wang536fbf92016-03-12 09:32:30 +080045static uint64_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
Ken Wang30d15742016-01-19 14:05:23 +080046{
Ken Wang30d15742016-01-19 14:05:23 +080047 struct amdgpu_device *adev = ring->adev;
48 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
49
50 return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
51}
52
53static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
54{
55 struct amdgpu_device *adev = ring->adev;
56 u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
57
Ken Wang536fbf92016-03-12 09:32:30 +080058 WREG32(DMA_RB_WPTR + sdma_offsets[me],
59 (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
Ken Wang30d15742016-01-19 14:05:23 +080060}
61
62static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
63 struct amdgpu_ib *ib,
Christian Königc4f46f22017-12-18 17:08:25 +010064 unsigned vmid, bool ctx_switch)
Ken Wang30d15742016-01-19 14:05:23 +080065{
66 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
67 * Pad as necessary with NOPs.
68 */
Ken Wang536fbf92016-03-12 09:32:30 +080069 while ((lower_32_bits(ring->wptr) & 7) != 5)
Ken Wang30d15742016-01-19 14:05:23 +080070 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
Christian Königc4f46f22017-12-18 17:08:25 +010071 amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vmid, 0));
Ken Wang30d15742016-01-19 14:05:23 +080072 amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
73 amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
74
75}
76
77static void si_dma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
78{
79 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
80 amdgpu_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL));
81 amdgpu_ring_write(ring, 1);
82}
83
84static void si_dma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
85{
86 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
87 amdgpu_ring_write(ring, (0xf << 16) | (HDP_DEBUG0));
88 amdgpu_ring_write(ring, 1);
89}
90
91/**
92 * si_dma_ring_emit_fence - emit a fence on the DMA ring
93 *
94 * @ring: amdgpu ring pointer
95 * @fence: amdgpu fence object
96 *
97 * Add a DMA fence packet to the ring to write
98 * the fence seq number and DMA trap packet to generate
99 * an interrupt if needed (VI).
100 */
101static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
102 unsigned flags)
103{
104
105 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
106 /* write the fence */
107 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
108 amdgpu_ring_write(ring, addr & 0xfffffffc);
109 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
110 amdgpu_ring_write(ring, seq);
111 /* optionally write high bits as well */
112 if (write64bit) {
113 addr += 4;
114 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
115 amdgpu_ring_write(ring, addr & 0xfffffffc);
116 amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
117 amdgpu_ring_write(ring, upper_32_bits(seq));
118 }
119 /* generate an interrupt */
120 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
121}
122
123static void si_dma_stop(struct amdgpu_device *adev)
124{
125 struct amdgpu_ring *ring;
126 u32 rb_cntl;
127 unsigned i;
128
129 for (i = 0; i < adev->sdma.num_instances; i++) {
130 ring = &adev->sdma.instance[i].ring;
131 /* dma0 */
132 rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
133 rb_cntl &= ~DMA_RB_ENABLE;
134 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
135
Michel Dänzere7b54942016-09-07 11:51:06 +0900136 if (adev->mman.buffer_funcs_ring == ring)
Christian König770d13b2018-01-12 14:52:22 +0100137 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.visible_vram_size);
Ken Wang30d15742016-01-19 14:05:23 +0800138 ring->ready = false;
139 }
140}
141
142static int si_dma_start(struct amdgpu_device *adev)
143{
144 struct amdgpu_ring *ring;
145 u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
146 int i, r;
147 uint64_t rptr_addr;
148
149 for (i = 0; i < adev->sdma.num_instances; i++) {
150 ring = &adev->sdma.instance[i].ring;
151
152 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
153 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
154
155 /* Set ring buffer size in dwords */
156 rb_bufsz = order_base_2(ring->ring_size / 4);
157 rb_cntl = rb_bufsz << 1;
158#ifdef __BIG_ENDIAN
159 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
160#endif
161 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
162
163 /* Initialize the ring buffer's read and write pointers */
164 WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
165 WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
166
167 rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
168
169 WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
170 WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
171
172 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
173
174 WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
175
176 /* enable DMA IBs */
177 ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
178#ifdef __BIG_ENDIAN
179 ib_cntl |= DMA_IB_SWAP_ENABLE;
180#endif
181 WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
182
183 dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
184 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
185 WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
186
187 ring->wptr = 0;
Ken Wang536fbf92016-03-12 09:32:30 +0800188 WREG32(DMA_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
Ken Wang30d15742016-01-19 14:05:23 +0800189 WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
190
191 ring->ready = true;
192
193 r = amdgpu_ring_test_ring(ring);
194 if (r) {
195 ring->ready = false;
196 return r;
197 }
Michel Dänzere7b54942016-09-07 11:51:06 +0900198
199 if (adev->mman.buffer_funcs_ring == ring)
Christian König770d13b2018-01-12 14:52:22 +0100200 amdgpu_ttm_set_active_vram_size(adev, adev->gmc.real_vram_size);
Ken Wang30d15742016-01-19 14:05:23 +0800201 }
202
203 return 0;
204}
205
206/**
207 * si_dma_ring_test_ring - simple async dma engine test
208 *
209 * @ring: amdgpu_ring structure holding ring information
210 *
211 * Test the DMA engine by writing using it to write an
212 * value to memory. (VI).
213 * Returns 0 for success, error for failure.
214 */
215static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
216{
217 struct amdgpu_device *adev = ring->adev;
218 unsigned i;
219 unsigned index;
220 int r;
221 u32 tmp;
222 u64 gpu_addr;
223
Alex Deucher131b4b32017-12-14 16:03:43 -0500224 r = amdgpu_device_wb_get(adev, &index);
Ken Wang30d15742016-01-19 14:05:23 +0800225 if (r) {
226 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
227 return r;
228 }
229
230 gpu_addr = adev->wb.gpu_addr + (index * 4);
231 tmp = 0xCAFEDEAD;
232 adev->wb.wb[index] = cpu_to_le32(tmp);
233
234 r = amdgpu_ring_alloc(ring, 4);
235 if (r) {
236 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
Alex Deucher131b4b32017-12-14 16:03:43 -0500237 amdgpu_device_wb_free(adev, index);
Ken Wang30d15742016-01-19 14:05:23 +0800238 return r;
239 }
240
241 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
242 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
243 amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
244 amdgpu_ring_write(ring, 0xDEADBEEF);
245 amdgpu_ring_commit(ring);
246
247 for (i = 0; i < adev->usec_timeout; i++) {
248 tmp = le32_to_cpu(adev->wb.wb[index]);
249 if (tmp == 0xDEADBEEF)
250 break;
251 DRM_UDELAY(1);
252 }
253
254 if (i < adev->usec_timeout) {
pding9953b722017-10-26 09:30:38 +0800255 DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Ken Wang30d15742016-01-19 14:05:23 +0800256 } else {
257 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
258 ring->idx, tmp);
259 r = -EINVAL;
260 }
Alex Deucher131b4b32017-12-14 16:03:43 -0500261 amdgpu_device_wb_free(adev, index);
Ken Wang30d15742016-01-19 14:05:23 +0800262
263 return r;
264}
265
266/**
267 * si_dma_ring_test_ib - test an IB on the DMA engine
268 *
269 * @ring: amdgpu_ring structure holding ring information
270 *
271 * Test a simple IB in the DMA ring (VI).
272 * Returns 0 on success, error on failure.
273 */
274static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
275{
276 struct amdgpu_device *adev = ring->adev;
277 struct amdgpu_ib ib;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100278 struct dma_fence *f = NULL;
Ken Wang30d15742016-01-19 14:05:23 +0800279 unsigned index;
280 u32 tmp = 0;
281 u64 gpu_addr;
282 long r;
283
Alex Deucher131b4b32017-12-14 16:03:43 -0500284 r = amdgpu_device_wb_get(adev, &index);
Ken Wang30d15742016-01-19 14:05:23 +0800285 if (r) {
286 dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
287 return r;
288 }
289
290 gpu_addr = adev->wb.gpu_addr + (index * 4);
291 tmp = 0xCAFEDEAD;
292 adev->wb.wb[index] = cpu_to_le32(tmp);
293 memset(&ib, 0, sizeof(ib));
294 r = amdgpu_ib_get(adev, NULL, 256, &ib);
295 if (r) {
296 DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
297 goto err0;
298 }
299
300 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
301 ib.ptr[1] = lower_32_bits(gpu_addr);
302 ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
303 ib.ptr[3] = 0xDEADBEEF;
304 ib.length_dw = 4;
Junwei Zhang50ddc752017-01-23 16:30:38 +0800305 r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
Ken Wang30d15742016-01-19 14:05:23 +0800306 if (r)
307 goto err1;
308
Chris Wilsonf54d1862016-10-25 13:00:45 +0100309 r = dma_fence_wait_timeout(f, false, timeout);
Ken Wang30d15742016-01-19 14:05:23 +0800310 if (r == 0) {
311 DRM_ERROR("amdgpu: IB test timed out\n");
312 r = -ETIMEDOUT;
313 goto err1;
314 } else if (r < 0) {
315 DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
316 goto err1;
317 }
318 tmp = le32_to_cpu(adev->wb.wb[index]);
319 if (tmp == 0xDEADBEEF) {
pding9953b722017-10-26 09:30:38 +0800320 DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
Ken Wang30d15742016-01-19 14:05:23 +0800321 r = 0;
322 } else {
323 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
324 r = -EINVAL;
325 }
326
327err1:
328 amdgpu_ib_free(adev, &ib, NULL);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100329 dma_fence_put(f);
Ken Wang30d15742016-01-19 14:05:23 +0800330err0:
Alex Deucher131b4b32017-12-14 16:03:43 -0500331 amdgpu_device_wb_free(adev, index);
Ken Wang30d15742016-01-19 14:05:23 +0800332 return r;
333}
334
335/**
336 * cik_dma_vm_copy_pte - update PTEs by copying them from the GART
337 *
338 * @ib: indirect buffer to fill with commands
339 * @pe: addr of the page entry
340 * @src: src addr to copy from
341 * @count: number of page entries to update
342 *
343 * Update PTEs by copying them from the GART using DMA (SI).
344 */
345static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
346 uint64_t pe, uint64_t src,
347 unsigned count)
348{
349 unsigned bytes = count * 8;
350
351 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
352 1, 0, 0, bytes);
353 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
354 ib->ptr[ib->length_dw++] = lower_32_bits(src);
355 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
356 ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
357}
358
359/**
360 * si_dma_vm_write_pte - update PTEs by writing them manually
361 *
362 * @ib: indirect buffer to fill with commands
363 * @pe: addr of the page entry
364 * @value: dst addr to write into pe
365 * @count: number of page entries to update
366 * @incr: increase next addr by incr bytes
367 *
368 * Update PTEs by writing them manually using DMA (SI).
369 */
370static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
371 uint64_t value, unsigned count,
372 uint32_t incr)
373{
374 unsigned ndw = count * 2;
375
376 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
377 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
378 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
379 for (; ndw > 0; ndw -= 2) {
380 ib->ptr[ib->length_dw++] = lower_32_bits(value);
381 ib->ptr[ib->length_dw++] = upper_32_bits(value);
382 value += incr;
383 }
384}
385
386/**
387 * si_dma_vm_set_pte_pde - update the page tables using sDMA
388 *
389 * @ib: indirect buffer to fill with commands
390 * @pe: addr of the page entry
391 * @addr: dst addr to write into pe
392 * @count: number of page entries to update
393 * @incr: increase next addr by incr bytes
394 * @flags: access flags
395 *
396 * Update the page tables using sDMA (CIK).
397 */
398static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
399 uint64_t pe,
400 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800401 uint32_t incr, uint64_t flags)
Ken Wang30d15742016-01-19 14:05:23 +0800402{
403 uint64_t value;
404 unsigned ndw;
405
406 while (count) {
407 ndw = count * 2;
408 if (ndw > 0xFFFFE)
409 ndw = 0xFFFFE;
410
411 if (flags & AMDGPU_PTE_VALID)
412 value = addr;
413 else
414 value = 0;
415
416 /* for physically contiguous pages (vram) */
417 ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
418 ib->ptr[ib->length_dw++] = pe; /* dst addr */
419 ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
Junwei Zhangb9be7002017-03-28 16:52:07 +0800420 ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
421 ib->ptr[ib->length_dw++] = upper_32_bits(flags);
Ken Wang30d15742016-01-19 14:05:23 +0800422 ib->ptr[ib->length_dw++] = value; /* value */
423 ib->ptr[ib->length_dw++] = upper_32_bits(value);
424 ib->ptr[ib->length_dw++] = incr; /* increment size */
425 ib->ptr[ib->length_dw++] = 0;
426 pe += ndw * 4;
427 addr += (ndw / 2) * incr;
428 count -= ndw / 2;
429 }
430}
431
432/**
433 * si_dma_pad_ib - pad the IB to the required number of dw
434 *
435 * @ib: indirect buffer to fill with padding
436 *
437 */
438static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
439{
440 while (ib->length_dw & 0x7)
441 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
442}
443
444/**
445 * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
446 *
447 * @ring: amdgpu_ring pointer
448 *
449 * Make sure all previous operations are completed (CIK).
450 */
451static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
452{
453 uint32_t seq = ring->fence_drv.sync_seq;
454 uint64_t addr = ring->fence_drv.gpu_addr;
455
456 /* wait for idle */
457 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
458 (1 << 27)); /* Poll memory */
459 amdgpu_ring_write(ring, lower_32_bits(addr));
460 amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
461 amdgpu_ring_write(ring, 0xffffffff); /* mask */
462 amdgpu_ring_write(ring, seq); /* value */
463 amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
464}
465
466/**
467 * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
468 *
469 * @ring: amdgpu_ring pointer
470 * @vm: amdgpu_vm pointer
471 *
472 * Update the page table base and flush the VM TLB
473 * using sDMA (VI).
474 */
475static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
Christian König5a4633c2018-01-08 14:48:11 +0100476 unsigned vmid, unsigned pasid,
477 uint64_t pd_addr)
Ken Wang30d15742016-01-19 14:05:23 +0800478{
479 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
Christian Königc4f46f22017-12-18 17:08:25 +0100480 if (vmid < 8)
481 amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid));
Tom St Deniscb5df312016-09-06 08:42:02 -0400482 else
Christian Königc4f46f22017-12-18 17:08:25 +0100483 amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vmid - 8)));
Ken Wang30d15742016-01-19 14:05:23 +0800484 amdgpu_ring_write(ring, pd_addr >> 12);
485
486 /* bits 0-7 are the VM contexts0-7 */
487 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
488 amdgpu_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST));
Christian Königc4f46f22017-12-18 17:08:25 +0100489 amdgpu_ring_write(ring, 1 << vmid);
Ken Wang30d15742016-01-19 14:05:23 +0800490
491 /* wait for invalidate to complete */
492 amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
493 amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
494 amdgpu_ring_write(ring, 0xff << 16); /* retry */
Christian Königc4f46f22017-12-18 17:08:25 +0100495 amdgpu_ring_write(ring, 1 << vmid); /* mask */
Ken Wang30d15742016-01-19 14:05:23 +0800496 amdgpu_ring_write(ring, 0); /* value */
497 amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
498}
499
500static int si_dma_early_init(void *handle)
501{
502 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
503
504 adev->sdma.num_instances = 2;
505
506 si_dma_set_ring_funcs(adev);
507 si_dma_set_buffer_funcs(adev);
508 si_dma_set_vm_pte_funcs(adev);
509 si_dma_set_irq_funcs(adev);
510
511 return 0;
512}
513
514static int si_dma_sw_init(void *handle)
515{
516 struct amdgpu_ring *ring;
517 int r, i;
518 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
519
520 /* DMA0 trap event */
Alex Deucherd766e6a2016-03-29 18:28:50 -0400521 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224, &adev->sdma.trap_irq);
Ken Wang30d15742016-01-19 14:05:23 +0800522 if (r)
523 return r;
524
525 /* DMA1 trap event */
Alex Deucherd766e6a2016-03-29 18:28:50 -0400526 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 244, &adev->sdma.trap_irq_1);
Ken Wang30d15742016-01-19 14:05:23 +0800527 if (r)
528 return r;
529
530 for (i = 0; i < adev->sdma.num_instances; i++) {
531 ring = &adev->sdma.instance[i].ring;
532 ring->ring_obj = NULL;
533 ring->use_doorbell = false;
534 sprintf(ring->name, "sdma%d", i);
535 r = amdgpu_ring_init(adev, ring, 1024,
Ken Wang30d15742016-01-19 14:05:23 +0800536 &adev->sdma.trap_irq,
537 (i == 0) ?
Christian König21cd9422016-10-05 15:36:39 +0200538 AMDGPU_SDMA_IRQ_TRAP0 :
539 AMDGPU_SDMA_IRQ_TRAP1);
Ken Wang30d15742016-01-19 14:05:23 +0800540 if (r)
541 return r;
542 }
543
544 return r;
545}
546
547static int si_dma_sw_fini(void *handle)
548{
549 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
550 int i;
551
552 for (i = 0; i < adev->sdma.num_instances; i++)
553 amdgpu_ring_fini(&adev->sdma.instance[i].ring);
554
555 return 0;
556}
557
558static int si_dma_hw_init(void *handle)
559{
Ken Wang30d15742016-01-19 14:05:23 +0800560 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
561
Tom St Deniscb5df312016-09-06 08:42:02 -0400562 return si_dma_start(adev);
Ken Wang30d15742016-01-19 14:05:23 +0800563}
564
565static int si_dma_hw_fini(void *handle)
566{
567 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
568
569 si_dma_stop(adev);
570
571 return 0;
572}
573
574static int si_dma_suspend(void *handle)
575{
576 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
577
578 return si_dma_hw_fini(adev);
579}
580
581static int si_dma_resume(void *handle)
582{
583 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
584
585 return si_dma_hw_init(adev);
586}
587
588static bool si_dma_is_idle(void *handle)
589{
590 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
591 u32 tmp = RREG32(SRBM_STATUS2);
592
593 if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
594 return false;
595
596 return true;
597}
598
599static int si_dma_wait_for_idle(void *handle)
600{
601 unsigned i;
Ken Wang30d15742016-01-19 14:05:23 +0800602 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
603
604 for (i = 0; i < adev->usec_timeout; i++) {
Tom St Deniscb5df312016-09-06 08:42:02 -0400605 if (si_dma_is_idle(handle))
Ken Wang30d15742016-01-19 14:05:23 +0800606 return 0;
607 udelay(1);
608 }
609 return -ETIMEDOUT;
610}
611
612static int si_dma_soft_reset(void *handle)
613{
614 DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
615 return 0;
616}
617
618static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
619 struct amdgpu_irq_src *src,
620 unsigned type,
621 enum amdgpu_interrupt_state state)
622{
623 u32 sdma_cntl;
624
625 switch (type) {
626 case AMDGPU_SDMA_IRQ_TRAP0:
627 switch (state) {
628 case AMDGPU_IRQ_STATE_DISABLE:
629 sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
630 sdma_cntl &= ~TRAP_ENABLE;
631 WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
632 break;
633 case AMDGPU_IRQ_STATE_ENABLE:
634 sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
635 sdma_cntl |= TRAP_ENABLE;
636 WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
637 break;
638 default:
639 break;
640 }
641 break;
642 case AMDGPU_SDMA_IRQ_TRAP1:
643 switch (state) {
644 case AMDGPU_IRQ_STATE_DISABLE:
645 sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
646 sdma_cntl &= ~TRAP_ENABLE;
647 WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
648 break;
649 case AMDGPU_IRQ_STATE_ENABLE:
650 sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
651 sdma_cntl |= TRAP_ENABLE;
652 WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
653 break;
654 default:
655 break;
656 }
657 break;
658 default:
659 break;
660 }
661 return 0;
662}
663
664static int si_dma_process_trap_irq(struct amdgpu_device *adev,
665 struct amdgpu_irq_src *source,
666 struct amdgpu_iv_entry *entry)
667{
Ken Wang30d15742016-01-19 14:05:23 +0800668 amdgpu_fence_process(&adev->sdma.instance[0].ring);
669
670 return 0;
671}
672
673static int si_dma_process_trap_irq_1(struct amdgpu_device *adev,
674 struct amdgpu_irq_src *source,
675 struct amdgpu_iv_entry *entry)
676{
Ken Wang30d15742016-01-19 14:05:23 +0800677 amdgpu_fence_process(&adev->sdma.instance[1].ring);
678
679 return 0;
680}
681
682static int si_dma_process_illegal_inst_irq(struct amdgpu_device *adev,
683 struct amdgpu_irq_src *source,
684 struct amdgpu_iv_entry *entry)
685{
686 DRM_ERROR("Illegal instruction in SDMA command stream\n");
687 schedule_work(&adev->reset_work);
688 return 0;
689}
690
691static int si_dma_set_clockgating_state(void *handle,
692 enum amd_clockgating_state state)
693{
694 u32 orig, data, offset;
695 int i;
696 bool enable;
697 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
698
699 enable = (state == AMD_CG_STATE_GATE) ? true : false;
700
701 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
702 for (i = 0; i < adev->sdma.num_instances; i++) {
703 if (i == 0)
704 offset = DMA0_REGISTER_OFFSET;
705 else
706 offset = DMA1_REGISTER_OFFSET;
707 orig = data = RREG32(DMA_POWER_CNTL + offset);
708 data &= ~MEM_POWER_OVERRIDE;
709 if (data != orig)
710 WREG32(DMA_POWER_CNTL + offset, data);
711 WREG32(DMA_CLK_CTRL + offset, 0x00000100);
712 }
713 } else {
714 for (i = 0; i < adev->sdma.num_instances; i++) {
715 if (i == 0)
716 offset = DMA0_REGISTER_OFFSET;
717 else
718 offset = DMA1_REGISTER_OFFSET;
719 orig = data = RREG32(DMA_POWER_CNTL + offset);
720 data |= MEM_POWER_OVERRIDE;
721 if (data != orig)
722 WREG32(DMA_POWER_CNTL + offset, data);
723
724 orig = data = RREG32(DMA_CLK_CTRL + offset);
725 data = 0xff000000;
726 if (data != orig)
727 WREG32(DMA_CLK_CTRL + offset, data);
728 }
729 }
730
731 return 0;
732}
733
734static int si_dma_set_powergating_state(void *handle,
735 enum amd_powergating_state state)
736{
737 u32 tmp;
738
739 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
740
741 WREG32(DMA_PGFSM_WRITE, 0x00002000);
742 WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
743
744 for (tmp = 0; tmp < 5; tmp++)
745 WREG32(DMA_PGFSM_WRITE, 0);
746
747 return 0;
748}
749
Alex Deuchera1255102016-10-13 17:41:13 -0400750static const struct amd_ip_funcs si_dma_ip_funcs = {
Ken Wang30d15742016-01-19 14:05:23 +0800751 .name = "si_dma",
752 .early_init = si_dma_early_init,
753 .late_init = NULL,
754 .sw_init = si_dma_sw_init,
755 .sw_fini = si_dma_sw_fini,
756 .hw_init = si_dma_hw_init,
757 .hw_fini = si_dma_hw_fini,
758 .suspend = si_dma_suspend,
759 .resume = si_dma_resume,
760 .is_idle = si_dma_is_idle,
761 .wait_for_idle = si_dma_wait_for_idle,
762 .soft_reset = si_dma_soft_reset,
763 .set_clockgating_state = si_dma_set_clockgating_state,
764 .set_powergating_state = si_dma_set_powergating_state,
765};
766
767static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
Christian König21cd9422016-10-05 15:36:39 +0200768 .type = AMDGPU_RING_TYPE_SDMA,
Christian König79887142016-10-05 16:09:32 +0200769 .align_mask = 0xf,
770 .nop = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0),
Ken Wang536fbf92016-03-12 09:32:30 +0800771 .support_64bit_ptrs = false,
Ken Wang30d15742016-01-19 14:05:23 +0800772 .get_rptr = si_dma_ring_get_rptr,
773 .get_wptr = si_dma_ring_get_wptr,
774 .set_wptr = si_dma_ring_set_wptr,
Christian Könige12f3d72016-10-05 14:29:38 +0200775 .emit_frame_size =
776 3 + /* si_dma_ring_emit_hdp_flush */
777 3 + /* si_dma_ring_emit_hdp_invalidate */
778 6 + /* si_dma_ring_emit_pipeline_sync */
779 12 + /* si_dma_ring_emit_vm_flush */
780 9 + 9 + 9, /* si_dma_ring_emit_fence x3 for user fence, vm fence */
781 .emit_ib_size = 7 + 3, /* si_dma_ring_emit_ib */
Ken Wang30d15742016-01-19 14:05:23 +0800782 .emit_ib = si_dma_ring_emit_ib,
783 .emit_fence = si_dma_ring_emit_fence,
784 .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
785 .emit_vm_flush = si_dma_ring_emit_vm_flush,
786 .emit_hdp_flush = si_dma_ring_emit_hdp_flush,
787 .emit_hdp_invalidate = si_dma_ring_emit_hdp_invalidate,
788 .test_ring = si_dma_ring_test_ring,
789 .test_ib = si_dma_ring_test_ib,
790 .insert_nop = amdgpu_ring_insert_nop,
791 .pad_ib = si_dma_ring_pad_ib,
Ken Wang30d15742016-01-19 14:05:23 +0800792};
793
794static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
795{
796 int i;
797
798 for (i = 0; i < adev->sdma.num_instances; i++)
799 adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
800}
801
802static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
803 .set = si_dma_set_trap_irq_state,
804 .process = si_dma_process_trap_irq,
805};
806
807static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs_1 = {
808 .set = si_dma_set_trap_irq_state,
809 .process = si_dma_process_trap_irq_1,
810};
811
812static const struct amdgpu_irq_src_funcs si_dma_illegal_inst_irq_funcs = {
813 .process = si_dma_process_illegal_inst_irq,
814};
815
816static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
817{
818 adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
819 adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
820 adev->sdma.trap_irq_1.funcs = &si_dma_trap_irq_funcs_1;
821 adev->sdma.illegal_inst_irq.funcs = &si_dma_illegal_inst_irq_funcs;
822}
823
824/**
825 * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
826 *
827 * @ring: amdgpu_ring structure holding ring information
828 * @src_offset: src GPU address
829 * @dst_offset: dst GPU address
830 * @byte_count: number of bytes to xfer
831 *
832 * Copy GPU buffers using the DMA engine (VI).
833 * Used by the amdgpu ttm implementation to move pages if
834 * registered as the asic copy callback.
835 */
836static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
837 uint64_t src_offset,
838 uint64_t dst_offset,
839 uint32_t byte_count)
840{
841 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
842 1, 0, 0, byte_count);
843 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
844 ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
845 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
846 ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
847}
848
849/**
850 * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
851 *
852 * @ring: amdgpu_ring structure holding ring information
853 * @src_data: value to write to buffer
854 * @dst_offset: dst GPU address
855 * @byte_count: number of bytes to xfer
856 *
857 * Fill GPU buffers using the DMA engine (VI).
858 */
859static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
860 uint32_t src_data,
861 uint64_t dst_offset,
862 uint32_t byte_count)
863{
864 ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
865 0, 0, 0, byte_count / 4);
866 ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
867 ib->ptr[ib->length_dw++] = src_data;
868 ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
869}
870
871
872static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
873 .copy_max_bytes = 0xffff8,
874 .copy_num_dw = 5,
875 .emit_copy_buffer = si_dma_emit_copy_buffer,
876
877 .fill_max_bytes = 0xffff8,
878 .fill_num_dw = 4,
879 .emit_fill_buffer = si_dma_emit_fill_buffer,
880};
881
882static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
883{
884 if (adev->mman.buffer_funcs == NULL) {
885 adev->mman.buffer_funcs = &si_dma_buffer_funcs;
886 adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
887 }
888}
889
890static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400891 .copy_pte_num_dw = 5,
Ken Wang30d15742016-01-19 14:05:23 +0800892 .copy_pte = si_dma_vm_copy_pte,
Yong Zhaoe6d92192017-09-19 12:58:15 -0400893
Ken Wang30d15742016-01-19 14:05:23 +0800894 .write_pte = si_dma_vm_write_pte,
Yong Zhao7bdc53f2017-09-15 18:20:37 -0400895
896 .set_max_nums_pte_pde = 0xffff8 >> 3,
897 .set_pte_pde_num_dw = 9,
Ken Wang30d15742016-01-19 14:05:23 +0800898 .set_pte_pde = si_dma_vm_set_pte_pde,
899};
900
901static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
902{
903 unsigned i;
904
905 if (adev->vm_manager.vm_pte_funcs == NULL) {
906 adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
907 for (i = 0; i < adev->sdma.num_instances; i++)
908 adev->vm_manager.vm_pte_rings[i] =
909 &adev->sdma.instance[i].ring;
910
911 adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
912 }
913}
Alex Deuchera1255102016-10-13 17:41:13 -0400914
915const struct amdgpu_ip_block_version si_dma_ip_block =
916{
917 .type = AMD_IP_BLOCK_TYPE_SDMA,
918 .major = 1,
919 .minor = 0,
920 .rev = 0,
921 .funcs = &si_dma_ip_funcs,
922};