blob: d89852b1f9845b8207392bb0501e44a27677cdd7 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48#include <linux/spinlock.h>
49#include <linux/seqlock.h>
50#include <linux/netdevice.h>
51#include <linux/moduleparam.h>
52#include <linux/bitops.h>
53#include <linux/timer.h>
54#include <linux/vmalloc.h>
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -040055#include <linux/highmem.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040056
57#include "hfi.h"
58#include "common.h"
59#include "qp.h"
60#include "sdma.h"
61#include "iowait.h"
62#include "trace.h"
63
64/* must be a power of 2 >= 64 <= 32768 */
Ignacio Hernandez028d7252015-10-26 10:28:42 -040065#define SDMA_DESCQ_CNT 2048
Mitko Haralanovee947852015-10-26 10:28:41 -040066#define SDMA_DESC_INTR 64
Mike Marciniszyn77241052015-07-30 15:17:43 -040067#define INVALID_TAIL 0xffff
68
69static uint sdma_descq_cnt = SDMA_DESCQ_CNT;
70module_param(sdma_descq_cnt, uint, S_IRUGO);
71MODULE_PARM_DESC(sdma_descq_cnt, "Number of SDMA descq entries");
72
73static uint sdma_idle_cnt = 250;
74module_param(sdma_idle_cnt, uint, S_IRUGO);
75MODULE_PARM_DESC(sdma_idle_cnt, "sdma interrupt idle delay (ns,default 250)");
76
77uint mod_num_sdma;
78module_param_named(num_sdma, mod_num_sdma, uint, S_IRUGO);
79MODULE_PARM_DESC(num_sdma, "Set max number SDMA engines to use");
80
Mitko Haralanovee947852015-10-26 10:28:41 -040081static uint sdma_desct_intr = SDMA_DESC_INTR;
82module_param_named(desct_intr, sdma_desct_intr, uint, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(desct_intr, "Number of SDMA descriptor before interrupt");
84
Mike Marciniszyn77241052015-07-30 15:17:43 -040085#define SDMA_WAIT_BATCH_SIZE 20
86/* max wait time for a SDMA engine to indicate it has halted */
87#define SDMA_ERR_HALT_TIMEOUT 10 /* ms */
88/* all SDMA engine errors that cause a halt */
89
90#define SD(name) SEND_DMA_##name
91#define ALL_SDMA_ENG_HALT_ERRS \
92 (SD(ENG_ERR_STATUS_SDMA_WRONG_DW_ERR_SMASK) \
93 | SD(ENG_ERR_STATUS_SDMA_GEN_MISMATCH_ERR_SMASK) \
94 | SD(ENG_ERR_STATUS_SDMA_TOO_LONG_ERR_SMASK) \
95 | SD(ENG_ERR_STATUS_SDMA_TAIL_OUT_OF_BOUNDS_ERR_SMASK) \
96 | SD(ENG_ERR_STATUS_SDMA_FIRST_DESC_ERR_SMASK) \
97 | SD(ENG_ERR_STATUS_SDMA_MEM_READ_ERR_SMASK) \
98 | SD(ENG_ERR_STATUS_SDMA_HALT_ERR_SMASK) \
99 | SD(ENG_ERR_STATUS_SDMA_LENGTH_MISMATCH_ERR_SMASK) \
100 | SD(ENG_ERR_STATUS_SDMA_PACKET_DESC_OVERFLOW_ERR_SMASK) \
101 | SD(ENG_ERR_STATUS_SDMA_HEADER_SELECT_ERR_SMASK) \
102 | SD(ENG_ERR_STATUS_SDMA_HEADER_ADDRESS_ERR_SMASK) \
103 | SD(ENG_ERR_STATUS_SDMA_HEADER_LENGTH_ERR_SMASK) \
104 | SD(ENG_ERR_STATUS_SDMA_TIMEOUT_ERR_SMASK) \
105 | SD(ENG_ERR_STATUS_SDMA_DESC_TABLE_UNC_ERR_SMASK) \
106 | SD(ENG_ERR_STATUS_SDMA_ASSEMBLY_UNC_ERR_SMASK) \
107 | SD(ENG_ERR_STATUS_SDMA_PACKET_TRACKING_UNC_ERR_SMASK) \
108 | SD(ENG_ERR_STATUS_SDMA_HEADER_STORAGE_UNC_ERR_SMASK) \
109 | SD(ENG_ERR_STATUS_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_SMASK))
110
111/* sdma_sendctrl operations */
jubin.john@intel.com349ac712016-01-11 18:30:52 -0500112#define SDMA_SENDCTRL_OP_ENABLE BIT(0)
113#define SDMA_SENDCTRL_OP_INTENABLE BIT(1)
114#define SDMA_SENDCTRL_OP_HALT BIT(2)
115#define SDMA_SENDCTRL_OP_CLEANUP BIT(3)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400116
117/* handle long defines */
118#define SDMA_EGRESS_PACKET_OCCUPANCY_SMASK \
119SEND_EGRESS_SEND_DMA_STATUS_SDMA_EGRESS_PACKET_OCCUPANCY_SMASK
120#define SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT \
121SEND_EGRESS_SEND_DMA_STATUS_SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT
122
123static const char * const sdma_state_names[] = {
124 [sdma_state_s00_hw_down] = "s00_HwDown",
125 [sdma_state_s10_hw_start_up_halt_wait] = "s10_HwStartUpHaltWait",
126 [sdma_state_s15_hw_start_up_clean_wait] = "s15_HwStartUpCleanWait",
127 [sdma_state_s20_idle] = "s20_Idle",
128 [sdma_state_s30_sw_clean_up_wait] = "s30_SwCleanUpWait",
129 [sdma_state_s40_hw_clean_up_wait] = "s40_HwCleanUpWait",
130 [sdma_state_s50_hw_halt_wait] = "s50_HwHaltWait",
131 [sdma_state_s60_idle_halt_wait] = "s60_IdleHaltWait",
132 [sdma_state_s80_hw_freeze] = "s80_HwFreeze",
133 [sdma_state_s82_freeze_sw_clean] = "s82_FreezeSwClean",
134 [sdma_state_s99_running] = "s99_Running",
135};
136
Jubin Johneac71932016-05-19 05:21:37 -0700137#ifdef CONFIG_SDMA_VERBOSITY
Mike Marciniszyn77241052015-07-30 15:17:43 -0400138static const char * const sdma_event_names[] = {
139 [sdma_event_e00_go_hw_down] = "e00_GoHwDown",
140 [sdma_event_e10_go_hw_start] = "e10_GoHwStart",
141 [sdma_event_e15_hw_halt_done] = "e15_HwHaltDone",
142 [sdma_event_e25_hw_clean_up_done] = "e25_HwCleanUpDone",
143 [sdma_event_e30_go_running] = "e30_GoRunning",
144 [sdma_event_e40_sw_cleaned] = "e40_SwCleaned",
145 [sdma_event_e50_hw_cleaned] = "e50_HwCleaned",
146 [sdma_event_e60_hw_halted] = "e60_HwHalted",
147 [sdma_event_e70_go_idle] = "e70_GoIdle",
148 [sdma_event_e80_hw_freeze] = "e80_HwFreeze",
149 [sdma_event_e81_hw_frozen] = "e81_HwFrozen",
150 [sdma_event_e82_hw_unfreeze] = "e82_HwUnfreeze",
151 [sdma_event_e85_link_down] = "e85_LinkDown",
152 [sdma_event_e90_sw_halted] = "e90_SwHalted",
153};
Jubin Johneac71932016-05-19 05:21:37 -0700154#endif
Mike Marciniszyn77241052015-07-30 15:17:43 -0400155
156static const struct sdma_set_state_action sdma_action_table[] = {
157 [sdma_state_s00_hw_down] = {
158 .go_s99_running_tofalse = 1,
159 .op_enable = 0,
160 .op_intenable = 0,
161 .op_halt = 0,
162 .op_cleanup = 0,
163 },
164 [sdma_state_s10_hw_start_up_halt_wait] = {
165 .op_enable = 0,
166 .op_intenable = 0,
167 .op_halt = 1,
168 .op_cleanup = 0,
169 },
170 [sdma_state_s15_hw_start_up_clean_wait] = {
171 .op_enable = 0,
172 .op_intenable = 1,
173 .op_halt = 0,
174 .op_cleanup = 1,
175 },
176 [sdma_state_s20_idle] = {
177 .op_enable = 0,
178 .op_intenable = 1,
179 .op_halt = 0,
180 .op_cleanup = 0,
181 },
182 [sdma_state_s30_sw_clean_up_wait] = {
183 .op_enable = 0,
184 .op_intenable = 0,
185 .op_halt = 0,
186 .op_cleanup = 0,
187 },
188 [sdma_state_s40_hw_clean_up_wait] = {
189 .op_enable = 0,
190 .op_intenable = 0,
191 .op_halt = 0,
192 .op_cleanup = 1,
193 },
194 [sdma_state_s50_hw_halt_wait] = {
195 .op_enable = 0,
196 .op_intenable = 0,
197 .op_halt = 0,
198 .op_cleanup = 0,
199 },
200 [sdma_state_s60_idle_halt_wait] = {
201 .go_s99_running_tofalse = 1,
202 .op_enable = 0,
203 .op_intenable = 0,
204 .op_halt = 1,
205 .op_cleanup = 0,
206 },
207 [sdma_state_s80_hw_freeze] = {
208 .op_enable = 0,
209 .op_intenable = 0,
210 .op_halt = 0,
211 .op_cleanup = 0,
212 },
213 [sdma_state_s82_freeze_sw_clean] = {
214 .op_enable = 0,
215 .op_intenable = 0,
216 .op_halt = 0,
217 .op_cleanup = 0,
218 },
219 [sdma_state_s99_running] = {
220 .op_enable = 1,
221 .op_intenable = 1,
222 .op_halt = 0,
223 .op_cleanup = 0,
224 .go_s99_running_totrue = 1,
225 },
226};
227
228#define SDMA_TAIL_UPDATE_THRESH 0x1F
229
230/* declare all statics here rather than keep sorting */
231static void sdma_complete(struct kref *);
232static void sdma_finalput(struct sdma_state *);
233static void sdma_get(struct sdma_state *);
234static void sdma_hw_clean_up_task(unsigned long);
235static void sdma_put(struct sdma_state *);
236static void sdma_set_state(struct sdma_engine *, enum sdma_states);
237static void sdma_start_hw_clean_up(struct sdma_engine *);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400238static void sdma_sw_clean_up_task(unsigned long);
239static void sdma_sendctrl(struct sdma_engine *, unsigned);
240static void init_sdma_regs(struct sdma_engine *, u32, uint);
241static void sdma_process_event(
242 struct sdma_engine *sde,
243 enum sdma_events event);
244static void __sdma_process_event(
245 struct sdma_engine *sde,
246 enum sdma_events event);
247static void dump_sdma_state(struct sdma_engine *sde);
248static void sdma_make_progress(struct sdma_engine *sde, u64 status);
249static void sdma_desc_avail(struct sdma_engine *sde, unsigned avail);
250static void sdma_flush_descq(struct sdma_engine *sde);
251
252/**
253 * sdma_state_name() - return state string from enum
254 * @state: state
255 */
256static const char *sdma_state_name(enum sdma_states state)
257{
258 return sdma_state_names[state];
259}
260
261static void sdma_get(struct sdma_state *ss)
262{
263 kref_get(&ss->kref);
264}
265
266static void sdma_complete(struct kref *kref)
267{
268 struct sdma_state *ss =
269 container_of(kref, struct sdma_state, kref);
270
271 complete(&ss->comp);
272}
273
274static void sdma_put(struct sdma_state *ss)
275{
276 kref_put(&ss->kref, sdma_complete);
277}
278
279static void sdma_finalput(struct sdma_state *ss)
280{
281 sdma_put(ss);
282 wait_for_completion(&ss->comp);
283}
284
285static inline void write_sde_csr(
286 struct sdma_engine *sde,
287 u32 offset0,
288 u64 value)
289{
290 write_kctxt_csr(sde->dd, sde->this_idx, offset0, value);
291}
292
293static inline u64 read_sde_csr(
294 struct sdma_engine *sde,
295 u32 offset0)
296{
297 return read_kctxt_csr(sde->dd, sde->this_idx, offset0);
298}
299
300/*
301 * sdma_wait_for_packet_egress() - wait for the VL FIFO occupancy for
302 * sdma engine 'sde' to drop to 0.
303 */
304static void sdma_wait_for_packet_egress(struct sdma_engine *sde,
305 int pause)
306{
307 u64 off = 8 * sde->this_idx;
308 struct hfi1_devdata *dd = sde->dd;
309 int lcnt = 0;
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400310 u64 reg_prev;
311 u64 reg = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400312
313 while (1) {
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400314 reg_prev = reg;
315 reg = read_csr(dd, off + SEND_EGRESS_SEND_DMA_STATUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400316
317 reg &= SDMA_EGRESS_PACKET_OCCUPANCY_SMASK;
318 reg >>= SDMA_EGRESS_PACKET_OCCUPANCY_SHIFT;
319 if (reg == 0)
320 break;
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400321 /* counter is reest if accupancy count changes */
322 if (reg != reg_prev)
323 lcnt = 0;
324 if (lcnt++ > 500) {
325 /* timed out - bounce the link */
326 dd_dev_err(dd, "%s: engine %u timeout waiting for packets to egress, remaining count %u, bouncing link\n",
Jubin John17fb4f22016-02-14 20:21:52 -0800327 __func__, sde->this_idx, (u32)reg);
Vennila Megavannan25d97dd2015-10-26 10:28:30 -0400328 queue_work(dd->pport->hfi1_wq,
Jubin John17fb4f22016-02-14 20:21:52 -0800329 &dd->pport->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400330 break;
331 }
332 udelay(1);
333 }
334}
335
336/*
337 * sdma_wait() - wait for packet egress to complete for all SDMA engines,
338 * and pause for credit return.
339 */
340void sdma_wait(struct hfi1_devdata *dd)
341{
342 int i;
343
344 for (i = 0; i < dd->num_sdma; i++) {
345 struct sdma_engine *sde = &dd->per_sdma[i];
346
347 sdma_wait_for_packet_egress(sde, 0);
348 }
349}
350
351static inline void sdma_set_desc_cnt(struct sdma_engine *sde, unsigned cnt)
352{
353 u64 reg;
354
355 if (!(sde->dd->flags & HFI1_HAS_SDMA_TIMEOUT))
356 return;
357 reg = cnt;
358 reg &= SD(DESC_CNT_CNT_MASK);
359 reg <<= SD(DESC_CNT_CNT_SHIFT);
360 write_sde_csr(sde, SD(DESC_CNT), reg);
361}
362
Mike Marciniszyna545f532016-02-14 12:45:53 -0800363static inline void complete_tx(struct sdma_engine *sde,
364 struct sdma_txreq *tx,
365 int res)
366{
367 /* protect against complete modifying */
368 struct iowait *wait = tx->wait;
369 callback_t complete = tx->complete;
370
371#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
Mike Marciniszyn6b5c5212016-02-18 11:11:59 -0800372 trace_hfi1_sdma_out_sn(sde, tx->sn);
373 if (WARN_ON_ONCE(sde->head_sn != tx->sn))
Mike Marciniszyna545f532016-02-14 12:45:53 -0800374 dd_dev_err(sde->dd, "expected %llu got %llu\n",
Mike Marciniszyn6b5c5212016-02-18 11:11:59 -0800375 sde->head_sn, tx->sn);
Mike Marciniszyna545f532016-02-14 12:45:53 -0800376 sde->head_sn++;
377#endif
Mike Marciniszyn63df8e02016-10-10 06:14:34 -0700378 __sdma_txclean(sde->dd, tx);
Mike Marciniszyna545f532016-02-14 12:45:53 -0800379 if (complete)
380 (*complete)(tx, res);
Mike Marciniszynb96b0402016-05-12 10:23:03 -0700381 if (wait && iowait_sdma_dec(wait))
Mike Marciniszyna545f532016-02-14 12:45:53 -0800382 iowait_drain_wakeup(wait);
383}
384
Mike Marciniszyn77241052015-07-30 15:17:43 -0400385/*
386 * Complete all the sdma requests with a SDMA_TXREQ_S_ABORTED status
387 *
388 * Depending on timing there can be txreqs in two places:
389 * - in the descq ring
390 * - in the flush list
391 *
392 * To avoid ordering issues the descq ring needs to be flushed
393 * first followed by the flush list.
394 *
395 * This routine is called from two places
396 * - From a work queue item
397 * - Directly from the state machine just before setting the
398 * state to running
399 *
400 * Must be called with head_lock held
401 *
402 */
403static void sdma_flush(struct sdma_engine *sde)
404{
405 struct sdma_txreq *txp, *txp_next;
406 LIST_HEAD(flushlist);
Dean Luickb77d7132015-10-26 10:28:43 -0400407 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400408
409 /* flush from head to tail */
410 sdma_flush_descq(sde);
Dean Luickb77d7132015-10-26 10:28:43 -0400411 spin_lock_irqsave(&sde->flushlist_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400412 /* copy flush list */
413 list_for_each_entry_safe(txp, txp_next, &sde->flushlist, list) {
414 list_del_init(&txp->list);
415 list_add_tail(&txp->list, &flushlist);
416 }
Dean Luickb77d7132015-10-26 10:28:43 -0400417 spin_unlock_irqrestore(&sde->flushlist_lock, flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400418 /* flush from flush list */
Mike Marciniszyna545f532016-02-14 12:45:53 -0800419 list_for_each_entry_safe(txp, txp_next, &flushlist, list)
420 complete_tx(sde, txp, SDMA_TXREQ_S_ABORTED);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400421}
422
423/*
424 * Fields a work request for flushing the descq ring
425 * and the flush list
426 *
427 * If the engine has been brought to running during
428 * the scheduling delay, the flush is ignored, assuming
429 * that the process of bringing the engine to running
430 * would have done this flush prior to going to running.
431 *
432 */
433static void sdma_field_flush(struct work_struct *work)
434{
435 unsigned long flags;
436 struct sdma_engine *sde =
437 container_of(work, struct sdma_engine, flush_worker);
438
439 write_seqlock_irqsave(&sde->head_lock, flags);
440 if (!__sdma_running(sde))
441 sdma_flush(sde);
442 write_sequnlock_irqrestore(&sde->head_lock, flags);
443}
444
445static void sdma_err_halt_wait(struct work_struct *work)
446{
447 struct sdma_engine *sde = container_of(work, struct sdma_engine,
448 err_halt_worker);
449 u64 statuscsr;
450 unsigned long timeout;
451
452 timeout = jiffies + msecs_to_jiffies(SDMA_ERR_HALT_TIMEOUT);
453 while (1) {
454 statuscsr = read_sde_csr(sde, SD(STATUS));
455 statuscsr &= SD(STATUS_ENG_HALTED_SMASK);
456 if (statuscsr)
457 break;
458 if (time_after(jiffies, timeout)) {
459 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -0800460 "SDMA engine %d - timeout waiting for engine to halt\n",
461 sde->this_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 /*
463 * Continue anyway. This could happen if there was
464 * an uncorrectable error in the wrong spot.
465 */
466 break;
467 }
468 usleep_range(80, 120);
469 }
470
471 sdma_process_event(sde, sdma_event_e15_hw_halt_done);
472}
473
Mike Marciniszyn77241052015-07-30 15:17:43 -0400474static void sdma_err_progress_check_schedule(struct sdma_engine *sde)
475{
476 if (!is_bx(sde->dd) && HFI1_CAP_IS_KSET(SDMA_AHG)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400477 unsigned index;
478 struct hfi1_devdata *dd = sde->dd;
479
480 for (index = 0; index < dd->num_sdma; index++) {
481 struct sdma_engine *curr_sdma = &dd->per_sdma[index];
482
483 if (curr_sdma != sde)
484 curr_sdma->progress_check_head =
485 curr_sdma->descq_head;
486 }
487 dd_dev_err(sde->dd,
488 "SDMA engine %d - check scheduled\n",
489 sde->this_idx);
490 mod_timer(&sde->err_progress_check_timer, jiffies + 10);
491 }
492}
493
494static void sdma_err_progress_check(unsigned long data)
495{
496 unsigned index;
497 struct sdma_engine *sde = (struct sdma_engine *)data;
498
499 dd_dev_err(sde->dd, "SDE progress check event\n");
500 for (index = 0; index < sde->dd->num_sdma; index++) {
501 struct sdma_engine *curr_sde = &sde->dd->per_sdma[index];
502 unsigned long flags;
503
504 /* check progress on each engine except the current one */
505 if (curr_sde == sde)
506 continue;
507 /*
508 * We must lock interrupts when acquiring sde->lock,
509 * to avoid a deadlock if interrupt triggers and spins on
510 * the same lock on same CPU
511 */
512 spin_lock_irqsave(&curr_sde->tail_lock, flags);
513 write_seqlock(&curr_sde->head_lock);
514
515 /* skip non-running queues */
516 if (curr_sde->state.current_state != sdma_state_s99_running) {
517 write_sequnlock(&curr_sde->head_lock);
518 spin_unlock_irqrestore(&curr_sde->tail_lock, flags);
519 continue;
520 }
521
522 if ((curr_sde->descq_head != curr_sde->descq_tail) &&
523 (curr_sde->descq_head ==
524 curr_sde->progress_check_head))
525 __sdma_process_event(curr_sde,
526 sdma_event_e90_sw_halted);
527 write_sequnlock(&curr_sde->head_lock);
528 spin_unlock_irqrestore(&curr_sde->tail_lock, flags);
529 }
530 schedule_work(&sde->err_halt_worker);
531}
532
533static void sdma_hw_clean_up_task(unsigned long opaque)
534{
Jubin John50e5dcb2016-02-14 20:19:41 -0800535 struct sdma_engine *sde = (struct sdma_engine *)opaque;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400536 u64 statuscsr;
537
538 while (1) {
539#ifdef CONFIG_SDMA_VERBOSITY
540 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
541 sde->this_idx, slashstrip(__FILE__), __LINE__,
542 __func__);
543#endif
544 statuscsr = read_sde_csr(sde, SD(STATUS));
545 statuscsr &= SD(STATUS_ENG_CLEANED_UP_SMASK);
546 if (statuscsr)
547 break;
548 udelay(10);
549 }
550
551 sdma_process_event(sde, sdma_event_e25_hw_clean_up_done);
552}
553
554static inline struct sdma_txreq *get_txhead(struct sdma_engine *sde)
555{
556 smp_read_barrier_depends(); /* see sdma_update_tail() */
557 return sde->tx_ring[sde->tx_head & sde->sdma_mask];
558}
559
560/*
561 * flush ring for recovery
562 */
563static void sdma_flush_descq(struct sdma_engine *sde)
564{
565 u16 head, tail;
566 int progress = 0;
567 struct sdma_txreq *txp = get_txhead(sde);
568
569 /* The reason for some of the complexity of this code is that
570 * not all descriptors have corresponding txps. So, we have to
571 * be able to skip over descs until we wander into the range of
572 * the next txp on the list.
573 */
574 head = sde->descq_head & sde->sdma_mask;
575 tail = sde->descq_tail & sde->sdma_mask;
576 while (head != tail) {
577 /* advance head, wrap if needed */
578 head = ++sde->descq_head & sde->sdma_mask;
579 /* if now past this txp's descs, do the callback */
580 if (txp && txp->next_descq_idx == head) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400581 /* remove from list */
582 sde->tx_ring[sde->tx_head++ & sde->sdma_mask] = NULL;
Mike Marciniszyna545f532016-02-14 12:45:53 -0800583 complete_tx(sde, txp, SDMA_TXREQ_S_ABORTED);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400584 trace_hfi1_sdma_progress(sde, head, tail, txp);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400585 txp = get_txhead(sde);
586 }
587 progress++;
588 }
589 if (progress)
590 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
591}
592
593static void sdma_sw_clean_up_task(unsigned long opaque)
594{
Jubin John50e5dcb2016-02-14 20:19:41 -0800595 struct sdma_engine *sde = (struct sdma_engine *)opaque;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400596 unsigned long flags;
597
598 spin_lock_irqsave(&sde->tail_lock, flags);
599 write_seqlock(&sde->head_lock);
600
601 /*
602 * At this point, the following should always be true:
603 * - We are halted, so no more descriptors are getting retired.
604 * - We are not running, so no one is submitting new work.
605 * - Only we can send the e40_sw_cleaned, so we can't start
606 * running again until we say so. So, the active list and
607 * descq are ours to play with.
608 */
609
Mike Marciniszyn77241052015-07-30 15:17:43 -0400610 /*
611 * In the error clean up sequence, software clean must be called
612 * before the hardware clean so we can use the hardware head in
613 * the progress routine. A hardware clean or SPC unfreeze will
614 * reset the hardware head.
615 *
616 * Process all retired requests. The progress routine will use the
617 * latest physical hardware head - we are not running so speed does
618 * not matter.
619 */
620 sdma_make_progress(sde, 0);
621
622 sdma_flush(sde);
623
624 /*
625 * Reset our notion of head and tail.
626 * Note that the HW registers have been reset via an earlier
627 * clean up.
628 */
629 sde->descq_tail = 0;
630 sde->descq_head = 0;
631 sde->desc_avail = sdma_descq_freecnt(sde);
632 *sde->head_dma = 0;
633
634 __sdma_process_event(sde, sdma_event_e40_sw_cleaned);
635
636 write_sequnlock(&sde->head_lock);
637 spin_unlock_irqrestore(&sde->tail_lock, flags);
638}
639
640static void sdma_sw_tear_down(struct sdma_engine *sde)
641{
642 struct sdma_state *ss = &sde->state;
643
644 /* Releasing this reference means the state machine has stopped. */
645 sdma_put(ss);
646
647 /* stop waiting for all unfreeze events to complete */
648 atomic_set(&sde->dd->sdma_unfreeze_count, -1);
649 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
650}
651
652static void sdma_start_hw_clean_up(struct sdma_engine *sde)
653{
654 tasklet_hi_schedule(&sde->sdma_hw_clean_up_task);
655}
656
Mike Marciniszyn77241052015-07-30 15:17:43 -0400657static void sdma_set_state(struct sdma_engine *sde,
Jubin John17fb4f22016-02-14 20:21:52 -0800658 enum sdma_states next_state)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400659{
660 struct sdma_state *ss = &sde->state;
661 const struct sdma_set_state_action *action = sdma_action_table;
662 unsigned op = 0;
663
664 trace_hfi1_sdma_state(
665 sde,
666 sdma_state_names[ss->current_state],
667 sdma_state_names[next_state]);
668
669 /* debugging bookkeeping */
670 ss->previous_state = ss->current_state;
671 ss->previous_op = ss->current_op;
672 ss->current_state = next_state;
673
Jubin Johnd0d236e2016-02-14 20:20:15 -0800674 if (ss->previous_state != sdma_state_s99_running &&
675 next_state == sdma_state_s99_running)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400676 sdma_flush(sde);
677
678 if (action[next_state].op_enable)
679 op |= SDMA_SENDCTRL_OP_ENABLE;
680
681 if (action[next_state].op_intenable)
682 op |= SDMA_SENDCTRL_OP_INTENABLE;
683
684 if (action[next_state].op_halt)
685 op |= SDMA_SENDCTRL_OP_HALT;
686
687 if (action[next_state].op_cleanup)
688 op |= SDMA_SENDCTRL_OP_CLEANUP;
689
690 if (action[next_state].go_s99_running_tofalse)
691 ss->go_s99_running = 0;
692
693 if (action[next_state].go_s99_running_totrue)
694 ss->go_s99_running = 1;
695
696 ss->current_op = op;
697 sdma_sendctrl(sde, ss->current_op);
698}
699
700/**
701 * sdma_get_descq_cnt() - called when device probed
702 *
703 * Return a validated descq count.
704 *
705 * This is currently only used in the verbs initialization to build the tx
706 * list.
707 *
708 * This will probably be deleted in favor of a more scalable approach to
709 * alloc tx's.
710 *
711 */
712u16 sdma_get_descq_cnt(void)
713{
714 u16 count = sdma_descq_cnt;
715
716 if (!count)
717 return SDMA_DESCQ_CNT;
718 /* count must be a power of 2 greater than 64 and less than
719 * 32768. Otherwise return default.
720 */
721 if (!is_power_of_2(count))
722 return SDMA_DESCQ_CNT;
Mike Marciniszynaeef0102015-09-15 10:19:27 -0400723 if (count < 64 || count > 32768)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400724 return SDMA_DESCQ_CNT;
725 return count;
726}
Geliang Tangb91cc572015-09-21 23:39:08 +0800727
Mike Marciniszyn77241052015-07-30 15:17:43 -0400728/**
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700729 * sdma_engine_get_vl() - return vl for a given sdma engine
730 * @sde: sdma engine
731 *
732 * This function returns the vl mapped to a given engine, or an error if
733 * the mapping can't be found. The mapping fields are protected by RCU.
734 */
735int sdma_engine_get_vl(struct sdma_engine *sde)
736{
737 struct hfi1_devdata *dd = sde->dd;
738 struct sdma_vl_map *m;
739 u8 vl;
740
741 if (sde->this_idx >= TXE_NUM_SDMA_ENGINES)
742 return -EINVAL;
743
744 rcu_read_lock();
745 m = rcu_dereference(dd->sdma_map);
746 if (unlikely(!m)) {
747 rcu_read_unlock();
748 return -EINVAL;
749 }
750 vl = m->engine_to_vl[sde->this_idx];
751 rcu_read_unlock();
752
753 return vl;
754}
755
756/**
Mike Marciniszyn77241052015-07-30 15:17:43 -0400757 * sdma_select_engine_vl() - select sdma engine
758 * @dd: devdata
759 * @selector: a spreading factor
760 * @vl: this vl
761 *
762 *
763 * This function returns an engine based on the selector and a vl. The
764 * mapping fields are protected by RCU.
765 */
766struct sdma_engine *sdma_select_engine_vl(
767 struct hfi1_devdata *dd,
768 u32 selector,
769 u8 vl)
770{
771 struct sdma_vl_map *m;
772 struct sdma_map_elem *e;
773 struct sdma_engine *rval;
774
Ira Weiny4be81992015-11-20 19:43:47 -0500775 /* NOTE This should only happen if SC->VL changed after the initial
776 * checks on the QP/AH
777 * Default will return engine 0 below
778 */
779 if (vl >= num_vls) {
780 rval = NULL;
781 goto done;
782 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400783
784 rcu_read_lock();
785 m = rcu_dereference(dd->sdma_map);
786 if (unlikely(!m)) {
787 rcu_read_unlock();
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -0500788 return &dd->per_sdma[0];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400789 }
790 e = m->map[vl & m->mask];
791 rval = e->sde[selector & e->mask];
792 rcu_read_unlock();
793
Ira Weiny4be81992015-11-20 19:43:47 -0500794done:
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -0500795 rval = !rval ? &dd->per_sdma[0] : rval;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400796 trace_hfi1_sdma_engine_select(dd, selector, vl, rval->this_idx);
797 return rval;
798}
799
800/**
801 * sdma_select_engine_sc() - select sdma engine
802 * @dd: devdata
803 * @selector: a spreading factor
804 * @sc5: the 5 bit sc
805 *
806 *
807 * This function returns an engine based on the selector and an sc.
808 */
809struct sdma_engine *sdma_select_engine_sc(
810 struct hfi1_devdata *dd,
811 u32 selector,
812 u8 sc5)
813{
814 u8 vl = sc_to_vlt(dd, sc5);
815
816 return sdma_select_engine_vl(dd, selector, vl);
817}
818
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700819struct sdma_rht_map_elem {
820 u32 mask;
821 u8 ctr;
822 struct sdma_engine *sde[0];
823};
824
825struct sdma_rht_node {
826 unsigned long cpu_id;
827 struct sdma_rht_map_elem *map[HFI1_MAX_VLS_SUPPORTED];
828 struct rhash_head node;
829};
830
831#define NR_CPUS_HINT 192
832
833static const struct rhashtable_params sdma_rht_params = {
834 .nelem_hint = NR_CPUS_HINT,
835 .head_offset = offsetof(struct sdma_rht_node, node),
836 .key_offset = offsetof(struct sdma_rht_node, cpu_id),
837 .key_len = FIELD_SIZEOF(struct sdma_rht_node, cpu_id),
838 .max_size = NR_CPUS,
839 .min_size = 8,
840 .automatic_shrinking = true,
841};
842
843/*
844 * sdma_select_user_engine() - select sdma engine based on user setup
845 * @dd: devdata
846 * @selector: a spreading factor
847 * @vl: this vl
848 *
849 * This function returns an sdma engine for a user sdma request.
850 * User defined sdma engine affinity setting is honored when applicable,
851 * otherwise system default sdma engine mapping is used. To ensure correct
852 * ordering, the mapping from <selector, vl> to sde must remain unchanged.
853 */
854struct sdma_engine *sdma_select_user_engine(struct hfi1_devdata *dd,
855 u32 selector, u8 vl)
856{
857 struct sdma_rht_node *rht_node;
858 struct sdma_engine *sde = NULL;
Ingo Molnar0c98d342017-02-05 15:38:10 +0100859 const struct cpumask *current_mask = &current->cpus_allowed;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700860 unsigned long cpu_id;
861
862 /*
863 * To ensure that always the same sdma engine(s) will be
864 * selected make sure the process is pinned to this CPU only.
865 */
866 if (cpumask_weight(current_mask) != 1)
867 goto out;
868
869 cpu_id = smp_processor_id();
870 rcu_read_lock();
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700871 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu_id,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700872 sdma_rht_params);
873
874 if (rht_node && rht_node->map[vl]) {
875 struct sdma_rht_map_elem *map = rht_node->map[vl];
876
877 sde = map->sde[selector & map->mask];
878 }
879 rcu_read_unlock();
880
881 if (sde)
882 return sde;
883
884out:
885 return sdma_select_engine_vl(dd, selector, vl);
886}
887
888static void sdma_populate_sde_map(struct sdma_rht_map_elem *map)
889{
890 int i;
891
892 for (i = 0; i < roundup_pow_of_two(map->ctr ? : 1) - map->ctr; i++)
893 map->sde[map->ctr + i] = map->sde[i];
894}
895
896static void sdma_cleanup_sde_map(struct sdma_rht_map_elem *map,
897 struct sdma_engine *sde)
898{
899 unsigned int i, pow;
900
901 /* only need to check the first ctr entries for a match */
902 for (i = 0; i < map->ctr; i++) {
903 if (map->sde[i] == sde) {
904 memmove(&map->sde[i], &map->sde[i + 1],
905 (map->ctr - i - 1) * sizeof(map->sde[0]));
906 map->ctr--;
907 pow = roundup_pow_of_two(map->ctr ? : 1);
908 map->mask = pow - 1;
909 sdma_populate_sde_map(map);
910 break;
911 }
912 }
913}
914
915/*
916 * Prevents concurrent reads and writes of the sdma engine cpu_mask
917 */
918static DEFINE_MUTEX(process_to_sde_mutex);
919
920ssize_t sdma_set_cpu_to_sde_map(struct sdma_engine *sde, const char *buf,
921 size_t count)
922{
923 struct hfi1_devdata *dd = sde->dd;
924 cpumask_var_t mask, new_mask;
925 unsigned long cpu;
926 int ret, vl, sz;
927
928 vl = sdma_engine_get_vl(sde);
929 if (unlikely(vl < 0))
930 return -EINVAL;
931
932 ret = zalloc_cpumask_var(&mask, GFP_KERNEL);
933 if (!ret)
934 return -ENOMEM;
935
936 ret = zalloc_cpumask_var(&new_mask, GFP_KERNEL);
937 if (!ret) {
938 free_cpumask_var(mask);
939 return -ENOMEM;
940 }
941 ret = cpulist_parse(buf, mask);
942 if (ret)
943 goto out_free;
944
945 if (!cpumask_subset(mask, cpu_online_mask)) {
946 dd_dev_warn(sde->dd, "Invalid CPU mask\n");
947 ret = -EINVAL;
948 goto out_free;
949 }
950
951 sz = sizeof(struct sdma_rht_map_elem) +
952 (TXE_NUM_SDMA_ENGINES * sizeof(struct sdma_engine *));
953
954 mutex_lock(&process_to_sde_mutex);
955
956 for_each_cpu(cpu, mask) {
957 struct sdma_rht_node *rht_node;
958
959 /* Check if we have this already mapped */
960 if (cpumask_test_cpu(cpu, &sde->cpu_mask)) {
961 cpumask_set_cpu(cpu, new_mask);
962 continue;
963 }
964
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700965 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700966 sdma_rht_params);
967 if (!rht_node) {
968 rht_node = kzalloc(sizeof(*rht_node), GFP_KERNEL);
969 if (!rht_node) {
970 ret = -ENOMEM;
971 goto out;
972 }
973
974 rht_node->map[vl] = kzalloc(sz, GFP_KERNEL);
975 if (!rht_node->map[vl]) {
976 kfree(rht_node);
977 ret = -ENOMEM;
978 goto out;
979 }
980 rht_node->cpu_id = cpu;
981 rht_node->map[vl]->mask = 0;
982 rht_node->map[vl]->ctr = 1;
983 rht_node->map[vl]->sde[0] = sde;
984
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -0700985 ret = rhashtable_insert_fast(dd->sdma_rht,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -0700986 &rht_node->node,
987 sdma_rht_params);
988 if (ret) {
989 kfree(rht_node->map[vl]);
990 kfree(rht_node);
991 dd_dev_err(sde->dd, "Failed to set process to sde affinity for cpu %lu\n",
992 cpu);
993 goto out;
994 }
995
996 } else {
997 int ctr, pow;
998
999 /* Add new user mappings */
1000 if (!rht_node->map[vl])
1001 rht_node->map[vl] = kzalloc(sz, GFP_KERNEL);
1002
1003 if (!rht_node->map[vl]) {
1004 ret = -ENOMEM;
1005 goto out;
1006 }
1007
1008 rht_node->map[vl]->ctr++;
1009 ctr = rht_node->map[vl]->ctr;
1010 rht_node->map[vl]->sde[ctr - 1] = sde;
1011 pow = roundup_pow_of_two(ctr);
1012 rht_node->map[vl]->mask = pow - 1;
1013
1014 /* Populate the sde map table */
1015 sdma_populate_sde_map(rht_node->map[vl]);
1016 }
1017 cpumask_set_cpu(cpu, new_mask);
1018 }
1019
1020 /* Clean up old mappings */
1021 for_each_cpu(cpu, cpu_online_mask) {
1022 struct sdma_rht_node *rht_node;
1023
1024 /* Don't cleanup sdes that are set in the new mask */
1025 if (cpumask_test_cpu(cpu, mask))
1026 continue;
1027
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001028 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpu,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001029 sdma_rht_params);
1030 if (rht_node) {
1031 bool empty = true;
1032 int i;
1033
1034 /* Remove mappings for old sde */
1035 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1036 if (rht_node->map[i])
1037 sdma_cleanup_sde_map(rht_node->map[i],
1038 sde);
1039
1040 /* Free empty hash table entries */
1041 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++) {
1042 if (!rht_node->map[i])
1043 continue;
1044
1045 if (rht_node->map[i]->ctr) {
1046 empty = false;
1047 break;
1048 }
1049 }
1050
1051 if (empty) {
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001052 ret = rhashtable_remove_fast(dd->sdma_rht,
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001053 &rht_node->node,
1054 sdma_rht_params);
1055 WARN_ON(ret);
1056
1057 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1058 kfree(rht_node->map[i]);
1059
1060 kfree(rht_node);
1061 }
1062 }
1063 }
1064
1065 cpumask_copy(&sde->cpu_mask, new_mask);
1066out:
1067 mutex_unlock(&process_to_sde_mutex);
1068out_free:
1069 free_cpumask_var(mask);
1070 free_cpumask_var(new_mask);
1071 return ret ? : strnlen(buf, PAGE_SIZE);
1072}
1073
1074ssize_t sdma_get_cpu_to_sde_map(struct sdma_engine *sde, char *buf)
1075{
1076 mutex_lock(&process_to_sde_mutex);
1077 if (cpumask_empty(&sde->cpu_mask))
1078 snprintf(buf, PAGE_SIZE, "%s\n", "empty");
1079 else
1080 cpumap_print_to_pagebuf(true, buf, &sde->cpu_mask);
1081 mutex_unlock(&process_to_sde_mutex);
1082 return strnlen(buf, PAGE_SIZE);
1083}
1084
1085static void sdma_rht_free(void *ptr, void *arg)
1086{
1087 struct sdma_rht_node *rht_node = ptr;
1088 int i;
1089
1090 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++)
1091 kfree(rht_node->map[i]);
1092
1093 kfree(rht_node);
1094}
1095
Tadeusz Strukaf3674d2016-09-25 07:44:44 -07001096/**
1097 * sdma_seqfile_dump_cpu_list() - debugfs dump the cpu to sdma mappings
1098 * @s: seq file
1099 * @dd: hfi1_devdata
1100 * @cpuid: cpu id
1101 *
1102 * This routine dumps the process to sde mappings per cpu
1103 */
1104void sdma_seqfile_dump_cpu_list(struct seq_file *s,
1105 struct hfi1_devdata *dd,
1106 unsigned long cpuid)
1107{
1108 struct sdma_rht_node *rht_node;
1109 int i, j;
1110
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001111 rht_node = rhashtable_lookup_fast(dd->sdma_rht, &cpuid,
Tadeusz Strukaf3674d2016-09-25 07:44:44 -07001112 sdma_rht_params);
1113 if (!rht_node)
1114 return;
1115
1116 seq_printf(s, "cpu%3lu: ", cpuid);
1117 for (i = 0; i < HFI1_MAX_VLS_SUPPORTED; i++) {
1118 if (!rht_node->map[i] || !rht_node->map[i]->ctr)
1119 continue;
1120
1121 seq_printf(s, " vl%d: [", i);
1122
1123 for (j = 0; j < rht_node->map[i]->ctr; j++) {
1124 if (!rht_node->map[i]->sde[j])
1125 continue;
1126
1127 if (j > 0)
1128 seq_puts(s, ",");
1129
1130 seq_printf(s, " sdma%2d",
1131 rht_node->map[i]->sde[j]->this_idx);
1132 }
1133 seq_puts(s, " ]");
1134 }
1135
1136 seq_puts(s, "\n");
1137}
1138
Mike Marciniszyn77241052015-07-30 15:17:43 -04001139/*
1140 * Free the indicated map struct
1141 */
1142static void sdma_map_free(struct sdma_vl_map *m)
1143{
1144 int i;
1145
1146 for (i = 0; m && i < m->actual_vls; i++)
1147 kfree(m->map[i]);
1148 kfree(m);
1149}
1150
1151/*
1152 * Handle RCU callback
1153 */
1154static void sdma_map_rcu_callback(struct rcu_head *list)
1155{
1156 struct sdma_vl_map *m = container_of(list, struct sdma_vl_map, list);
1157
1158 sdma_map_free(m);
1159}
1160
1161/**
1162 * sdma_map_init - called when # vls change
1163 * @dd: hfi1_devdata
1164 * @port: port number
1165 * @num_vls: number of vls
1166 * @vl_engines: per vl engine mapping (optional)
1167 *
1168 * This routine changes the mapping based on the number of vls.
1169 *
1170 * vl_engines is used to specify a non-uniform vl/engine loading. NULL
1171 * implies auto computing the loading and giving each VLs a uniform
1172 * distribution of engines per VL.
1173 *
1174 * The auto algorithm computes the sde_per_vl and the number of extra
1175 * engines. Any extra engines are added from the last VL on down.
1176 *
1177 * rcu locking is used here to control access to the mapping fields.
1178 *
1179 * If either the num_vls or num_sdma are non-power of 2, the array sizes
1180 * in the struct sdma_vl_map and the struct sdma_map_elem are rounded
1181 * up to the next highest power of 2 and the first entry is reused
1182 * in a round robin fashion.
1183 *
1184 * If an error occurs the map change is not done and the mapping is
1185 * not changed.
1186 *
1187 */
1188int sdma_map_init(struct hfi1_devdata *dd, u8 port, u8 num_vls, u8 *vl_engines)
1189{
1190 int i, j;
1191 int extra, sde_per_vl;
1192 int engine = 0;
1193 u8 lvl_engines[OPA_MAX_VLS];
1194 struct sdma_vl_map *oldmap, *newmap;
1195
1196 if (!(dd->flags & HFI1_HAS_SEND_DMA))
1197 return 0;
1198
1199 if (!vl_engines) {
1200 /* truncate divide */
1201 sde_per_vl = dd->num_sdma / num_vls;
1202 /* extras */
1203 extra = dd->num_sdma % num_vls;
1204 vl_engines = lvl_engines;
1205 /* add extras from last vl down */
1206 for (i = num_vls - 1; i >= 0; i--, extra--)
1207 vl_engines[i] = sde_per_vl + (extra > 0 ? 1 : 0);
1208 }
1209 /* build new map */
1210 newmap = kzalloc(
1211 sizeof(struct sdma_vl_map) +
1212 roundup_pow_of_two(num_vls) *
1213 sizeof(struct sdma_map_elem *),
1214 GFP_KERNEL);
1215 if (!newmap)
1216 goto bail;
1217 newmap->actual_vls = num_vls;
1218 newmap->vls = roundup_pow_of_two(num_vls);
1219 newmap->mask = (1 << ilog2(newmap->vls)) - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001220 /* initialize back-map */
1221 for (i = 0; i < TXE_NUM_SDMA_ENGINES; i++)
1222 newmap->engine_to_vl[i] = -1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001223 for (i = 0; i < newmap->vls; i++) {
1224 /* save for wrap around */
1225 int first_engine = engine;
1226
1227 if (i < newmap->actual_vls) {
1228 int sz = roundup_pow_of_two(vl_engines[i]);
1229
1230 /* only allocate once */
1231 newmap->map[i] = kzalloc(
1232 sizeof(struct sdma_map_elem) +
1233 sz * sizeof(struct sdma_engine *),
1234 GFP_KERNEL);
1235 if (!newmap->map[i])
1236 goto bail;
1237 newmap->map[i]->mask = (1 << ilog2(sz)) - 1;
1238 /* assign engines */
1239 for (j = 0; j < sz; j++) {
1240 newmap->map[i]->sde[j] =
1241 &dd->per_sdma[engine];
1242 if (++engine >= first_engine + vl_engines[i])
1243 /* wrap back to first engine */
1244 engine = first_engine;
1245 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001246 /* assign back-map */
1247 for (j = 0; j < vl_engines[i]; j++)
1248 newmap->engine_to_vl[first_engine + j] = i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001249 } else {
1250 /* just re-use entry without allocating */
1251 newmap->map[i] = newmap->map[i % num_vls];
1252 }
1253 engine = first_engine + vl_engines[i];
1254 }
1255 /* newmap in hand, save old map */
1256 spin_lock_irq(&dd->sde_map_lock);
1257 oldmap = rcu_dereference_protected(dd->sdma_map,
Jubin John17fb4f22016-02-14 20:21:52 -08001258 lockdep_is_held(&dd->sde_map_lock));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001259
1260 /* publish newmap */
1261 rcu_assign_pointer(dd->sdma_map, newmap);
1262
1263 spin_unlock_irq(&dd->sde_map_lock);
1264 /* success, free any old map after grace period */
1265 if (oldmap)
1266 call_rcu(&oldmap->list, sdma_map_rcu_callback);
1267 return 0;
1268bail:
1269 /* free any partial allocation */
1270 sdma_map_free(newmap);
1271 return -ENOMEM;
1272}
1273
1274/*
1275 * Clean up allocated memory.
1276 *
1277 * This routine is can be called regardless of the success of sdma_init()
1278 *
1279 */
1280static void sdma_clean(struct hfi1_devdata *dd, size_t num_engines)
1281{
1282 size_t i;
1283 struct sdma_engine *sde;
1284
1285 if (dd->sdma_pad_dma) {
1286 dma_free_coherent(&dd->pcidev->dev, 4,
1287 (void *)dd->sdma_pad_dma,
1288 dd->sdma_pad_phys);
1289 dd->sdma_pad_dma = NULL;
1290 dd->sdma_pad_phys = 0;
1291 }
1292 if (dd->sdma_heads_dma) {
1293 dma_free_coherent(&dd->pcidev->dev, dd->sdma_heads_size,
1294 (void *)dd->sdma_heads_dma,
1295 dd->sdma_heads_phys);
1296 dd->sdma_heads_dma = NULL;
1297 dd->sdma_heads_phys = 0;
1298 }
1299 for (i = 0; dd->per_sdma && i < num_engines; ++i) {
1300 sde = &dd->per_sdma[i];
1301
1302 sde->head_dma = NULL;
1303 sde->head_phys = 0;
1304
1305 if (sde->descq) {
1306 dma_free_coherent(
1307 &dd->pcidev->dev,
1308 sde->descq_cnt * sizeof(u64[2]),
1309 sde->descq,
1310 sde->descq_phys
1311 );
1312 sde->descq = NULL;
1313 sde->descq_phys = 0;
1314 }
Geliang Tang60f57ec2015-09-21 04:43:05 -07001315 kvfree(sde->tx_ring);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001316 sde->tx_ring = NULL;
1317 }
1318 spin_lock_irq(&dd->sde_map_lock);
Jubin John79d0c082016-02-26 13:33:33 -08001319 sdma_map_free(rcu_access_pointer(dd->sdma_map));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001320 RCU_INIT_POINTER(dd->sdma_map, NULL);
1321 spin_unlock_irq(&dd->sde_map_lock);
1322 synchronize_rcu();
1323 kfree(dd->per_sdma);
1324 dd->per_sdma = NULL;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001325
1326 if (dd->sdma_rht) {
1327 rhashtable_free_and_destroy(dd->sdma_rht, sdma_rht_free, NULL);
1328 kfree(dd->sdma_rht);
1329 dd->sdma_rht = NULL;
1330 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001331}
1332
1333/**
1334 * sdma_init() - called when device probed
1335 * @dd: hfi1_devdata
1336 * @port: port number (currently only zero)
1337 *
1338 * sdma_init initializes the specified number of engines.
1339 *
1340 * The code initializes each sde, its csrs. Interrupts
1341 * are not required to be enabled.
1342 *
1343 * Returns:
1344 * 0 - success, -errno on failure
1345 */
1346int sdma_init(struct hfi1_devdata *dd, u8 port)
1347{
1348 unsigned this_idx;
1349 struct sdma_engine *sde;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001350 struct rhashtable *tmp_sdma_rht;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001351 u16 descq_cnt;
1352 void *curr_head;
1353 struct hfi1_pportdata *ppd = dd->pport + port;
1354 u32 per_sdma_credits;
1355 uint idle_cnt = sdma_idle_cnt;
1356 size_t num_engines = dd->chip_sdma_engines;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001357 int ret = -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001358
1359 if (!HFI1_CAP_IS_KSET(SDMA)) {
1360 HFI1_CAP_CLEAR(SDMA_AHG);
1361 return 0;
1362 }
1363 if (mod_num_sdma &&
Jubin John17fb4f22016-02-14 20:21:52 -08001364 /* can't exceed chip support */
1365 mod_num_sdma <= dd->chip_sdma_engines &&
1366 /* count must be >= vls */
1367 mod_num_sdma >= num_vls)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001368 num_engines = mod_num_sdma;
1369
1370 dd_dev_info(dd, "SDMA mod_num_sdma: %u\n", mod_num_sdma);
1371 dd_dev_info(dd, "SDMA chip_sdma_engines: %u\n", dd->chip_sdma_engines);
1372 dd_dev_info(dd, "SDMA chip_sdma_mem_size: %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001373 dd->chip_sdma_mem_size);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001374
1375 per_sdma_credits =
Jubin John8638b772016-02-14 20:19:24 -08001376 dd->chip_sdma_mem_size / (num_engines * SDMA_BLOCK_SIZE);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377
1378 /* set up freeze waitqueue */
1379 init_waitqueue_head(&dd->sdma_unfreeze_wq);
1380 atomic_set(&dd->sdma_unfreeze_count, 0);
1381
1382 descq_cnt = sdma_get_descq_cnt();
1383 dd_dev_info(dd, "SDMA engines %zu descq_cnt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001384 num_engines, descq_cnt);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001385
1386 /* alloc memory for array of send engines */
1387 dd->per_sdma = kcalloc(num_engines, sizeof(*dd->per_sdma), GFP_KERNEL);
1388 if (!dd->per_sdma)
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001389 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001390
1391 idle_cnt = ns_to_cclock(dd, idle_cnt);
Mitko Haralanovee947852015-10-26 10:28:41 -04001392 if (!sdma_desct_intr)
1393 sdma_desct_intr = SDMA_DESC_INTR;
1394
Mike Marciniszyn77241052015-07-30 15:17:43 -04001395 /* Allocate memory for SendDMA descriptor FIFOs */
1396 for (this_idx = 0; this_idx < num_engines; ++this_idx) {
1397 sde = &dd->per_sdma[this_idx];
1398 sde->dd = dd;
1399 sde->ppd = ppd;
1400 sde->this_idx = this_idx;
1401 sde->descq_cnt = descq_cnt;
1402 sde->desc_avail = sdma_descq_freecnt(sde);
1403 sde->sdma_shift = ilog2(descq_cnt);
1404 sde->sdma_mask = (1 << sde->sdma_shift) - 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001405
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001406 /* Create a mask specifically for each interrupt source */
1407 sde->int_mask = (u64)1 << (0 * TXE_NUM_SDMA_ENGINES +
1408 this_idx);
1409 sde->progress_mask = (u64)1 << (1 * TXE_NUM_SDMA_ENGINES +
1410 this_idx);
1411 sde->idle_mask = (u64)1 << (2 * TXE_NUM_SDMA_ENGINES +
1412 this_idx);
1413 /* Create a combined mask to cover all 3 interrupt sources */
1414 sde->imask = sde->int_mask | sde->progress_mask |
1415 sde->idle_mask;
1416
Mike Marciniszyn77241052015-07-30 15:17:43 -04001417 spin_lock_init(&sde->tail_lock);
1418 seqlock_init(&sde->head_lock);
1419 spin_lock_init(&sde->senddmactrl_lock);
1420 spin_lock_init(&sde->flushlist_lock);
1421 /* insure there is always a zero bit */
1422 sde->ahg_bits = 0xfffffffe00000000ULL;
1423
1424 sdma_set_state(sde, sdma_state_s00_hw_down);
1425
1426 /* set up reference counting */
1427 kref_init(&sde->state.kref);
1428 init_completion(&sde->state.comp);
1429
1430 INIT_LIST_HEAD(&sde->flushlist);
1431 INIT_LIST_HEAD(&sde->dmawait);
1432
1433 sde->tail_csr =
1434 get_kctxt_csr_addr(dd, this_idx, SD(TAIL));
1435
1436 if (idle_cnt)
1437 dd->default_desc1 =
1438 SDMA_DESC1_HEAD_TO_HOST_FLAG;
1439 else
1440 dd->default_desc1 =
1441 SDMA_DESC1_INT_REQ_FLAG;
1442
1443 tasklet_init(&sde->sdma_hw_clean_up_task, sdma_hw_clean_up_task,
Jubin John17fb4f22016-02-14 20:21:52 -08001444 (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001445
1446 tasklet_init(&sde->sdma_sw_clean_up_task, sdma_sw_clean_up_task,
Jubin John17fb4f22016-02-14 20:21:52 -08001447 (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001448 INIT_WORK(&sde->err_halt_worker, sdma_err_halt_wait);
1449 INIT_WORK(&sde->flush_worker, sdma_field_flush);
1450
1451 sde->progress_check_head = 0;
1452
Muhammad Falak R Wanidaac7312015-10-25 16:13:25 +05301453 setup_timer(&sde->err_progress_check_timer,
1454 sdma_err_progress_check, (unsigned long)sde);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001455
1456 sde->descq = dma_zalloc_coherent(
1457 &dd->pcidev->dev,
1458 descq_cnt * sizeof(u64[2]),
1459 &sde->descq_phys,
1460 GFP_KERNEL
1461 );
1462 if (!sde->descq)
1463 goto bail;
1464 sde->tx_ring =
1465 kcalloc(descq_cnt, sizeof(struct sdma_txreq *),
1466 GFP_KERNEL);
1467 if (!sde->tx_ring)
1468 sde->tx_ring =
1469 vzalloc(
1470 sizeof(struct sdma_txreq *) *
1471 descq_cnt);
1472 if (!sde->tx_ring)
1473 goto bail;
1474 }
1475
1476 dd->sdma_heads_size = L1_CACHE_BYTES * num_engines;
1477 /* Allocate memory for DMA of head registers to memory */
1478 dd->sdma_heads_dma = dma_zalloc_coherent(
1479 &dd->pcidev->dev,
1480 dd->sdma_heads_size,
1481 &dd->sdma_heads_phys,
1482 GFP_KERNEL
1483 );
1484 if (!dd->sdma_heads_dma) {
1485 dd_dev_err(dd, "failed to allocate SendDMA head memory\n");
1486 goto bail;
1487 }
1488
1489 /* Allocate memory for pad */
1490 dd->sdma_pad_dma = dma_zalloc_coherent(
1491 &dd->pcidev->dev,
1492 sizeof(u32),
1493 &dd->sdma_pad_phys,
1494 GFP_KERNEL
1495 );
1496 if (!dd->sdma_pad_dma) {
1497 dd_dev_err(dd, "failed to allocate SendDMA pad memory\n");
1498 goto bail;
1499 }
1500
1501 /* assign each engine to different cacheline and init registers */
1502 curr_head = (void *)dd->sdma_heads_dma;
1503 for (this_idx = 0; this_idx < num_engines; ++this_idx) {
1504 unsigned long phys_offset;
1505
1506 sde = &dd->per_sdma[this_idx];
1507
1508 sde->head_dma = curr_head;
1509 curr_head += L1_CACHE_BYTES;
1510 phys_offset = (unsigned long)sde->head_dma -
1511 (unsigned long)dd->sdma_heads_dma;
1512 sde->head_phys = dd->sdma_heads_phys + phys_offset;
1513 init_sdma_regs(sde, per_sdma_credits, idle_cnt);
1514 }
1515 dd->flags |= HFI1_HAS_SEND_DMA;
1516 dd->flags |= idle_cnt ? HFI1_HAS_SDMA_TIMEOUT : 0;
1517 dd->num_sdma = num_engines;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001518 ret = sdma_map_init(dd, port, ppd->vls_operational, NULL);
1519 if (ret < 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001520 goto bail;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001521
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001522 tmp_sdma_rht = kzalloc(sizeof(*tmp_sdma_rht), GFP_KERNEL);
1523 if (!tmp_sdma_rht) {
1524 ret = -ENOMEM;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001525 goto bail;
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001526 }
1527
1528 ret = rhashtable_init(tmp_sdma_rht, &sdma_rht_params);
1529 if (ret < 0)
1530 goto bail;
1531 dd->sdma_rht = tmp_sdma_rht;
Tadeusz Struk0cb2aa62016-09-25 07:44:23 -07001532
Mike Marciniszyn77241052015-07-30 15:17:43 -04001533 dd_dev_info(dd, "SDMA num_sdma: %u\n", dd->num_sdma);
1534 return 0;
1535
1536bail:
1537 sdma_clean(dd, num_engines);
Sebastian Sanchez5a52a7a2017-03-20 17:24:58 -07001538 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001539}
1540
1541/**
1542 * sdma_all_running() - called when the link goes up
1543 * @dd: hfi1_devdata
1544 *
1545 * This routine moves all engines to the running state.
1546 */
1547void sdma_all_running(struct hfi1_devdata *dd)
1548{
1549 struct sdma_engine *sde;
1550 unsigned int i;
1551
1552 /* move all engines to running */
1553 for (i = 0; i < dd->num_sdma; ++i) {
1554 sde = &dd->per_sdma[i];
1555 sdma_process_event(sde, sdma_event_e30_go_running);
1556 }
1557}
1558
1559/**
1560 * sdma_all_idle() - called when the link goes down
1561 * @dd: hfi1_devdata
1562 *
1563 * This routine moves all engines to the idle state.
1564 */
1565void sdma_all_idle(struct hfi1_devdata *dd)
1566{
1567 struct sdma_engine *sde;
1568 unsigned int i;
1569
1570 /* idle all engines */
1571 for (i = 0; i < dd->num_sdma; ++i) {
1572 sde = &dd->per_sdma[i];
1573 sdma_process_event(sde, sdma_event_e70_go_idle);
1574 }
1575}
1576
1577/**
1578 * sdma_start() - called to kick off state processing for all engines
1579 * @dd: hfi1_devdata
1580 *
1581 * This routine is for kicking off the state processing for all required
1582 * sdma engines. Interrupts need to be working at this point.
1583 *
1584 */
1585void sdma_start(struct hfi1_devdata *dd)
1586{
1587 unsigned i;
1588 struct sdma_engine *sde;
1589
1590 /* kick off the engines state processing */
1591 for (i = 0; i < dd->num_sdma; ++i) {
1592 sde = &dd->per_sdma[i];
1593 sdma_process_event(sde, sdma_event_e10_go_hw_start);
1594 }
1595}
1596
1597/**
1598 * sdma_exit() - used when module is removed
1599 * @dd: hfi1_devdata
1600 */
1601void sdma_exit(struct hfi1_devdata *dd)
1602{
1603 unsigned this_idx;
1604 struct sdma_engine *sde;
1605
1606 for (this_idx = 0; dd->per_sdma && this_idx < dd->num_sdma;
1607 ++this_idx) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001608 sde = &dd->per_sdma[this_idx];
1609 if (!list_empty(&sde->dmawait))
1610 dd_dev_err(dd, "sde %u: dmawait list not empty!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001611 sde->this_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001612 sdma_process_event(sde, sdma_event_e00_go_hw_down);
1613
1614 del_timer_sync(&sde->err_progress_check_timer);
1615
1616 /*
1617 * This waits for the state machine to exit so it is not
1618 * necessary to kill the sdma_sw_clean_up_task to make sure
1619 * it is not running.
1620 */
1621 sdma_finalput(&sde->state);
1622 }
1623 sdma_clean(dd, dd->num_sdma);
1624}
1625
1626/*
1627 * unmap the indicated descriptor
1628 */
1629static inline void sdma_unmap_desc(
1630 struct hfi1_devdata *dd,
1631 struct sdma_desc *descp)
1632{
1633 switch (sdma_mapping_type(descp)) {
1634 case SDMA_MAP_SINGLE:
1635 dma_unmap_single(
1636 &dd->pcidev->dev,
1637 sdma_mapping_addr(descp),
1638 sdma_mapping_len(descp),
1639 DMA_TO_DEVICE);
1640 break;
1641 case SDMA_MAP_PAGE:
1642 dma_unmap_page(
1643 &dd->pcidev->dev,
1644 sdma_mapping_addr(descp),
1645 sdma_mapping_len(descp),
1646 DMA_TO_DEVICE);
1647 break;
1648 }
1649}
1650
1651/*
1652 * return the mode as indicated by the first
1653 * descriptor in the tx.
1654 */
1655static inline u8 ahg_mode(struct sdma_txreq *tx)
1656{
1657 return (tx->descp[0].qw[1] & SDMA_DESC1_HEADER_MODE_SMASK)
1658 >> SDMA_DESC1_HEADER_MODE_SHIFT;
1659}
1660
1661/**
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07001662 * __sdma_txclean() - clean tx of mappings, descp *kmalloc's
Mike Marciniszyn77241052015-07-30 15:17:43 -04001663 * @dd: hfi1_devdata for unmapping
1664 * @tx: tx request to clean
1665 *
1666 * This is used in the progress routine to clean the tx or
1667 * by the ULP to toss an in-process tx build.
1668 *
1669 * The code can be called multiple times without issue.
1670 *
1671 */
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07001672void __sdma_txclean(
Mike Marciniszyn77241052015-07-30 15:17:43 -04001673 struct hfi1_devdata *dd,
1674 struct sdma_txreq *tx)
1675{
1676 u16 i;
1677
1678 if (tx->num_desc) {
1679 u8 skip = 0, mode = ahg_mode(tx);
1680
1681 /* unmap first */
1682 sdma_unmap_desc(dd, &tx->descp[0]);
1683 /* determine number of AHG descriptors to skip */
1684 if (mode > SDMA_AHG_APPLY_UPDATE1)
1685 skip = mode >> 1;
1686 for (i = 1 + skip; i < tx->num_desc; i++)
1687 sdma_unmap_desc(dd, &tx->descp[i]);
1688 tx->num_desc = 0;
1689 }
1690 kfree(tx->coalesce_buf);
1691 tx->coalesce_buf = NULL;
1692 /* kmalloc'ed descp */
1693 if (unlikely(tx->desc_limit > ARRAY_SIZE(tx->descs))) {
1694 tx->desc_limit = ARRAY_SIZE(tx->descs);
1695 kfree(tx->descp);
1696 }
1697}
1698
1699static inline u16 sdma_gethead(struct sdma_engine *sde)
1700{
1701 struct hfi1_devdata *dd = sde->dd;
1702 int use_dmahead;
1703 u16 hwhead;
1704
1705#ifdef CONFIG_SDMA_VERBOSITY
1706 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
1707 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
1708#endif
1709
1710retry:
1711 use_dmahead = HFI1_CAP_IS_KSET(USE_SDMA_HEAD) && __sdma_running(sde) &&
1712 (dd->flags & HFI1_HAS_SDMA_TIMEOUT);
1713 hwhead = use_dmahead ?
Jubin John50e5dcb2016-02-14 20:19:41 -08001714 (u16)le64_to_cpu(*sde->head_dma) :
1715 (u16)read_sde_csr(sde, SD(HEAD));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001716
1717 if (unlikely(HFI1_CAP_IS_KSET(SDMA_HEAD_CHECK))) {
1718 u16 cnt;
1719 u16 swtail;
1720 u16 swhead;
1721 int sane;
1722
1723 swhead = sde->descq_head & sde->sdma_mask;
1724 /* this code is really bad for cache line trading */
1725 swtail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
1726 cnt = sde->descq_cnt;
1727
1728 if (swhead < swtail)
1729 /* not wrapped */
1730 sane = (hwhead >= swhead) & (hwhead <= swtail);
1731 else if (swhead > swtail)
1732 /* wrapped around */
1733 sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
1734 (hwhead <= swtail);
1735 else
1736 /* empty */
1737 sane = (hwhead == swhead);
1738
1739 if (unlikely(!sane)) {
1740 dd_dev_err(dd, "SDMA(%u) bad head (%s) hwhd=%hu swhd=%hu swtl=%hu cnt=%hu\n",
Jubin John17fb4f22016-02-14 20:21:52 -08001741 sde->this_idx,
1742 use_dmahead ? "dma" : "kreg",
1743 hwhead, swhead, swtail, cnt);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001744 if (use_dmahead) {
1745 /* try one more time, using csr */
1746 use_dmahead = 0;
1747 goto retry;
1748 }
1749 /* proceed as if no progress */
1750 hwhead = swhead;
1751 }
1752 }
1753 return hwhead;
1754}
1755
1756/*
1757 * This is called when there are send DMA descriptors that might be
1758 * available.
1759 *
1760 * This is called with head_lock held.
1761 */
1762static void sdma_desc_avail(struct sdma_engine *sde, unsigned avail)
1763{
1764 struct iowait *wait, *nw;
1765 struct iowait *waits[SDMA_WAIT_BATCH_SIZE];
1766 unsigned i, n = 0, seq;
1767 struct sdma_txreq *stx;
1768 struct hfi1_ibdev *dev = &sde->dd->verbs_dev;
1769
1770#ifdef CONFIG_SDMA_VERBOSITY
1771 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
1772 slashstrip(__FILE__), __LINE__, __func__);
1773 dd_dev_err(sde->dd, "avail: %u\n", avail);
1774#endif
1775
1776 do {
1777 seq = read_seqbegin(&dev->iowait_lock);
1778 if (!list_empty(&sde->dmawait)) {
1779 /* at least one item */
1780 write_seqlock(&dev->iowait_lock);
1781 /* Harvest waiters wanting DMA descriptors */
1782 list_for_each_entry_safe(
1783 wait,
1784 nw,
1785 &sde->dmawait,
1786 list) {
1787 u16 num_desc = 0;
1788
1789 if (!wait->wakeup)
1790 continue;
1791 if (n == ARRAY_SIZE(waits))
1792 break;
1793 if (!list_empty(&wait->tx_head)) {
1794 stx = list_first_entry(
1795 &wait->tx_head,
1796 struct sdma_txreq,
1797 list);
1798 num_desc = stx->num_desc;
1799 }
1800 if (num_desc > avail)
1801 break;
1802 avail -= num_desc;
1803 list_del_init(&wait->list);
1804 waits[n++] = wait;
1805 }
1806 write_sequnlock(&dev->iowait_lock);
1807 break;
1808 }
1809 } while (read_seqretry(&dev->iowait_lock, seq));
1810
1811 for (i = 0; i < n; i++)
1812 waits[i]->wakeup(waits[i], SDMA_AVAIL_REASON);
1813}
1814
1815/* head_lock must be held */
1816static void sdma_make_progress(struct sdma_engine *sde, u64 status)
1817{
1818 struct sdma_txreq *txp = NULL;
1819 int progress = 0;
Mike Marciniszyna545f532016-02-14 12:45:53 -08001820 u16 hwhead, swhead;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001821 int idle_check_done = 0;
1822
1823 hwhead = sdma_gethead(sde);
1824
1825 /* The reason for some of the complexity of this code is that
1826 * not all descriptors have corresponding txps. So, we have to
1827 * be able to skip over descs until we wander into the range of
1828 * the next txp on the list.
1829 */
1830
1831retry:
1832 txp = get_txhead(sde);
1833 swhead = sde->descq_head & sde->sdma_mask;
1834 trace_hfi1_sdma_progress(sde, hwhead, swhead, txp);
1835 while (swhead != hwhead) {
1836 /* advance head, wrap if needed */
1837 swhead = ++sde->descq_head & sde->sdma_mask;
1838
1839 /* if now past this txp's descs, do the callback */
1840 if (txp && txp->next_descq_idx == swhead) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001841 /* remove from list */
1842 sde->tx_ring[sde->tx_head++ & sde->sdma_mask] = NULL;
Mike Marciniszyna545f532016-02-14 12:45:53 -08001843 complete_tx(sde, txp, SDMA_TXREQ_S_OK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001844 /* see if there is another txp */
1845 txp = get_txhead(sde);
1846 }
1847 trace_hfi1_sdma_progress(sde, hwhead, swhead, txp);
1848 progress++;
1849 }
1850
1851 /*
1852 * The SDMA idle interrupt is not guaranteed to be ordered with respect
1853 * to updates to the the dma_head location in host memory. The head
1854 * value read might not be fully up to date. If there are pending
1855 * descriptors and the SDMA idle interrupt fired then read from the
1856 * CSR SDMA head instead to get the latest value from the hardware.
1857 * The hardware SDMA head should be read at most once in this invocation
1858 * of sdma_make_progress(..) which is ensured by idle_check_done flag
1859 */
1860 if ((status & sde->idle_mask) && !idle_check_done) {
Mike Marciniszyna545f532016-02-14 12:45:53 -08001861 u16 swtail;
1862
Mike Marciniszyn77241052015-07-30 15:17:43 -04001863 swtail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
1864 if (swtail != hwhead) {
1865 hwhead = (u16)read_sde_csr(sde, SD(HEAD));
1866 idle_check_done = 1;
1867 goto retry;
1868 }
1869 }
1870
1871 sde->last_status = status;
1872 if (progress)
1873 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
1874}
1875
1876/*
1877 * sdma_engine_interrupt() - interrupt handler for engine
1878 * @sde: sdma engine
1879 * @status: sdma interrupt reason
1880 *
1881 * Status is a mask of the 3 possible interrupts for this engine. It will
1882 * contain bits _only_ for this SDMA engine. It will contain at least one
1883 * bit, it may contain more.
1884 */
1885void sdma_engine_interrupt(struct sdma_engine *sde, u64 status)
1886{
1887 trace_hfi1_sdma_engine_interrupt(sde, status);
1888 write_seqlock(&sde->head_lock);
Mitko Haralanovee947852015-10-26 10:28:41 -04001889 sdma_set_desc_cnt(sde, sdma_desct_intr);
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001890 if (status & sde->idle_mask)
1891 sde->idle_int_cnt++;
1892 else if (status & sde->progress_mask)
1893 sde->progress_int_cnt++;
1894 else if (status & sde->int_mask)
1895 sde->sdma_int_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001896 sdma_make_progress(sde, status);
1897 write_sequnlock(&sde->head_lock);
1898}
1899
1900/**
1901 * sdma_engine_error() - error handler for engine
1902 * @sde: sdma engine
1903 * @status: sdma interrupt reason
1904 */
1905void sdma_engine_error(struct sdma_engine *sde, u64 status)
1906{
1907 unsigned long flags;
1908
1909#ifdef CONFIG_SDMA_VERBOSITY
1910 dd_dev_err(sde->dd, "CONFIG SDMA(%u) error status 0x%llx state %s\n",
1911 sde->this_idx,
1912 (unsigned long long)status,
1913 sdma_state_names[sde->state.current_state]);
1914#endif
1915 spin_lock_irqsave(&sde->tail_lock, flags);
1916 write_seqlock(&sde->head_lock);
1917 if (status & ALL_SDMA_ENG_HALT_ERRS)
1918 __sdma_process_event(sde, sdma_event_e60_hw_halted);
1919 if (status & ~SD(ENG_ERR_STATUS_SDMA_HALT_ERR_SMASK)) {
1920 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08001921 "SDMA (%u) engine error: 0x%llx state %s\n",
1922 sde->this_idx,
1923 (unsigned long long)status,
1924 sdma_state_names[sde->state.current_state]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001925 dump_sdma_state(sde);
1926 }
1927 write_sequnlock(&sde->head_lock);
1928 spin_unlock_irqrestore(&sde->tail_lock, flags);
1929}
1930
1931static void sdma_sendctrl(struct sdma_engine *sde, unsigned op)
1932{
1933 u64 set_senddmactrl = 0;
1934 u64 clr_senddmactrl = 0;
1935 unsigned long flags;
1936
1937#ifdef CONFIG_SDMA_VERBOSITY
1938 dd_dev_err(sde->dd, "CONFIG SDMA(%u) senddmactrl E=%d I=%d H=%d C=%d\n",
1939 sde->this_idx,
1940 (op & SDMA_SENDCTRL_OP_ENABLE) ? 1 : 0,
1941 (op & SDMA_SENDCTRL_OP_INTENABLE) ? 1 : 0,
1942 (op & SDMA_SENDCTRL_OP_HALT) ? 1 : 0,
1943 (op & SDMA_SENDCTRL_OP_CLEANUP) ? 1 : 0);
1944#endif
1945
1946 if (op & SDMA_SENDCTRL_OP_ENABLE)
1947 set_senddmactrl |= SD(CTRL_SDMA_ENABLE_SMASK);
1948 else
1949 clr_senddmactrl |= SD(CTRL_SDMA_ENABLE_SMASK);
1950
1951 if (op & SDMA_SENDCTRL_OP_INTENABLE)
1952 set_senddmactrl |= SD(CTRL_SDMA_INT_ENABLE_SMASK);
1953 else
1954 clr_senddmactrl |= SD(CTRL_SDMA_INT_ENABLE_SMASK);
1955
1956 if (op & SDMA_SENDCTRL_OP_HALT)
1957 set_senddmactrl |= SD(CTRL_SDMA_HALT_SMASK);
1958 else
1959 clr_senddmactrl |= SD(CTRL_SDMA_HALT_SMASK);
1960
1961 spin_lock_irqsave(&sde->senddmactrl_lock, flags);
1962
1963 sde->p_senddmactrl |= set_senddmactrl;
1964 sde->p_senddmactrl &= ~clr_senddmactrl;
1965
1966 if (op & SDMA_SENDCTRL_OP_CLEANUP)
1967 write_sde_csr(sde, SD(CTRL),
Jubin John17fb4f22016-02-14 20:21:52 -08001968 sde->p_senddmactrl |
1969 SD(CTRL_SDMA_CLEANUP_SMASK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001970 else
1971 write_sde_csr(sde, SD(CTRL), sde->p_senddmactrl);
1972
1973 spin_unlock_irqrestore(&sde->senddmactrl_lock, flags);
1974
1975#ifdef CONFIG_SDMA_VERBOSITY
1976 sdma_dumpstate(sde);
1977#endif
1978}
1979
1980static void sdma_setlengen(struct sdma_engine *sde)
1981{
1982#ifdef CONFIG_SDMA_VERBOSITY
1983 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
1984 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
1985#endif
1986
1987 /*
1988 * Set SendDmaLenGen and clear-then-set the MSB of the generation
1989 * count to enable generation checking and load the internal
1990 * generation counter.
1991 */
1992 write_sde_csr(sde, SD(LEN_GEN),
Jubin John17fb4f22016-02-14 20:21:52 -08001993 (sde->descq_cnt / 64) << SD(LEN_GEN_LENGTH_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001994 write_sde_csr(sde, SD(LEN_GEN),
Jubin John17fb4f22016-02-14 20:21:52 -08001995 ((sde->descq_cnt / 64) << SD(LEN_GEN_LENGTH_SHIFT)) |
1996 (4ULL << SD(LEN_GEN_GENERATION_SHIFT)));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001997}
1998
1999static inline void sdma_update_tail(struct sdma_engine *sde, u16 tail)
2000{
2001 /* Commit writes to memory and advance the tail on the chip */
2002 smp_wmb(); /* see get_txhead() */
2003 writeq(tail, sde->tail_csr);
2004}
2005
2006/*
2007 * This is called when changing to state s10_hw_start_up_halt_wait as
2008 * a result of send buffer errors or send DMA descriptor errors.
2009 */
2010static void sdma_hw_start_up(struct sdma_engine *sde)
2011{
2012 u64 reg;
2013
2014#ifdef CONFIG_SDMA_VERBOSITY
2015 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n",
2016 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
2017#endif
2018
2019 sdma_setlengen(sde);
2020 sdma_update_tail(sde, 0); /* Set SendDmaTail */
2021 *sde->head_dma = 0;
2022
2023 reg = SD(ENG_ERR_CLEAR_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_MASK) <<
2024 SD(ENG_ERR_CLEAR_SDMA_HEADER_REQUEST_FIFO_UNC_ERR_SHIFT);
2025 write_sde_csr(sde, SD(ENG_ERR_CLEAR), reg);
2026}
2027
Mike Marciniszyn77241052015-07-30 15:17:43 -04002028/*
2029 * set_sdma_integrity
2030 *
2031 * Set the SEND_DMA_CHECK_ENABLE register for send DMA engine 'sde'.
2032 */
2033static void set_sdma_integrity(struct sdma_engine *sde)
2034{
2035 struct hfi1_devdata *dd = sde->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002036
Jakub Pawlakd9ac4552016-10-10 06:14:56 -07002037 write_sde_csr(sde, SD(CHECK_ENABLE),
2038 hfi1_pkt_base_sdma_integrity(dd));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002039}
2040
Mike Marciniszyn77241052015-07-30 15:17:43 -04002041static void init_sdma_regs(
2042 struct sdma_engine *sde,
2043 u32 credits,
2044 uint idle_cnt)
2045{
2046 u8 opval, opmask;
2047#ifdef CONFIG_SDMA_VERBOSITY
2048 struct hfi1_devdata *dd = sde->dd;
2049
2050 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n",
2051 sde->this_idx, slashstrip(__FILE__), __LINE__, __func__);
2052#endif
2053
2054 write_sde_csr(sde, SD(BASE_ADDR), sde->descq_phys);
2055 sdma_setlengen(sde);
2056 sdma_update_tail(sde, 0); /* Set SendDmaTail */
2057 write_sde_csr(sde, SD(RELOAD_CNT), idle_cnt);
2058 write_sde_csr(sde, SD(DESC_CNT), 0);
2059 write_sde_csr(sde, SD(HEAD_ADDR), sde->head_phys);
2060 write_sde_csr(sde, SD(MEMORY),
Jubin John17fb4f22016-02-14 20:21:52 -08002061 ((u64)credits << SD(MEMORY_SDMA_MEMORY_CNT_SHIFT)) |
2062 ((u64)(credits * sde->this_idx) <<
2063 SD(MEMORY_SDMA_MEMORY_INDEX_SHIFT)));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002064 write_sde_csr(sde, SD(ENG_ERR_MASK), ~0ull);
2065 set_sdma_integrity(sde);
2066 opmask = OPCODE_CHECK_MASK_DISABLED;
2067 opval = OPCODE_CHECK_VAL_DISABLED;
2068 write_sde_csr(sde, SD(CHECK_OPCODE),
Jubin John17fb4f22016-02-14 20:21:52 -08002069 (opmask << SEND_CTXT_CHECK_OPCODE_MASK_SHIFT) |
2070 (opval << SEND_CTXT_CHECK_OPCODE_VALUE_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002071}
2072
2073#ifdef CONFIG_SDMA_VERBOSITY
2074
2075#define sdma_dumpstate_helper0(reg) do { \
2076 csr = read_csr(sde->dd, reg); \
2077 dd_dev_err(sde->dd, "%36s 0x%016llx\n", #reg, csr); \
2078 } while (0)
2079
2080#define sdma_dumpstate_helper(reg) do { \
2081 csr = read_sde_csr(sde, reg); \
2082 dd_dev_err(sde->dd, "%36s[%02u] 0x%016llx\n", \
2083 #reg, sde->this_idx, csr); \
2084 } while (0)
2085
2086#define sdma_dumpstate_helper2(reg) do { \
2087 csr = read_csr(sde->dd, reg + (8 * i)); \
2088 dd_dev_err(sde->dd, "%33s_%02u 0x%016llx\n", \
2089 #reg, i, csr); \
2090 } while (0)
2091
2092void sdma_dumpstate(struct sdma_engine *sde)
2093{
2094 u64 csr;
2095 unsigned i;
2096
2097 sdma_dumpstate_helper(SD(CTRL));
2098 sdma_dumpstate_helper(SD(STATUS));
2099 sdma_dumpstate_helper0(SD(ERR_STATUS));
2100 sdma_dumpstate_helper0(SD(ERR_MASK));
2101 sdma_dumpstate_helper(SD(ENG_ERR_STATUS));
2102 sdma_dumpstate_helper(SD(ENG_ERR_MASK));
2103
2104 for (i = 0; i < CCE_NUM_INT_CSRS; ++i) {
Jubin John6fd8eda2015-09-02 10:43:24 -04002105 sdma_dumpstate_helper2(CCE_INT_STATUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002106 sdma_dumpstate_helper2(CCE_INT_MASK);
2107 sdma_dumpstate_helper2(CCE_INT_BLOCKED);
2108 }
2109
2110 sdma_dumpstate_helper(SD(TAIL));
2111 sdma_dumpstate_helper(SD(HEAD));
2112 sdma_dumpstate_helper(SD(PRIORITY_THLD));
Jubin John6fd8eda2015-09-02 10:43:24 -04002113 sdma_dumpstate_helper(SD(IDLE_CNT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002114 sdma_dumpstate_helper(SD(RELOAD_CNT));
2115 sdma_dumpstate_helper(SD(DESC_CNT));
2116 sdma_dumpstate_helper(SD(DESC_FETCHED_CNT));
2117 sdma_dumpstate_helper(SD(MEMORY));
2118 sdma_dumpstate_helper0(SD(ENGINES));
2119 sdma_dumpstate_helper0(SD(MEM_SIZE));
2120 /* sdma_dumpstate_helper(SEND_EGRESS_SEND_DMA_STATUS); */
2121 sdma_dumpstate_helper(SD(BASE_ADDR));
2122 sdma_dumpstate_helper(SD(LEN_GEN));
2123 sdma_dumpstate_helper(SD(HEAD_ADDR));
2124 sdma_dumpstate_helper(SD(CHECK_ENABLE));
2125 sdma_dumpstate_helper(SD(CHECK_VL));
2126 sdma_dumpstate_helper(SD(CHECK_JOB_KEY));
2127 sdma_dumpstate_helper(SD(CHECK_PARTITION_KEY));
2128 sdma_dumpstate_helper(SD(CHECK_SLID));
2129 sdma_dumpstate_helper(SD(CHECK_OPCODE));
2130}
2131#endif
2132
2133static void dump_sdma_state(struct sdma_engine *sde)
2134{
2135 struct hw_sdma_desc *descq;
2136 struct hw_sdma_desc *descqp;
2137 u64 desc[2];
2138 u64 addr;
2139 u8 gen;
2140 u16 len;
2141 u16 head, tail, cnt;
2142
2143 head = sde->descq_head & sde->sdma_mask;
2144 tail = sde->descq_tail & sde->sdma_mask;
2145 cnt = sdma_descq_freecnt(sde);
2146 descq = sde->descq;
2147
2148 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002149 "SDMA (%u) descq_head: %u descq_tail: %u freecnt: %u FLE %d\n",
2150 sde->this_idx, head, tail, cnt,
2151 !list_empty(&sde->flushlist));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002152
2153 /* print info for each entry in the descriptor queue */
2154 while (head != tail) {
2155 char flags[6] = { 'x', 'x', 'x', 'x', 0 };
2156
2157 descqp = &sde->descq[head];
2158 desc[0] = le64_to_cpu(descqp->qw[0]);
2159 desc[1] = le64_to_cpu(descqp->qw[1]);
2160 flags[0] = (desc[1] & SDMA_DESC1_INT_REQ_FLAG) ? 'I' : '-';
2161 flags[1] = (desc[1] & SDMA_DESC1_HEAD_TO_HOST_FLAG) ?
2162 'H' : '-';
2163 flags[2] = (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG) ? 'F' : '-';
2164 flags[3] = (desc[0] & SDMA_DESC0_LAST_DESC_FLAG) ? 'L' : '-';
2165 addr = (desc[0] >> SDMA_DESC0_PHY_ADDR_SHIFT)
2166 & SDMA_DESC0_PHY_ADDR_MASK;
2167 gen = (desc[1] >> SDMA_DESC1_GENERATION_SHIFT)
2168 & SDMA_DESC1_GENERATION_MASK;
2169 len = (desc[0] >> SDMA_DESC0_BYTE_COUNT_SHIFT)
2170 & SDMA_DESC0_BYTE_COUNT_MASK;
2171 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002172 "SDMA sdmadesc[%u]: flags:%s addr:0x%016llx gen:%u len:%u bytes\n",
2173 head, flags, addr, gen, len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002174 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002175 "\tdesc0:0x%016llx desc1 0x%016llx\n",
2176 desc[0], desc[1]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002177 if (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG)
2178 dd_dev_err(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08002179 "\taidx: %u amode: %u alen: %u\n",
2180 (u8)((desc[1] &
2181 SDMA_DESC1_HEADER_INDEX_SMASK) >>
2182 SDMA_DESC1_HEADER_INDEX_SHIFT),
2183 (u8)((desc[1] &
2184 SDMA_DESC1_HEADER_MODE_SMASK) >>
2185 SDMA_DESC1_HEADER_MODE_SHIFT),
2186 (u8)((desc[1] &
2187 SDMA_DESC1_HEADER_DWS_SMASK) >>
2188 SDMA_DESC1_HEADER_DWS_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002189 head++;
2190 head &= sde->sdma_mask;
2191 }
2192}
2193
2194#define SDE_FMT \
Mike Marciniszyn0a226ed2015-11-09 19:13:58 -05002195 "SDE %u CPU %d STE %s C 0x%llx S 0x%016llx E 0x%llx T(HW) 0x%llx T(SW) 0x%x H(HW) 0x%llx H(SW) 0x%x H(D) 0x%llx DM 0x%llx GL 0x%llx R 0x%llx LIS 0x%llx AHGI 0x%llx TXT %u TXH %u DT %u DH %u FLNE %d DQF %u SLC 0x%llx\n"
Mike Marciniszyn77241052015-07-30 15:17:43 -04002196/**
2197 * sdma_seqfile_dump_sde() - debugfs dump of sde
2198 * @s: seq file
2199 * @sde: send dma engine to dump
2200 *
2201 * This routine dumps the sde to the indicated seq file.
2202 */
2203void sdma_seqfile_dump_sde(struct seq_file *s, struct sdma_engine *sde)
2204{
2205 u16 head, tail;
2206 struct hw_sdma_desc *descqp;
2207 u64 desc[2];
2208 u64 addr;
2209 u8 gen;
2210 u16 len;
2211
2212 head = sde->descq_head & sde->sdma_mask;
2213 tail = ACCESS_ONCE(sde->descq_tail) & sde->sdma_mask;
2214 seq_printf(s, SDE_FMT, sde->this_idx,
Jubin John17fb4f22016-02-14 20:21:52 -08002215 sde->cpu,
2216 sdma_state_name(sde->state.current_state),
2217 (unsigned long long)read_sde_csr(sde, SD(CTRL)),
2218 (unsigned long long)read_sde_csr(sde, SD(STATUS)),
2219 (unsigned long long)read_sde_csr(sde, SD(ENG_ERR_STATUS)),
2220 (unsigned long long)read_sde_csr(sde, SD(TAIL)), tail,
2221 (unsigned long long)read_sde_csr(sde, SD(HEAD)), head,
2222 (unsigned long long)le64_to_cpu(*sde->head_dma),
2223 (unsigned long long)read_sde_csr(sde, SD(MEMORY)),
2224 (unsigned long long)read_sde_csr(sde, SD(LEN_GEN)),
2225 (unsigned long long)read_sde_csr(sde, SD(RELOAD_CNT)),
2226 (unsigned long long)sde->last_status,
2227 (unsigned long long)sde->ahg_bits,
2228 sde->tx_tail,
2229 sde->tx_head,
2230 sde->descq_tail,
2231 sde->descq_head,
Mike Marciniszyn77241052015-07-30 15:17:43 -04002232 !list_empty(&sde->flushlist),
Jubin John17fb4f22016-02-14 20:21:52 -08002233 sde->descq_full_count,
2234 (unsigned long long)read_sde_csr(sde, SEND_DMA_CHECK_SLID));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002235
2236 /* print info for each entry in the descriptor queue */
2237 while (head != tail) {
2238 char flags[6] = { 'x', 'x', 'x', 'x', 0 };
2239
2240 descqp = &sde->descq[head];
2241 desc[0] = le64_to_cpu(descqp->qw[0]);
2242 desc[1] = le64_to_cpu(descqp->qw[1]);
2243 flags[0] = (desc[1] & SDMA_DESC1_INT_REQ_FLAG) ? 'I' : '-';
2244 flags[1] = (desc[1] & SDMA_DESC1_HEAD_TO_HOST_FLAG) ?
2245 'H' : '-';
2246 flags[2] = (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG) ? 'F' : '-';
2247 flags[3] = (desc[0] & SDMA_DESC0_LAST_DESC_FLAG) ? 'L' : '-';
2248 addr = (desc[0] >> SDMA_DESC0_PHY_ADDR_SHIFT)
2249 & SDMA_DESC0_PHY_ADDR_MASK;
2250 gen = (desc[1] >> SDMA_DESC1_GENERATION_SHIFT)
2251 & SDMA_DESC1_GENERATION_MASK;
2252 len = (desc[0] >> SDMA_DESC0_BYTE_COUNT_SHIFT)
2253 & SDMA_DESC0_BYTE_COUNT_MASK;
2254 seq_printf(s,
Jubin John17fb4f22016-02-14 20:21:52 -08002255 "\tdesc[%u]: flags:%s addr:0x%016llx gen:%u len:%u bytes\n",
2256 head, flags, addr, gen, len);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002257 if (desc[0] & SDMA_DESC0_FIRST_DESC_FLAG)
2258 seq_printf(s, "\t\tahgidx: %u ahgmode: %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08002259 (u8)((desc[1] &
2260 SDMA_DESC1_HEADER_INDEX_SMASK) >>
2261 SDMA_DESC1_HEADER_INDEX_SHIFT),
2262 (u8)((desc[1] &
2263 SDMA_DESC1_HEADER_MODE_SMASK) >>
2264 SDMA_DESC1_HEADER_MODE_SHIFT));
Mike Marciniszyn77241052015-07-30 15:17:43 -04002265 head = (head + 1) & sde->sdma_mask;
2266 }
2267}
2268
2269/*
2270 * add the generation number into
2271 * the qw1 and return
2272 */
2273static inline u64 add_gen(struct sdma_engine *sde, u64 qw1)
2274{
2275 u8 generation = (sde->descq_tail >> sde->sdma_shift) & 3;
2276
2277 qw1 &= ~SDMA_DESC1_GENERATION_SMASK;
2278 qw1 |= ((u64)generation & SDMA_DESC1_GENERATION_MASK)
2279 << SDMA_DESC1_GENERATION_SHIFT;
2280 return qw1;
2281}
2282
2283/*
2284 * This routine submits the indicated tx
2285 *
2286 * Space has already been guaranteed and
2287 * tail side of ring is locked.
2288 *
2289 * The hardware tail update is done
2290 * in the caller and that is facilitated
2291 * by returning the new tail.
2292 *
2293 * There is special case logic for ahg
2294 * to not add the generation number for
2295 * up to 2 descriptors that follow the
2296 * first descriptor.
2297 *
2298 */
2299static inline u16 submit_tx(struct sdma_engine *sde, struct sdma_txreq *tx)
2300{
2301 int i;
2302 u16 tail;
2303 struct sdma_desc *descp = tx->descp;
2304 u8 skip = 0, mode = ahg_mode(tx);
2305
2306 tail = sde->descq_tail & sde->sdma_mask;
2307 sde->descq[tail].qw[0] = cpu_to_le64(descp->qw[0]);
2308 sde->descq[tail].qw[1] = cpu_to_le64(add_gen(sde, descp->qw[1]));
2309 trace_hfi1_sdma_descriptor(sde, descp->qw[0], descp->qw[1],
2310 tail, &sde->descq[tail]);
2311 tail = ++sde->descq_tail & sde->sdma_mask;
2312 descp++;
2313 if (mode > SDMA_AHG_APPLY_UPDATE1)
2314 skip = mode >> 1;
2315 for (i = 1; i < tx->num_desc; i++, descp++) {
2316 u64 qw1;
2317
2318 sde->descq[tail].qw[0] = cpu_to_le64(descp->qw[0]);
2319 if (skip) {
2320 /* edits don't have generation */
2321 qw1 = descp->qw[1];
2322 skip--;
2323 } else {
2324 /* replace generation with real one for non-edits */
2325 qw1 = add_gen(sde, descp->qw[1]);
2326 }
2327 sde->descq[tail].qw[1] = cpu_to_le64(qw1);
2328 trace_hfi1_sdma_descriptor(sde, descp->qw[0], qw1,
2329 tail, &sde->descq[tail]);
2330 tail = ++sde->descq_tail & sde->sdma_mask;
2331 }
2332 tx->next_descq_idx = tail;
2333#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2334 tx->sn = sde->tail_sn++;
2335 trace_hfi1_sdma_in_sn(sde, tx->sn);
2336 WARN_ON_ONCE(sde->tx_ring[sde->tx_tail & sde->sdma_mask]);
2337#endif
2338 sde->tx_ring[sde->tx_tail++ & sde->sdma_mask] = tx;
2339 sde->desc_avail -= tx->num_desc;
2340 return tail;
2341}
2342
2343/*
2344 * Check for progress
2345 */
2346static int sdma_check_progress(
2347 struct sdma_engine *sde,
2348 struct iowait *wait,
2349 struct sdma_txreq *tx)
2350{
2351 int ret;
2352
2353 sde->desc_avail = sdma_descq_freecnt(sde);
2354 if (tx->num_desc <= sde->desc_avail)
2355 return -EAGAIN;
2356 /* pulse the head_lock */
2357 if (wait && wait->sleep) {
2358 unsigned seq;
2359
2360 seq = raw_seqcount_begin(
2361 (const seqcount_t *)&sde->head_lock.seqcount);
2362 ret = wait->sleep(sde, wait, tx, seq);
2363 if (ret == -EAGAIN)
2364 sde->desc_avail = sdma_descq_freecnt(sde);
Jubin Johne4909742016-02-14 20:22:00 -08002365 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -04002366 ret = -EBUSY;
Jubin Johne4909742016-02-14 20:22:00 -08002367 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04002368 return ret;
2369}
2370
2371/**
2372 * sdma_send_txreq() - submit a tx req to ring
2373 * @sde: sdma engine to use
2374 * @wait: wait structure to use when full (may be NULL)
2375 * @tx: sdma_txreq to submit
2376 *
2377 * The call submits the tx into the ring. If a iowait structure is non-NULL
2378 * the packet will be queued to the list in wait.
2379 *
2380 * Return:
2381 * 0 - Success, -EINVAL - sdma_txreq incomplete, -EBUSY - no space in
2382 * ring (wait == NULL)
2383 * -EIOCBQUEUED - tx queued to iowait, -ECOMM bad sdma state
2384 */
2385int sdma_send_txreq(struct sdma_engine *sde,
2386 struct iowait *wait,
2387 struct sdma_txreq *tx)
2388{
2389 int ret = 0;
2390 u16 tail;
2391 unsigned long flags;
2392
2393 /* user should have supplied entire packet */
2394 if (unlikely(tx->tlen))
2395 return -EINVAL;
2396 tx->wait = wait;
2397 spin_lock_irqsave(&sde->tail_lock, flags);
2398retry:
2399 if (unlikely(!__sdma_running(sde)))
2400 goto unlock_noconn;
2401 if (unlikely(tx->num_desc > sde->desc_avail))
2402 goto nodesc;
2403 tail = submit_tx(sde, tx);
2404 if (wait)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08002405 iowait_sdma_inc(wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002406 sdma_update_tail(sde, tail);
2407unlock:
2408 spin_unlock_irqrestore(&sde->tail_lock, flags);
2409 return ret;
2410unlock_noconn:
2411 if (wait)
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08002412 iowait_sdma_inc(wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002413 tx->next_descq_idx = 0;
2414#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2415 tx->sn = sde->tail_sn++;
2416 trace_hfi1_sdma_in_sn(sde, tx->sn);
2417#endif
Dean Luickf4f30031c2015-10-26 10:28:44 -04002418 spin_lock(&sde->flushlist_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002419 list_add_tail(&tx->list, &sde->flushlist);
Dean Luickf4f30031c2015-10-26 10:28:44 -04002420 spin_unlock(&sde->flushlist_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002421 if (wait) {
2422 wait->tx_count++;
2423 wait->count += tx->num_desc;
2424 }
2425 schedule_work(&sde->flush_worker);
2426 ret = -ECOMM;
2427 goto unlock;
2428nodesc:
2429 ret = sdma_check_progress(sde, wait, tx);
2430 if (ret == -EAGAIN) {
2431 ret = 0;
2432 goto retry;
2433 }
2434 sde->descq_full_count++;
2435 goto unlock;
2436}
2437
2438/**
2439 * sdma_send_txlist() - submit a list of tx req to ring
2440 * @sde: sdma engine to use
2441 * @wait: wait structure to use when full (may be NULL)
2442 * @tx_list: list of sdma_txreqs to submit
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002443 * @count: pointer to a u32 which, after return will contain the total number of
2444 * sdma_txreqs removed from the tx_list. This will include sdma_txreqs
2445 * whose SDMA descriptors are submitted to the ring and the sdma_txreqs
2446 * which are added to SDMA engine flush list if the SDMA engine state is
2447 * not running.
Mike Marciniszyn77241052015-07-30 15:17:43 -04002448 *
2449 * The call submits the list into the ring.
2450 *
2451 * If the iowait structure is non-NULL and not equal to the iowait list
2452 * the unprocessed part of the list will be appended to the list in wait.
2453 *
2454 * In all cases, the tx_list will be updated so the head of the tx_list is
2455 * the list of descriptors that have yet to be transmitted.
2456 *
2457 * The intent of this call is to provide a more efficient
2458 * way of submitting multiple packets to SDMA while holding the tail
2459 * side locking.
2460 *
2461 * Return:
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002462 * 0 - Success,
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08002463 * -EINVAL - sdma_txreq incomplete, -EBUSY - no space in ring (wait == NULL)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002464 * -EIOCBQUEUED - tx queued to iowait, -ECOMM bad sdma state
2465 */
Jubin John17fb4f22016-02-14 20:21:52 -08002466int sdma_send_txlist(struct sdma_engine *sde, struct iowait *wait,
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002467 struct list_head *tx_list, u32 *count_out)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002468{
2469 struct sdma_txreq *tx, *tx_next;
2470 int ret = 0;
2471 unsigned long flags;
2472 u16 tail = INVALID_TAIL;
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002473 u32 submit_count = 0, flush_count = 0, total_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002474
2475 spin_lock_irqsave(&sde->tail_lock, flags);
2476retry:
2477 list_for_each_entry_safe(tx, tx_next, tx_list, list) {
2478 tx->wait = wait;
2479 if (unlikely(!__sdma_running(sde)))
2480 goto unlock_noconn;
2481 if (unlikely(tx->num_desc > sde->desc_avail))
2482 goto nodesc;
2483 if (unlikely(tx->tlen)) {
2484 ret = -EINVAL;
2485 goto update_tail;
2486 }
2487 list_del_init(&tx->list);
2488 tail = submit_tx(sde, tx);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002489 submit_count++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002490 if (tail != INVALID_TAIL &&
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002491 (submit_count & SDMA_TAIL_UPDATE_THRESH) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04002492 sdma_update_tail(sde, tail);
2493 tail = INVALID_TAIL;
2494 }
2495 }
2496update_tail:
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002497 total_count = submit_count + flush_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002498 if (wait)
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002499 iowait_sdma_add(wait, total_count);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002500 if (tail != INVALID_TAIL)
2501 sdma_update_tail(sde, tail);
2502 spin_unlock_irqrestore(&sde->tail_lock, flags);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002503 *count_out = total_count;
2504 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002505unlock_noconn:
2506 spin_lock(&sde->flushlist_lock);
2507 list_for_each_entry_safe(tx, tx_next, tx_list, list) {
2508 tx->wait = wait;
2509 list_del_init(&tx->list);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002510 tx->next_descq_idx = 0;
2511#ifdef CONFIG_HFI1_DEBUG_SDMA_ORDER
2512 tx->sn = sde->tail_sn++;
2513 trace_hfi1_sdma_in_sn(sde, tx->sn);
2514#endif
2515 list_add_tail(&tx->list, &sde->flushlist);
Harish Chegondi0b115ef2016-09-06 04:35:37 -07002516 flush_count++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04002517 if (wait) {
2518 wait->tx_count++;
2519 wait->count += tx->num_desc;
2520 }
2521 }
2522 spin_unlock(&sde->flushlist_lock);
2523 schedule_work(&sde->flush_worker);
2524 ret = -ECOMM;
2525 goto update_tail;
2526nodesc:
2527 ret = sdma_check_progress(sde, wait, tx);
2528 if (ret == -EAGAIN) {
2529 ret = 0;
2530 goto retry;
2531 }
2532 sde->descq_full_count++;
2533 goto update_tail;
2534}
2535
Jubin John17fb4f22016-02-14 20:21:52 -08002536static void sdma_process_event(struct sdma_engine *sde, enum sdma_events event)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002537{
2538 unsigned long flags;
2539
2540 spin_lock_irqsave(&sde->tail_lock, flags);
2541 write_seqlock(&sde->head_lock);
2542
2543 __sdma_process_event(sde, event);
2544
2545 if (sde->state.current_state == sdma_state_s99_running)
2546 sdma_desc_avail(sde, sdma_descq_freecnt(sde));
2547
2548 write_sequnlock(&sde->head_lock);
2549 spin_unlock_irqrestore(&sde->tail_lock, flags);
2550}
2551
2552static void __sdma_process_event(struct sdma_engine *sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002553 enum sdma_events event)
Mike Marciniszyn77241052015-07-30 15:17:43 -04002554{
2555 struct sdma_state *ss = &sde->state;
2556 int need_progress = 0;
2557
2558 /* CONFIG SDMA temporary */
2559#ifdef CONFIG_SDMA_VERBOSITY
2560 dd_dev_err(sde->dd, "CONFIG SDMA(%u) [%s] %s\n", sde->this_idx,
2561 sdma_state_names[ss->current_state],
2562 sdma_event_names[event]);
2563#endif
2564
2565 switch (ss->current_state) {
2566 case sdma_state_s00_hw_down:
2567 switch (event) {
2568 case sdma_event_e00_go_hw_down:
2569 break;
2570 case sdma_event_e30_go_running:
2571 /*
2572 * If down, but running requested (usually result
2573 * of link up, then we need to start up.
2574 * This can happen when hw down is requested while
2575 * bringing the link up with traffic active on
Jubin John4d114fd2016-02-14 20:21:43 -08002576 * 7220, e.g.
2577 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04002578 ss->go_s99_running = 1;
2579 /* fall through and start dma engine */
2580 case sdma_event_e10_go_hw_start:
2581 /* This reference means the state machine is started */
2582 sdma_get(&sde->state);
2583 sdma_set_state(sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002584 sdma_state_s10_hw_start_up_halt_wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002585 break;
2586 case sdma_event_e15_hw_halt_done:
2587 break;
2588 case sdma_event_e25_hw_clean_up_done:
2589 break;
2590 case sdma_event_e40_sw_cleaned:
2591 sdma_sw_tear_down(sde);
2592 break;
2593 case sdma_event_e50_hw_cleaned:
2594 break;
2595 case sdma_event_e60_hw_halted:
2596 break;
2597 case sdma_event_e70_go_idle:
2598 break;
2599 case sdma_event_e80_hw_freeze:
2600 break;
2601 case sdma_event_e81_hw_frozen:
2602 break;
2603 case sdma_event_e82_hw_unfreeze:
2604 break;
2605 case sdma_event_e85_link_down:
2606 break;
2607 case sdma_event_e90_sw_halted:
2608 break;
2609 }
2610 break;
2611
2612 case sdma_state_s10_hw_start_up_halt_wait:
2613 switch (event) {
2614 case sdma_event_e00_go_hw_down:
2615 sdma_set_state(sde, sdma_state_s00_hw_down);
2616 sdma_sw_tear_down(sde);
2617 break;
2618 case sdma_event_e10_go_hw_start:
2619 break;
2620 case sdma_event_e15_hw_halt_done:
2621 sdma_set_state(sde,
Jubin John17fb4f22016-02-14 20:21:52 -08002622 sdma_state_s15_hw_start_up_clean_wait);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002623 sdma_start_hw_clean_up(sde);
2624 break;
2625 case sdma_event_e25_hw_clean_up_done:
2626 break;
2627 case sdma_event_e30_go_running:
2628 ss->go_s99_running = 1;
2629 break;
2630 case sdma_event_e40_sw_cleaned:
2631 break;
2632 case sdma_event_e50_hw_cleaned:
2633 break;
2634 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302635 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002636 break;
2637 case sdma_event_e70_go_idle:
2638 ss->go_s99_running = 0;
2639 break;
2640 case sdma_event_e80_hw_freeze:
2641 break;
2642 case sdma_event_e81_hw_frozen:
2643 break;
2644 case sdma_event_e82_hw_unfreeze:
2645 break;
2646 case sdma_event_e85_link_down:
2647 break;
2648 case sdma_event_e90_sw_halted:
2649 break;
2650 }
2651 break;
2652
2653 case sdma_state_s15_hw_start_up_clean_wait:
2654 switch (event) {
2655 case sdma_event_e00_go_hw_down:
2656 sdma_set_state(sde, sdma_state_s00_hw_down);
2657 sdma_sw_tear_down(sde);
2658 break;
2659 case sdma_event_e10_go_hw_start:
2660 break;
2661 case sdma_event_e15_hw_halt_done:
2662 break;
2663 case sdma_event_e25_hw_clean_up_done:
2664 sdma_hw_start_up(sde);
2665 sdma_set_state(sde, ss->go_s99_running ?
2666 sdma_state_s99_running :
2667 sdma_state_s20_idle);
2668 break;
2669 case sdma_event_e30_go_running:
2670 ss->go_s99_running = 1;
2671 break;
2672 case sdma_event_e40_sw_cleaned:
2673 break;
2674 case sdma_event_e50_hw_cleaned:
2675 break;
2676 case sdma_event_e60_hw_halted:
2677 break;
2678 case sdma_event_e70_go_idle:
2679 ss->go_s99_running = 0;
2680 break;
2681 case sdma_event_e80_hw_freeze:
2682 break;
2683 case sdma_event_e81_hw_frozen:
2684 break;
2685 case sdma_event_e82_hw_unfreeze:
2686 break;
2687 case sdma_event_e85_link_down:
2688 break;
2689 case sdma_event_e90_sw_halted:
2690 break;
2691 }
2692 break;
2693
2694 case sdma_state_s20_idle:
2695 switch (event) {
2696 case sdma_event_e00_go_hw_down:
2697 sdma_set_state(sde, sdma_state_s00_hw_down);
2698 sdma_sw_tear_down(sde);
2699 break;
2700 case sdma_event_e10_go_hw_start:
2701 break;
2702 case sdma_event_e15_hw_halt_done:
2703 break;
2704 case sdma_event_e25_hw_clean_up_done:
2705 break;
2706 case sdma_event_e30_go_running:
2707 sdma_set_state(sde, sdma_state_s99_running);
2708 ss->go_s99_running = 1;
2709 break;
2710 case sdma_event_e40_sw_cleaned:
2711 break;
2712 case sdma_event_e50_hw_cleaned:
2713 break;
2714 case sdma_event_e60_hw_halted:
2715 sdma_set_state(sde, sdma_state_s50_hw_halt_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302716 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002717 break;
2718 case sdma_event_e70_go_idle:
2719 break;
2720 case sdma_event_e85_link_down:
2721 /* fall through */
2722 case sdma_event_e80_hw_freeze:
2723 sdma_set_state(sde, sdma_state_s80_hw_freeze);
2724 atomic_dec(&sde->dd->sdma_unfreeze_count);
2725 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
2726 break;
2727 case sdma_event_e81_hw_frozen:
2728 break;
2729 case sdma_event_e82_hw_unfreeze:
2730 break;
2731 case sdma_event_e90_sw_halted:
2732 break;
2733 }
2734 break;
2735
2736 case sdma_state_s30_sw_clean_up_wait:
2737 switch (event) {
2738 case sdma_event_e00_go_hw_down:
2739 sdma_set_state(sde, sdma_state_s00_hw_down);
2740 break;
2741 case sdma_event_e10_go_hw_start:
2742 break;
2743 case sdma_event_e15_hw_halt_done:
2744 break;
2745 case sdma_event_e25_hw_clean_up_done:
2746 break;
2747 case sdma_event_e30_go_running:
2748 ss->go_s99_running = 1;
2749 break;
2750 case sdma_event_e40_sw_cleaned:
2751 sdma_set_state(sde, sdma_state_s40_hw_clean_up_wait);
2752 sdma_start_hw_clean_up(sde);
2753 break;
2754 case sdma_event_e50_hw_cleaned:
2755 break;
2756 case sdma_event_e60_hw_halted:
2757 break;
2758 case sdma_event_e70_go_idle:
2759 ss->go_s99_running = 0;
2760 break;
2761 case sdma_event_e80_hw_freeze:
2762 break;
2763 case sdma_event_e81_hw_frozen:
2764 break;
2765 case sdma_event_e82_hw_unfreeze:
2766 break;
2767 case sdma_event_e85_link_down:
2768 ss->go_s99_running = 0;
2769 break;
2770 case sdma_event_e90_sw_halted:
2771 break;
2772 }
2773 break;
2774
2775 case sdma_state_s40_hw_clean_up_wait:
2776 switch (event) {
2777 case sdma_event_e00_go_hw_down:
2778 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302779 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002780 break;
2781 case sdma_event_e10_go_hw_start:
2782 break;
2783 case sdma_event_e15_hw_halt_done:
2784 break;
2785 case sdma_event_e25_hw_clean_up_done:
2786 sdma_hw_start_up(sde);
2787 sdma_set_state(sde, ss->go_s99_running ?
2788 sdma_state_s99_running :
2789 sdma_state_s20_idle);
2790 break;
2791 case sdma_event_e30_go_running:
2792 ss->go_s99_running = 1;
2793 break;
2794 case sdma_event_e40_sw_cleaned:
2795 break;
2796 case sdma_event_e50_hw_cleaned:
2797 break;
2798 case sdma_event_e60_hw_halted:
2799 break;
2800 case sdma_event_e70_go_idle:
2801 ss->go_s99_running = 0;
2802 break;
2803 case sdma_event_e80_hw_freeze:
2804 break;
2805 case sdma_event_e81_hw_frozen:
2806 break;
2807 case sdma_event_e82_hw_unfreeze:
2808 break;
2809 case sdma_event_e85_link_down:
2810 ss->go_s99_running = 0;
2811 break;
2812 case sdma_event_e90_sw_halted:
2813 break;
2814 }
2815 break;
2816
2817 case sdma_state_s50_hw_halt_wait:
2818 switch (event) {
2819 case sdma_event_e00_go_hw_down:
2820 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302821 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002822 break;
2823 case sdma_event_e10_go_hw_start:
2824 break;
2825 case sdma_event_e15_hw_halt_done:
2826 sdma_set_state(sde, sdma_state_s30_sw_clean_up_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302827 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002828 break;
2829 case sdma_event_e25_hw_clean_up_done:
2830 break;
2831 case sdma_event_e30_go_running:
2832 ss->go_s99_running = 1;
2833 break;
2834 case sdma_event_e40_sw_cleaned:
2835 break;
2836 case sdma_event_e50_hw_cleaned:
2837 break;
2838 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302839 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002840 break;
2841 case sdma_event_e70_go_idle:
2842 ss->go_s99_running = 0;
2843 break;
2844 case sdma_event_e80_hw_freeze:
2845 break;
2846 case sdma_event_e81_hw_frozen:
2847 break;
2848 case sdma_event_e82_hw_unfreeze:
2849 break;
2850 case sdma_event_e85_link_down:
2851 ss->go_s99_running = 0;
2852 break;
2853 case sdma_event_e90_sw_halted:
2854 break;
2855 }
2856 break;
2857
2858 case sdma_state_s60_idle_halt_wait:
2859 switch (event) {
2860 case sdma_event_e00_go_hw_down:
2861 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302862 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002863 break;
2864 case sdma_event_e10_go_hw_start:
2865 break;
2866 case sdma_event_e15_hw_halt_done:
2867 sdma_set_state(sde, sdma_state_s30_sw_clean_up_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302868 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002869 break;
2870 case sdma_event_e25_hw_clean_up_done:
2871 break;
2872 case sdma_event_e30_go_running:
2873 ss->go_s99_running = 1;
2874 break;
2875 case sdma_event_e40_sw_cleaned:
2876 break;
2877 case sdma_event_e50_hw_cleaned:
2878 break;
2879 case sdma_event_e60_hw_halted:
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302880 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002881 break;
2882 case sdma_event_e70_go_idle:
2883 ss->go_s99_running = 0;
2884 break;
2885 case sdma_event_e80_hw_freeze:
2886 break;
2887 case sdma_event_e81_hw_frozen:
2888 break;
2889 case sdma_event_e82_hw_unfreeze:
2890 break;
2891 case sdma_event_e85_link_down:
2892 break;
2893 case sdma_event_e90_sw_halted:
2894 break;
2895 }
2896 break;
2897
2898 case sdma_state_s80_hw_freeze:
2899 switch (event) {
2900 case sdma_event_e00_go_hw_down:
2901 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302902 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002903 break;
2904 case sdma_event_e10_go_hw_start:
2905 break;
2906 case sdma_event_e15_hw_halt_done:
2907 break;
2908 case sdma_event_e25_hw_clean_up_done:
2909 break;
2910 case sdma_event_e30_go_running:
2911 ss->go_s99_running = 1;
2912 break;
2913 case sdma_event_e40_sw_cleaned:
2914 break;
2915 case sdma_event_e50_hw_cleaned:
2916 break;
2917 case sdma_event_e60_hw_halted:
2918 break;
2919 case sdma_event_e70_go_idle:
2920 ss->go_s99_running = 0;
2921 break;
2922 case sdma_event_e80_hw_freeze:
2923 break;
2924 case sdma_event_e81_hw_frozen:
2925 sdma_set_state(sde, sdma_state_s82_freeze_sw_clean);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302926 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002927 break;
2928 case sdma_event_e82_hw_unfreeze:
2929 break;
2930 case sdma_event_e85_link_down:
2931 break;
2932 case sdma_event_e90_sw_halted:
2933 break;
2934 }
2935 break;
2936
2937 case sdma_state_s82_freeze_sw_clean:
2938 switch (event) {
2939 case sdma_event_e00_go_hw_down:
2940 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302941 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002942 break;
2943 case sdma_event_e10_go_hw_start:
2944 break;
2945 case sdma_event_e15_hw_halt_done:
2946 break;
2947 case sdma_event_e25_hw_clean_up_done:
2948 break;
2949 case sdma_event_e30_go_running:
2950 ss->go_s99_running = 1;
2951 break;
2952 case sdma_event_e40_sw_cleaned:
2953 /* notify caller this engine is done cleaning */
2954 atomic_dec(&sde->dd->sdma_unfreeze_count);
2955 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
2956 break;
2957 case sdma_event_e50_hw_cleaned:
2958 break;
2959 case sdma_event_e60_hw_halted:
2960 break;
2961 case sdma_event_e70_go_idle:
2962 ss->go_s99_running = 0;
2963 break;
2964 case sdma_event_e80_hw_freeze:
2965 break;
2966 case sdma_event_e81_hw_frozen:
2967 break;
2968 case sdma_event_e82_hw_unfreeze:
2969 sdma_hw_start_up(sde);
2970 sdma_set_state(sde, ss->go_s99_running ?
2971 sdma_state_s99_running :
2972 sdma_state_s20_idle);
2973 break;
2974 case sdma_event_e85_link_down:
2975 break;
2976 case sdma_event_e90_sw_halted:
2977 break;
2978 }
2979 break;
2980
2981 case sdma_state_s99_running:
2982 switch (event) {
2983 case sdma_event_e00_go_hw_down:
2984 sdma_set_state(sde, sdma_state_s00_hw_down);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05302985 tasklet_hi_schedule(&sde->sdma_sw_clean_up_task);
Mike Marciniszyn77241052015-07-30 15:17:43 -04002986 break;
2987 case sdma_event_e10_go_hw_start:
2988 break;
2989 case sdma_event_e15_hw_halt_done:
2990 break;
2991 case sdma_event_e25_hw_clean_up_done:
2992 break;
2993 case sdma_event_e30_go_running:
2994 break;
2995 case sdma_event_e40_sw_cleaned:
2996 break;
2997 case sdma_event_e50_hw_cleaned:
2998 break;
2999 case sdma_event_e60_hw_halted:
3000 need_progress = 1;
3001 sdma_err_progress_check_schedule(sde);
3002 case sdma_event_e90_sw_halted:
3003 /*
3004 * SW initiated halt does not perform engines
3005 * progress check
3006 */
3007 sdma_set_state(sde, sdma_state_s50_hw_halt_wait);
Amitoj Kaur Chawla8edf7502015-11-01 16:16:40 +05303008 schedule_work(&sde->err_halt_worker);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003009 break;
3010 case sdma_event_e70_go_idle:
3011 sdma_set_state(sde, sdma_state_s60_idle_halt_wait);
3012 break;
3013 case sdma_event_e85_link_down:
3014 ss->go_s99_running = 0;
3015 /* fall through */
3016 case sdma_event_e80_hw_freeze:
3017 sdma_set_state(sde, sdma_state_s80_hw_freeze);
3018 atomic_dec(&sde->dd->sdma_unfreeze_count);
3019 wake_up_interruptible(&sde->dd->sdma_unfreeze_wq);
3020 break;
3021 case sdma_event_e81_hw_frozen:
3022 break;
3023 case sdma_event_e82_hw_unfreeze:
3024 break;
3025 }
3026 break;
3027 }
3028
3029 ss->last_event = event;
3030 if (need_progress)
3031 sdma_make_progress(sde, 0);
3032}
3033
3034/*
3035 * _extend_sdma_tx_descs() - helper to extend txreq
3036 *
3037 * This is called once the initial nominal allocation
3038 * of descriptors in the sdma_txreq is exhausted.
3039 *
3040 * The code will bump the allocation up to the max
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003041 * of MAX_DESC (64) descriptors. There doesn't seem
3042 * much point in an interim step. The last descriptor
3043 * is reserved for coalesce buffer in order to support
3044 * cases where input packet has >MAX_DESC iovecs.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003045 *
3046 */
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003047static int _extend_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx)
Mike Marciniszyn77241052015-07-30 15:17:43 -04003048{
3049 int i;
3050
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003051 /* Handle last descriptor */
3052 if (unlikely((tx->num_desc == (MAX_DESC - 1)))) {
3053 /* if tlen is 0, it is for padding, release last descriptor */
3054 if (!tx->tlen) {
3055 tx->desc_limit = MAX_DESC;
3056 } else if (!tx->coalesce_buf) {
3057 /* allocate coalesce buffer with space for padding */
3058 tx->coalesce_buf = kmalloc(tx->tlen + sizeof(u32),
3059 GFP_ATOMIC);
3060 if (!tx->coalesce_buf)
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003061 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003062 tx->coalesce_idx = 0;
3063 }
3064 return 0;
3065 }
3066
3067 if (unlikely(tx->num_desc == MAX_DESC))
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003068 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003069
Mike Marciniszyn77241052015-07-30 15:17:43 -04003070 tx->descp = kmalloc_array(
3071 MAX_DESC,
3072 sizeof(struct sdma_desc),
3073 GFP_ATOMIC);
3074 if (!tx->descp)
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003075 goto enomem;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003076
3077 /* reserve last descriptor for coalescing */
3078 tx->desc_limit = MAX_DESC - 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003079 /* copy ones already built */
3080 for (i = 0; i < tx->num_desc; i++)
3081 tx->descp[i] = tx->descs[i];
3082 return 0;
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003083enomem:
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003084 __sdma_txclean(dd, tx);
Mike Marciniszyna5a9e8c2015-12-03 16:41:05 -05003085 return -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003086}
3087
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003088/*
3089 * ext_coal_sdma_tx_descs() - extend or coalesce sdma tx descriptors
3090 *
3091 * This is called once the initial nominal allocation of descriptors
3092 * in the sdma_txreq is exhausted.
3093 *
3094 * This function calls _extend_sdma_tx_descs to extend or allocate
3095 * coalesce buffer. If there is a allocated coalesce buffer, it will
3096 * copy the input packet data into the coalesce buffer. It also adds
Jubin John16733b82016-02-14 20:20:58 -08003097 * coalesce buffer descriptor once when whole packet is received.
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003098 *
3099 * Return:
3100 * <0 - error
3101 * 0 - coalescing, don't populate descriptor
3102 * 1 - continue with populating descriptor
3103 */
3104int ext_coal_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx,
3105 int type, void *kvaddr, struct page *page,
3106 unsigned long offset, u16 len)
3107{
3108 int pad_len, rval;
3109 dma_addr_t addr;
3110
3111 rval = _extend_sdma_tx_descs(dd, tx);
3112 if (rval) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003113 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003114 return rval;
3115 }
3116
3117 /* If coalesce buffer is allocated, copy data into it */
3118 if (tx->coalesce_buf) {
3119 if (type == SDMA_MAP_NONE) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003120 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003121 return -EINVAL;
3122 }
3123
3124 if (type == SDMA_MAP_PAGE) {
3125 kvaddr = kmap(page);
3126 kvaddr += offset;
3127 } else if (WARN_ON(!kvaddr)) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003128 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003129 return -EINVAL;
3130 }
3131
3132 memcpy(tx->coalesce_buf + tx->coalesce_idx, kvaddr, len);
3133 tx->coalesce_idx += len;
3134 if (type == SDMA_MAP_PAGE)
3135 kunmap(page);
3136
3137 /* If there is more data, return */
3138 if (tx->tlen - tx->coalesce_idx)
3139 return 0;
3140
3141 /* Whole packet is received; add any padding */
3142 pad_len = tx->packet_len & (sizeof(u32) - 1);
3143 if (pad_len) {
3144 pad_len = sizeof(u32) - pad_len;
3145 memset(tx->coalesce_buf + tx->coalesce_idx, 0, pad_len);
3146 /* padding is taken care of for coalescing case */
3147 tx->packet_len += pad_len;
3148 tx->tlen += pad_len;
3149 }
3150
3151 /* dma map the coalesce buffer */
3152 addr = dma_map_single(&dd->pcidev->dev,
3153 tx->coalesce_buf,
3154 tx->tlen,
3155 DMA_TO_DEVICE);
3156
3157 if (unlikely(dma_mapping_error(&dd->pcidev->dev, addr))) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003158 __sdma_txclean(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003159 return -ENOSPC;
3160 }
3161
3162 /* Add descriptor for coalesce buffer */
3163 tx->desc_limit = MAX_DESC;
3164 return _sdma_txadd_daddr(dd, SDMA_MAP_SINGLE, tx,
3165 addr, tx->tlen);
3166 }
3167
3168 return 1;
3169}
3170
Mike Marciniszyn77241052015-07-30 15:17:43 -04003171/* Update sdes when the lmc changes */
3172void sdma_update_lmc(struct hfi1_devdata *dd, u64 mask, u32 lid)
3173{
3174 struct sdma_engine *sde;
3175 int i;
3176 u64 sreg;
3177
3178 sreg = ((mask & SD(CHECK_SLID_MASK_MASK)) <<
3179 SD(CHECK_SLID_MASK_SHIFT)) |
3180 (((lid & mask) & SD(CHECK_SLID_VALUE_MASK)) <<
3181 SD(CHECK_SLID_VALUE_SHIFT));
3182
3183 for (i = 0; i < dd->num_sdma; i++) {
3184 hfi1_cdbg(LINKVERB, "SendDmaEngine[%d].SLID_CHECK = 0x%x",
3185 i, (u32)sreg);
3186 sde = &dd->per_sdma[i];
3187 write_sde_csr(sde, SD(CHECK_SLID), sreg);
3188 }
3189}
3190
3191/* tx not dword sized - pad */
3192int _pad_sdma_tx_descs(struct hfi1_devdata *dd, struct sdma_txreq *tx)
3193{
3194 int rval = 0;
3195
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003196 tx->num_desc++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04003197 if ((unlikely(tx->num_desc == tx->desc_limit))) {
3198 rval = _extend_sdma_tx_descs(dd, tx);
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003199 if (rval) {
Mike Marciniszyn63df8e02016-10-10 06:14:34 -07003200 __sdma_txclean(dd, tx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003201 return rval;
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003202 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04003203 }
Niranjana Vishwanathapuraf4d26d82015-10-26 10:28:32 -04003204 /* finish the one just added */
Mike Marciniszyn77241052015-07-30 15:17:43 -04003205 make_tx_sdma_desc(
3206 tx,
3207 SDMA_MAP_NONE,
3208 dd->sdma_pad_phys,
3209 sizeof(u32) - (tx->packet_len & (sizeof(u32) - 1)));
3210 _sdma_close_tx(dd, tx);
3211 return rval;
3212}
3213
3214/*
3215 * Add ahg to the sdma_txreq
3216 *
3217 * The logic will consume up to 3
3218 * descriptors at the beginning of
3219 * sdma_txreq.
3220 */
3221void _sdma_txreq_ahgadd(
3222 struct sdma_txreq *tx,
3223 u8 num_ahg,
3224 u8 ahg_entry,
3225 u32 *ahg,
3226 u8 ahg_hlen)
3227{
3228 u32 i, shift = 0, desc = 0;
3229 u8 mode;
3230
3231 WARN_ON_ONCE(num_ahg > 9 || (ahg_hlen & 3) || ahg_hlen == 4);
3232 /* compute mode */
3233 if (num_ahg == 1)
3234 mode = SDMA_AHG_APPLY_UPDATE1;
3235 else if (num_ahg <= 5)
3236 mode = SDMA_AHG_APPLY_UPDATE2;
3237 else
3238 mode = SDMA_AHG_APPLY_UPDATE3;
3239 tx->num_desc++;
3240 /* initialize to consumed descriptors to zero */
3241 switch (mode) {
3242 case SDMA_AHG_APPLY_UPDATE3:
3243 tx->num_desc++;
3244 tx->descs[2].qw[0] = 0;
3245 tx->descs[2].qw[1] = 0;
3246 /* FALLTHROUGH */
3247 case SDMA_AHG_APPLY_UPDATE2:
3248 tx->num_desc++;
3249 tx->descs[1].qw[0] = 0;
3250 tx->descs[1].qw[1] = 0;
3251 break;
3252 }
3253 ahg_hlen >>= 2;
3254 tx->descs[0].qw[1] |=
3255 (((u64)ahg_entry & SDMA_DESC1_HEADER_INDEX_MASK)
3256 << SDMA_DESC1_HEADER_INDEX_SHIFT) |
3257 (((u64)ahg_hlen & SDMA_DESC1_HEADER_DWS_MASK)
3258 << SDMA_DESC1_HEADER_DWS_SHIFT) |
3259 (((u64)mode & SDMA_DESC1_HEADER_MODE_MASK)
3260 << SDMA_DESC1_HEADER_MODE_SHIFT) |
3261 (((u64)ahg[0] & SDMA_DESC1_HEADER_UPDATE1_MASK)
3262 << SDMA_DESC1_HEADER_UPDATE1_SHIFT);
3263 for (i = 0; i < (num_ahg - 1); i++) {
3264 if (!shift && !(i & 2))
3265 desc++;
3266 tx->descs[desc].qw[!!(i & 2)] |=
3267 (((u64)ahg[i + 1])
3268 << shift);
3269 shift = (shift + 32) & 63;
3270 }
3271}
3272
3273/**
3274 * sdma_ahg_alloc - allocate an AHG entry
3275 * @sde: engine to allocate from
3276 *
3277 * Return:
3278 * 0-31 when successful, -EOPNOTSUPP if AHG is not enabled,
3279 * -ENOSPC if an entry is not available
3280 */
3281int sdma_ahg_alloc(struct sdma_engine *sde)
3282{
3283 int nr;
3284 int oldbit;
3285
3286 if (!sde) {
3287 trace_hfi1_ahg_allocate(sde, -EINVAL);
3288 return -EINVAL;
3289 }
3290 while (1) {
3291 nr = ffz(ACCESS_ONCE(sde->ahg_bits));
3292 if (nr > 31) {
3293 trace_hfi1_ahg_allocate(sde, -ENOSPC);
3294 return -ENOSPC;
3295 }
3296 oldbit = test_and_set_bit(nr, &sde->ahg_bits);
3297 if (!oldbit)
3298 break;
3299 cpu_relax();
3300 }
3301 trace_hfi1_ahg_allocate(sde, nr);
3302 return nr;
3303}
3304
3305/**
3306 * sdma_ahg_free - free an AHG entry
3307 * @sde: engine to return AHG entry
3308 * @ahg_index: index to free
3309 *
3310 * This routine frees the indicate AHG entry.
3311 */
3312void sdma_ahg_free(struct sdma_engine *sde, int ahg_index)
3313{
3314 if (!sde)
3315 return;
3316 trace_hfi1_ahg_deallocate(sde, ahg_index);
3317 if (ahg_index < 0 || ahg_index > 31)
3318 return;
3319 clear_bit(ahg_index, &sde->ahg_bits);
3320}
3321
3322/*
3323 * SPC freeze handling for SDMA engines. Called when the driver knows
3324 * the SPC is going into a freeze but before the freeze is fully
3325 * settled. Generally an error interrupt.
3326 *
3327 * This event will pull the engine out of running so no more entries can be
3328 * added to the engine's queue.
3329 */
3330void sdma_freeze_notify(struct hfi1_devdata *dd, int link_down)
3331{
3332 int i;
3333 enum sdma_events event = link_down ? sdma_event_e85_link_down :
3334 sdma_event_e80_hw_freeze;
3335
3336 /* set up the wait but do not wait here */
3337 atomic_set(&dd->sdma_unfreeze_count, dd->num_sdma);
3338
3339 /* tell all engines to stop running and wait */
3340 for (i = 0; i < dd->num_sdma; i++)
3341 sdma_process_event(&dd->per_sdma[i], event);
3342
3343 /* sdma_freeze() will wait for all engines to have stopped */
3344}
3345
3346/*
3347 * SPC freeze handling for SDMA engines. Called when the driver knows
3348 * the SPC is fully frozen.
3349 */
3350void sdma_freeze(struct hfi1_devdata *dd)
3351{
3352 int i;
3353 int ret;
3354
3355 /*
3356 * Make sure all engines have moved out of the running state before
3357 * continuing.
3358 */
3359 ret = wait_event_interruptible(dd->sdma_unfreeze_wq,
Jubin John17fb4f22016-02-14 20:21:52 -08003360 atomic_read(&dd->sdma_unfreeze_count) <=
3361 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003362 /* interrupted or count is negative, then unloading - just exit */
3363 if (ret || atomic_read(&dd->sdma_unfreeze_count) < 0)
3364 return;
3365
3366 /* set up the count for the next wait */
3367 atomic_set(&dd->sdma_unfreeze_count, dd->num_sdma);
3368
3369 /* tell all engines that the SPC is frozen, they can start cleaning */
3370 for (i = 0; i < dd->num_sdma; i++)
3371 sdma_process_event(&dd->per_sdma[i], sdma_event_e81_hw_frozen);
3372
3373 /*
3374 * Wait for everyone to finish software clean before exiting. The
3375 * software clean will read engine CSRs, so must be completed before
3376 * the next step, which will clear the engine CSRs.
3377 */
Jubin John50e5dcb2016-02-14 20:19:41 -08003378 (void)wait_event_interruptible(dd->sdma_unfreeze_wq,
Mike Marciniszyn77241052015-07-30 15:17:43 -04003379 atomic_read(&dd->sdma_unfreeze_count) <= 0);
3380 /* no need to check results - done no matter what */
3381}
3382
3383/*
3384 * SPC freeze handling for the SDMA engines. Called after the SPC is unfrozen.
3385 *
3386 * The SPC freeze acts like a SDMA halt and a hardware clean combined. All
3387 * that is left is a software clean. We could do it after the SPC is fully
3388 * frozen, but then we'd have to add another state to wait for the unfreeze.
3389 * Instead, just defer the software clean until the unfreeze step.
3390 */
3391void sdma_unfreeze(struct hfi1_devdata *dd)
3392{
3393 int i;
3394
3395 /* tell all engines start freeze clean up */
3396 for (i = 0; i < dd->num_sdma; i++)
3397 sdma_process_event(&dd->per_sdma[i],
Jubin John17fb4f22016-02-14 20:21:52 -08003398 sdma_event_e82_hw_unfreeze);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003399}
3400
3401/**
3402 * _sdma_engine_progress_schedule() - schedule progress on engine
3403 * @sde: sdma_engine to schedule progress
3404 *
3405 */
3406void _sdma_engine_progress_schedule(
3407 struct sdma_engine *sde)
3408{
3409 trace_hfi1_sdma_engine_progress(sde, sde->progress_mask);
3410 /* assume we have selected a good cpu */
3411 write_csr(sde->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08003412 CCE_INT_FORCE + (8 * (IS_SDMA_START / 64)),
3413 sde->progress_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04003414}