blob: 83037cd62d013afa36b85788bccb757508ffcb00 [file] [log] [blame]
Marc Zyngierbe901e92015-10-21 09:57:10 +01001/*
2 * Copyright (C) 2015 - ARM Ltd
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Marc Zyngier5f05a722015-10-28 15:06:47 +000018#include <linux/types.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010019#include <linux/jump_label.h>
20
Marc Zyngier68908bf2015-01-29 15:47:55 +000021#include <asm/kvm_asm.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010022#include <asm/kvm_emulate.h>
Marc Zyngier13720a52016-01-28 13:44:07 +000023#include <asm/kvm_hyp.h>
Marc Zyngierbe901e92015-10-21 09:57:10 +010024
Marc Zyngier32876222015-10-28 14:15:45 +000025static bool __hyp_text __fpsimd_enabled_nvhe(void)
26{
27 return !(read_sysreg(cptr_el2) & CPTR_EL2_TFP);
28}
29
30static bool __hyp_text __fpsimd_enabled_vhe(void)
31{
32 return !!(read_sysreg(cpacr_el1) & CPACR_EL1_FPEN);
33}
34
35static hyp_alternate_select(__fpsimd_is_enabled,
36 __fpsimd_enabled_nvhe, __fpsimd_enabled_vhe,
37 ARM64_HAS_VIRT_HOST_EXTN);
38
39bool __hyp_text __fpsimd_enabled(void)
40{
41 return __fpsimd_is_enabled()();
42}
43
Marc Zyngier68908bf2015-01-29 15:47:55 +000044static void __hyp_text __activate_traps_vhe(void)
45{
46 u64 val;
47
48 val = read_sysreg(cpacr_el1);
49 val |= CPACR_EL1_TTA;
50 val &= ~CPACR_EL1_FPEN;
51 write_sysreg(val, cpacr_el1);
52
53 write_sysreg(__kvm_hyp_vector, vbar_el1);
54}
55
56static void __hyp_text __activate_traps_nvhe(void)
57{
58 u64 val;
59
60 val = CPTR_EL2_DEFAULT;
61 val |= CPTR_EL2_TTA | CPTR_EL2_TFP;
62 write_sysreg(val, cptr_el2);
63}
64
65static hyp_alternate_select(__activate_traps_arch,
66 __activate_traps_nvhe, __activate_traps_vhe,
67 ARM64_HAS_VIRT_HOST_EXTN);
68
Marc Zyngierbe901e92015-10-21 09:57:10 +010069static void __hyp_text __activate_traps(struct kvm_vcpu *vcpu)
70{
71 u64 val;
72
73 /*
74 * We are about to set CPTR_EL2.TFP to trap all floating point
75 * register accesses to EL2, however, the ARM ARM clearly states that
76 * traps are only taken to EL2 if the operation would not otherwise
77 * trap to EL1. Therefore, always make sure that for 32-bit guests,
78 * we set FPEXC.EN to prevent traps to EL1, when setting the TFP bit.
79 */
80 val = vcpu->arch.hcr_el2;
81 if (!(val & HCR_RW)) {
82 write_sysreg(1 << 30, fpexc32_el2);
83 isb();
84 }
85 write_sysreg(val, hcr_el2);
86 /* Trap on AArch32 cp15 c15 accesses (EL1 or EL0) */
87 write_sysreg(1 << 15, hstr_el2);
Shannon Zhaod692b8a2015-09-08 15:15:56 +080088 /* Make sure we trap PMU access from EL0 to EL2 */
89 write_sysreg(ARMV8_PMU_USERENR_MASK, pmuserenr_el0);
Marc Zyngierbe901e92015-10-21 09:57:10 +010090 write_sysreg(vcpu->arch.mdcr_el2, mdcr_el2);
Marc Zyngier68908bf2015-01-29 15:47:55 +000091 __activate_traps_arch()();
Marc Zyngierbe901e92015-10-21 09:57:10 +010092}
93
Marc Zyngier68908bf2015-01-29 15:47:55 +000094static void __hyp_text __deactivate_traps_vhe(void)
95{
96 extern char vectors[]; /* kernel exception vectors */
97
98 write_sysreg(HCR_HOST_VHE_FLAGS, hcr_el2);
99 write_sysreg(CPACR_EL1_FPEN, cpacr_el1);
100 write_sysreg(vectors, vbar_el1);
101}
102
103static void __hyp_text __deactivate_traps_nvhe(void)
104{
105 write_sysreg(HCR_RW, hcr_el2);
106 write_sysreg(CPTR_EL2_DEFAULT, cptr_el2);
107}
108
109static hyp_alternate_select(__deactivate_traps_arch,
110 __deactivate_traps_nvhe, __deactivate_traps_vhe,
111 ARM64_HAS_VIRT_HOST_EXTN);
112
Marc Zyngierbe901e92015-10-21 09:57:10 +0100113static void __hyp_text __deactivate_traps(struct kvm_vcpu *vcpu)
114{
Marc Zyngier44636f92016-09-06 14:02:00 +0100115 /*
116 * If we pended a virtual abort, preserve it until it gets
117 * cleared. See D1.14.3 (Virtual Interrupts) for details, but
118 * the crucial bit is "On taking a vSError interrupt,
119 * HCR_EL2.VSE is cleared to 0."
120 */
121 if (vcpu->arch.hcr_el2 & HCR_VSE)
122 vcpu->arch.hcr_el2 = read_sysreg(hcr_el2);
123
Marc Zyngier68908bf2015-01-29 15:47:55 +0000124 __deactivate_traps_arch()();
Marc Zyngierbe901e92015-10-21 09:57:10 +0100125 write_sysreg(0, hstr_el2);
126 write_sysreg(read_sysreg(mdcr_el2) & MDCR_EL2_HPMN_MASK, mdcr_el2);
Shannon Zhaod692b8a2015-09-08 15:15:56 +0800127 write_sysreg(0, pmuserenr_el0);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100128}
129
130static void __hyp_text __activate_vm(struct kvm_vcpu *vcpu)
131{
132 struct kvm *kvm = kern_hyp_va(vcpu->kvm);
133 write_sysreg(kvm->arch.vttbr, vttbr_el2);
134}
135
136static void __hyp_text __deactivate_vm(struct kvm_vcpu *vcpu)
137{
138 write_sysreg(0, vttbr_el2);
139}
140
Marc Zyngierbe901e92015-10-21 09:57:10 +0100141static void __hyp_text __vgic_save_state(struct kvm_vcpu *vcpu)
142{
Vladimir Murzin5a7a8422016-09-12 15:49:15 +0100143 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif))
144 __vgic_v3_save_state(vcpu);
145 else
146 __vgic_v2_save_state(vcpu);
147
Marc Zyngierbe901e92015-10-21 09:57:10 +0100148 write_sysreg(read_sysreg(hcr_el2) & ~HCR_INT_OVERRIDE, hcr_el2);
149}
150
151static void __hyp_text __vgic_restore_state(struct kvm_vcpu *vcpu)
152{
153 u64 val;
154
155 val = read_sysreg(hcr_el2);
156 val |= HCR_INT_OVERRIDE;
157 val |= vcpu->arch.irq_lines;
158 write_sysreg(val, hcr_el2);
159
Vladimir Murzin5a7a8422016-09-12 15:49:15 +0100160 if (static_branch_unlikely(&kvm_vgic_global_state.gicv3_cpuif))
161 __vgic_v3_restore_state(vcpu);
162 else
163 __vgic_v2_restore_state(vcpu);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100164}
165
Marc Zyngier5f05a722015-10-28 15:06:47 +0000166static bool __hyp_text __true_value(void)
167{
168 return true;
169}
170
171static bool __hyp_text __false_value(void)
172{
173 return false;
174}
175
176static hyp_alternate_select(__check_arm_834220,
177 __false_value, __true_value,
178 ARM64_WORKAROUND_834220);
179
180static bool __hyp_text __translate_far_to_hpfar(u64 far, u64 *hpfar)
181{
182 u64 par, tmp;
183
184 /*
185 * Resolve the IPA the hard way using the guest VA.
186 *
187 * Stage-1 translation already validated the memory access
188 * rights. As such, we can use the EL1 translation regime, and
189 * don't have to distinguish between EL0 and EL1 access.
190 *
191 * We do need to save/restore PAR_EL1 though, as we haven't
192 * saved the guest context yet, and we may return early...
193 */
194 par = read_sysreg(par_el1);
195 asm volatile("at s1e1r, %0" : : "r" (far));
196 isb();
197
198 tmp = read_sysreg(par_el1);
199 write_sysreg(par, par_el1);
200
201 if (unlikely(tmp & 1))
202 return false; /* Translation failed, back to guest */
203
204 /* Convert PAR to HPFAR format */
205 *hpfar = ((tmp >> 12) & ((1UL << 36) - 1)) << 4;
206 return true;
207}
208
209static bool __hyp_text __populate_fault_info(struct kvm_vcpu *vcpu)
210{
211 u64 esr = read_sysreg_el2(esr);
Mark Rutland561454e2016-05-31 12:33:02 +0100212 u8 ec = ESR_ELx_EC(esr);
Marc Zyngier5f05a722015-10-28 15:06:47 +0000213 u64 hpfar, far;
214
215 vcpu->arch.fault.esr_el2 = esr;
216
217 if (ec != ESR_ELx_EC_DABT_LOW && ec != ESR_ELx_EC_IABT_LOW)
218 return true;
219
220 far = read_sysreg_el2(far);
221
222 /*
223 * The HPFAR can be invalid if the stage 2 fault did not
224 * happen during a stage 1 page table walk (the ESR_EL2.S1PTW
225 * bit is clear) and one of the two following cases are true:
226 * 1. The fault was due to a permission fault
227 * 2. The processor carries errata 834220
228 *
229 * Therefore, for all non S1PTW faults where we either have a
230 * permission fault or the errata workaround is enabled, we
231 * resolve the IPA using the AT instruction.
232 */
233 if (!(esr & ESR_ELx_S1PTW) &&
234 (__check_arm_834220()() || (esr & ESR_ELx_FSC_TYPE) == FSC_PERM)) {
235 if (!__translate_far_to_hpfar(far, &hpfar))
236 return false;
237 } else {
238 hpfar = read_sysreg(hpfar_el2);
239 }
240
241 vcpu->arch.fault.far_el2 = far;
242 vcpu->arch.fault.hpfar_el2 = hpfar;
243 return true;
244}
245
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100246static void __hyp_text __skip_instr(struct kvm_vcpu *vcpu)
247{
248 *vcpu_pc(vcpu) = read_sysreg_el2(elr);
249
250 if (vcpu_mode_is_32bit(vcpu)) {
251 vcpu->arch.ctxt.gp_regs.regs.pstate = read_sysreg_el2(spsr);
252 kvm_skip_instr32(vcpu, kvm_vcpu_trap_il_is32bit(vcpu));
253 write_sysreg_el2(vcpu->arch.ctxt.gp_regs.regs.pstate, spsr);
254 } else {
255 *vcpu_pc(vcpu) += 4;
256 }
257
258 write_sysreg_el2(*vcpu_pc(vcpu), elr);
259}
260
Christoffer Dallcf0ba182016-09-01 13:16:03 +0200261int __hyp_text __kvm_vcpu_run(struct kvm_vcpu *vcpu)
Marc Zyngierbe901e92015-10-21 09:57:10 +0100262{
263 struct kvm_cpu_context *host_ctxt;
264 struct kvm_cpu_context *guest_ctxt;
Marc Zyngierc13d1682015-10-26 08:34:09 +0000265 bool fp_enabled;
Marc Zyngierbe901e92015-10-21 09:57:10 +0100266 u64 exit_code;
267
268 vcpu = kern_hyp_va(vcpu);
269 write_sysreg(vcpu, tpidr_el2);
270
271 host_ctxt = kern_hyp_va(vcpu->arch.host_cpu_context);
272 guest_ctxt = &vcpu->arch.ctxt;
273
Marc Zyngieredef5282015-10-28 12:17:35 +0000274 __sysreg_save_host_state(host_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100275 __debug_cond_save_host_state(vcpu);
276
277 __activate_traps(vcpu);
278 __activate_vm(vcpu);
279
280 __vgic_restore_state(vcpu);
281 __timer_restore_state(vcpu);
282
283 /*
284 * We must restore the 32-bit state before the sysregs, thanks
Marc Zyngier674e7012016-08-16 15:03:01 +0100285 * to erratum #852523 (Cortex-A57) or #853709 (Cortex-A72).
Marc Zyngierbe901e92015-10-21 09:57:10 +0100286 */
287 __sysreg32_restore_state(vcpu);
Marc Zyngieredef5282015-10-28 12:17:35 +0000288 __sysreg_restore_guest_state(guest_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100289 __debug_restore_state(vcpu, kern_hyp_va(vcpu->arch.debug_ptr), guest_ctxt);
290
291 /* Jump in the fire! */
Marc Zyngier5f05a722015-10-28 15:06:47 +0000292again:
Marc Zyngierbe901e92015-10-21 09:57:10 +0100293 exit_code = __guest_enter(vcpu, host_ctxt);
294 /* And we're baaack! */
295
Marc Zyngier395ea792016-09-06 14:02:07 +0100296 /*
297 * We're using the raw exception code in order to only process
298 * the trap if no SError is pending. We will come back to the
299 * same PC once the SError has been injected, and replay the
300 * trapping instruction.
301 */
Marc Zyngier5f05a722015-10-28 15:06:47 +0000302 if (exit_code == ARM_EXCEPTION_TRAP && !__populate_fault_info(vcpu))
303 goto again;
304
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100305 if (static_branch_unlikely(&vgic_v2_cpuif_trap) &&
306 exit_code == ARM_EXCEPTION_TRAP) {
307 bool valid;
308
309 valid = kvm_vcpu_trap_get_class(vcpu) == ESR_ELx_EC_DABT_LOW &&
310 kvm_vcpu_trap_get_fault_type(vcpu) == FSC_FAULT &&
311 kvm_vcpu_dabt_isvalid(vcpu) &&
312 !kvm_vcpu_dabt_isextabt(vcpu) &&
313 !kvm_vcpu_dabt_iss1tw(vcpu);
314
Marc Zyngier3272f0d2016-09-06 14:02:17 +0100315 if (valid) {
316 int ret = __vgic_v2_perform_cpuif_access(vcpu);
317
318 if (ret == 1) {
319 __skip_instr(vcpu);
320 goto again;
321 }
322
323 if (ret == -1) {
324 /* Promote an illegal access to an SError */
325 __skip_instr(vcpu);
326 exit_code = ARM_EXCEPTION_EL1_SERROR;
327 }
328
329 /* 0 falls through to be handler out of EL2 */
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100330 }
331 }
332
Marc Zyngierc13d1682015-10-26 08:34:09 +0000333 fp_enabled = __fpsimd_enabled();
334
Marc Zyngieredef5282015-10-28 12:17:35 +0000335 __sysreg_save_guest_state(guest_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100336 __sysreg32_save_state(vcpu);
337 __timer_save_state(vcpu);
338 __vgic_save_state(vcpu);
339
340 __deactivate_traps(vcpu);
341 __deactivate_vm(vcpu);
342
Marc Zyngieredef5282015-10-28 12:17:35 +0000343 __sysreg_restore_host_state(host_ctxt);
Marc Zyngierbe901e92015-10-21 09:57:10 +0100344
Marc Zyngierc13d1682015-10-26 08:34:09 +0000345 if (fp_enabled) {
346 __fpsimd_save_state(&guest_ctxt->gp_regs.fp_regs);
347 __fpsimd_restore_state(&host_ctxt->gp_regs.fp_regs);
348 }
349
Marc Zyngierbe901e92015-10-21 09:57:10 +0100350 __debug_save_state(vcpu, kern_hyp_va(vcpu->arch.debug_ptr), guest_ctxt);
351 __debug_cond_restore_host_state(vcpu);
352
353 return exit_code;
354}
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000355
356static const char __hyp_panic_string[] = "HYP panic:\nPS:%08llx PC:%016llx ESR:%08llx\nFAR:%016llx HPFAR:%016llx PAR:%016llx\nVCPU:%p\n";
357
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000358static void __hyp_text __hyp_call_panic_nvhe(u64 spsr, u64 elr, u64 par)
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000359{
Marc Zyngiercf7df132016-06-30 18:40:35 +0100360 unsigned long str_va;
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000361
Marc Zyngiercf7df132016-06-30 18:40:35 +0100362 /*
363 * Force the panic string to be loaded from the literal pool,
364 * making sure it is a kernel address and not a PC-relative
365 * reference.
366 */
367 asm volatile("ldr %0, =__hyp_panic_string" : "=r" (str_va));
368
369 __hyp_do_panic(str_va,
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000370 spsr, elr,
371 read_sysreg(esr_el2), read_sysreg_el2(far),
372 read_sysreg(hpfar_el2), par,
373 (void *)read_sysreg(tpidr_el2));
374}
375
376static void __hyp_text __hyp_call_panic_vhe(u64 spsr, u64 elr, u64 par)
377{
378 panic(__hyp_panic_string,
379 spsr, elr,
380 read_sysreg_el2(esr), read_sysreg_el2(far),
381 read_sysreg(hpfar_el2), par,
382 (void *)read_sysreg(tpidr_el2));
383}
384
385static hyp_alternate_select(__hyp_call_panic,
386 __hyp_call_panic_nvhe, __hyp_call_panic_vhe,
387 ARM64_HAS_VIRT_HOST_EXTN);
388
389void __hyp_text __noreturn __hyp_panic(void)
390{
391 u64 spsr = read_sysreg_el2(spsr);
392 u64 elr = read_sysreg_el2(elr);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000393 u64 par = read_sysreg(par_el1);
394
395 if (read_sysreg(vttbr_el2)) {
396 struct kvm_vcpu *vcpu;
397 struct kvm_cpu_context *host_ctxt;
398
399 vcpu = (struct kvm_vcpu *)read_sysreg(tpidr_el2);
400 host_ctxt = kern_hyp_va(vcpu->arch.host_cpu_context);
401 __deactivate_traps(vcpu);
402 __deactivate_vm(vcpu);
Marc Zyngieredef5282015-10-28 12:17:35 +0000403 __sysreg_restore_host_state(host_ctxt);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000404 }
405
406 /* Call panic for real */
Marc Zyngier253dcbd2015-11-17 14:07:45 +0000407 __hyp_call_panic()(spsr, elr, par);
Marc Zyngier53fd5b62015-10-25 15:21:52 +0000408
409 unreachable();
410}