blob: 733e723ffed621edbbeb489943537715a69c205a [file] [log] [blame]
Shengzhou Liu5afe13f2015-04-09 16:07:44 +08001/*
2 * T1024 RDB Device Tree Source
3 *
4 * Copyright 2014 Freescale Semiconductor Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor "AS IS" AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35/include/ "fsl/t102xsi-pre.dtsi"
36
37/ {
38 model = "fsl,T1024RDB";
39 compatible = "fsl,T1024RDB";
40 #address-cells = <2>;
41 #size-cells = <2>;
42 interrupt-parent = <&mpic>;
43
44 ifc: localbus@ffe124000 {
45 reg = <0xf 0xfe124000 0 0x2000>;
46 ranges = <0 0 0xf 0xe8000000 0x08000000
47 2 0 0xf 0xff800000 0x00010000
48 3 0 0xf 0xffdf0000 0x00008000>;
49
50 nor@0,0 {
51 #address-cells = <1>;
52 #size-cells = <1>;
53 compatible = "cfi-flash";
54 reg = <0x0 0x0 0x8000000>;
55 bank-width = <2>;
56 device-width = <1>;
57 };
58
59 nand@1,0 {
60 #address-cells = <1>;
61 #size-cells = <1>;
62 compatible = "fsl,ifc-nand";
63 reg = <0x2 0x0 0x10000>;
64 };
65
66 board-control@2,0 {
67 #address-cells = <1>;
68 #size-cells = <1>;
69 compatible = "fsl,t1024-cpld";
70 reg = <3 0 0x300>;
71 ranges = <0 3 0 0x300>;
72 bank-width = <1>;
73 device-width = <1>;
74 };
75 };
76
77 memory {
78 device_type = "memory";
79 };
80
81 dcsr: dcsr@f00000000 {
82 ranges = <0x00000000 0xf 0x00000000 0x01072000>;
83 };
84
85 soc: soc@ffe000000 {
86 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
87 reg = <0xf 0xfe000000 0 0x00001000>;
88 spi@110000 {
89 flash@0 {
90 #address-cells = <1>;
91 #size-cells = <1>;
92 compatible = "micron,n25q512ax3";
93 reg = <0>;
94 spi-max-frequency = <10000000>; /* input clk */
95 };
96
97 slic@1 {
98 compatible = "maxim,ds26522";
99 reg = <1>;
100 spi-max-frequency = <2000000>;
101 };
102
103 slic@2 {
104 compatible = "maxim,ds26522";
105 reg = <2>;
106 spi-max-frequency = <2000000>;
107 };
108 };
109
110 i2c@118000 {
111 adt7461@4c {
112 /* Thermal Monitor */
113 compatible = "adi,adt7461";
114 reg = <0x4c>;
115 };
116
117 eeprom@50 {
118 compatible = "atmel,24c256";
119 reg = <0x50>;
120 };
121
122 rtc@68 {
123 compatible = "dallas,ds1339";
124 reg = <0x68>;
125 interrupts = <0x1 0x1 0 0>;
126 };
127 };
128
129 i2c@118100 {
130 pca9546@77 {
131 compatible = "nxp,pca9546";
132 reg = <0x77>;
133 #address-cells = <1>;
134 #size-cells = <0>;
135 };
136 };
137 };
138
139 pci0: pcie@ffe240000 {
140 reg = <0xf 0xfe240000 0 0x10000>;
141 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0 0x10000000
142 0x01000000 0 0x00000000 0xf 0xf8000000 0 0x00010000>;
143 pcie@0 {
144 ranges = <0x02000000 0 0xe0000000
145 0x02000000 0 0xe0000000
146 0 0x10000000
147
148 0x01000000 0 0x00000000
149 0x01000000 0 0x00000000
150 0 0x00010000>;
151 };
152 };
153
154 pci1: pcie@ffe250000 {
155 reg = <0xf 0xfe250000 0 0x10000>;
156 ranges = <0x02000000 0 0xe0000000 0xc 0x10000000 0 0x10000000
157 0x01000000 0 0x00000000 0xf 0xf8010000 0 0x00010000>;
158 pcie@0 {
159 ranges = <0x02000000 0 0xe0000000
160 0x02000000 0 0xe0000000
161 0 0x10000000
162
163 0x01000000 0 0x00000000
164 0x01000000 0 0x00000000
165 0 0x00010000>;
166 };
167 };
168
169 pci2: pcie@ffe260000 {
170 reg = <0xf 0xfe260000 0 0x10000>;
171 ranges = <0x02000000 0 0xe0000000 0xc 0x20000000 0 0x10000000
172 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
173 pcie@0 {
174 ranges = <0x02000000 0 0xe0000000
175 0x02000000 0 0xe0000000
176 0 0x10000000
177
178 0x01000000 0 0x00000000
179 0x01000000 0 0x00000000
180 0 0x00010000>;
181 };
182 };
183};
184
185/include/ "fsl/t1024si-post.dtsi"