blob: 28b0dbf859863fbd6b900ac47db046bc2ed52cbf [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090026#include <drm/drmP.h>
Ken Wang220ab9b2017-03-06 14:49:53 -050027#include "amdgpu.h"
Alex Deucherd05da0e2017-06-30 17:08:45 -040028#include "amdgpu_atombios.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050029#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
Feifei Xu5d735f82017-11-23 11:09:07 +080037#include "uvd/uvd_7_0_offset.h"
Feifei Xucde5c342017-11-24 10:29:00 +080038#include "gc/gc_9_0_offset.h"
39#include "gc/gc_9_0_sh_mask.h"
Feifei Xu812f77b2017-11-15 16:01:30 +080040#include "sdma0/sdma0_4_0_offset.h"
41#include "sdma1/sdma1_4_0_offset.h"
Feifei Xu75199b82017-11-15 18:09:33 +080042#include "hdp/hdp_4_0_offset.h"
43#include "hdp/hdp_4_0_sh_mask.h"
Feifei Xua6651c92017-11-15 18:39:21 +080044#include "mp/mp_9_0_offset.h"
45#include "mp/mp_9_0_sh_mask.h"
Feifei Xu424d9bb2017-11-23 15:09:51 +080046#include "smuio/smuio_9_0_offset.h"
47#include "smuio/smuio_9_0_sh_mask.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050048
49#include "soc15.h"
50#include "soc15_common.h"
51#include "gfx_v9_0.h"
52#include "gmc_v9_0.h"
53#include "gfxhub_v1_0.h"
54#include "mmhub_v1_0.h"
55#include "vega10_ih.h"
56#include "sdma_v4_0.h"
57#include "uvd_v7_0.h"
58#include "vce_v4_0.h"
Leo Liuf2d7e702016-12-28 13:36:00 -050059#include "vcn_v1_0.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050060#include "amdgpu_powerplay.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080061#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080062#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050063
Ken Wang220ab9b2017-03-06 14:49:53 -050064#define mmFabricConfigAccessControl 0x0410
65#define mmFabricConfigAccessControl_BASE_IDX 0
66#define mmFabricConfigAccessControl_DEFAULT 0x00000000
67//FabricConfigAccessControl
68#define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
69#define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
70#define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
71#define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
72#define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
73#define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
74
75
76#define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
77#define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
78//DF_PIE_AON0_DfGlobalClkGater
79#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
80#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
81
82enum {
83 DF_MGCG_DISABLE = 0,
84 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
85 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
86 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
87 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
88 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
89};
90
91#define mmMP0_MISC_CGTT_CTRL0 0x01b9
92#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
93#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
94#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
95
96/*
97 * Indirect registers accessor
98 */
99static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
100{
101 unsigned long flags, address, data;
102 u32 r;
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500103 address = adev->nbio_funcs->get_pcie_index_offset(adev);
104 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500105
106 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
107 WREG32(address, reg);
108 (void)RREG32(address);
109 r = RREG32(data);
110 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
111 return r;
112}
113
114static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
115{
116 unsigned long flags, address, data;
Ken Wang220ab9b2017-03-06 14:49:53 -0500117
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500118 address = adev->nbio_funcs->get_pcie_index_offset(adev);
119 data = adev->nbio_funcs->get_pcie_data_offset(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500120
121 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
122 WREG32(address, reg);
123 (void)RREG32(address);
124 WREG32(data, v);
125 (void)RREG32(data);
126 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
127}
128
129static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
130{
131 unsigned long flags, address, data;
132 u32 r;
133
134 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
135 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
136
137 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
138 WREG32(address, ((reg) & 0x1ff));
139 r = RREG32(data);
140 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
141 return r;
142}
143
144static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
145{
146 unsigned long flags, address, data;
147
148 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
149 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
150
151 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
152 WREG32(address, ((reg) & 0x1ff));
153 WREG32(data, (v));
154 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
155}
156
157static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
158{
159 unsigned long flags, address, data;
160 u32 r;
161
162 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
163 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
164
165 spin_lock_irqsave(&adev->didt_idx_lock, flags);
166 WREG32(address, (reg));
167 r = RREG32(data);
168 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
169 return r;
170}
171
172static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
173{
174 unsigned long flags, address, data;
175
176 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
177 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
178
179 spin_lock_irqsave(&adev->didt_idx_lock, flags);
180 WREG32(address, (reg));
181 WREG32(data, (v));
182 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
183}
184
Evan Quan560460f2017-07-03 22:37:44 +0800185static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
186{
187 unsigned long flags;
188 u32 r;
189
190 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
191 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
192 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
193 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
194 return r;
195}
196
197static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
198{
199 unsigned long flags;
200
201 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
202 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
203 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
204 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
205}
206
Evan Quan2f11fb02017-07-04 09:23:01 +0800207static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
208{
209 unsigned long flags;
210 u32 r;
211
212 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
213 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
214 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
215 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
216 return r;
217}
218
219static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
220{
221 unsigned long flags;
222
223 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
224 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
225 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
226 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
227}
228
Ken Wang220ab9b2017-03-06 14:49:53 -0500229static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
230{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500231 return adev->nbio_funcs->get_memsize(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500232}
233
Ken Wang220ab9b2017-03-06 14:49:53 -0500234static u32 soc15_get_xclk(struct amdgpu_device *adev)
235{
Ken Wang76d61722017-09-29 15:41:43 +0800236 return adev->clock.spll.reference_freq;
Ken Wang220ab9b2017-03-06 14:49:53 -0500237}
238
239
240void soc15_grbm_select(struct amdgpu_device *adev,
241 u32 me, u32 pipe, u32 queue, u32 vmid)
242{
243 u32 grbm_gfx_cntl = 0;
244 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
245 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
246 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
247 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
248
249 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
250}
251
252static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
253{
254 /* todo */
255}
256
257static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
258{
259 /* todo */
260 return false;
261}
262
263static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
264 u8 *bios, u32 length_bytes)
265{
266 u32 *dw_ptr;
267 u32 i, length_dw;
268
269 if (bios == NULL)
270 return false;
271 if (length_bytes == 0)
272 return false;
273 /* APU vbios image is part of sbios image */
274 if (adev->flags & AMD_IS_APU)
275 return false;
276
277 dw_ptr = (u32 *)bios;
278 length_dw = ALIGN(length_bytes, 4) / 4;
279
280 /* set rom index to 0 */
281 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
282 /* read out the rom data */
283 for (i = 0; i < length_dw; i++)
284 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
285
286 return true;
287}
288
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500289struct soc15_allowed_register_entry {
290 uint32_t hwip;
291 uint32_t inst;
292 uint32_t seg;
293 uint32_t reg_offset;
294 bool grbm_indexed;
295};
296
297
298static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
299 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
300 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
301 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
302 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
303 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
304 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
305 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
306 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
307 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
308 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
309 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
310 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
311 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
312 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
313 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
314 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
315 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
316 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500317};
318
319static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
320 u32 sh_num, u32 reg_offset)
321{
322 uint32_t val;
323
324 mutex_lock(&adev->grbm_idx_mutex);
325 if (se_num != 0xffffffff || sh_num != 0xffffffff)
326 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
327
328 val = RREG32(reg_offset);
329
330 if (se_num != 0xffffffff || sh_num != 0xffffffff)
331 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
332 mutex_unlock(&adev->grbm_idx_mutex);
333 return val;
334}
335
Alex Deucherc013cea2017-03-24 15:05:07 -0400336static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
337 bool indexed, u32 se_num,
338 u32 sh_num, u32 reg_offset)
339{
340 if (indexed) {
341 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
342 } else {
Shaoyun Liucd292532017-11-29 13:51:32 -0500343 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
Alex Deucherc013cea2017-03-24 15:05:07 -0400344 return adev->gfx.config.gb_addr_config;
Shaoyun Liucd292532017-11-29 13:51:32 -0500345 return RREG32(reg_offset);
Alex Deucherc013cea2017-03-24 15:05:07 -0400346 }
347}
348
Ken Wang220ab9b2017-03-06 14:49:53 -0500349static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
350 u32 sh_num, u32 reg_offset, u32 *value)
351{
Christian König3032f352017-04-12 12:53:18 +0200352 uint32_t i;
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500353 struct soc15_allowed_register_entry *en;
Ken Wang220ab9b2017-03-06 14:49:53 -0500354
355 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500356 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500357 en = &soc15_allowed_read_registers[i];
358 if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
359 + en->reg_offset))
Ken Wang220ab9b2017-03-06 14:49:53 -0500360 continue;
361
Christian König97fcc762017-04-12 12:49:54 +0200362 *value = soc15_get_register_value(adev,
363 soc15_allowed_read_registers[i].grbm_indexed,
364 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500365 return 0;
366 }
367 return -EINVAL;
368}
369
Shaoyun Liu946a4d52017-11-28 17:01:21 -0500370
371/**
372 * soc15_program_register_sequence - program an array of registers.
373 *
374 * @adev: amdgpu_device pointer
375 * @regs: pointer to the register array
376 * @array_size: size of the register array
377 *
378 * Programs an array or registers with and and or masks.
379 * This is a helper for setting golden registers.
380 */
381
382void soc15_program_register_sequence(struct amdgpu_device *adev,
383 const struct soc15_reg_golden *regs,
384 const u32 array_size)
385{
386 const struct soc15_reg_golden *entry;
387 u32 tmp, reg;
388 int i;
389
390 for (i = 0; i < array_size; ++i) {
391 entry = &regs[i];
392 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
393
394 if (entry->and_mask == 0xffffffff) {
395 tmp = entry->or_mask;
396 } else {
397 tmp = RREG32(reg);
398 tmp &= ~(entry->and_mask);
399 tmp |= entry->or_mask;
400 }
401 WREG32(reg, tmp);
402 }
403
404}
405
406
Ken Wang98512bb2017-09-14 16:25:19 +0800407static int soc15_asic_reset(struct amdgpu_device *adev)
Ken Wang220ab9b2017-03-06 14:49:53 -0500408{
409 u32 i;
410
Ken Wang98512bb2017-09-14 16:25:19 +0800411 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
412
413 dev_info(adev->dev, "GPU reset\n");
Ken Wang220ab9b2017-03-06 14:49:53 -0500414
415 /* disable BM */
416 pci_clear_master(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500417
Ken Wang98512bb2017-09-14 16:25:19 +0800418 pci_save_state(adev->pdev);
419
Alex Deucherf75a9a52018-01-23 16:27:31 -0500420 psp_gpu_reset(adev);
Ken Wang98512bb2017-09-14 16:25:19 +0800421
422 pci_restore_state(adev->pdev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500423
424 /* wait for asic to come out of reset */
425 for (i = 0; i < adev->usec_timeout; i++) {
Alex Deucherbf383fb2017-12-08 13:07:58 -0500426 u32 memsize = adev->nbio_funcs->get_memsize(adev);
427
Chunming Zhouaecbe642017-05-04 15:06:25 -0400428 if (memsize != 0xffffffff)
Ken Wang220ab9b2017-03-06 14:49:53 -0500429 break;
430 udelay(1);
431 }
432
Alex Deucherd05da0e2017-06-30 17:08:45 -0400433 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500434
435 return 0;
436}
437
438/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
439 u32 cntl_reg, u32 status_reg)
440{
441 return 0;
442}*/
443
444static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
445{
446 /*int r;
447
448 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
449 if (r)
450 return r;
451
452 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
453 */
454 return 0;
455}
456
457static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
458{
459 /* todo */
460
461 return 0;
462}
463
464static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
465{
466 if (pci_is_root_bus(adev->pdev->bus))
467 return;
468
469 if (amdgpu_pcie_gen2 == 0)
470 return;
471
472 if (adev->flags & AMD_IS_APU)
473 return;
474
475 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
476 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
477 return;
478
479 /* todo */
480}
481
482static void soc15_program_aspm(struct amdgpu_device *adev)
483{
484
485 if (amdgpu_aspm == 0)
486 return;
487
488 /* todo */
489}
490
491static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
Alex Deucherbf383fb2017-12-08 13:07:58 -0500492 bool enable)
Ken Wang220ab9b2017-03-06 14:49:53 -0500493{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500494 adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
495 adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
Ken Wang220ab9b2017-03-06 14:49:53 -0500496}
497
498static const struct amdgpu_ip_block_version vega10_common_ip_block =
499{
500 .type = AMD_IP_BLOCK_TYPE_COMMON,
501 .major = 2,
502 .minor = 0,
503 .rev = 0,
504 .funcs = &soc15_common_ip_funcs,
505};
506
507int soc15_set_ip_blocks(struct amdgpu_device *adev)
508{
Shaoyun Liu45228242017-11-27 13:16:35 -0500509 /* Set IP register base before any HW register access */
510 switch (adev->asic_type) {
511 case CHIP_VEGA10:
512 case CHIP_RAVEN:
513 vega10_reg_base_init(adev);
514 break;
515 default:
516 return -EINVAL;
517 }
518
Alex Deucherbf383fb2017-12-08 13:07:58 -0500519 if (adev->flags & AMD_IS_APU)
520 adev->nbio_funcs = &nbio_v7_0_funcs;
521 else
522 adev->nbio_funcs = &nbio_v6_1_funcs;
523
524 adev->nbio_funcs->detect_hw_virt(adev);
Xiangliang Yu1b922422017-03-08 15:00:48 +0800525
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800526 if (amdgpu_sriov_vf(adev))
527 adev->virt.ops = &xgpu_ai_virt_ops;
528
Ken Wang220ab9b2017-03-06 14:49:53 -0500529 switch (adev->asic_type) {
530 case CHIP_VEGA10:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500531 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
532 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
533 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
Alex Deucher3cdfe702018-03-09 15:22:28 -0500534 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
Xiangliang Yuc6f3e7c2017-03-28 19:16:42 +0800535 if (!amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500536 amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400537 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500538 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400539#if defined(CONFIG_DRM_AMD_DC)
540 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500541 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucherab587d42017-04-19 17:28:47 -0400542#else
543# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
544#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500545 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
546 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
547 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
548 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500549 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800550 case CHIP_RAVEN:
Alex Deucher2990a1f2017-12-15 16:18:00 -0500551 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
552 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
553 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
554 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
555 amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
Alex Deucherd67fed162017-06-02 14:52:18 -0400556 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500557 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400558#if defined(CONFIG_DRM_AMD_DC)
559 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -0500560 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Alex Deucher0bf954c2017-06-02 14:54:26 -0400561#else
562# warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
563#endif
Alex Deucher2990a1f2017-12-15 16:18:00 -0500564 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
565 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
566 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
Chunming Zhou1023b792016-12-08 10:09:13 +0800567 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500568 default:
569 return -EINVAL;
570 }
571
572 return 0;
573}
574
575static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
576{
Alex Deucherbf383fb2017-12-08 13:07:58 -0500577 return adev->nbio_funcs->get_rev_id(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500578}
579
Christian König69882562018-01-19 14:17:40 +0100580static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400581{
Christian König69882562018-01-19 14:17:40 +0100582 adev->nbio_funcs->hdp_flush(adev, ring);
Alex Deucher73c73242017-09-06 18:06:45 -0400583}
584
Christian König69882562018-01-19 14:17:40 +0100585static void soc15_invalidate_hdp(struct amdgpu_device *adev,
586 struct amdgpu_ring *ring)
Alex Deucher73c73242017-09-06 18:06:45 -0400587{
Christian König69882562018-01-19 14:17:40 +0100588 if (!ring || !ring->funcs->emit_wreg)
589 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
590 else
591 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
592 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
Alex Deucher73c73242017-09-06 18:06:45 -0400593}
594
Ken Wang220ab9b2017-03-06 14:49:53 -0500595static const struct amdgpu_asic_funcs soc15_asic_funcs =
596{
597 .read_disabled_bios = &soc15_read_disabled_bios,
598 .read_bios_from_rom = &soc15_read_bios_from_rom,
599 .read_register = &soc15_read_register,
600 .reset = &soc15_asic_reset,
601 .set_vga_state = &soc15_vga_set_state,
602 .get_xclk = &soc15_get_xclk,
603 .set_uvd_clocks = &soc15_set_uvd_clocks,
604 .set_vce_clocks = &soc15_set_vce_clocks,
605 .get_config_memsize = &soc15_get_config_memsize,
Alex Deucher73c73242017-09-06 18:06:45 -0400606 .flush_hdp = &soc15_flush_hdp,
607 .invalidate_hdp = &soc15_invalidate_hdp,
Ken Wang220ab9b2017-03-06 14:49:53 -0500608};
609
610static int soc15_common_early_init(void *handle)
611{
612 bool psp_enabled = false;
613 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
614
615 adev->smc_rreg = NULL;
616 adev->smc_wreg = NULL;
617 adev->pcie_rreg = &soc15_pcie_rreg;
618 adev->pcie_wreg = &soc15_pcie_wreg;
619 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
620 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
621 adev->didt_rreg = &soc15_didt_rreg;
622 adev->didt_wreg = &soc15_didt_wreg;
Evan Quan560460f2017-07-03 22:37:44 +0800623 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
624 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
Evan Quan2f11fb02017-07-04 09:23:01 +0800625 adev->se_cac_rreg = &soc15_se_cac_rreg;
626 adev->se_cac_wreg = &soc15_se_cac_wreg;
Ken Wang220ab9b2017-03-06 14:49:53 -0500627
628 adev->asic_funcs = &soc15_asic_funcs;
629
Alex Deucher2990a1f2017-12-15 16:18:00 -0500630 if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
631 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
Ken Wang220ab9b2017-03-06 14:49:53 -0500632 psp_enabled = true;
633
Ken Wang220ab9b2017-03-06 14:49:53 -0500634 adev->rev_id = soc15_get_rev_id(adev);
635 adev->external_rev_id = 0xFF;
636 switch (adev->asic_type) {
637 case CHIP_VEGA10:
638 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
639 AMD_CG_SUPPORT_GFX_MGLS |
640 AMD_CG_SUPPORT_GFX_RLC_LS |
641 AMD_CG_SUPPORT_GFX_CP_LS |
642 AMD_CG_SUPPORT_GFX_3D_CGCG |
643 AMD_CG_SUPPORT_GFX_3D_CGLS |
644 AMD_CG_SUPPORT_GFX_CGCG |
645 AMD_CG_SUPPORT_GFX_CGLS |
646 AMD_CG_SUPPORT_BIF_MGCG |
647 AMD_CG_SUPPORT_BIF_LS |
648 AMD_CG_SUPPORT_HDP_LS |
649 AMD_CG_SUPPORT_DRM_MGCG |
650 AMD_CG_SUPPORT_DRM_LS |
651 AMD_CG_SUPPORT_ROM_MGCG |
652 AMD_CG_SUPPORT_DF_MGCG |
653 AMD_CG_SUPPORT_SDMA_MGCG |
654 AMD_CG_SUPPORT_SDMA_LS |
655 AMD_CG_SUPPORT_MC_MGCG |
656 AMD_CG_SUPPORT_MC_LS;
657 adev->pg_flags = 0;
658 adev->external_rev_id = 0x1;
659 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800660 case CHIP_RAVEN:
Huang Rui5c5928a2017-01-18 18:14:08 +0800661 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
662 AMD_CG_SUPPORT_GFX_MGLS |
663 AMD_CG_SUPPORT_GFX_RLC_LS |
664 AMD_CG_SUPPORT_GFX_CP_LS |
665 AMD_CG_SUPPORT_GFX_3D_CGCG |
666 AMD_CG_SUPPORT_GFX_3D_CGLS |
667 AMD_CG_SUPPORT_GFX_CGCG |
668 AMD_CG_SUPPORT_GFX_CGLS |
669 AMD_CG_SUPPORT_BIF_MGCG |
670 AMD_CG_SUPPORT_BIF_LS |
671 AMD_CG_SUPPORT_HDP_MGCG |
672 AMD_CG_SUPPORT_HDP_LS |
673 AMD_CG_SUPPORT_DRM_MGCG |
674 AMD_CG_SUPPORT_DRM_LS |
Huang Ruic2cdb0e2017-05-05 14:27:23 -0400675 AMD_CG_SUPPORT_ROM_MGCG |
676 AMD_CG_SUPPORT_MC_MGCG |
Huang Ruife1a3b22017-05-05 14:28:27 -0400677 AMD_CG_SUPPORT_MC_LS |
678 AMD_CG_SUPPORT_SDMA_MGCG |
679 AMD_CG_SUPPORT_SDMA_LS;
Huang Rui400b6af2017-12-14 13:47:16 +0800680 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
681
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800682 adev->external_rev_id = 0x1;
683 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500684 default:
685 /* FIXME: not supported yet */
686 return -EINVAL;
687 }
688
Xiangliang Yuab276632017-04-21 14:06:09 +0800689 if (amdgpu_sriov_vf(adev)) {
690 amdgpu_virt_init_setting(adev);
691 xgpu_ai_mailbox_set_irq_funcs(adev);
692 }
693
Ken Wang220ab9b2017-03-06 14:49:53 -0500694 return 0;
695}
696
Monk Liu81758c52017-04-05 13:04:50 +0800697static int soc15_common_late_init(void *handle)
698{
699 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
700
701 if (amdgpu_sriov_vf(adev))
702 xgpu_ai_mailbox_get_irq(adev);
703
704 return 0;
705}
706
Ken Wang220ab9b2017-03-06 14:49:53 -0500707static int soc15_common_sw_init(void *handle)
708{
Monk Liu81758c52017-04-05 13:04:50 +0800709 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
710
711 if (amdgpu_sriov_vf(adev))
712 xgpu_ai_mailbox_add_irq_id(adev);
713
Ken Wang220ab9b2017-03-06 14:49:53 -0500714 return 0;
715}
716
717static int soc15_common_sw_fini(void *handle)
718{
719 return 0;
720}
721
722static int soc15_common_hw_init(void *handle)
723{
724 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
725
Ken Wang220ab9b2017-03-06 14:49:53 -0500726 /* enable pcie gen2/3 link */
727 soc15_pcie_gen3_enable(adev);
728 /* enable aspm */
729 soc15_program_aspm(adev);
Alex Deucher833fa072017-07-06 13:43:55 -0400730 /* setup nbio registers */
Alex Deucherbf383fb2017-12-08 13:07:58 -0500731 adev->nbio_funcs->init_registers(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500732 /* enable the doorbell aperture */
733 soc15_enable_doorbell_aperture(adev, true);
734
735 return 0;
736}
737
738static int soc15_common_hw_fini(void *handle)
739{
740 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
741
742 /* disable the doorbell aperture */
743 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +0800744 if (amdgpu_sriov_vf(adev))
745 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500746
747 return 0;
748}
749
750static int soc15_common_suspend(void *handle)
751{
752 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
753
754 return soc15_common_hw_fini(adev);
755}
756
757static int soc15_common_resume(void *handle)
758{
759 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
760
761 return soc15_common_hw_init(adev);
762}
763
764static bool soc15_common_is_idle(void *handle)
765{
766 return true;
767}
768
769static int soc15_common_wait_for_idle(void *handle)
770{
771 return 0;
772}
773
774static int soc15_common_soft_reset(void *handle)
775{
776 return 0;
777}
778
779static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
780{
781 uint32_t def, data;
782
783 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
784
785 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
786 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
787 else
788 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
789
790 if (def != data)
791 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
792}
793
794static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
795{
796 uint32_t def, data;
797
798 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
799
800 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
801 data &= ~(0x01000000 |
802 0x02000000 |
803 0x04000000 |
804 0x08000000 |
805 0x10000000 |
806 0x20000000 |
807 0x40000000 |
808 0x80000000);
809 else
810 data |= (0x01000000 |
811 0x02000000 |
812 0x04000000 |
813 0x08000000 |
814 0x10000000 |
815 0x20000000 |
816 0x40000000 |
817 0x80000000);
818
819 if (def != data)
820 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
821}
822
823static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
824{
825 uint32_t def, data;
826
827 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
828
829 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
830 data |= 1;
831 else
832 data &= ~1;
833
834 if (def != data)
835 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
836}
837
838static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
839 bool enable)
840{
841 uint32_t def, data;
842
843 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
844
845 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
846 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
847 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
848 else
849 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
850 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
851
852 if (def != data)
853 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
854}
855
856static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
857 bool enable)
858{
859 uint32_t data;
860
861 /* Put DF on broadcast mode */
862 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
863 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
864 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
865
866 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
867 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
868 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
869 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
870 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
871 } else {
872 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
873 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
874 data |= DF_MGCG_DISABLE;
875 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
876 }
877
878 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
879 mmFabricConfigAccessControl_DEFAULT);
880}
881
882static int soc15_common_set_clockgating_state(void *handle,
883 enum amd_clockgating_state state)
884{
885 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
886
Monk Liu6e9dc862017-03-22 18:02:40 +0800887 if (amdgpu_sriov_vf(adev))
888 return 0;
889
Ken Wang220ab9b2017-03-06 14:49:53 -0500890 switch (adev->asic_type) {
891 case CHIP_VEGA10:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500892 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500893 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500894 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Ken Wang220ab9b2017-03-06 14:49:53 -0500895 state == AMD_CG_STATE_GATE ? true : false);
896 soc15_update_hdp_light_sleep(adev,
897 state == AMD_CG_STATE_GATE ? true : false);
898 soc15_update_drm_clock_gating(adev,
899 state == AMD_CG_STATE_GATE ? true : false);
900 soc15_update_drm_light_sleep(adev,
901 state == AMD_CG_STATE_GATE ? true : false);
902 soc15_update_rom_medium_grain_clock_gating(adev,
903 state == AMD_CG_STATE_GATE ? true : false);
904 soc15_update_df_medium_grain_clock_gating(adev,
905 state == AMD_CG_STATE_GATE ? true : false);
906 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800907 case CHIP_RAVEN:
Alex Deucherbf383fb2017-12-08 13:07:58 -0500908 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800909 state == AMD_CG_STATE_GATE ? true : false);
Alex Deucherbf383fb2017-12-08 13:07:58 -0500910 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800911 state == AMD_CG_STATE_GATE ? true : false);
912 soc15_update_hdp_light_sleep(adev,
913 state == AMD_CG_STATE_GATE ? true : false);
914 soc15_update_drm_clock_gating(adev,
915 state == AMD_CG_STATE_GATE ? true : false);
916 soc15_update_drm_light_sleep(adev,
917 state == AMD_CG_STATE_GATE ? true : false);
918 soc15_update_rom_medium_grain_clock_gating(adev,
919 state == AMD_CG_STATE_GATE ? true : false);
920 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500921 default:
922 break;
923 }
924 return 0;
925}
926
Huang Ruif9abe352017-03-24 10:46:16 +0800927static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
928{
929 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
930 int data;
931
932 if (amdgpu_sriov_vf(adev))
933 *flags = 0;
934
Alex Deucherbf383fb2017-12-08 13:07:58 -0500935 adev->nbio_funcs->get_clockgating_state(adev, flags);
Huang Ruif9abe352017-03-24 10:46:16 +0800936
937 /* AMD_CG_SUPPORT_HDP_LS */
938 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
939 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
940 *flags |= AMD_CG_SUPPORT_HDP_LS;
941
942 /* AMD_CG_SUPPORT_DRM_MGCG */
943 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
944 if (!(data & 0x01000000))
945 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
946
947 /* AMD_CG_SUPPORT_DRM_LS */
948 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
949 if (data & 0x1)
950 *flags |= AMD_CG_SUPPORT_DRM_LS;
951
952 /* AMD_CG_SUPPORT_ROM_MGCG */
953 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
954 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
955 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
956
957 /* AMD_CG_SUPPORT_DF_MGCG */
958 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
959 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
960 *flags |= AMD_CG_SUPPORT_DF_MGCG;
961}
962
Ken Wang220ab9b2017-03-06 14:49:53 -0500963static int soc15_common_set_powergating_state(void *handle,
964 enum amd_powergating_state state)
965{
966 /* todo */
967 return 0;
968}
969
970const struct amd_ip_funcs soc15_common_ip_funcs = {
971 .name = "soc15_common",
972 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +0800973 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -0500974 .sw_init = soc15_common_sw_init,
975 .sw_fini = soc15_common_sw_fini,
976 .hw_init = soc15_common_hw_init,
977 .hw_fini = soc15_common_hw_fini,
978 .suspend = soc15_common_suspend,
979 .resume = soc15_common_resume,
980 .is_idle = soc15_common_is_idle,
981 .wait_for_idle = soc15_common_wait_for_idle,
982 .soft_reset = soc15_common_soft_reset,
983 .set_clockgating_state = soc15_common_set_clockgating_state,
984 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800985 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500986};