blob: 5228d88c5a024e8e20be18e4f9fec69de7865e42 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Ajit Khapardebc0c3402013-04-24 11:52:50 +000087#define ASYNC_EVENT_CODE_QNQ 0x6
88#define ASYNC_DEBUG_EVENT_TYPE_QNQ 1
89
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000090struct be_async_event_trailer {
91 u32 code;
92};
93
94enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000095 LINK_DOWN = 0x0,
96 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097};
Sathya Perlaea172a02011-08-02 19:57:42 +000098#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000099#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000100
101/* When the event code of an async trailer is link-state, the mcc_compl
102 * must be interpreted as follows
103 */
104struct be_async_event_link_state {
105 u8 physical_port;
106 u8 port_link_status;
107 u8 port_duplex;
108 u8 port_speed;
109 u8 port_fault;
110 u8 rsvd0[7];
111 struct be_async_event_trailer trailer;
112} __packed;
113
Somnath Koturcc4ce022010-10-21 07:11:14 -0700114/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
115 * the mcc_compl must be interpreted as follows
116 */
117struct be_async_event_grp5_qos_link_speed {
118 u8 physical_port;
119 u8 rsvd[5];
120 u16 qos_link_speed;
121 u32 event_tag;
122 struct be_async_event_trailer trailer;
123} __packed;
124
125/* When the event code of an async trailer is GRP5 and event type is
126 * CoS-Priority, the mcc_compl must be interpreted as follows
127 */
128struct be_async_event_grp5_cos_priority {
129 u8 physical_port;
130 u8 available_priority_bmap;
131 u8 reco_default_priority;
132 u8 valid;
133 u8 rsvd0;
134 u8 event_tag;
135 struct be_async_event_trailer trailer;
136} __packed;
137
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000138/* When the event code of an async trailer is GRP5 and event type is
139 * PVID state, the mcc_compl must be interpreted as follows
140 */
141struct be_async_event_grp5_pvid_state {
142 u8 enabled;
143 u8 rsvd0;
144 u16 tag;
145 u32 event_tag;
146 u32 rsvd1;
147 struct be_async_event_trailer trailer;
148} __packed;
149
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000150/* async event indicating outer VLAN tag in QnQ */
151struct be_async_event_qnq {
152 u8 valid; /* Indicates if outer VLAN is valid */
153 u8 rsvd0;
154 u16 vlan_tag;
155 u32 event_tag;
156 u8 rsvd1[4];
157 struct be_async_event_trailer trailer;
158} __packed;
159
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700160struct be_mcc_mailbox {
161 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000162 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163};
164
165#define CMD_SUBSYSTEM_COMMON 0x1
166#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800167#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700168
169#define OPCODE_COMMON_NTWK_MAC_QUERY 1
170#define OPCODE_COMMON_NTWK_MAC_SET 2
171#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
172#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
173#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800174#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000175#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700176#define OPCODE_COMMON_CQ_CREATE 12
177#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700178#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000179#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700180#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800181#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000182#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700183#define OPCODE_COMMON_NTWK_RX_FILTER 34
184#define OPCODE_COMMON_GET_FW_VERSION 35
185#define OPCODE_COMMON_SET_FLOW_CONTROL 36
186#define OPCODE_COMMON_GET_FLOW_CONTROL 37
187#define OPCODE_COMMON_SET_FRAME_SIZE 39
188#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
189#define OPCODE_COMMON_FIRMWARE_CONFIG 42
190#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
191#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000192#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700193#define OPCODE_COMMON_CQ_DESTROY 54
194#define OPCODE_COMMON_EQ_DESTROY 55
195#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
196#define OPCODE_COMMON_NTWK_PMAC_ADD 59
197#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700198#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000199#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700200#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
201#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700202#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000203#define OPCODE_COMMON_GET_PORT_NAME 77
Somnath Kotur68c45a22013-03-14 02:42:07 +0000204#define OPCODE_COMMON_SET_INTERRUPT_ENABLE 89
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000205#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000206#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000207#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000208#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
209#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000210#define OPCODE_COMMON_GET_MAC_LIST 147
211#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000212#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000213#define OPCODE_COMMON_GET_FUNC_CONFIG 160
214#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000215#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000216#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000217#define OPCODE_COMMON_GET_FN_PRIVILEGES 170
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000218#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000219#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla4c876612013-02-03 20:30:11 +0000220#define OPCODE_COMMON_GET_IFACE_LIST 194
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +0000221#define OPCODE_COMMON_ENABLE_DISABLE_VF 196
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700222
Sathya Perla3abcded2010-10-03 22:12:27 -0700223#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700224#define OPCODE_ETH_ACPI_CONFIG 2
225#define OPCODE_ETH_PROMISCUOUS 3
226#define OPCODE_ETH_GET_STATISTICS 4
227#define OPCODE_ETH_TX_CREATE 7
228#define OPCODE_ETH_RX_CREATE 8
229#define OPCODE_ETH_TX_DESTROY 9
230#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000231#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000232#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700233
Suresh Rff33a6e2009-12-03 16:15:52 -0800234#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
235#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000236#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800237
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700238struct be_cmd_req_hdr {
239 u8 opcode; /* dword 0 */
240 u8 subsystem; /* dword 0 */
241 u8 port_number; /* dword 0 */
242 u8 domain; /* dword 0 */
243 u32 timeout; /* dword 1 */
244 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000245 u8 version; /* dword 3 */
246 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700247};
248
249#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
250#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
251struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000252 u8 opcode; /* dword 0 */
253 u8 subsystem; /* dword 0 */
254 u8 rsvd[2]; /* dword 0 */
255 u8 status; /* dword 1 */
256 u8 add_status; /* dword 1 */
257 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700258 u32 response_length; /* dword 2 */
259 u32 actual_resp_len; /* dword 3 */
260};
261
262struct phys_addr {
263 u32 lo;
264 u32 hi;
265};
266
267/**************************
268 * BE Command definitions *
269 **************************/
270
271/* Pseudo amap definition in which each bit of the actual structure is defined
272 * as a byte: used to calculate offset/shift/mask of each field */
273struct amap_eq_context {
274 u8 cidx[13]; /* dword 0*/
275 u8 rsvd0[3]; /* dword 0*/
276 u8 epidx[13]; /* dword 0*/
277 u8 valid; /* dword 0*/
278 u8 rsvd1; /* dword 0*/
279 u8 size; /* dword 0*/
280 u8 pidx[13]; /* dword 1*/
281 u8 rsvd2[3]; /* dword 1*/
282 u8 pd[10]; /* dword 1*/
283 u8 count[3]; /* dword 1*/
284 u8 solevent; /* dword 1*/
285 u8 stalled; /* dword 1*/
286 u8 armed; /* dword 1*/
287 u8 rsvd3[4]; /* dword 2*/
288 u8 func[8]; /* dword 2*/
289 u8 rsvd4; /* dword 2*/
290 u8 delaymult[10]; /* dword 2*/
291 u8 rsvd5[2]; /* dword 2*/
292 u8 phase[2]; /* dword 2*/
293 u8 nodelay; /* dword 2*/
294 u8 rsvd6[4]; /* dword 2*/
295 u8 rsvd7[32]; /* dword 3*/
296} __packed;
297
298struct be_cmd_req_eq_create {
299 struct be_cmd_req_hdr hdr;
300 u16 num_pages; /* sword */
301 u16 rsvd0; /* sword */
302 u8 context[sizeof(struct amap_eq_context) / 8];
303 struct phys_addr pages[8];
304} __packed;
305
306struct be_cmd_resp_eq_create {
307 struct be_cmd_resp_hdr resp_hdr;
308 u16 eq_id; /* sword */
309 u16 rsvd0; /* sword */
310} __packed;
311
312/******************** Mac query ***************************/
313enum {
314 MAC_ADDRESS_TYPE_STORAGE = 0x0,
315 MAC_ADDRESS_TYPE_NETWORK = 0x1,
316 MAC_ADDRESS_TYPE_PD = 0x2,
317 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
318};
319
320struct mac_addr {
321 u16 size_of_struct;
322 u8 addr[ETH_ALEN];
323} __packed;
324
325struct be_cmd_req_mac_query {
326 struct be_cmd_req_hdr hdr;
327 u8 type;
328 u8 permanent;
329 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000330 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700331} __packed;
332
333struct be_cmd_resp_mac_query {
334 struct be_cmd_resp_hdr hdr;
335 struct mac_addr mac;
336};
337
338/******************** PMac Add ***************************/
339struct be_cmd_req_pmac_add {
340 struct be_cmd_req_hdr hdr;
341 u32 if_id;
342 u8 mac_address[ETH_ALEN];
343 u8 rsvd0[2];
344} __packed;
345
346struct be_cmd_resp_pmac_add {
347 struct be_cmd_resp_hdr hdr;
348 u32 pmac_id;
349};
350
351/******************** PMac Del ***************************/
352struct be_cmd_req_pmac_del {
353 struct be_cmd_req_hdr hdr;
354 u32 if_id;
355 u32 pmac_id;
356};
357
358/******************** Create CQ ***************************/
359/* Pseudo amap definition in which each bit of the actual structure is defined
360 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000361struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700362 u8 cidx[11]; /* dword 0*/
363 u8 rsvd0; /* dword 0*/
364 u8 coalescwm[2]; /* dword 0*/
365 u8 nodelay; /* dword 0*/
366 u8 epidx[11]; /* dword 0*/
367 u8 rsvd1; /* dword 0*/
368 u8 count[2]; /* dword 0*/
369 u8 valid; /* dword 0*/
370 u8 solevent; /* dword 0*/
371 u8 eventable; /* dword 0*/
372 u8 pidx[11]; /* dword 1*/
373 u8 rsvd2; /* dword 1*/
374 u8 pd[10]; /* dword 1*/
375 u8 eqid[8]; /* dword 1*/
376 u8 stalled; /* dword 1*/
377 u8 armed; /* dword 1*/
378 u8 rsvd3[4]; /* dword 2*/
379 u8 func[8]; /* dword 2*/
380 u8 rsvd4[20]; /* dword 2*/
381 u8 rsvd5[32]; /* dword 3*/
382} __packed;
383
Ajit Khapardebbdc42f2013-05-01 09:37:17 +0000384struct amap_cq_context_v2 {
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000385 u8 rsvd0[12]; /* dword 0*/
386 u8 coalescwm[2]; /* dword 0*/
387 u8 nodelay; /* dword 0*/
388 u8 rsvd1[12]; /* dword 0*/
389 u8 count[2]; /* dword 0*/
390 u8 valid; /* dword 0*/
391 u8 rsvd2; /* dword 0*/
392 u8 eventable; /* dword 0*/
393 u8 eqid[16]; /* dword 1*/
394 u8 rsvd3[15]; /* dword 1*/
395 u8 armed; /* dword 1*/
396 u8 rsvd4[32]; /* dword 2*/
397 u8 rsvd5[32]; /* dword 3*/
398} __packed;
399
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700400struct be_cmd_req_cq_create {
401 struct be_cmd_req_hdr hdr;
402 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000403 u8 page_size;
404 u8 rsvd0;
405 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700406 struct phys_addr pages[8];
407} __packed;
408
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000409
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700410struct be_cmd_resp_cq_create {
411 struct be_cmd_resp_hdr hdr;
412 u16 cq_id;
413 u16 rsvd0;
414} __packed;
415
Somnath Kotur311fddc2011-03-16 21:22:43 +0000416struct be_cmd_req_get_fat {
417 struct be_cmd_req_hdr hdr;
418 u32 fat_operation;
419 u32 read_log_offset;
420 u32 read_log_length;
421 u32 data_buffer_size;
422 u32 data_buffer[1];
423} __packed;
424
425struct be_cmd_resp_get_fat {
426 struct be_cmd_resp_hdr hdr;
427 u32 log_size;
428 u32 read_log_length;
429 u32 rsvd[2];
430 u32 data_buffer[1];
431} __packed;
432
433
Sathya Perla5fb379e2009-06-18 00:02:59 +0000434/******************** Create MCCQ ***************************/
435/* Pseudo amap definition in which each bit of the actual structure is defined
436 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000437struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000438 u8 con_index[14];
439 u8 rsvd0[2];
440 u8 ring_size[4];
441 u8 fetch_wrb;
442 u8 fetch_r2t;
443 u8 cq_id[10];
444 u8 prod_index[14];
445 u8 fid[8];
446 u8 pdid[9];
447 u8 valid;
448 u8 rsvd1[32];
449 u8 rsvd2[32];
450} __packed;
451
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000452struct amap_mcc_context_lancer {
453 u8 async_cq_id[16];
454 u8 ring_size[4];
455 u8 rsvd0[12];
456 u8 rsvd1[31];
457 u8 valid;
458 u8 async_cq_valid[1];
459 u8 rsvd2[31];
460 u8 rsvd3[32];
461} __packed;
462
Sathya Perla5fb379e2009-06-18 00:02:59 +0000463struct be_cmd_req_mcc_create {
464 struct be_cmd_req_hdr hdr;
465 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000466 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000467 u8 context[sizeof(struct amap_mcc_context_be) / 8];
468 struct phys_addr pages[8];
469} __packed;
470
471struct be_cmd_req_mcc_ext_create {
472 struct be_cmd_req_hdr hdr;
473 u16 num_pages;
474 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700475 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000476 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000477 struct phys_addr pages[8];
478} __packed;
479
480struct be_cmd_resp_mcc_create {
481 struct be_cmd_resp_hdr hdr;
482 u16 id;
483 u16 rsvd0;
484} __packed;
485
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486/******************** Create TxQ ***************************/
487#define BE_ETH_TX_RING_TYPE_STANDARD 2
488#define BE_ULP1_NUM 1
489
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700490struct be_cmd_req_eth_tx_create {
491 struct be_cmd_req_hdr hdr;
492 u8 num_pages;
493 u8 ulp_num;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000494 u16 type;
495 u16 if_id;
496 u8 queue_size;
497 u8 rsvd0;
498 u32 rsvd1;
499 u16 cq_id;
500 u16 rsvd2;
501 u32 rsvd3[13];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700502 struct phys_addr pages[8];
503} __packed;
504
505struct be_cmd_resp_eth_tx_create {
506 struct be_cmd_resp_hdr hdr;
507 u16 cid;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000508 u16 rid;
509 u32 db_offset;
510 u32 rsvd0[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700511} __packed;
512
513/******************** Create RxQ ***************************/
514struct be_cmd_req_eth_rx_create {
515 struct be_cmd_req_hdr hdr;
516 u16 cq_id;
517 u8 frag_size;
518 u8 num_pages;
519 struct phys_addr pages[2];
520 u32 interface_id;
521 u16 max_frame_size;
522 u16 rsvd0;
523 u32 rss_queue;
524} __packed;
525
526struct be_cmd_resp_eth_rx_create {
527 struct be_cmd_resp_hdr hdr;
528 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700529 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700530 u8 rsvd0;
531} __packed;
532
533/******************** Q Destroy ***************************/
534/* Type of Queue to be destroyed */
535enum {
536 QTYPE_EQ = 1,
537 QTYPE_CQ,
538 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000539 QTYPE_RXQ,
540 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700541};
542
543struct be_cmd_req_q_destroy {
544 struct be_cmd_req_hdr hdr;
545 u16 id;
546 u16 bypass_flush; /* valid only for rx q destroy */
547} __packed;
548
549/************ I/f Create (it's actually I/f Config Create)**********/
550
551/* Capability flags for the i/f */
552enum be_if_flags {
553 BE_IF_FLAGS_RSS = 0x4,
554 BE_IF_FLAGS_PROMISCUOUS = 0x8,
555 BE_IF_FLAGS_BROADCAST = 0x10,
556 BE_IF_FLAGS_UNTAGGED = 0x20,
557 BE_IF_FLAGS_ULP = 0x40,
558 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
559 BE_IF_FLAGS_VLAN = 0x100,
560 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
561 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000562 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
563 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564};
565
566/* An RX interface is an object with one or more MAC addresses and
567 * filtering capabilities. */
568struct be_cmd_req_if_create {
569 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200570 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571 u32 capability_flags;
572 u32 enable_flags;
573 u8 mac_addr[ETH_ALEN];
574 u8 rsvd0;
575 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
576 u32 vlan_tag; /* not used currently */
577} __packed;
578
579struct be_cmd_resp_if_create {
580 struct be_cmd_resp_hdr hdr;
581 u32 interface_id;
582 u32 pmac_id;
583};
584
585/****** I/f Destroy(it's actually I/f Config Destroy )**********/
586struct be_cmd_req_if_destroy {
587 struct be_cmd_req_hdr hdr;
588 u32 interface_id;
589};
590
591/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000592struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700593 u32 rx_bytes_lsd; /* dword 0*/
594 u32 rx_bytes_msd; /* dword 1*/
595 u32 rx_total_frames; /* dword 2*/
596 u32 rx_unicast_frames; /* dword 3*/
597 u32 rx_multicast_frames; /* dword 4*/
598 u32 rx_broadcast_frames; /* dword 5*/
599 u32 rx_crc_errors; /* dword 6*/
600 u32 rx_alignment_symbol_errors; /* dword 7*/
601 u32 rx_pause_frames; /* dword 8*/
602 u32 rx_control_frames; /* dword 9*/
603 u32 rx_in_range_errors; /* dword 10*/
604 u32 rx_out_range_errors; /* dword 11*/
605 u32 rx_frame_too_long; /* dword 12*/
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000606 u32 rx_address_filtered; /* dword 13*/
607 u32 rx_vlan_filtered; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700608 u32 rx_dropped_too_small; /* dword 15*/
609 u32 rx_dropped_too_short; /* dword 16*/
610 u32 rx_dropped_header_too_small; /* dword 17*/
611 u32 rx_dropped_tcp_length; /* dword 18*/
612 u32 rx_dropped_runt; /* dword 19*/
613 u32 rx_64_byte_packets; /* dword 20*/
614 u32 rx_65_127_byte_packets; /* dword 21*/
615 u32 rx_128_256_byte_packets; /* dword 22*/
616 u32 rx_256_511_byte_packets; /* dword 23*/
617 u32 rx_512_1023_byte_packets; /* dword 24*/
618 u32 rx_1024_1518_byte_packets; /* dword 25*/
619 u32 rx_1519_2047_byte_packets; /* dword 26*/
620 u32 rx_2048_4095_byte_packets; /* dword 27*/
621 u32 rx_4096_8191_byte_packets; /* dword 28*/
622 u32 rx_8192_9216_byte_packets; /* dword 29*/
623 u32 rx_ip_checksum_errs; /* dword 30*/
624 u32 rx_tcp_checksum_errs; /* dword 31*/
625 u32 rx_udp_checksum_errs; /* dword 32*/
626 u32 rx_non_rss_packets; /* dword 33*/
627 u32 rx_ipv4_packets; /* dword 34*/
628 u32 rx_ipv6_packets; /* dword 35*/
629 u32 rx_ipv4_bytes_lsd; /* dword 36*/
630 u32 rx_ipv4_bytes_msd; /* dword 37*/
631 u32 rx_ipv6_bytes_lsd; /* dword 38*/
632 u32 rx_ipv6_bytes_msd; /* dword 39*/
633 u32 rx_chute1_packets; /* dword 40*/
634 u32 rx_chute2_packets; /* dword 41*/
635 u32 rx_chute3_packets; /* dword 42*/
636 u32 rx_management_packets; /* dword 43*/
637 u32 rx_switched_unicast_packets; /* dword 44*/
638 u32 rx_switched_multicast_packets; /* dword 45*/
639 u32 rx_switched_broadcast_packets; /* dword 46*/
640 u32 tx_bytes_lsd; /* dword 47*/
641 u32 tx_bytes_msd; /* dword 48*/
642 u32 tx_unicastframes; /* dword 49*/
643 u32 tx_multicastframes; /* dword 50*/
644 u32 tx_broadcastframes; /* dword 51*/
645 u32 tx_pauseframes; /* dword 52*/
646 u32 tx_controlframes; /* dword 53*/
647 u32 tx_64_byte_packets; /* dword 54*/
648 u32 tx_65_127_byte_packets; /* dword 55*/
649 u32 tx_128_256_byte_packets; /* dword 56*/
650 u32 tx_256_511_byte_packets; /* dword 57*/
651 u32 tx_512_1023_byte_packets; /* dword 58*/
652 u32 tx_1024_1518_byte_packets; /* dword 59*/
653 u32 tx_1519_2047_byte_packets; /* dword 60*/
654 u32 tx_2048_4095_byte_packets; /* dword 61*/
655 u32 tx_4096_8191_byte_packets; /* dword 62*/
656 u32 tx_8192_9216_byte_packets; /* dword 63*/
657 u32 rx_fifo_overflow; /* dword 64*/
658 u32 rx_input_fifo_overflow; /* dword 65*/
659};
660
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000661struct be_rxf_stats_v0 {
662 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700663 u32 rx_drops_no_pbuf; /* dword 132*/
664 u32 rx_drops_no_txpb; /* dword 133*/
665 u32 rx_drops_no_erx_descr; /* dword 134*/
666 u32 rx_drops_no_tpre_descr; /* dword 135*/
667 u32 management_rx_port_packets; /* dword 136*/
668 u32 management_rx_port_bytes; /* dword 137*/
669 u32 management_rx_port_pause_frames; /* dword 138*/
670 u32 management_rx_port_errors; /* dword 139*/
671 u32 management_tx_port_packets; /* dword 140*/
672 u32 management_tx_port_bytes; /* dword 141*/
673 u32 management_tx_port_pause; /* dword 142*/
674 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
675 u32 rx_drops_too_many_frags; /* dword 144*/
676 u32 rx_drops_invalid_ring; /* dword 145*/
677 u32 forwarded_packets; /* dword 146*/
678 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000679 u32 rsvd0[7];
680 u32 port0_jabber_events;
681 u32 port1_jabber_events;
682 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683};
684
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000685struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000687 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688};
689
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000690struct be_pmem_stats {
691 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000692 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000693};
694
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000695struct be_hw_stats_v0 {
696 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700697 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000698 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000699 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700700};
701
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000702struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000704 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705};
706
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000707struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000709 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710};
711
Sathya Perlaac124ff2011-07-25 19:10:14 +0000712struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000713 u32 tx_packets_lo;
714 u32 tx_packets_hi;
715 u32 tx_unicast_packets_lo;
716 u32 tx_unicast_packets_hi;
717 u32 tx_multicast_packets_lo;
718 u32 tx_multicast_packets_hi;
719 u32 tx_broadcast_packets_lo;
720 u32 tx_broadcast_packets_hi;
721 u32 tx_bytes_lo;
722 u32 tx_bytes_hi;
723 u32 tx_unicast_bytes_lo;
724 u32 tx_unicast_bytes_hi;
725 u32 tx_multicast_bytes_lo;
726 u32 tx_multicast_bytes_hi;
727 u32 tx_broadcast_bytes_lo;
728 u32 tx_broadcast_bytes_hi;
729 u32 tx_discards_lo;
730 u32 tx_discards_hi;
731 u32 tx_errors_lo;
732 u32 tx_errors_hi;
733 u32 tx_pause_frames_lo;
734 u32 tx_pause_frames_hi;
735 u32 tx_pause_on_frames_lo;
736 u32 tx_pause_on_frames_hi;
737 u32 tx_pause_off_frames_lo;
738 u32 tx_pause_off_frames_hi;
739 u32 tx_internal_mac_errors_lo;
740 u32 tx_internal_mac_errors_hi;
741 u32 tx_control_frames_lo;
742 u32 tx_control_frames_hi;
743 u32 tx_packets_64_bytes_lo;
744 u32 tx_packets_64_bytes_hi;
745 u32 tx_packets_65_to_127_bytes_lo;
746 u32 tx_packets_65_to_127_bytes_hi;
747 u32 tx_packets_128_to_255_bytes_lo;
748 u32 tx_packets_128_to_255_bytes_hi;
749 u32 tx_packets_256_to_511_bytes_lo;
750 u32 tx_packets_256_to_511_bytes_hi;
751 u32 tx_packets_512_to_1023_bytes_lo;
752 u32 tx_packets_512_to_1023_bytes_hi;
753 u32 tx_packets_1024_to_1518_bytes_lo;
754 u32 tx_packets_1024_to_1518_bytes_hi;
755 u32 tx_packets_1519_to_2047_bytes_lo;
756 u32 tx_packets_1519_to_2047_bytes_hi;
757 u32 tx_packets_2048_to_4095_bytes_lo;
758 u32 tx_packets_2048_to_4095_bytes_hi;
759 u32 tx_packets_4096_to_8191_bytes_lo;
760 u32 tx_packets_4096_to_8191_bytes_hi;
761 u32 tx_packets_8192_to_9216_bytes_lo;
762 u32 tx_packets_8192_to_9216_bytes_hi;
763 u32 tx_lso_packets_lo;
764 u32 tx_lso_packets_hi;
765 u32 rx_packets_lo;
766 u32 rx_packets_hi;
767 u32 rx_unicast_packets_lo;
768 u32 rx_unicast_packets_hi;
769 u32 rx_multicast_packets_lo;
770 u32 rx_multicast_packets_hi;
771 u32 rx_broadcast_packets_lo;
772 u32 rx_broadcast_packets_hi;
773 u32 rx_bytes_lo;
774 u32 rx_bytes_hi;
775 u32 rx_unicast_bytes_lo;
776 u32 rx_unicast_bytes_hi;
777 u32 rx_multicast_bytes_lo;
778 u32 rx_multicast_bytes_hi;
779 u32 rx_broadcast_bytes_lo;
780 u32 rx_broadcast_bytes_hi;
781 u32 rx_unknown_protos;
782 u32 rsvd_69; /* Word 69 is reserved */
783 u32 rx_discards_lo;
784 u32 rx_discards_hi;
785 u32 rx_errors_lo;
786 u32 rx_errors_hi;
787 u32 rx_crc_errors_lo;
788 u32 rx_crc_errors_hi;
789 u32 rx_alignment_errors_lo;
790 u32 rx_alignment_errors_hi;
791 u32 rx_symbol_errors_lo;
792 u32 rx_symbol_errors_hi;
793 u32 rx_pause_frames_lo;
794 u32 rx_pause_frames_hi;
795 u32 rx_pause_on_frames_lo;
796 u32 rx_pause_on_frames_hi;
797 u32 rx_pause_off_frames_lo;
798 u32 rx_pause_off_frames_hi;
799 u32 rx_frames_too_long_lo;
800 u32 rx_frames_too_long_hi;
801 u32 rx_internal_mac_errors_lo;
802 u32 rx_internal_mac_errors_hi;
803 u32 rx_undersize_packets;
804 u32 rx_oversize_packets;
805 u32 rx_fragment_packets;
806 u32 rx_jabbers;
807 u32 rx_control_frames_lo;
808 u32 rx_control_frames_hi;
809 u32 rx_control_frames_unknown_opcode_lo;
810 u32 rx_control_frames_unknown_opcode_hi;
811 u32 rx_in_range_errors;
812 u32 rx_out_of_range_errors;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000813 u32 rx_address_filtered;
814 u32 rx_vlan_filtered;
Selvin Xavier005d5692011-05-16 07:36:35 +0000815 u32 rx_dropped_too_small;
816 u32 rx_dropped_too_short;
817 u32 rx_dropped_header_too_small;
818 u32 rx_dropped_invalid_tcp_length;
819 u32 rx_dropped_runt;
820 u32 rx_ip_checksum_errors;
821 u32 rx_tcp_checksum_errors;
822 u32 rx_udp_checksum_errors;
823 u32 rx_non_rss_packets;
824 u32 rsvd_111;
825 u32 rx_ipv4_packets_lo;
826 u32 rx_ipv4_packets_hi;
827 u32 rx_ipv6_packets_lo;
828 u32 rx_ipv6_packets_hi;
829 u32 rx_ipv4_bytes_lo;
830 u32 rx_ipv4_bytes_hi;
831 u32 rx_ipv6_bytes_lo;
832 u32 rx_ipv6_bytes_hi;
833 u32 rx_nic_packets_lo;
834 u32 rx_nic_packets_hi;
835 u32 rx_tcp_packets_lo;
836 u32 rx_tcp_packets_hi;
837 u32 rx_iscsi_packets_lo;
838 u32 rx_iscsi_packets_hi;
839 u32 rx_management_packets_lo;
840 u32 rx_management_packets_hi;
841 u32 rx_switched_unicast_packets_lo;
842 u32 rx_switched_unicast_packets_hi;
843 u32 rx_switched_multicast_packets_lo;
844 u32 rx_switched_multicast_packets_hi;
845 u32 rx_switched_broadcast_packets_lo;
846 u32 rx_switched_broadcast_packets_hi;
847 u32 num_forwards_lo;
848 u32 num_forwards_hi;
849 u32 rx_fifo_overflow;
850 u32 rx_input_fifo_overflow;
851 u32 rx_drops_too_many_frags_lo;
852 u32 rx_drops_too_many_frags_hi;
853 u32 rx_drops_invalid_queue;
854 u32 rsvd_141;
855 u32 rx_drops_mtu_lo;
856 u32 rx_drops_mtu_hi;
857 u32 rx_packets_64_bytes_lo;
858 u32 rx_packets_64_bytes_hi;
859 u32 rx_packets_65_to_127_bytes_lo;
860 u32 rx_packets_65_to_127_bytes_hi;
861 u32 rx_packets_128_to_255_bytes_lo;
862 u32 rx_packets_128_to_255_bytes_hi;
863 u32 rx_packets_256_to_511_bytes_lo;
864 u32 rx_packets_256_to_511_bytes_hi;
865 u32 rx_packets_512_to_1023_bytes_lo;
866 u32 rx_packets_512_to_1023_bytes_hi;
867 u32 rx_packets_1024_to_1518_bytes_lo;
868 u32 rx_packets_1024_to_1518_bytes_hi;
869 u32 rx_packets_1519_to_2047_bytes_lo;
870 u32 rx_packets_1519_to_2047_bytes_hi;
871 u32 rx_packets_2048_to_4095_bytes_lo;
872 u32 rx_packets_2048_to_4095_bytes_hi;
873 u32 rx_packets_4096_to_8191_bytes_lo;
874 u32 rx_packets_4096_to_8191_bytes_hi;
875 u32 rx_packets_8192_to_9216_bytes_lo;
876 u32 rx_packets_8192_to_9216_bytes_hi;
877};
878
879struct pport_stats_params {
880 u16 pport_num;
881 u8 rsvd;
882 u8 reset_stats;
883};
884
885struct lancer_cmd_req_pport_stats {
886 struct be_cmd_req_hdr hdr;
887 union {
888 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000889 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000890 } cmd_params;
891};
892
893struct lancer_cmd_resp_pport_stats {
894 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000895 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000896};
897
Sathya Perlaac124ff2011-07-25 19:10:14 +0000898static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000899 pport_stats_from_cmd(struct be_adapter *adapter)
900{
901 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
902 return &cmd->pport_stats;
903}
904
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000905struct be_cmd_req_get_cntl_addnl_attribs {
906 struct be_cmd_req_hdr hdr;
907 u8 rsvd[8];
908};
909
910struct be_cmd_resp_get_cntl_addnl_attribs {
911 struct be_cmd_resp_hdr hdr;
912 u16 ipl_file_number;
913 u8 ipl_file_version;
914 u8 rsvd0;
915 u8 on_die_temperature; /* in degrees centigrade*/
916 u8 rsvd1[3];
917};
918
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919struct be_cmd_req_vlan_config {
920 struct be_cmd_req_hdr hdr;
921 u8 interface_id;
922 u8 promiscuous;
923 u8 untagged;
924 u8 num_vlan;
925 u16 normal_vlan[64];
926} __packed;
927
Sathya Perla5b8821b2011-08-02 19:57:44 +0000928/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000929#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930struct macaddr {
931 u8 byte[ETH_ALEN];
932};
933
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000934struct be_cmd_req_rx_filter {
935 struct be_cmd_req_hdr hdr;
936 u32 global_flags_mask;
937 u32 global_flags;
938 u32 if_flags_mask;
939 u32 if_flags;
940 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000941 u32 mcast_num;
942 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000943};
944
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700945/******************** Link Status Query *******************/
946struct be_cmd_req_link_status {
947 struct be_cmd_req_hdr hdr;
948 u32 rsvd;
949};
950
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951enum {
952 PHY_LINK_DUPLEX_NONE = 0x0,
953 PHY_LINK_DUPLEX_HALF = 0x1,
954 PHY_LINK_DUPLEX_FULL = 0x2
955};
956
957enum {
958 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
959 PHY_LINK_SPEED_10MBPS = 0x1,
960 PHY_LINK_SPEED_100MBPS = 0x2,
961 PHY_LINK_SPEED_1GBPS = 0x3,
962 PHY_LINK_SPEED_10GBPS = 0x4
963};
964
965struct be_cmd_resp_link_status {
966 struct be_cmd_resp_hdr hdr;
967 u8 physical_port;
968 u8 mac_duplex;
969 u8 mac_speed;
970 u8 mac_fault;
971 u8 mgmt_mac_duplex;
972 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700973 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000974 u8 logical_link_status;
975 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700976} __packed;
977
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700978/******************** Port Identification ***************************/
979/* Identifies the type of port attached to NIC */
980struct be_cmd_req_port_type {
981 struct be_cmd_req_hdr hdr;
982 u32 page_num;
983 u32 port;
984};
985
986enum {
987 TR_PAGE_A0 = 0xa0,
988 TR_PAGE_A2 = 0xa2
989};
990
991struct be_cmd_resp_port_type {
992 struct be_cmd_resp_hdr hdr;
993 u32 page_num;
994 u32 port;
995 struct data {
996 u8 identifier;
997 u8 identifier_ext;
998 u8 connector;
999 u8 transceiver[8];
1000 u8 rsvd0[3];
1001 u8 length_km;
1002 u8 length_hm;
1003 u8 length_om1;
1004 u8 length_om2;
1005 u8 length_cu;
1006 u8 length_cu_m;
1007 u8 vendor_name[16];
1008 u8 rsvd;
1009 u8 vendor_oui[3];
1010 u8 vendor_pn[16];
1011 u8 vendor_rev[4];
1012 } data;
1013};
1014
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001015/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016struct be_cmd_req_get_fw_version {
1017 struct be_cmd_req_hdr hdr;
1018 u8 rsvd0[FW_VER_LEN];
1019 u8 rsvd1[FW_VER_LEN];
1020} __packed;
1021
1022struct be_cmd_resp_get_fw_version {
1023 struct be_cmd_resp_hdr hdr;
1024 u8 firmware_version_string[FW_VER_LEN];
1025 u8 fw_on_flash_version_string[FW_VER_LEN];
1026} __packed;
1027
1028/******************** Set Flow Contrl *******************/
1029struct be_cmd_req_set_flow_control {
1030 struct be_cmd_req_hdr hdr;
1031 u16 tx_flow_control;
1032 u16 rx_flow_control;
1033} __packed;
1034
1035/******************** Get Flow Contrl *******************/
1036struct be_cmd_req_get_flow_control {
1037 struct be_cmd_req_hdr hdr;
1038 u32 rsvd;
1039};
1040
1041struct be_cmd_resp_get_flow_control {
1042 struct be_cmd_resp_hdr hdr;
1043 u16 tx_flow_control;
1044 u16 rx_flow_control;
1045} __packed;
1046
1047/******************** Modify EQ Delay *******************/
1048struct be_cmd_req_modify_eq_delay {
1049 struct be_cmd_req_hdr hdr;
1050 u32 num_eq;
1051 struct {
1052 u32 eq_id;
1053 u32 phase;
1054 u32 delay_multiplier;
1055 } delay[8];
1056} __packed;
1057
1058struct be_cmd_resp_modify_eq_delay {
1059 struct be_cmd_resp_hdr hdr;
1060 u32 rsvd0;
1061} __packed;
1062
1063/******************** Get FW Config *******************/
Sathya Perla752961a2011-10-24 02:45:03 +00001064/* The HW can come up in either of the following multi-channel modes
1065 * based on the skew/IPL.
1066 */
Parav Pandit045508a2012-03-26 14:27:13 +00001067#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001068#define FLEX10_MODE 0x400
1069#define VNIC_MODE 0x20000
1070#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001071struct be_cmd_req_query_fw_cfg {
1072 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001073 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074};
1075
1076struct be_cmd_resp_query_fw_cfg {
1077 struct be_cmd_resp_hdr hdr;
1078 u32 be_config_number;
1079 u32 asic_revision;
1080 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001081 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001082 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001083 u32 function_caps;
1084};
1085
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001086/******************** RSS Config ****************************************/
1087/* RSS type Input parameters used to compute RX hash
1088 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1089 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1090 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1091 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1092 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1093 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1094 *
1095 * When multiple RSS types are enabled, HW picks the best hash policy
1096 * based on the type of the received packet.
1097 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001098#define RSS_ENABLE_NONE 0x0
1099#define RSS_ENABLE_IPV4 0x1
1100#define RSS_ENABLE_TCP_IPV4 0x2
1101#define RSS_ENABLE_IPV6 0x4
1102#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001103#define RSS_ENABLE_UDP_IPV4 0x10
1104#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001105
Suresh Reddy594ad542013-04-25 23:03:20 +00001106#define L3_RSS_FLAGS (RXH_IP_DST | RXH_IP_SRC)
1107#define L4_RSS_FLAGS (RXH_L4_B_0_1 | RXH_L4_B_2_3)
1108
Sathya Perla3abcded2010-10-03 22:12:27 -07001109struct be_cmd_req_rss_config {
1110 struct be_cmd_req_hdr hdr;
1111 u32 if_id;
1112 u16 enable_rss;
1113 u16 cpu_table_size_log2;
1114 u32 hash[10];
1115 u8 cpu_table[128];
1116 u8 flush;
1117 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118};
1119
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001120/******************** Port Beacon ***************************/
1121
1122#define BEACON_STATE_ENABLED 0x1
1123#define BEACON_STATE_DISABLED 0x0
1124
1125struct be_cmd_req_enable_disable_beacon {
1126 struct be_cmd_req_hdr hdr;
1127 u8 port_num;
1128 u8 beacon_state;
1129 u8 beacon_duration;
1130 u8 status_duration;
1131} __packed;
1132
1133struct be_cmd_resp_enable_disable_beacon {
1134 struct be_cmd_resp_hdr resp_hdr;
1135 u32 rsvd0;
1136} __packed;
1137
1138struct be_cmd_req_get_beacon_state {
1139 struct be_cmd_req_hdr hdr;
1140 u8 port_num;
1141 u8 rsvd0;
1142 u16 rsvd1;
1143} __packed;
1144
1145struct be_cmd_resp_get_beacon_state {
1146 struct be_cmd_resp_hdr resp_hdr;
1147 u8 beacon_state;
1148 u8 rsvd0[3];
1149} __packed;
1150
Ajit Khaparde84517482009-09-04 03:12:16 +00001151/****************** Firmware Flash ******************/
1152struct flashrom_params {
1153 u32 op_code;
1154 u32 op_type;
1155 u32 data_buf_size;
1156 u32 offset;
Ajit Khaparde84517482009-09-04 03:12:16 +00001157};
1158
1159struct be_cmd_write_flashrom {
1160 struct be_cmd_req_hdr hdr;
1161 struct flashrom_params params;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001162 u8 data_buf[32768];
1163 u8 rsvd[4];
1164} __packed;
Ajit Khaparde84517482009-09-04 03:12:16 +00001165
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00001166/* cmd to read flash crc */
1167struct be_cmd_read_flash_crc {
1168 struct be_cmd_req_hdr hdr;
1169 struct flashrom_params params;
1170 u8 crc[4];
1171 u8 rsvd[4];
1172};
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001173/**************** Lancer Firmware Flash ************/
1174struct amap_lancer_write_obj_context {
1175 u8 write_length[24];
1176 u8 reserved1[7];
1177 u8 eof;
1178} __packed;
1179
1180struct lancer_cmd_req_write_object {
1181 struct be_cmd_req_hdr hdr;
1182 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1183 u32 write_offset;
1184 u8 object_name[104];
1185 u32 descriptor_count;
1186 u32 buf_len;
1187 u32 addr_low;
1188 u32 addr_high;
1189};
1190
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001191#define LANCER_NO_RESET_NEEDED 0x00
1192#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001193struct lancer_cmd_resp_write_object {
1194 u8 opcode;
1195 u8 subsystem;
1196 u8 rsvd1[2];
1197 u8 status;
1198 u8 additional_status;
1199 u8 rsvd2[2];
1200 u32 resp_len;
1201 u32 actual_resp_len;
1202 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001203 u8 change_status;
1204 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001205};
1206
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001207/************************ Lancer Read FW info **************/
1208#define LANCER_READ_FILE_CHUNK (32*1024)
1209#define LANCER_READ_FILE_EOF_MASK 0x80000000
1210
1211#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001212#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1213#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001214
1215struct lancer_cmd_req_read_object {
1216 struct be_cmd_req_hdr hdr;
1217 u32 desired_read_len;
1218 u32 read_offset;
1219 u8 object_name[104];
1220 u32 descriptor_count;
1221 u32 buf_len;
1222 u32 addr_low;
1223 u32 addr_high;
1224};
1225
1226struct lancer_cmd_resp_read_object {
1227 u8 opcode;
1228 u8 subsystem;
1229 u8 rsvd1[2];
1230 u8 status;
1231 u8 additional_status;
1232 u8 rsvd2[2];
1233 u32 resp_len;
1234 u32 actual_resp_len;
1235 u32 actual_read_len;
1236 u32 eof;
1237};
1238
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001239/************************ WOL *******************************/
1240struct be_cmd_req_acpi_wol_magic_config{
1241 struct be_cmd_req_hdr hdr;
1242 u32 rsvd0[145];
1243 u8 magic_mac[6];
1244 u8 rsvd2[2];
1245} __packed;
1246
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001247struct be_cmd_req_acpi_wol_magic_config_v1 {
1248 struct be_cmd_req_hdr hdr;
1249 u8 rsvd0[2];
1250 u8 query_options;
1251 u8 rsvd1[5];
1252 u32 rsvd2[288];
1253 u8 magic_mac[6];
1254 u8 rsvd3[22];
1255} __packed;
1256
1257struct be_cmd_resp_acpi_wol_magic_config_v1 {
1258 struct be_cmd_resp_hdr hdr;
1259 u8 rsvd0[2];
1260 u8 wol_settings;
1261 u8 rsvd1[5];
1262 u32 rsvd2[295];
1263} __packed;
1264
1265#define BE_GET_WOL_CAP 2
1266
1267#define BE_WOL_CAP 0x1
1268#define BE_PME_D0_CAP 0x8
1269#define BE_PME_D1_CAP 0x10
1270#define BE_PME_D2_CAP 0x20
1271#define BE_PME_D3HOT_CAP 0x40
1272#define BE_PME_D3COLD_CAP 0x80
1273
Suresh Rff33a6e2009-12-03 16:15:52 -08001274/********************** LoopBack test *********************/
1275struct be_cmd_req_loopback_test {
1276 struct be_cmd_req_hdr hdr;
1277 u32 loopback_type;
1278 u32 num_pkts;
1279 u64 pattern;
1280 u32 src_port;
1281 u32 dest_port;
1282 u32 pkt_size;
1283};
1284
1285struct be_cmd_resp_loopback_test {
1286 struct be_cmd_resp_hdr resp_hdr;
1287 u32 status;
1288 u32 num_txfer;
1289 u32 num_rx;
1290 u32 miscomp_off;
1291 u32 ticks_compl;
1292};
1293
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001294struct be_cmd_req_set_lmode {
1295 struct be_cmd_req_hdr hdr;
1296 u8 src_port;
1297 u8 dest_port;
1298 u8 loopback_type;
1299 u8 loopback_state;
1300};
1301
1302struct be_cmd_resp_set_lmode {
1303 struct be_cmd_resp_hdr resp_hdr;
1304 u8 rsvd0[4];
1305};
1306
Suresh Rff33a6e2009-12-03 16:15:52 -08001307/********************** DDR DMA test *********************/
1308struct be_cmd_req_ddrdma_test {
1309 struct be_cmd_req_hdr hdr;
1310 u64 pattern;
1311 u32 byte_count;
1312 u32 rsvd0;
1313 u8 snd_buff[4096];
1314 u8 rsvd1[4096];
1315};
1316
1317struct be_cmd_resp_ddrdma_test {
1318 struct be_cmd_resp_hdr hdr;
1319 u64 pattern;
1320 u32 byte_cnt;
1321 u32 snd_err;
1322 u8 rsvd0[4096];
1323 u8 rcv_buff[4096];
1324};
1325
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001326/*********************** SEEPROM Read ***********************/
1327
1328#define BE_READ_SEEPROM_LEN 1024
1329struct be_cmd_req_seeprom_read {
1330 struct be_cmd_req_hdr hdr;
1331 u8 rsvd0[BE_READ_SEEPROM_LEN];
1332};
1333
1334struct be_cmd_resp_seeprom_read {
1335 struct be_cmd_req_hdr hdr;
1336 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1337};
1338
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001339enum {
1340 PHY_TYPE_CX4_10GB = 0,
1341 PHY_TYPE_XFP_10GB,
1342 PHY_TYPE_SFP_1GB,
1343 PHY_TYPE_SFP_PLUS_10GB,
1344 PHY_TYPE_KR_10GB,
1345 PHY_TYPE_KX4_10GB,
1346 PHY_TYPE_BASET_10GB,
1347 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001348 PHY_TYPE_BASEX_1GB,
1349 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001350 PHY_TYPE_DISABLED = 255
1351};
1352
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001353#define BE_SUPPORTED_SPEED_NONE 0
1354#define BE_SUPPORTED_SPEED_10MBPS 1
1355#define BE_SUPPORTED_SPEED_100MBPS 2
1356#define BE_SUPPORTED_SPEED_1GBPS 4
1357#define BE_SUPPORTED_SPEED_10GBPS 8
1358
1359#define BE_AN_EN 0x2
1360#define BE_PAUSE_SYM_EN 0x80
1361
1362/* MAC speed valid values */
1363#define SPEED_DEFAULT 0x0
1364#define SPEED_FORCED_10GB 0x1
1365#define SPEED_FORCED_1GB 0x2
1366#define SPEED_AUTONEG_10GB 0x3
1367#define SPEED_AUTONEG_1GB 0x4
1368#define SPEED_AUTONEG_100MB 0x5
1369#define SPEED_AUTONEG_10GB_1GB 0x6
1370#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1371#define SPEED_AUTONEG_1GB_100MB 0x8
1372#define SPEED_AUTONEG_10MB 0x9
1373#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1374#define SPEED_AUTONEG_100MB_10MB 0xb
1375#define SPEED_FORCED_100MB 0xc
1376#define SPEED_FORCED_10MB 0xd
1377
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001378struct be_cmd_req_get_phy_info {
1379 struct be_cmd_req_hdr hdr;
1380 u8 rsvd0[24];
1381};
Sathya Perla306f1342011-08-02 19:57:45 +00001382
1383struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001384 u16 phy_type;
1385 u16 interface_type;
1386 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001387 u16 ext_phy_details;
1388 u16 rsvd;
1389 u16 auto_speeds_supported;
1390 u16 fixed_speeds_supported;
1391 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001392};
1393
Sathya Perla306f1342011-08-02 19:57:45 +00001394struct be_cmd_resp_get_phy_info {
1395 struct be_cmd_req_hdr hdr;
1396 struct be_phy_info phy_info;
1397};
1398
Ajit Khapardee1d18732010-07-23 01:52:13 +00001399/*********************** Set QOS ***********************/
1400
1401#define BE_QOS_BITS_NIC 1
1402
1403struct be_cmd_req_set_qos {
1404 struct be_cmd_req_hdr hdr;
1405 u32 valid_bits;
1406 u32 max_bps_nic;
1407 u32 rsvd[7];
1408};
1409
1410struct be_cmd_resp_set_qos {
1411 struct be_cmd_resp_hdr hdr;
1412 u32 rsvd;
1413};
1414
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001415/*********************** Controller Attributes ***********************/
1416struct be_cmd_req_cntl_attribs {
1417 struct be_cmd_req_hdr hdr;
1418};
1419
1420struct be_cmd_resp_cntl_attribs {
1421 struct be_cmd_resp_hdr hdr;
1422 struct mgmt_controller_attrib attribs;
1423};
1424
Sathya Perla2e588f82011-03-11 02:49:26 +00001425/*********************** Set driver function ***********************/
1426#define CAPABILITY_SW_TIMESTAMPS 2
1427#define CAPABILITY_BE3_NATIVE_ERX_API 4
1428
1429struct be_cmd_req_set_func_cap {
1430 struct be_cmd_req_hdr hdr;
1431 u32 valid_cap_flags;
1432 u32 cap_flags;
1433 u8 rsvd[212];
1434};
1435
1436struct be_cmd_resp_set_func_cap {
1437 struct be_cmd_resp_hdr hdr;
1438 u32 valid_cap_flags;
1439 u32 cap_flags;
1440 u8 rsvd[212];
1441};
1442
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001443/*********************** Function Privileges ***********************/
1444enum {
1445 BE_PRIV_DEFAULT = 0x1,
1446 BE_PRIV_LNKQUERY = 0x2,
1447 BE_PRIV_LNKSTATS = 0x4,
1448 BE_PRIV_LNKMGMT = 0x8,
1449 BE_PRIV_LNKDIAG = 0x10,
1450 BE_PRIV_UTILQUERY = 0x20,
1451 BE_PRIV_FILTMGMT = 0x40,
1452 BE_PRIV_IFACEMGMT = 0x80,
1453 BE_PRIV_VHADM = 0x100,
1454 BE_PRIV_DEVCFG = 0x200,
1455 BE_PRIV_DEVSEC = 0x400
1456};
1457#define MAX_PRIVILEGES (BE_PRIV_VHADM | BE_PRIV_DEVCFG | \
1458 BE_PRIV_DEVSEC)
1459#define MIN_PRIVILEGES BE_PRIV_DEFAULT
1460
1461struct be_cmd_priv_map {
1462 u8 opcode;
1463 u8 subsystem;
1464 u32 priv_mask;
1465};
1466
1467struct be_cmd_req_get_fn_privileges {
1468 struct be_cmd_req_hdr hdr;
1469 u32 rsvd;
1470};
1471
1472struct be_cmd_resp_get_fn_privileges {
1473 struct be_cmd_resp_hdr hdr;
1474 u32 privilege_mask;
1475};
1476
1477
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001478/******************** GET/SET_MACLIST **************************/
1479#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001480struct be_cmd_req_get_mac_list {
1481 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001482 u8 mac_type;
1483 u8 perm_override;
1484 u16 iface_id;
1485 u32 mac_id;
1486 u32 rsvd[3];
1487} __packed;
1488
1489struct get_list_macaddr {
1490 u16 mac_addr_size;
1491 union {
1492 u8 macaddr[6];
1493 struct {
1494 u8 rsvd[2];
1495 u32 mac_id;
1496 } __packed s_mac_id;
1497 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001498} __packed;
1499
1500struct be_cmd_resp_get_mac_list {
1501 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001502 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1503 struct get_list_macaddr macid_macaddr; /* soft mac */
1504 u8 true_mac_count;
1505 u8 pseudo_mac_count;
1506 u8 mac_list_size;
1507 u8 rsvd;
1508 /* perm override mac */
1509 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001510} __packed;
1511
1512struct be_cmd_req_set_mac_list {
1513 struct be_cmd_req_hdr hdr;
1514 u8 mac_count;
1515 u8 rsvd1;
1516 u16 rsvd2;
1517 struct macaddr mac[BE_MAX_MAC];
1518} __packed;
1519
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001520/*********************** HSW Config ***********************/
1521struct amap_set_hsw_context {
1522 u8 interface_id[16];
1523 u8 rsvd0[14];
1524 u8 pvid_valid;
1525 u8 rsvd1;
1526 u8 rsvd2[16];
1527 u8 pvid[16];
1528 u8 rsvd3[32];
1529 u8 rsvd4[32];
1530 u8 rsvd5[32];
1531} __packed;
1532
1533struct be_cmd_req_set_hsw_config {
1534 struct be_cmd_req_hdr hdr;
1535 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1536} __packed;
1537
1538struct be_cmd_resp_set_hsw_config {
1539 struct be_cmd_resp_hdr hdr;
1540 u32 rsvd;
1541};
1542
1543struct amap_get_hsw_req_context {
1544 u8 interface_id[16];
1545 u8 rsvd0[14];
1546 u8 pvid_valid;
1547 u8 pport;
1548} __packed;
1549
1550struct amap_get_hsw_resp_context {
1551 u8 rsvd1[16];
1552 u8 pvid[16];
1553 u8 rsvd2[32];
1554 u8 rsvd3[32];
1555 u8 rsvd4[32];
1556} __packed;
1557
1558struct be_cmd_req_get_hsw_config {
1559 struct be_cmd_req_hdr hdr;
1560 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1561} __packed;
1562
1563struct be_cmd_resp_get_hsw_config {
1564 struct be_cmd_resp_hdr hdr;
1565 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1566 u32 rsvd;
1567};
1568
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001569/******************* get port names ***************/
1570struct be_cmd_req_get_port_name {
1571 struct be_cmd_req_hdr hdr;
1572 u32 rsvd0;
1573};
1574
1575struct be_cmd_resp_get_port_name {
1576 struct be_cmd_req_hdr hdr;
1577 u8 port_name[4];
1578};
1579
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001580/*************** HW Stats Get v1 **********************************/
1581#define BE_TXP_SW_SZ 48
1582struct be_port_rxf_stats_v1 {
1583 u32 rsvd0[12];
1584 u32 rx_crc_errors;
1585 u32 rx_alignment_symbol_errors;
1586 u32 rx_pause_frames;
1587 u32 rx_priority_pause_frames;
1588 u32 rx_control_frames;
1589 u32 rx_in_range_errors;
1590 u32 rx_out_range_errors;
1591 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +00001592 u32 rx_address_filtered;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001593 u32 rx_dropped_too_small;
1594 u32 rx_dropped_too_short;
1595 u32 rx_dropped_header_too_small;
1596 u32 rx_dropped_tcp_length;
1597 u32 rx_dropped_runt;
1598 u32 rsvd1[10];
1599 u32 rx_ip_checksum_errs;
1600 u32 rx_tcp_checksum_errs;
1601 u32 rx_udp_checksum_errs;
1602 u32 rsvd2[7];
1603 u32 rx_switched_unicast_packets;
1604 u32 rx_switched_multicast_packets;
1605 u32 rx_switched_broadcast_packets;
1606 u32 rsvd3[3];
1607 u32 tx_pauseframes;
1608 u32 tx_priority_pauseframes;
1609 u32 tx_controlframes;
1610 u32 rsvd4[10];
1611 u32 rxpp_fifo_overflow_drop;
1612 u32 rx_input_fifo_overflow_drop;
1613 u32 pmem_fifo_overflow_drop;
1614 u32 jabber_events;
1615 u32 rsvd5[3];
1616};
1617
1618
1619struct be_rxf_stats_v1 {
1620 struct be_port_rxf_stats_v1 port[4];
1621 u32 rsvd0[2];
1622 u32 rx_drops_no_pbuf;
1623 u32 rx_drops_no_txpb;
1624 u32 rx_drops_no_erx_descr;
1625 u32 rx_drops_no_tpre_descr;
1626 u32 rsvd1[6];
1627 u32 rx_drops_too_many_frags;
1628 u32 rx_drops_invalid_ring;
1629 u32 forwarded_packets;
1630 u32 rx_drops_mtu;
1631 u32 rsvd2[14];
1632};
1633
1634struct be_erx_stats_v1 {
1635 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1636 u32 rsvd[4];
1637};
1638
1639struct be_hw_stats_v1 {
1640 struct be_rxf_stats_v1 rxf;
1641 u32 rsvd0[BE_TXP_SW_SZ];
1642 struct be_erx_stats_v1 erx;
1643 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001644 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001645};
1646
1647struct be_cmd_req_get_stats_v1 {
1648 struct be_cmd_req_hdr hdr;
1649 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1650};
1651
1652struct be_cmd_resp_get_stats_v1 {
1653 struct be_cmd_resp_hdr hdr;
1654 struct be_hw_stats_v1 hw_stats;
1655};
1656
Somnath Kotur941a77d2012-05-17 22:59:03 +00001657/************** get fat capabilites *******************/
1658#define MAX_MODULES 27
1659#define MAX_MODES 4
1660#define MODE_UART 0
1661#define FW_LOG_LEVEL_DEFAULT 48
1662#define FW_LOG_LEVEL_FATAL 64
1663
1664struct ext_fat_mode {
1665 u8 mode;
1666 u8 rsvd0;
1667 u16 port_mask;
1668 u32 dbg_lvl;
1669 u64 fun_mask;
1670} __packed;
1671
1672struct ext_fat_modules {
1673 u8 modules_str[32];
1674 u32 modules_id;
1675 u32 num_modes;
1676 struct ext_fat_mode trace_lvl[MAX_MODES];
1677} __packed;
1678
1679struct be_fat_conf_params {
1680 u32 max_log_entries;
1681 u32 log_entry_size;
1682 u8 log_type;
1683 u8 max_log_funs;
1684 u8 max_log_ports;
1685 u8 rsvd0;
1686 u32 supp_modes;
1687 u32 num_modules;
1688 struct ext_fat_modules module[MAX_MODULES];
1689} __packed;
1690
1691struct be_cmd_req_get_ext_fat_caps {
1692 struct be_cmd_req_hdr hdr;
1693 u32 parameter_type;
1694};
1695
1696struct be_cmd_resp_get_ext_fat_caps {
1697 struct be_cmd_resp_hdr hdr;
1698 struct be_fat_conf_params get_params;
1699};
1700
1701struct be_cmd_req_set_ext_fat_caps {
1702 struct be_cmd_req_hdr hdr;
1703 struct be_fat_conf_params set_params;
1704};
1705
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001706#define RESOURCE_DESC_SIZE 88
1707#define NIC_RESOURCE_DESC_TYPE_V0 0x41
1708#define NIC_RESOURCE_DESC_TYPE_V1 0x51
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001709#define MAX_RESOURCE_DESC 4
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001710#define MAX_RESOURCE_DESC_V1 32
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001711
1712/* QOS unit number */
1713#define QUN 4
1714/* Immediate */
1715#define IMM 6
1716/* No save */
1717#define NOSV 7
1718
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001719struct be_nic_resource_desc {
1720 u8 desc_type;
1721 u8 desc_len;
1722 u8 rsvd1;
1723 u8 flags;
1724 u8 vf_num;
1725 u8 rsvd2;
1726 u8 pf_num;
1727 u8 rsvd3;
1728 u16 unicast_mac_count;
1729 u8 rsvd4[6];
1730 u16 mcc_count;
1731 u16 vlan_count;
1732 u16 mcast_mac_count;
1733 u16 txq_count;
1734 u16 rq_count;
1735 u16 rssq_count;
1736 u16 lro_count;
1737 u16 cq_count;
1738 u16 toe_conn_count;
1739 u16 eq_count;
1740 u32 rsvd5;
1741 u32 cap_flags;
1742 u8 link_param;
1743 u8 rsvd6[3];
1744 u32 bw_min;
1745 u32 bw_max;
1746 u8 acpi_params;
1747 u8 wol_param;
1748 u16 rsvd7;
1749 u32 rsvd8[3];
1750};
1751
1752struct be_cmd_req_get_func_config {
1753 struct be_cmd_req_hdr hdr;
1754};
1755
1756struct be_cmd_resp_get_func_config {
Kalesh AP28710c52013-04-28 22:21:13 +00001757 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001758 u32 desc_count;
1759 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1760};
1761
1762#define ACTIVE_PROFILE_TYPE 0x2
1763struct be_cmd_req_get_profile_config {
1764 struct be_cmd_req_hdr hdr;
1765 u8 rsvd;
1766 u8 type;
1767 u16 rsvd1;
1768};
1769
1770struct be_cmd_resp_get_profile_config {
1771 struct be_cmd_req_hdr hdr;
1772 u32 desc_count;
1773 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1774};
1775
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001776struct be_cmd_resp_get_profile_config_v1 {
1777 struct be_cmd_req_hdr hdr;
1778 u32 desc_count;
1779 u8 func_param[MAX_RESOURCE_DESC_V1 * RESOURCE_DESC_SIZE];
1780};
1781
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001782struct be_cmd_req_set_profile_config {
1783 struct be_cmd_req_hdr hdr;
1784 u32 rsvd;
1785 u32 desc_count;
1786 struct be_nic_resource_desc nic_desc;
1787};
1788
1789struct be_cmd_resp_set_profile_config {
1790 struct be_cmd_req_hdr hdr;
1791};
1792
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001793struct be_cmd_enable_disable_vf {
1794 struct be_cmd_req_hdr hdr;
1795 u8 enable;
1796 u8 rsvd[3];
1797};
1798
Somnath Kotur68c45a22013-03-14 02:42:07 +00001799struct be_cmd_req_intr_set {
1800 struct be_cmd_req_hdr hdr;
1801 u8 intr_enabled;
1802 u8 rsvd[3];
1803};
1804
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001805static inline bool check_privilege(struct be_adapter *adapter, u32 flags)
1806{
1807 return flags & adapter->cmd_privileges ? true : false;
1808}
1809
Sathya Perla4c876612013-02-03 20:30:11 +00001810/************** Get IFACE LIST *******************/
1811struct be_if_desc {
1812 u32 if_id;
1813 u32 cap_flags;
1814 u32 en_flags;
1815};
1816
1817struct be_cmd_req_get_iface_list {
1818 struct be_cmd_req_hdr hdr;
1819};
1820
1821struct be_cmd_resp_get_iface_list {
1822 struct be_cmd_req_hdr hdr;
1823 u32 if_cnt;
1824 struct be_if_desc if_desc;
1825};
1826
Sathya Perla8788fdc2009-07-27 22:52:03 +00001827extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001828extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001829extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001830 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001831extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001832 u32 if_id, u32 *pmac_id, u32 domain);
1833extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001834 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001835extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001836 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001837extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001838 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001839extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001841extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001843 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001844extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001845 struct be_queue_info *mccq,
1846 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001847extern int be_cmd_txq_create(struct be_adapter *adapter,
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001848 struct be_tx_obj *txo);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001849extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001850 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001851 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001852extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001853 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001854extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1855 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001856extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1857 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001858extern int be_cmd_reset(struct be_adapter *adapter);
1859extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001860 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001861extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1862 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001863extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1864 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001865
Sathya Perla8788fdc2009-07-27 22:52:03 +00001866extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1867extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868 u16 *vtag_array, u32 num, bool untagged,
1869 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001870extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001871extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001873extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001874 u32 *tx_fc, u32 *rx_fc);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001875extern int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1876 u32 *function_mode, u32 *function_caps, u16 *asic_rev);
sarveshwarb14074ea2009-08-05 13:05:24 -07001877extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001878extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Suresh Reddy594ad542013-04-25 23:03:20 +00001879 u32 rss_hash_opts, u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001880extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001881extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1882 u8 port_num, u8 beacon, u8 status, u8 state);
1883extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1884 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001885extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1886 struct be_dma_mem *cmd, u32 flash_oper,
1887 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001888extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001889 struct be_dma_mem *cmd,
1890 u32 data_size, u32 data_offset,
1891 const char *obj_name,
1892 u32 *data_written, u8 *change_status,
1893 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001894int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1895 u32 data_size, u32 data_offset, const char *obj_name,
1896 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001897int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1898 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001899extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1900 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001901extern int be_cmd_fw_init(struct be_adapter *adapter);
1902extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001903extern void be_async_mcc_enable(struct be_adapter *adapter);
1904extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001905extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1906 u32 loopback_type, u32 pkt_size,
1907 u32 num_pkts, u64 pattern);
1908extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1909 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001910extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1911 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001912extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1913 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001914extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001915extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001916extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001917extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001918extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001919extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001920extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1921extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001922extern int be_cmd_get_fn_privileges(struct be_adapter *adapter,
1923 u32 *privilege, u32 domain);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001924extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1925 bool *pmac_id_active, u32 *pmac_id,
1926 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001927extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1928 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001929extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1930 u32 domain, u16 intf_id);
1931extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1932 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001933extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001934extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1935 struct be_dma_mem *cmd);
1936extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1937 struct be_dma_mem *cmd,
1938 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001939extern int lancer_wait_ready(struct be_adapter *adapter);
Somnath Kotur5c510812013-05-30 02:52:23 +00001940extern int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask);
1941extern int lancer_initiate_dump(struct be_adapter *adapter);
1942extern bool dump_present(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001943extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001944extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001945extern int be_cmd_get_func_config(struct be_adapter *adapter);
1946extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00001947 u16 *txq_count, u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001948
1949extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1950 u8 domain);
Sathya Perla4c876612013-02-03 20:30:11 +00001951extern int be_cmd_get_if_id(struct be_adapter *adapter,
1952 struct be_vf_cfg *vf_cfg, int vf_num);
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00001953extern int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain);
Somnath Kotur68c45a22013-03-14 02:42:07 +00001954extern int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable);