blob: 978d32944c8047bf4c4ab3d849d2acc39b8dfb5a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
Jeff Kirsher0ab75ae2013-12-06 06:28:43 -080029 * along with this program; if not, see <http://www.gnu.org/licenses/>.
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 * Known bugs:
32 * We suspect that on some hardware no TX done interrupts are generated.
33 * This means recovery from netif_stop_queue only happens if the hw timer
34 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
35 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
36 * If your hardware reliably generates tx done interrupts, then you can remove
37 * DEV_NEED_TIMERIRQ from the driver_data flags.
38 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
39 * superfluous timer interrupts from the nic.
40 */
Joe Perches294a5542010-11-29 07:41:56 +000041
42#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
43
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000044#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#define DRV_NAME "forcedeth"
46
47#include <linux/module.h>
48#include <linux/types.h>
49#include <linux/pci.h>
50#include <linux/interrupt.h>
51#include <linux/netdevice.h>
52#include <linux/etherdevice.h>
53#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040054#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <linux/spinlock.h>
56#include <linux/ethtool.h>
57#include <linux/timer.h>
58#include <linux/skbuff.h>
59#include <linux/mii.h>
60#include <linux/random.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020061#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080062#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090063#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000064#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040065#include <linux/prefetch.h>
david decotignyf5d827a2011-11-16 12:15:13 +000066#include <linux/u64_stats_sync.h>
67#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Stephen Hemmingerbea33482007-10-03 16:41:36 -070071#define TX_WORK_PER_LOOP 64
72#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/*
75 * Hardware access:
76 */
77
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000078#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
79#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
80#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
81#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
82#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
83#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
84#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
85#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
86#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
87#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070088#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
89#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
90#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
91#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000092#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
100#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
101#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
102#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
103#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
104#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106enum {
107 NvRegIrqStatus = 0x000,
108#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800109#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 NvRegIrqMask = 0x004,
111#define NVREG_IRQ_RX_ERROR 0x0001
112#define NVREG_IRQ_RX 0x0002
113#define NVREG_IRQ_RX_NOBUF 0x0004
114#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200115#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116#define NVREG_IRQ_TIMER 0x0020
117#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500118#define NVREG_IRQ_RX_FORCED 0x0080
119#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800120#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500121#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400122#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500123#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
124#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500125#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 NvRegUnknownSetupReg6 = 0x008,
128#define NVREG_UNKSETUP6_VAL 3
129
130/*
131 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
132 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
133 */
134 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000135#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500136#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500137 NvRegMSIMap0 = 0x020,
138 NvRegMSIMap1 = 0x024,
139 NvRegMSIIrqMask = 0x030,
140#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400142#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define NVREG_MISC1_HD 0x02
144#define NVREG_MISC1_FORCE 0x3b0f3c
145
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500146 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400147#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 NvRegTransmitterControl = 0x084,
149#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500150#define NVREG_XMITCTL_MGMT_ST 0x40000000
151#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
152#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
153#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
154#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
155#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
156#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
157#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
158#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500159#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800160#define NVREG_XMITCTL_DATA_START 0x00100000
161#define NVREG_XMITCTL_DATA_READY 0x00010000
162#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 NvRegTransmitterStatus = 0x088,
164#define NVREG_XMITSTAT_BUSY 0x01
165
166 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400167#define NVREG_PFF_PAUSE_RX 0x08
168#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define NVREG_PFF_PROMISC 0x80
170#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400171#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173 NvRegOffloadConfig = 0x90,
174#define NVREG_OFFLOAD_HOMEPHY 0x601
175#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
176 NvRegReceiverControl = 0x094,
177#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500178#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 NvRegReceiverStatus = 0x98,
180#define NVREG_RCVSTAT_BUSY 0x01
181
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700182 NvRegSlotTime = 0x9c,
183#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
184#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000185#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700186#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400190 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500191#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
192#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
193#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
194#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
196#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400197 NvRegRxDeferral = 0xA4,
198#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 NvRegMacAddrA = 0xA8,
200 NvRegMacAddrB = 0xAC,
201 NvRegMulticastAddrA = 0xB0,
202#define NVREG_MCASTADDRA_FORCE 0x01
203 NvRegMulticastAddrB = 0xB4,
204 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500205#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209 NvRegPhyInterface = 0xC0,
210#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700211 NvRegBackOffControl = 0xC4,
212#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
213#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
214#define NVREG_BKOFFCTRL_SELECT 24
215#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 NvRegTxRingPhysAddr = 0x100,
218 NvRegRxRingPhysAddr = 0x104,
219 NvRegRingSizes = 0x108,
220#define NVREG_RINGSZ_TXSHIFT 0
221#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400222 NvRegTransmitPoll = 0x10c,
223#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 NvRegLinkSpeed = 0x110,
225#define NVREG_LINKSPEED_FORCE 0x10000
226#define NVREG_LINKSPEED_10 1000
227#define NVREG_LINKSPEED_100 100
228#define NVREG_LINKSPEED_1000 50
229#define NVREG_LINKSPEED_MASK (0xFFF)
230 NvRegUnknownSetupReg5 = 0x130,
231#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400232 NvRegTxWatermark = 0x13c,
233#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
234#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
235#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 NvRegTxRxControl = 0x144,
237#define NVREG_TXRXCTL_KICK 0x0001
238#define NVREG_TXRXCTL_BIT1 0x0002
239#define NVREG_TXRXCTL_BIT2 0x0004
240#define NVREG_TXRXCTL_IDLE 0x0008
241#define NVREG_TXRXCTL_RESET 0x0010
242#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400243#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500244#define NVREG_TXRXCTL_DESC_2 0x002100
245#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500246#define NVREG_TXRXCTL_VLANSTRIP 0x00040
247#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500248 NvRegTxRingPhysAddrHigh = 0x148,
249 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400250 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500251#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
252#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
253#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
254#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400255 NvRegTxPauseFrameLimit = 0x174,
256#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 NvRegMIIStatus = 0x180,
258#define NVREG_MIISTAT_ERROR 0x0001
259#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500260#define NVREG_MIISTAT_MASK_RW 0x0007
261#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500262 NvRegMIIMask = 0x184,
263#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 NvRegAdapterControl = 0x188,
266#define NVREG_ADAPTCTL_START 0x02
267#define NVREG_ADAPTCTL_LINKUP 0x04
268#define NVREG_ADAPTCTL_PHYVALID 0x40000
269#define NVREG_ADAPTCTL_RUNNING 0x100000
270#define NVREG_ADAPTCTL_PHYSHIFT 24
271 NvRegMIISpeed = 0x18c,
272#define NVREG_MIISPEED_BIT8 (1<<8)
273#define NVREG_MIIDELAY 5
274 NvRegMIIControl = 0x190,
275#define NVREG_MIICTL_INUSE 0x08000
276#define NVREG_MIICTL_WRITE 0x00400
277#define NVREG_MIICTL_ADDRSHIFT 5
278 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400279 NvRegTxUnicast = 0x1a0,
280 NvRegTxMulticast = 0x1a4,
281 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 NvRegWakeUpFlags = 0x200,
283#define NVREG_WAKEUPFLAGS_VAL 0x7770
284#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
285#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
286#define NVREG_WAKEUPFLAGS_D3SHIFT 12
287#define NVREG_WAKEUPFLAGS_D2SHIFT 8
288#define NVREG_WAKEUPFLAGS_D1SHIFT 4
289#define NVREG_WAKEUPFLAGS_D0SHIFT 0
290#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
291#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
292#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
293#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
294
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800295 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000296#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitVersion = 0x208,
298#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 NvRegPowerCap = 0x268,
300#define NVREG_POWERCAP_D3SUPP (1<<30)
301#define NVREG_POWERCAP_D2SUPP (1<<26)
302#define NVREG_POWERCAP_D1SUPP (1<<25)
303 NvRegPowerState = 0x26c,
304#define NVREG_POWERSTATE_POWEREDUP 0x8000
305#define NVREG_POWERSTATE_VALID 0x0100
306#define NVREG_POWERSTATE_MASK 0x0003
307#define NVREG_POWERSTATE_D0 0x0000
308#define NVREG_POWERSTATE_D1 0x0001
309#define NVREG_POWERSTATE_D2 0x0002
310#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800311 NvRegMgmtUnitControl = 0x278,
312#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400313 NvRegTxCnt = 0x280,
314 NvRegTxZeroReXmt = 0x284,
315 NvRegTxOneReXmt = 0x288,
316 NvRegTxManyReXmt = 0x28c,
317 NvRegTxLateCol = 0x290,
318 NvRegTxUnderflow = 0x294,
319 NvRegTxLossCarrier = 0x298,
320 NvRegTxExcessDef = 0x29c,
321 NvRegTxRetryErr = 0x2a0,
322 NvRegRxFrameErr = 0x2a4,
323 NvRegRxExtraByte = 0x2a8,
324 NvRegRxLateCol = 0x2ac,
325 NvRegRxRunt = 0x2b0,
326 NvRegRxFrameTooLong = 0x2b4,
327 NvRegRxOverflow = 0x2b8,
328 NvRegRxFCSErr = 0x2bc,
329 NvRegRxFrameAlignErr = 0x2c0,
330 NvRegRxLenErr = 0x2c4,
331 NvRegRxUnicast = 0x2c8,
332 NvRegRxMulticast = 0x2cc,
333 NvRegRxBroadcast = 0x2d0,
334 NvRegTxDef = 0x2d4,
335 NvRegTxFrame = 0x2d8,
336 NvRegRxCnt = 0x2dc,
337 NvRegTxPause = 0x2e0,
338 NvRegRxPause = 0x2e4,
339 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500340 NvRegVlanControl = 0x300,
341#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500342 NvRegMSIXMap0 = 0x3e0,
343 NvRegMSIXMap1 = 0x3e4,
344 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400345
346 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400347#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400348#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400349#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000350#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351};
352
353/* Big endian: should work, but is untested */
354struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700355 __le32 buf;
356 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357};
358
Manfred Spraulee733622005-07-31 18:32:26 +0200359struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700360 __le32 bufhigh;
361 __le32 buflow;
362 __le32 txvlan;
363 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200364};
365
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700366union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000367 struct ring_desc *orig;
368 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700369};
Manfred Spraulee733622005-07-31 18:32:26 +0200370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371#define FLAG_MASK_V1 0xffff0000
372#define FLAG_MASK_V2 0xffffc000
373#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
374#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
375
376#define NV_TX_LASTPACKET (1<<16)
377#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700378#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200379#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380#define NV_TX_DEFERRED (1<<26)
381#define NV_TX_CARRIERLOST (1<<27)
382#define NV_TX_LATECOLLISION (1<<28)
383#define NV_TX_UNDERFLOW (1<<29)
384#define NV_TX_ERROR (1<<30)
385#define NV_TX_VALID (1<<31)
386
387#define NV_TX2_LASTPACKET (1<<29)
388#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700389#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200390#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391#define NV_TX2_DEFERRED (1<<25)
392#define NV_TX2_CARRIERLOST (1<<26)
393#define NV_TX2_LATECOLLISION (1<<27)
394#define NV_TX2_UNDERFLOW (1<<28)
395/* error and valid are the same for both */
396#define NV_TX2_ERROR (1<<30)
397#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400398#define NV_TX2_TSO (1<<28)
399#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800400#define NV_TX2_TSO_MAX_SHIFT 14
401#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400402#define NV_TX2_CHECKSUM_L3 (1<<27)
403#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500405#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
406
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407#define NV_RX_DESCRIPTORVALID (1<<16)
408#define NV_RX_MISSEDFRAME (1<<17)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200409#define NV_RX_SUBTRACT1 (1<<18)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410#define NV_RX_ERROR1 (1<<23)
411#define NV_RX_ERROR2 (1<<24)
412#define NV_RX_ERROR3 (1<<25)
413#define NV_RX_ERROR4 (1<<26)
414#define NV_RX_CRCERR (1<<27)
415#define NV_RX_OVERFLOW (1<<28)
416#define NV_RX_FRAMINGERR (1<<29)
417#define NV_RX_ERROR (1<<30)
418#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400419#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500422#define NV_RX2_CHECKSUM_IP (0x10000000)
423#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
424#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425#define NV_RX2_DESCRIPTORVALID (1<<29)
Antonio Ospitecef33c82014-06-04 14:03:47 +0200426#define NV_RX2_SUBTRACT1 (1<<25)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_ERROR1 (1<<18)
428#define NV_RX2_ERROR2 (1<<19)
429#define NV_RX2_ERROR3 (1<<20)
430#define NV_RX2_ERROR4 (1<<21)
431#define NV_RX2_CRCERR (1<<22)
432#define NV_RX2_OVERFLOW (1<<23)
433#define NV_RX2_FRAMINGERR (1<<24)
434/* error and avail are the same for both */
435#define NV_RX2_ERROR (1<<30)
436#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400437#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500439#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
440#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
441
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300442/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000443#define NV_PCI_REGSZ_VER1 0x270
444#define NV_PCI_REGSZ_VER2 0x2d4
445#define NV_PCI_REGSZ_VER3 0x604
446#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447
448/* various timeout delays: all in usec */
449#define NV_TXRX_RESET_DELAY 4
450#define NV_TXSTOP_DELAY1 10
451#define NV_TXSTOP_DELAY1MAX 500000
452#define NV_TXSTOP_DELAY2 100
453#define NV_RXSTOP_DELAY1 10
454#define NV_RXSTOP_DELAY1MAX 500000
455#define NV_RXSTOP_DELAY2 100
456#define NV_SETUP5_DELAY 5
457#define NV_SETUP5_DELAYMAX 50000
458#define NV_POWERUP_DELAY 5
459#define NV_POWERUP_DELAYMAX 5000
460#define NV_MIIBUSY_DELAY 50
461#define NV_MIIPHY_DELAY 10
462#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400463#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464
465#define NV_WAKEUPPATTERNS 5
466#define NV_WAKEUPMASKENTRIES 4
467
468/* General driver defaults */
469#define NV_WATCHDOG_TIMEO (5*HZ)
470
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000471#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400472#define TX_RING_DEFAULT 256
473#define RX_RING_MIN 128
474#define TX_RING_MIN 64
475#define RING_MAX_DESC_VER_1 1024
476#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200479#define NV_RX_HEADERS (64)
480/* even more slack. */
481#define NV_RX_ALLOC_PAD (64)
482
483/* maximum mtu size */
484#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
485#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
487#define OOM_REFILL (1+HZ/20)
488#define POLL_WAIT (1+HZ/100)
489#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400490#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400492/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400494 * The nic supports three different descriptor types:
495 * - DESC_VER_1: Original
496 * - DESC_VER_2: support for jumbo frames.
497 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400499#define DESC_VER_1 1
500#define DESC_VER_2 2
501#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
503/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400504#define PHY_OUI_MARVELL 0x5043
505#define PHY_OUI_CICADA 0x03f1
506#define PHY_OUI_VITESSE 0x01c1
507#define PHY_OUI_REALTEK 0x0732
508#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509#define PHYID1_OUI_MASK 0x03ff
510#define PHYID1_OUI_SHFT 6
511#define PHYID2_OUI_MASK 0xfc00
512#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400513#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400514#define PHY_MODEL_REALTEK_8211 0x0110
515#define PHY_REV_MASK 0x0001
516#define PHY_REV_REALTEK_8211B 0x0000
517#define PHY_REV_REALTEK_8211C 0x0001
518#define PHY_MODEL_REALTEK_8201 0x0200
519#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400520#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400521#define PHY_CICADA_INIT1 0x0f000
522#define PHY_CICADA_INIT2 0x0e00
523#define PHY_CICADA_INIT3 0x01000
524#define PHY_CICADA_INIT4 0x0200
525#define PHY_CICADA_INIT5 0x0004
526#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400527#define PHY_VITESSE_INIT_REG1 0x1f
528#define PHY_VITESSE_INIT_REG2 0x10
529#define PHY_VITESSE_INIT_REG3 0x11
530#define PHY_VITESSE_INIT_REG4 0x12
531#define PHY_VITESSE_INIT_MSK1 0xc
532#define PHY_VITESSE_INIT_MSK2 0x0180
533#define PHY_VITESSE_INIT1 0x52b5
534#define PHY_VITESSE_INIT2 0xaf8a
535#define PHY_VITESSE_INIT3 0x8
536#define PHY_VITESSE_INIT4 0x8f8a
537#define PHY_VITESSE_INIT5 0xaf86
538#define PHY_VITESSE_INIT6 0x8f86
539#define PHY_VITESSE_INIT7 0xaf82
540#define PHY_VITESSE_INIT8 0x0100
541#define PHY_VITESSE_INIT9 0x8f82
542#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400543#define PHY_REALTEK_INIT_REG1 0x1f
544#define PHY_REALTEK_INIT_REG2 0x19
545#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400546#define PHY_REALTEK_INIT_REG4 0x14
547#define PHY_REALTEK_INIT_REG5 0x18
548#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400549#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400550#define PHY_REALTEK_INIT1 0x0000
551#define PHY_REALTEK_INIT2 0x8e00
552#define PHY_REALTEK_INIT3 0x0001
553#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400554#define PHY_REALTEK_INIT5 0xfb54
555#define PHY_REALTEK_INIT6 0xf5c7
556#define PHY_REALTEK_INIT7 0x1000
557#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400558#define PHY_REALTEK_INIT9 0x0008
559#define PHY_REALTEK_INIT10 0x0005
560#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400561#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563#define PHY_GIGABIT 0x0100
564
565#define PHY_TIMEOUT 0x1
566#define PHY_ERROR 0x2
567
568#define PHY_100 0x1
569#define PHY_1000 0x2
570#define PHY_HALF 0x100
571
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400572#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
573#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
574#define NV_PAUSEFRAME_RX_ENABLE 0x0004
575#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400576#define NV_PAUSEFRAME_RX_REQ 0x0010
577#define NV_PAUSEFRAME_TX_REQ 0x0020
578#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500580/* MSI/MSI-X defines */
581#define NV_MSI_X_MAX_VECTORS 8
582#define NV_MSI_X_VECTORS_MASK 0x000f
583#define NV_MSI_CAPABLE 0x0010
584#define NV_MSI_X_CAPABLE 0x0020
585#define NV_MSI_ENABLED 0x0040
586#define NV_MSI_X_ENABLED 0x0080
587
588#define NV_MSI_X_VECTOR_ALL 0x0
589#define NV_MSI_X_VECTOR_RX 0x0
590#define NV_MSI_X_VECTOR_TX 0x1
591#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800593#define NV_MSI_PRIV_OFFSET 0x68
594#define NV_MSI_PRIV_VALUE 0xffffffff
595
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500596#define NV_RESTART_TX 0x1
597#define NV_RESTART_RX 0x2
598
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500599#define NV_TX_LIMIT_COUNT 16
600
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000601#define NV_DYNAMIC_THRESHOLD 4
602#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
603
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400604/* statistics */
605struct nv_ethtool_str {
606 char name[ETH_GSTRING_LEN];
607};
608
609static const struct nv_ethtool_str nv_estats_str[] = {
david decotigny674aee32011-11-16 12:15:07 +0000610 { "tx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400611 { "tx_zero_rexmt" },
612 { "tx_one_rexmt" },
613 { "tx_many_rexmt" },
614 { "tx_late_collision" },
615 { "tx_fifo_errors" },
616 { "tx_carrier_errors" },
617 { "tx_excess_deferral" },
618 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400619 { "rx_frame_error" },
620 { "rx_extra_byte" },
621 { "rx_late_collision" },
622 { "rx_runt" },
623 { "rx_frame_too_long" },
624 { "rx_over_errors" },
625 { "rx_crc_errors" },
626 { "rx_frame_align_error" },
627 { "rx_length_error" },
628 { "rx_unicast" },
629 { "rx_multicast" },
630 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400631 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500632 { "rx_errors_total" },
633 { "tx_errors_total" },
634
635 /* version 2 stats */
636 { "tx_deferral" },
637 { "tx_packets" },
david decotigny674aee32011-11-16 12:15:07 +0000638 { "rx_bytes" }, /* includes Ethernet FCS CRC */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500639 { "tx_pause" },
640 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400641 { "rx_drop_frame" },
642
643 /* version 3 stats */
644 { "tx_unicast" },
645 { "tx_multicast" },
646 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400647};
648
649struct nv_ethtool_stats {
david decotigny674aee32011-11-16 12:15:07 +0000650 u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400651 u64 tx_zero_rexmt;
652 u64 tx_one_rexmt;
653 u64 tx_many_rexmt;
654 u64 tx_late_collision;
655 u64 tx_fifo_errors;
656 u64 tx_carrier_errors;
657 u64 tx_excess_deferral;
658 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400659 u64 rx_frame_error;
660 u64 rx_extra_byte;
661 u64 rx_late_collision;
662 u64 rx_runt;
663 u64 rx_frame_too_long;
664 u64 rx_over_errors;
665 u64 rx_crc_errors;
666 u64 rx_frame_align_error;
667 u64 rx_length_error;
668 u64 rx_unicast;
669 u64 rx_multicast;
670 u64 rx_broadcast;
david decotigny674aee32011-11-16 12:15:07 +0000671 u64 rx_packets; /* should be ifconfig->rx_packets */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400672 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500673 u64 tx_errors_total;
674
675 /* version 2 stats */
676 u64 tx_deferral;
david decotigny674aee32011-11-16 12:15:07 +0000677 u64 tx_packets; /* should be ifconfig->tx_packets */
678 u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500679 u64 tx_pause;
680 u64 rx_pause;
681 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400682
683 /* version 3 stats */
684 u64 tx_unicast;
685 u64 tx_multicast;
686 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400687};
688
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400689#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
690#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500691#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
692
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400693/* diagnostics */
694#define NV_TEST_COUNT_BASE 3
695#define NV_TEST_COUNT_EXTENDED 4
696
697static const struct nv_ethtool_str nv_etests_str[] = {
698 { "link (online/offline)" },
699 { "register (offline) " },
700 { "interrupt (offline) " },
701 { "loopback (offline) " }
702};
703
704struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000705 __u32 reg;
706 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400707};
708
709static const struct register_test nv_registers_test[] = {
710 { NvRegUnknownSetupReg6, 0x01 },
711 { NvRegMisc1, 0x03c },
712 { NvRegOffloadConfig, 0x03ff },
713 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400714 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400715 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000716 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717};
718
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500719struct nv_skb_map {
720 struct sk_buff *skb;
721 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000722 unsigned int dma_len:31;
723 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500724 struct ring_desc_ex *first_tx_desc;
725 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500726};
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728/*
729 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800730 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 * critical parts:
732 * - rx is (pseudo-) lockless: it relies on the single-threading provided
733 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700734 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800735 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
david decotignyf5d827a2011-11-16 12:15:13 +0000737 *
738 * Hardware stats updates are protected by hwstats_lock:
739 * - updated by nv_do_stats_poll (timer). This is meant to avoid
740 * integer wraparound in the NIC stats registers, at low frequency
741 * (0.1 Hz)
742 * - updated by nv_get_ethtool_stats + nv_get_stats64
743 *
744 * Software stats are accessed only through 64b synchronization points
745 * and are not subject to other synchronization techniques (single
746 * update thread on the TX or RX paths).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 */
748
749/* in dev: base, irq */
750struct fe_priv {
751 spinlock_t lock;
752
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700753 struct net_device *dev;
754 struct napi_struct napi;
755
david decotignyf5d827a2011-11-16 12:15:13 +0000756 /* hardware stats are updated in syscall and timer */
757 spinlock_t hwstats_lock;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400758 struct nv_ethtool_stats estats;
david decotignyf5d827a2011-11-16 12:15:13 +0000759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 int in_shutdown;
761 u32 linkspeed;
762 int duplex;
763 int autoneg;
764 int fixed_mode;
765 int phyaddr;
766 int wolenabled;
767 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400768 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400769 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400771 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500772 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000773 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 /* General data: RO fields */
776 dma_addr_t ring_addr;
777 struct pci_dev *pci_dev;
778 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000779 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 u32 irqmask;
781 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400782 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500783 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400784 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400785 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400786 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500787 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800788 int mgmt_version;
789 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
791 void __iomem *base;
792
793 /* rx specific fields.
794 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
795 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500796 union ring_type get_rx, put_rx, first_rx, last_rx;
797 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
798 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
799 struct nv_skb_map *rx_skb;
800
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700801 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200803 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 struct timer_list oom_kick;
805 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400806 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500807 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400808 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
david decotignyf5d827a2011-11-16 12:15:13 +0000810 /* RX software stats */
811 struct u64_stats_sync swstats_rx_syncp;
812 u64 stat_rx_packets;
813 u64 stat_rx_bytes; /* not always available in HW */
814 u64 stat_rx_missed_errors;
david decotigny0a1f2222011-11-16 12:15:14 +0000815 u64 stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +0000816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 /* media detection workaround.
818 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
819 */
820 int need_linktimer;
821 unsigned long link_timeout;
822 /*
823 * tx specific fields.
824 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500825 union ring_type get_tx, put_tx, first_tx, last_tx;
826 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
827 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
828 struct nv_skb_map *tx_skb;
829
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700830 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400832 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500833 int tx_limit;
834 u32 tx_pkts_in_progress;
835 struct nv_skb_map *tx_change_owner;
836 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500837 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500838
david decotignyf5d827a2011-11-16 12:15:13 +0000839 /* TX software stats */
840 struct u64_stats_sync swstats_tx_syncp;
841 u64 stat_tx_packets; /* not always available in HW */
842 u64 stat_tx_bytes;
843 u64 stat_tx_dropped;
844
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500845 /* msi/msi-x fields */
846 u32 msi_flags;
847 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400848
849 /* flow control */
850 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200851
852 /* power saved state */
853 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800854
855 /* for different msi-x irq type */
856 char name_rx[IFNAMSIZ + 3]; /* -rx */
857 char name_tx[IFNAMSIZ + 3]; /* -tx */
858 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859};
860
861/*
862 * Maximum number of loops until we assume that a bit in the irq mask
863 * is stuck. Overridable with module param.
864 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000865static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500867/*
868 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400869 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500870 * Throughput Mode: Every tx and rx packet will generate an interrupt.
871 * CPU Mode: Interrupts are controlled by a timer.
872 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400873enum {
874 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000875 NV_OPTIMIZATION_MODE_CPU,
876 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000878static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500879
880/*
881 * Poll interval for timer irq
882 *
883 * This interval determines how frequent an interrupt is generated.
884 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
885 * Min = 0, and Max = 65535
886 */
887static int poll_interval = -1;
888
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500889/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400890 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500891 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400892enum {
893 NV_MSI_INT_DISABLED,
894 NV_MSI_INT_ENABLED
895};
896static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500897
898/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400899 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500900 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400901enum {
902 NV_MSIX_INT_DISABLED,
903 NV_MSIX_INT_ENABLED
904};
Yinghai Lu39482792009-02-06 01:31:12 -0800905static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400906
907/*
908 * DMA 64bit
909 */
910enum {
911 NV_DMA_64BIT_DISABLED,
912 NV_DMA_64BIT_ENABLED
913};
914static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500915
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400916/*
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +0000917 * Debug output control for tx_timeout
918 */
919static bool debug_tx_timeout = false;
920
921/*
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400922 * Crossover Detection
923 * Realtek 8201 phy + some OEM boards do not work properly.
924 */
925enum {
926 NV_CROSSOVER_DETECTION_DISABLED,
927 NV_CROSSOVER_DETECTION_ENABLED
928};
929static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
930
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700931/*
932 * Power down phy when interface is down (persists through reboot;
933 * older Linux and other OSes may not power it up again)
934 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000935static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937static inline struct fe_priv *get_nvpriv(struct net_device *dev)
938{
939 return netdev_priv(dev);
940}
941
942static inline u8 __iomem *get_hwbase(struct net_device *dev)
943{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400944 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945}
946
947static inline void pci_push(u8 __iomem *base)
948{
949 /* force out pending posted writes */
950 readl(base);
951}
952
953static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
954{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700955 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
957}
958
Manfred Spraulee733622005-07-31 18:32:26 +0200959static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
960{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700961 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200962}
963
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400964static bool nv_optimized(struct fe_priv *np)
965{
966 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
967 return false;
968 return true;
969}
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000972 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973{
974 u8 __iomem *base = get_hwbase(dev);
975
976 pci_push(base);
977 do {
978 udelay(delay);
979 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000980 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 } while ((readl(base + offset) & mask) != target);
983 return 0;
984}
985
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986#define NV_SETUP_RX_RING 0x01
987#define NV_SETUP_TX_RING 0x02
988
Al Viro5bb7ea22007-12-09 16:06:41 +0000989static inline u32 dma_low(dma_addr_t addr)
990{
991 return addr;
992}
993
994static inline u32 dma_high(dma_addr_t addr)
995{
996 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
997}
998
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500999static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
1000{
1001 struct fe_priv *np = get_nvpriv(dev);
1002 u8 __iomem *base = get_hwbase(dev);
1003
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001004 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00001005 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +00001006 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001007 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +00001008 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001009 } else {
1010 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +00001011 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
1012 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001013 }
1014 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +00001015 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
1016 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05001017 }
1018 }
1019}
1020
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001021static void free_rings(struct net_device *dev)
1022{
1023 struct fe_priv *np = get_nvpriv(dev);
1024
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001025 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001026 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001027 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1028 np->rx_ring.orig, np->ring_addr);
1029 } else {
1030 if (np->rx_ring.ex)
1031 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1032 np->rx_ring.ex, np->ring_addr);
1033 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001034 kfree(np->rx_skb);
1035 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001036}
1037
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001038static int using_multi_irqs(struct net_device *dev)
1039{
1040 struct fe_priv *np = get_nvpriv(dev);
1041
1042 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1043 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1044 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1045 return 0;
1046 else
1047 return 1;
1048}
1049
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001050static void nv_txrx_gate(struct net_device *dev, bool gate)
1051{
1052 struct fe_priv *np = get_nvpriv(dev);
1053 u8 __iomem *base = get_hwbase(dev);
1054 u32 powerstate;
1055
1056 if (!np->mac_in_use &&
1057 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1058 powerstate = readl(base + NvRegPowerState2);
1059 if (gate)
1060 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1061 else
1062 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1063 writel(powerstate, base + NvRegPowerState2);
1064 }
1065}
1066
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001067static void nv_enable_irq(struct net_device *dev)
1068{
1069 struct fe_priv *np = get_nvpriv(dev);
1070
1071 if (!using_multi_irqs(dev)) {
1072 if (np->msi_flags & NV_MSI_X_ENABLED)
1073 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1074 else
Manfred Spraula7475902007-10-17 21:52:33 +02001075 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001076 } else {
1077 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1078 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1079 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1080 }
1081}
1082
1083static void nv_disable_irq(struct net_device *dev)
1084{
1085 struct fe_priv *np = get_nvpriv(dev);
1086
1087 if (!using_multi_irqs(dev)) {
1088 if (np->msi_flags & NV_MSI_X_ENABLED)
1089 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1090 else
Manfred Spraula7475902007-10-17 21:52:33 +02001091 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001092 } else {
1093 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1094 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1095 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1096 }
1097}
1098
1099/* In MSIX mode, a write to irqmask behaves as XOR */
1100static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1101{
1102 u8 __iomem *base = get_hwbase(dev);
1103
1104 writel(mask, base + NvRegIrqMask);
1105}
1106
1107static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1108{
1109 struct fe_priv *np = get_nvpriv(dev);
1110 u8 __iomem *base = get_hwbase(dev);
1111
1112 if (np->msi_flags & NV_MSI_X_ENABLED) {
1113 writel(mask, base + NvRegIrqMask);
1114 } else {
1115 if (np->msi_flags & NV_MSI_ENABLED)
1116 writel(0, base + NvRegMSIIrqMask);
1117 writel(0, base + NvRegIrqMask);
1118 }
1119}
1120
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001121static void nv_napi_enable(struct net_device *dev)
1122{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001123 struct fe_priv *np = get_nvpriv(dev);
1124
1125 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001126}
1127
1128static void nv_napi_disable(struct net_device *dev)
1129{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001130 struct fe_priv *np = get_nvpriv(dev);
1131
1132 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001133}
1134
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135#define MII_READ (-1)
1136/* mii_rw: read/write a register on the PHY.
1137 *
1138 * Caller must guarantee serialization
1139 */
1140static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1141{
1142 u8 __iomem *base = get_hwbase(dev);
1143 u32 reg;
1144 int retval;
1145
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001146 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 reg = readl(base + NvRegMIIControl);
1149 if (reg & NVREG_MIICTL_INUSE) {
1150 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1151 udelay(NV_MIIBUSY_DELAY);
1152 }
1153
1154 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1155 if (value != MII_READ) {
1156 writel(value, base + NvRegMIIData);
1157 reg |= NVREG_MIICTL_WRITE;
1158 }
1159 writel(reg, base + NvRegMIIControl);
1160
1161 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001162 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 retval = -1;
1164 } else if (value != MII_READ) {
1165 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 retval = 0;
1167 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 retval = -1;
1169 } else {
1170 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 }
1172
1173 return retval;
1174}
1175
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001176static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001178 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 u32 miicontrol;
1180 unsigned int tries = 0;
1181
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001182 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001183 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186 /* wait for 500ms */
1187 msleep(500);
1188
1189 /* must wait till reset is deasserted */
1190 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001191 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1193 /* FIXME: 100 tries seem excessive */
1194 if (tries++ > 100)
1195 return -1;
1196 }
1197 return 0;
1198}
1199
Joe Perchesc41d41e2010-11-29 07:41:58 +00001200static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1201{
1202 static const struct {
1203 int reg;
1204 int init;
1205 } ri[] = {
1206 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1207 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1208 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1209 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1210 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1211 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1212 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1213 };
1214 int i;
1215
1216 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001217 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001218 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001219 }
1220
1221 return 0;
1222}
1223
Joe Perchescd663282010-11-29 07:41:59 +00001224static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1225{
1226 u32 reg;
1227 u8 __iomem *base = get_hwbase(dev);
1228 u32 powerstate = readl(base + NvRegPowerState2);
1229
1230 /* need to perform hw phy reset */
1231 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1232 writel(powerstate, base + NvRegPowerState2);
1233 msleep(25);
1234
1235 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1236 writel(powerstate, base + NvRegPowerState2);
1237 msleep(25);
1238
1239 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1240 reg |= PHY_REALTEK_INIT9;
1241 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1242 return PHY_ERROR;
1243 if (mii_rw(dev, np->phyaddr,
1244 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1245 return PHY_ERROR;
1246 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1247 if (!(reg & PHY_REALTEK_INIT11)) {
1248 reg |= PHY_REALTEK_INIT11;
1249 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1250 return PHY_ERROR;
1251 }
1252 if (mii_rw(dev, np->phyaddr,
1253 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1254 return PHY_ERROR;
1255
1256 return 0;
1257}
1258
1259static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1260{
1261 u32 phy_reserved;
1262
1263 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1264 phy_reserved = mii_rw(dev, np->phyaddr,
1265 PHY_REALTEK_INIT_REG6, MII_READ);
1266 phy_reserved |= PHY_REALTEK_INIT7;
1267 if (mii_rw(dev, np->phyaddr,
1268 PHY_REALTEK_INIT_REG6, phy_reserved))
1269 return PHY_ERROR;
1270 }
1271
1272 return 0;
1273}
1274
1275static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1276{
1277 u32 phy_reserved;
1278
1279 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1280 if (mii_rw(dev, np->phyaddr,
1281 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1282 return PHY_ERROR;
1283 phy_reserved = mii_rw(dev, np->phyaddr,
1284 PHY_REALTEK_INIT_REG2, MII_READ);
1285 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1286 phy_reserved |= PHY_REALTEK_INIT3;
1287 if (mii_rw(dev, np->phyaddr,
1288 PHY_REALTEK_INIT_REG2, phy_reserved))
1289 return PHY_ERROR;
1290 if (mii_rw(dev, np->phyaddr,
1291 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1292 return PHY_ERROR;
1293 }
1294
1295 return 0;
1296}
1297
1298static int init_cicada(struct net_device *dev, struct fe_priv *np,
1299 u32 phyinterface)
1300{
1301 u32 phy_reserved;
1302
1303 if (phyinterface & PHY_RGMII) {
1304 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1305 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1306 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1307 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1310 phy_reserved |= PHY_CICADA_INIT5;
1311 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1312 return PHY_ERROR;
1313 }
1314 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1315 phy_reserved |= PHY_CICADA_INIT6;
1316 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1317 return PHY_ERROR;
1318
1319 return 0;
1320}
1321
1322static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1323{
1324 u32 phy_reserved;
1325
1326 if (mii_rw(dev, np->phyaddr,
1327 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1328 return PHY_ERROR;
1329 if (mii_rw(dev, np->phyaddr,
1330 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1331 return PHY_ERROR;
1332 phy_reserved = mii_rw(dev, np->phyaddr,
1333 PHY_VITESSE_INIT_REG4, MII_READ);
1334 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1335 return PHY_ERROR;
1336 phy_reserved = mii_rw(dev, np->phyaddr,
1337 PHY_VITESSE_INIT_REG3, MII_READ);
1338 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1339 phy_reserved |= PHY_VITESSE_INIT3;
1340 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1341 return PHY_ERROR;
1342 if (mii_rw(dev, np->phyaddr,
1343 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1344 return PHY_ERROR;
1345 if (mii_rw(dev, np->phyaddr,
1346 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1347 return PHY_ERROR;
1348 phy_reserved = mii_rw(dev, np->phyaddr,
1349 PHY_VITESSE_INIT_REG4, MII_READ);
1350 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1351 phy_reserved |= PHY_VITESSE_INIT3;
1352 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1353 return PHY_ERROR;
1354 phy_reserved = mii_rw(dev, np->phyaddr,
1355 PHY_VITESSE_INIT_REG3, MII_READ);
1356 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1357 return PHY_ERROR;
1358 if (mii_rw(dev, np->phyaddr,
1359 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1360 return PHY_ERROR;
1361 if (mii_rw(dev, np->phyaddr,
1362 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1363 return PHY_ERROR;
1364 phy_reserved = mii_rw(dev, np->phyaddr,
1365 PHY_VITESSE_INIT_REG4, MII_READ);
1366 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1367 return PHY_ERROR;
1368 phy_reserved = mii_rw(dev, np->phyaddr,
1369 PHY_VITESSE_INIT_REG3, MII_READ);
1370 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1371 phy_reserved |= PHY_VITESSE_INIT8;
1372 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1373 return PHY_ERROR;
1374 if (mii_rw(dev, np->phyaddr,
1375 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1376 return PHY_ERROR;
1377 if (mii_rw(dev, np->phyaddr,
1378 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1379 return PHY_ERROR;
1380
1381 return 0;
1382}
1383
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384static int phy_init(struct net_device *dev)
1385{
1386 struct fe_priv *np = get_nvpriv(dev);
1387 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001388 u32 phyinterface;
1389 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001391 /* phy errata for E3016 phy */
1392 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1393 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1394 reg &= ~PHY_MARVELL_E3016_INITMASK;
1395 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001396 netdev_info(dev, "%s: phy write to errata reg failed\n",
1397 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001398 return PHY_ERROR;
1399 }
1400 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001401 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001402 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1403 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001404 if (init_realtek_8211b(dev, np)) {
1405 netdev_info(dev, "%s: phy init failed\n",
1406 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001407 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001408 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001409 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1410 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001411 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001412 netdev_info(dev, "%s: phy init failed\n",
1413 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001414 return PHY_ERROR;
1415 }
Joe Perchescd663282010-11-29 07:41:59 +00001416 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1417 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001418 netdev_info(dev, "%s: phy init failed\n",
1419 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001420 return PHY_ERROR;
1421 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001422 }
1423 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425 /* set advertise register */
1426 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001427 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1428 ADVERTISE_100HALF | ADVERTISE_100FULL |
1429 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001431 netdev_info(dev, "%s: phy write to advertise failed\n",
1432 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433 return PHY_ERROR;
1434 }
1435
1436 /* get phy interface type */
1437 phyinterface = readl(base + NvRegPhyInterface);
1438
1439 /* see if gigabit phy */
1440 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1441 if (mii_status & PHY_GIGABIT) {
1442 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001443 mii_control_1000 = mii_rw(dev, np->phyaddr,
1444 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 mii_control_1000 &= ~ADVERTISE_1000HALF;
1446 if (phyinterface & PHY_RGMII)
1447 mii_control_1000 |= ADVERTISE_1000FULL;
1448 else
1449 mii_control_1000 &= ~ADVERTISE_1000FULL;
1450
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001451 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001452 netdev_info(dev, "%s: phy init failed\n",
1453 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 return PHY_ERROR;
1455 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001456 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 np->gigabit = 0;
1458
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001459 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1460 mii_control |= BMCR_ANENABLE;
1461
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001462 if (np->phy_oui == PHY_OUI_REALTEK &&
1463 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1464 np->phy_rev == PHY_REV_REALTEK_8211C) {
1465 /* start autoneg since we already performed hw reset above */
1466 mii_control |= BMCR_ANRESTART;
1467 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001468 netdev_info(dev, "%s: phy init failed\n",
1469 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001470 return PHY_ERROR;
1471 }
1472 } else {
1473 /* reset the phy
1474 * (certain phys need bmcr to be setup with reset)
1475 */
1476 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001477 netdev_info(dev, "%s: phy reset failed\n",
1478 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001479 return PHY_ERROR;
1480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 }
1482
1483 /* phy vendor specific configuration */
David Woodd46781b2014-09-01 15:31:55 -07001484 if (np->phy_oui == PHY_OUI_CICADA) {
Joe Perchescd663282010-11-29 07:41:59 +00001485 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001486 netdev_info(dev, "%s: phy init failed\n",
1487 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 return PHY_ERROR;
1489 }
Joe Perchescd663282010-11-29 07:41:59 +00001490 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1491 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001492 netdev_info(dev, "%s: phy init failed\n",
1493 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 return PHY_ERROR;
1495 }
Joe Perchescd663282010-11-29 07:41:59 +00001496 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001497 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1498 np->phy_rev == PHY_REV_REALTEK_8211B) {
1499 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001500 if (init_realtek_8211b(dev, np)) {
1501 netdev_info(dev, "%s: phy init failed\n",
1502 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001503 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001504 }
Joe Perchescd663282010-11-29 07:41:59 +00001505 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1506 if (init_realtek_8201(dev, np) ||
1507 init_realtek_8201_cross(dev, np)) {
1508 netdev_info(dev, "%s: phy init failed\n",
1509 pci_name(np->pci_dev));
1510 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001511 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001512 }
1513 }
1514
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001515 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001516 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
Ed Swierkcb52deb2008-12-01 12:24:43 +00001518 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001520 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001521 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001522 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001523 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
1526 return 0;
1527}
1528
1529static void nv_start_rx(struct net_device *dev)
1530{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001531 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001533 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001536 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1537 rx_ctrl &= ~NVREG_RCVCTL_START;
1538 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 pci_push(base);
1540 }
1541 writel(np->linkspeed, base + NvRegLinkSpeed);
1542 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001543 rx_ctrl |= NVREG_RCVCTL_START;
1544 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001545 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1546 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 pci_push(base);
1548}
1549
1550static void nv_stop_rx(struct net_device *dev)
1551{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001552 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001554 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001556 if (!np->mac_in_use)
1557 rx_ctrl &= ~NVREG_RCVCTL_START;
1558 else
1559 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1560 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001561 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1562 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001563 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1564 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
1566 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001567 if (!np->mac_in_use)
1568 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569}
1570
1571static void nv_start_tx(struct net_device *dev)
1572{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001573 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001575 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001577 tx_ctrl |= NVREG_XMITCTL_START;
1578 if (np->mac_in_use)
1579 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1580 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 pci_push(base);
1582}
1583
1584static void nv_stop_tx(struct net_device *dev)
1585{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001586 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001588 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001590 if (!np->mac_in_use)
1591 tx_ctrl &= ~NVREG_XMITCTL_START;
1592 else
1593 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1594 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001595 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1596 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001597 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1598 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599
1600 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001601 if (!np->mac_in_use)
1602 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1603 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604}
1605
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001606static void nv_start_rxtx(struct net_device *dev)
1607{
1608 nv_start_rx(dev);
1609 nv_start_tx(dev);
1610}
1611
1612static void nv_stop_rxtx(struct net_device *dev)
1613{
1614 nv_stop_rx(dev);
1615 nv_stop_tx(dev);
1616}
1617
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618static void nv_txrx_reset(struct net_device *dev)
1619{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001620 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 u8 __iomem *base = get_hwbase(dev);
1622
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001623 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624 pci_push(base);
1625 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001626 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 pci_push(base);
1628}
1629
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001630static void nv_mac_reset(struct net_device *dev)
1631{
1632 struct fe_priv *np = netdev_priv(dev);
1633 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001634 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001635
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001636 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1637 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001638
1639 /* save registers since they will be cleared on reset */
1640 temp1 = readl(base + NvRegMacAddrA);
1641 temp2 = readl(base + NvRegMacAddrB);
1642 temp3 = readl(base + NvRegTransmitPoll);
1643
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001644 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1645 pci_push(base);
1646 udelay(NV_MAC_RESET_DELAY);
1647 writel(0, base + NvRegMacReset);
1648 pci_push(base);
1649 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001650
1651 /* restore saved registers */
1652 writel(temp1, base + NvRegMacAddrA);
1653 writel(temp2, base + NvRegMacAddrB);
1654 writel(temp3, base + NvRegTransmitPoll);
1655
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001656 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1657 pci_push(base);
1658}
1659
david decotignyf5d827a2011-11-16 12:15:13 +00001660/* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
1661static void nv_update_stats(struct net_device *dev)
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001662{
1663 struct fe_priv *np = netdev_priv(dev);
1664 u8 __iomem *base = get_hwbase(dev);
1665
david decotignyf5d827a2011-11-16 12:15:13 +00001666 /* If it happens that this is run in top-half context, then
1667 * replace the spin_lock of hwstats_lock with
1668 * spin_lock_irqsave() in calling functions. */
1669 WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
1670 assert_spin_locked(&np->hwstats_lock);
1671
1672 /* query hardware */
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001673 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1674 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1675 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1676 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1677 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1678 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1679 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1680 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1681 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1682 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1683 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1684 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1685 np->estats.rx_runt += readl(base + NvRegRxRunt);
1686 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1687 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1688 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1689 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1690 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1691 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1692 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1693 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1694 np->estats.rx_packets =
1695 np->estats.rx_unicast +
1696 np->estats.rx_multicast +
1697 np->estats.rx_broadcast;
1698 np->estats.rx_errors_total =
1699 np->estats.rx_crc_errors +
1700 np->estats.rx_over_errors +
1701 np->estats.rx_frame_error +
1702 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1703 np->estats.rx_late_collision +
1704 np->estats.rx_runt +
1705 np->estats.rx_frame_too_long;
1706 np->estats.tx_errors_total =
1707 np->estats.tx_late_collision +
1708 np->estats.tx_fifo_errors +
1709 np->estats.tx_carrier_errors +
1710 np->estats.tx_excess_deferral +
1711 np->estats.tx_retry_error;
1712
1713 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1714 np->estats.tx_deferral += readl(base + NvRegTxDef);
1715 np->estats.tx_packets += readl(base + NvRegTxFrame);
1716 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1717 np->estats.tx_pause += readl(base + NvRegTxPause);
1718 np->estats.rx_pause += readl(base + NvRegRxPause);
1719 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001720 np->estats.rx_errors_total += np->estats.rx_drop_frame;
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001721 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001722
1723 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1724 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1725 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1726 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1727 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001728}
1729
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730/*
david decotignyf5d827a2011-11-16 12:15:13 +00001731 * nv_get_stats64: dev->ndo_get_stats64 function
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 * Get latest stats value from the nic.
1733 * Called with read_lock(&dev_base_lock) held for read -
1734 * only synchronized against unregister_netdevice.
1735 */
stephen hemmingerbc1f4472017-01-06 19:12:52 -08001736static void
david decotignyf5d827a2011-11-16 12:15:13 +00001737nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
1738 __acquires(&netdev_priv(dev)->hwstats_lock)
1739 __releases(&netdev_priv(dev)->hwstats_lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001741 struct fe_priv *np = netdev_priv(dev);
david decotignyf5d827a2011-11-16 12:15:13 +00001742 unsigned int syncp_start;
1743
1744 /*
1745 * Note: because HW stats are not always available and for
1746 * consistency reasons, the following ifconfig stats are
1747 * managed by software: rx_bytes, tx_bytes, rx_packets and
1748 * tx_packets. The related hardware stats reported by ethtool
1749 * should be equivalent to these ifconfig stats, with 4
1750 * additional bytes per packet (Ethernet FCS CRC), except for
1751 * tx_packets when TSO kicks in.
1752 */
1753
1754 /* software stats */
1755 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001756 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_rx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001757 storage->rx_packets = np->stat_rx_packets;
1758 storage->rx_bytes = np->stat_rx_bytes;
david decotigny0a1f2222011-11-16 12:15:14 +00001759 storage->rx_dropped = np->stat_rx_dropped;
david decotignyf5d827a2011-11-16 12:15:13 +00001760 storage->rx_missed_errors = np->stat_rx_missed_errors;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001761 } while (u64_stats_fetch_retry_irq(&np->swstats_rx_syncp, syncp_start));
david decotignyf5d827a2011-11-16 12:15:13 +00001762
1763 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07001764 syncp_start = u64_stats_fetch_begin_irq(&np->swstats_tx_syncp);
david decotignyf5d827a2011-11-16 12:15:13 +00001765 storage->tx_packets = np->stat_tx_packets;
1766 storage->tx_bytes = np->stat_tx_bytes;
1767 storage->tx_dropped = np->stat_tx_dropped;
Eric W. Biederman57a77442014-03-13 21:26:42 -07001768 } while (u64_stats_fetch_retry_irq(&np->swstats_tx_syncp, syncp_start));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Ayaz Abdulla21828162007-01-23 12:27:21 -05001770 /* If the nic supports hw counters then retrieve latest values */
david decotignyf5d827a2011-11-16 12:15:13 +00001771 if (np->driver_data & DEV_HAS_STATISTICS_V123) {
1772 spin_lock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001773
david decotignyf5d827a2011-11-16 12:15:13 +00001774 nv_update_stats(dev);
david decotigny674aee32011-11-16 12:15:07 +00001775
david decotignyf5d827a2011-11-16 12:15:13 +00001776 /* generic stats */
1777 storage->rx_errors = np->estats.rx_errors_total;
1778 storage->tx_errors = np->estats.tx_errors_total;
1779
1780 /* meaningful only when NIC supports stats v3 */
1781 storage->multicast = np->estats.rx_multicast;
1782
1783 /* detailed rx_errors */
1784 storage->rx_length_errors = np->estats.rx_length_error;
1785 storage->rx_over_errors = np->estats.rx_over_errors;
1786 storage->rx_crc_errors = np->estats.rx_crc_errors;
1787 storage->rx_frame_errors = np->estats.rx_frame_align_error;
1788 storage->rx_fifo_errors = np->estats.rx_drop_frame;
1789
1790 /* detailed tx_errors */
1791 storage->tx_carrier_errors = np->estats.tx_carrier_errors;
1792 storage->tx_fifo_errors = np->estats.tx_fifo_errors;
1793
1794 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla21828162007-01-23 12:27:21 -05001795 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796}
1797
1798/*
1799 * nv_alloc_rx: fill rx ring entries.
1800 * Return 1 if the allocations for the skbs failed and the
1801 * rx engine is without Available descriptors
1802 */
1803static int nv_alloc_rx(struct net_device *dev)
1804{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001805 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001806 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001808 less_rx = np->get_rx.orig;
1809 if (less_rx-- == np->first_rx.orig)
1810 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001811
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001812 while (np->put_rx.orig != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001813 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001814 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001815 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001816 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1817 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001818 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001819 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00001820 if (pci_dma_mapping_error(np->pci_dev,
1821 np->put_rx_ctx->dma)) {
1822 kfree_skb(skb);
1823 goto packet_dropped;
1824 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001825 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001826 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1827 wmb();
1828 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001829 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001830 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001831 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001832 np->put_rx_ctx = np->first_rx_ctx;
david decotigny0a1f2222011-11-16 12:15:14 +00001833 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001834packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001835 u64_stats_update_begin(&np->swstats_rx_syncp);
1836 np->stat_rx_dropped++;
1837 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001838 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001839 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001840 }
1841 return 0;
1842}
1843
1844static int nv_alloc_rx_optimized(struct net_device *dev)
1845{
1846 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001847 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001848
1849 less_rx = np->get_rx.ex;
1850 if (less_rx-- == np->first_rx.ex)
1851 less_rx = np->last_rx.ex;
1852
1853 while (np->put_rx.ex != less_rx) {
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00001854 struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001855 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001856 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001857 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1858 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001859 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001860 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00001861 if (pci_dma_mapping_error(np->pci_dev,
1862 np->put_rx_ctx->dma)) {
1863 kfree_skb(skb);
1864 goto packet_dropped;
1865 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001866 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001867 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1868 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001869 wmb();
1870 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001871 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001872 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001873 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001874 np->put_rx_ctx = np->first_rx_ctx;
david decotigny0a1f2222011-11-16 12:15:14 +00001875 } else {
Larry Finger612a7c42012-12-27 17:25:41 +00001876packet_dropped:
david decotigny0a1f2222011-11-16 12:15:14 +00001877 u64_stats_update_begin(&np->swstats_rx_syncp);
1878 np->stat_rx_dropped++;
1879 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001880 return 1;
david decotigny0a1f2222011-11-16 12:15:14 +00001881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 return 0;
1884}
1885
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001886/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001887static void nv_do_rx_refill(unsigned long data)
1888{
1889 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001890 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001891
1892 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001893 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001894}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001896static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001897{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001898 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001899 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001900
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001901 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001902
1903 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001904 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1905 else
1906 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1907 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1908 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001909
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001910 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001911 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001912 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001913 np->rx_ring.orig[i].buf = 0;
1914 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001915 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001916 np->rx_ring.ex[i].txvlan = 0;
1917 np->rx_ring.ex[i].bufhigh = 0;
1918 np->rx_ring.ex[i].buflow = 0;
1919 }
1920 np->rx_skb[i].skb = NULL;
1921 np->rx_skb[i].dma = 0;
1922 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001923}
1924
1925static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001927 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001929
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001930 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001931
1932 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001933 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1934 else
1935 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1936 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1937 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Tom Herbertb8bfca92011-11-28 16:33:23 +00001938 netdev_reset_queue(np->dev);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001939 np->tx_pkts_in_progress = 0;
1940 np->tx_change_owner = NULL;
1941 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001942 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001944 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001945 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001946 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001947 np->tx_ring.orig[i].buf = 0;
1948 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001949 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001950 np->tx_ring.ex[i].txvlan = 0;
1951 np->tx_ring.ex[i].bufhigh = 0;
1952 np->tx_ring.ex[i].buflow = 0;
1953 }
1954 np->tx_skb[i].skb = NULL;
1955 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001956 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001957 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001958 np->tx_skb[i].first_tx_desc = NULL;
1959 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001960 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001961}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Manfred Sprauld81c0982005-07-31 18:20:30 +02001963static int nv_init_ring(struct net_device *dev)
1964{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001965 struct fe_priv *np = netdev_priv(dev);
1966
Manfred Sprauld81c0982005-07-31 18:20:30 +02001967 nv_init_tx(dev);
1968 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001969
1970 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001971 return nv_alloc_rx(dev);
1972 else
1973 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974}
1975
Eric Dumazet73a37072009-06-17 21:17:59 +00001976static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001977{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001978 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001979 if (tx_skb->dma_single)
1980 pci_unmap_single(np->pci_dev, tx_skb->dma,
1981 tx_skb->dma_len,
1982 PCI_DMA_TODEVICE);
1983 else
1984 pci_unmap_page(np->pci_dev, tx_skb->dma,
1985 tx_skb->dma_len,
1986 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001987 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001988 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001989}
1990
1991static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1992{
1993 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001994 if (tx_skb->skb) {
1995 dev_kfree_skb_any(tx_skb->skb);
1996 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001997 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001998 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001999 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002000}
2001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002static void nv_drain_tx(struct net_device *dev)
2003{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002004 struct fe_priv *np = netdev_priv(dev);
2005 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002006
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002007 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002008 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002009 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002010 np->tx_ring.orig[i].buf = 0;
2011 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002012 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002013 np->tx_ring.ex[i].txvlan = 0;
2014 np->tx_ring.ex[i].bufhigh = 0;
2015 np->tx_ring.ex[i].buflow = 0;
2016 }
david decotignyf5d827a2011-11-16 12:15:13 +00002017 if (nv_release_txskb(np, &np->tx_skb[i])) {
2018 u64_stats_update_begin(&np->swstats_tx_syncp);
2019 np->stat_tx_dropped++;
2020 u64_stats_update_end(&np->swstats_tx_syncp);
2021 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002022 np->tx_skb[i].dma = 0;
2023 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00002024 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002025 np->tx_skb[i].first_tx_desc = NULL;
2026 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002028 np->tx_pkts_in_progress = 0;
2029 np->tx_change_owner = NULL;
2030 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031}
2032
2033static void nv_drain_rx(struct net_device *dev)
2034{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002035 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002037
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002038 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002039 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002040 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002041 np->rx_ring.orig[i].buf = 0;
2042 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002043 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002044 np->rx_ring.ex[i].txvlan = 0;
2045 np->rx_ring.ex[i].bufhigh = 0;
2046 np->rx_ring.ex[i].buflow = 0;
2047 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002049 if (np->rx_skb[i].skb) {
2050 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07002051 (skb_end_pointer(np->rx_skb[i].skb) -
2052 np->rx_skb[i].skb->data),
2053 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002054 dev_kfree_skb(np->rx_skb[i].skb);
2055 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 }
2057 }
2058}
2059
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002060static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061{
2062 nv_drain_tx(dev);
2063 nv_drain_rx(dev);
2064}
2065
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002066static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
2067{
2068 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
2069}
2070
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002071static void nv_legacybackoff_reseed(struct net_device *dev)
2072{
2073 u8 __iomem *base = get_hwbase(dev);
2074 u32 reg;
2075 u32 low;
2076 int tx_status = 0;
2077
2078 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2079 get_random_bytes(&low, sizeof(low));
2080 reg |= low & NVREG_SLOTTIME_MASK;
2081
2082 /* Need to stop tx before change takes effect.
2083 * Caller has already gained np->lock.
2084 */
2085 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2086 if (tx_status)
2087 nv_stop_tx(dev);
2088 nv_stop_rx(dev);
2089 writel(reg, base + NvRegSlotTime);
2090 if (tx_status)
2091 nv_start_tx(dev);
2092 nv_start_rx(dev);
2093}
2094
2095/* Gear Backoff Seeds */
2096#define BACKOFF_SEEDSET_ROWS 8
2097#define BACKOFF_SEEDSET_LFSRS 15
2098
2099/* Known Good seed sets */
2100static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002101 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2102 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2103 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2104 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2105 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2106 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2107 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2108 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002109
2110static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002111 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2112 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2113 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2114 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2115 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2116 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2117 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2118 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002119
2120static void nv_gear_backoff_reseed(struct net_device *dev)
2121{
2122 u8 __iomem *base = get_hwbase(dev);
2123 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2124 u32 temp, seedset, combinedSeed;
2125 int i;
2126
2127 /* Setup seed for free running LFSR */
2128 /* We are going to read the time stamp counter 3 times
2129 and swizzle bits around to increase randomness */
2130 get_random_bytes(&miniseed1, sizeof(miniseed1));
2131 miniseed1 &= 0x0fff;
2132 if (miniseed1 == 0)
2133 miniseed1 = 0xabc;
2134
2135 get_random_bytes(&miniseed2, sizeof(miniseed2));
2136 miniseed2 &= 0x0fff;
2137 if (miniseed2 == 0)
2138 miniseed2 = 0xabc;
2139 miniseed2_reversed =
2140 ((miniseed2 & 0xF00) >> 8) |
2141 (miniseed2 & 0x0F0) |
2142 ((miniseed2 & 0x00F) << 8);
2143
2144 get_random_bytes(&miniseed3, sizeof(miniseed3));
2145 miniseed3 &= 0x0fff;
2146 if (miniseed3 == 0)
2147 miniseed3 = 0xabc;
2148 miniseed3_reversed =
2149 ((miniseed3 & 0xF00) >> 8) |
2150 (miniseed3 & 0x0F0) |
2151 ((miniseed3 & 0x00F) << 8);
2152
2153 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2154 (miniseed2 ^ miniseed3_reversed);
2155
2156 /* Seeds can not be zero */
2157 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2158 combinedSeed |= 0x08;
2159 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2160 combinedSeed |= 0x8000;
2161
2162 /* No need to disable tx here */
2163 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2164 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2165 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002166 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002167
Szymon Janc78aea4f2010-11-27 08:39:43 +00002168 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002169 get_random_bytes(&seedset, sizeof(seedset));
2170 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002171 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002172 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2173 temp |= main_seedset[seedset][i-1] & 0x3ff;
2174 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2175 writel(temp, base + NvRegBackOffControl);
2176 }
2177}
2178
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179/*
2180 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002181 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002183static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002185 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002186 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002187 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2188 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002189 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002190 u32 offset = 0;
2191 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002192 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002193 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002194 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002195 struct ring_desc *put_tx;
2196 struct ring_desc *start_tx;
2197 struct ring_desc *prev_tx;
2198 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002199 struct nv_skb_map *tmp_tx_ctx = NULL, *start_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002200 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002201
2202 /* add fragments to entries count */
2203 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002204 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002205
david decotignye45a6182011-11-05 14:38:24 +00002206 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2207 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002210 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002211 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002212 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002213 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002214 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002215 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002216 return NETDEV_TX_BUSY;
2217 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002218 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002219
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002220 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002221
Ayaz Abdullafa454592006-01-05 22:45:45 -08002222 /* setup the header buffer */
2223 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002224 prev_tx = put_tx;
2225 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002226 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002227 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002228 PCI_DMA_TODEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00002229 if (pci_dma_mapping_error(np->pci_dev,
2230 np->put_tx_ctx->dma)) {
2231 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002232 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002233 u64_stats_update_begin(&np->swstats_tx_syncp);
2234 np->stat_tx_dropped++;
2235 u64_stats_update_end(&np->swstats_tx_syncp);
2236 return NETDEV_TX_OK;
2237 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002238 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002239 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002240 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2241 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002242
Ayaz Abdullafa454592006-01-05 22:45:45 -08002243 tx_flags = np->tx_flags;
2244 offset += bcnt;
2245 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002246 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002247 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002248 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002249 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002250 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002251
2252 /* setup the fragments */
2253 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002254 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002255 u32 frag_size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002256 offset = 0;
2257
2258 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002259 prev_tx = put_tx;
2260 prev_tx_ctx = np->put_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002261 if (!start_tx_ctx)
2262 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
2263
david decotignye45a6182011-11-05 14:38:24 +00002264 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002265 np->put_tx_ctx->dma = skb_frag_dma_map(
2266 &np->pci_dev->dev,
2267 frag, offset,
2268 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002269 DMA_TO_DEVICE);
Neil Hormanf7f22872013-04-01 04:31:58 +00002270 if (dma_mapping_error(&np->pci_dev->dev, np->put_tx_ctx->dma)) {
2271
2272 /* Unwind the mapped fragments */
2273 do {
2274 nv_unmap_txskb(np, start_tx_ctx);
2275 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2276 tmp_tx_ctx = np->first_tx_ctx;
2277 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002278 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002279 np->put_tx_ctx = start_tx_ctx;
2280 u64_stats_update_begin(&np->swstats_tx_syncp);
2281 np->stat_tx_dropped++;
2282 u64_stats_update_end(&np->swstats_tx_syncp);
2283 return NETDEV_TX_OK;
2284 }
2285
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002286 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002287 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002288 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2289 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002290
Ayaz Abdullafa454592006-01-05 22:45:45 -08002291 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002292 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002293 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002294 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002295 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002296 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002297 } while (frag_size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002298 }
2299
Ayaz Abdullafa454592006-01-05 22:45:45 -08002300 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002301 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002302
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002303 /* save skb in this slot's context area */
2304 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002305
Herbert Xu89114af2006-07-08 13:34:32 -07002306 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002307 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002308 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002309 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002310 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002311
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002312 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002313
Ayaz Abdullafa454592006-01-05 22:45:45 -08002314 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002315 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002316
2317 netdev_sent_queue(np->dev, skb->len);
2318
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002319 skb_tx_timestamp(skb);
2320
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002321 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002322
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002323 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002324
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002325 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002326 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327}
2328
Stephen Hemminger613573252009-08-31 19:50:58 +00002329static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2330 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002331{
2332 struct fe_priv *np = netdev_priv(dev);
2333 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002334 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002335 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2336 unsigned int i;
2337 u32 offset = 0;
2338 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002339 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002340 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2341 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002342 struct ring_desc_ex *put_tx;
2343 struct ring_desc_ex *start_tx;
2344 struct ring_desc_ex *prev_tx;
2345 struct nv_skb_map *prev_tx_ctx;
Neil Hormanf7f22872013-04-01 04:31:58 +00002346 struct nv_skb_map *start_tx_ctx = NULL;
2347 struct nv_skb_map *tmp_tx_ctx = NULL;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002348 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002349
2350 /* add fragments to entries count */
2351 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002352 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002353
david decotignye45a6182011-11-05 14:38:24 +00002354 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2355 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002356 }
2357
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002358 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002360 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002361 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002362 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002363 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002364 return NETDEV_TX_BUSY;
2365 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002366 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002367
2368 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002369 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002370
2371 /* setup the header buffer */
2372 do {
2373 prev_tx = put_tx;
2374 prev_tx_ctx = np->put_tx_ctx;
2375 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2376 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2377 PCI_DMA_TODEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00002378 if (pci_dma_mapping_error(np->pci_dev,
2379 np->put_tx_ctx->dma)) {
2380 /* on DMA mapping error - drop the packet */
Eric W. Biederman16165662014-03-15 17:54:27 -07002381 dev_kfree_skb_any(skb);
Larry Finger612a7c42012-12-27 17:25:41 +00002382 u64_stats_update_begin(&np->swstats_tx_syncp);
2383 np->stat_tx_dropped++;
2384 u64_stats_update_end(&np->swstats_tx_syncp);
2385 return NETDEV_TX_OK;
2386 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002387 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002388 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002389 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2390 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002391 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002392
2393 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002394 offset += bcnt;
2395 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002396 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002397 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002398 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002399 np->put_tx_ctx = np->first_tx_ctx;
2400 } while (size);
2401
2402 /* setup the fragments */
2403 for (i = 0; i < fragments; i++) {
2404 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002405 u32 frag_size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002406 offset = 0;
2407
2408 do {
2409 prev_tx = put_tx;
2410 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002411 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Neil Hormanf7f22872013-04-01 04:31:58 +00002412 if (!start_tx_ctx)
2413 start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
Ian Campbell671173c2011-08-29 23:18:28 +00002414 np->put_tx_ctx->dma = skb_frag_dma_map(
2415 &np->pci_dev->dev,
2416 frag, offset,
2417 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002418 DMA_TO_DEVICE);
Neil Hormanf7f22872013-04-01 04:31:58 +00002419
2420 if (dma_mapping_error(&np->pci_dev->dev, np->put_tx_ctx->dma)) {
2421
2422 /* Unwind the mapped fragments */
2423 do {
2424 nv_unmap_txskb(np, start_tx_ctx);
2425 if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
2426 tmp_tx_ctx = np->first_tx_ctx;
2427 } while (tmp_tx_ctx != np->put_tx_ctx);
Eric W. Biederman16165662014-03-15 17:54:27 -07002428 dev_kfree_skb_any(skb);
Neil Hormanf7f22872013-04-01 04:31:58 +00002429 np->put_tx_ctx = start_tx_ctx;
2430 u64_stats_update_begin(&np->swstats_tx_syncp);
2431 np->stat_tx_dropped++;
2432 u64_stats_update_end(&np->swstats_tx_syncp);
2433 return NETDEV_TX_OK;
2434 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002435 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002436 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002437 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2438 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002439 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002440
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002441 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002442 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002443 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002444 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002445 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002446 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002447 } while (frag_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002448 }
2449
2450 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002451 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002452
2453 /* save skb in this slot's context area */
2454 prev_tx_ctx->skb = skb;
2455
2456 if (skb_is_gso(skb))
2457 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2458 else
2459 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2460 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2461
2462 /* vlan tag */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002463 if (skb_vlan_tag_present(skb))
Jesse Grosseab6d182010-10-20 13:56:03 +00002464 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002465 skb_vlan_tag_get(skb));
Jesse Grosseab6d182010-10-20 13:56:03 +00002466 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002467 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002468
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002469 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002470
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002471 if (np->tx_limit) {
2472 /* Limit the number of outstanding tx. Setup all fragments, but
2473 * do not set the VALID bit on the first descriptor. Save a pointer
2474 * to that descriptor and also for next skb_map element.
2475 */
2476
2477 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2478 if (!np->tx_change_owner)
2479 np->tx_change_owner = start_tx_ctx;
2480
2481 /* remove VALID bit */
2482 tx_flags &= ~NV_TX2_VALID;
2483 start_tx_ctx->first_tx_desc = start_tx;
2484 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2485 np->tx_end_flip = np->put_tx_ctx;
2486 } else {
2487 np->tx_pkts_in_progress++;
2488 }
2489 }
2490
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002491 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002492 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
Tom Herbertb8bfca92011-11-28 16:33:23 +00002493
2494 netdev_sent_queue(np->dev, skb->len);
2495
Willem de Bruijn49cbb1c2012-04-27 09:04:07 +00002496 skb_tx_timestamp(skb);
2497
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002498 np->put_tx.ex = put_tx;
2499
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002500 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002501
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002502 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002503 return NETDEV_TX_OK;
2504}
2505
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002506static inline void nv_tx_flip_ownership(struct net_device *dev)
2507{
2508 struct fe_priv *np = netdev_priv(dev);
2509
2510 np->tx_pkts_in_progress--;
2511 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002512 np->tx_change_owner->first_tx_desc->flaglen |=
2513 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002514 np->tx_pkts_in_progress++;
2515
2516 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2517 if (np->tx_change_owner == np->tx_end_flip)
2518 np->tx_change_owner = NULL;
2519
2520 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2521 }
2522}
2523
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524/*
2525 * nv_tx_done: check for completed packets, release the skbs.
2526 *
2527 * Caller must own np->lock.
2528 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002529static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002531 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002532 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002533 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002534 struct ring_desc *orig_get_tx = np->get_tx.orig;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002535 unsigned int bytes_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002537 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002538 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2539 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
Eric Dumazet73a37072009-06-17 21:17:59 +00002541 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002542
Linus Torvalds1da177e2005-04-16 15:20:36 -07002543 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002544 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002545 if (flags & NV_TX_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002546 if ((flags & NV_TX_RETRYERROR)
2547 && !(flags & NV_TX_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002548 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002549 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002550 u64_stats_update_begin(&np->swstats_tx_syncp);
2551 np->stat_tx_packets++;
2552 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2553 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002554 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002555 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002556 dev_kfree_skb_any(np->get_tx_ctx->skb);
2557 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002558 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 }
2560 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002561 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002562 if (flags & NV_TX2_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002563 if ((flags & NV_TX2_RETRYERROR)
2564 && !(flags & NV_TX2_RETRYCOUNT_MASK))
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002565 nv_legacybackoff_reseed(dev);
david decotigny674aee32011-11-16 12:15:07 +00002566 } else {
david decotignyf5d827a2011-11-16 12:15:13 +00002567 u64_stats_update_begin(&np->swstats_tx_syncp);
2568 np->stat_tx_packets++;
2569 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2570 u64_stats_update_end(&np->swstats_tx_syncp);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002571 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002572 bytes_compl += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002573 dev_kfree_skb_any(np->get_tx_ctx->skb);
2574 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002575 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576 }
2577 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002578 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002579 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002580 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002581 np->get_tx_ctx = np->first_tx_ctx;
2582 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002583
2584 netdev_completed_queue(np->dev, tx_work, bytes_compl);
2585
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002586 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002587 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002588 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002589 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002590 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002591}
2592
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002593static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002594{
2595 struct fe_priv *np = netdev_priv(dev);
2596 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002597 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002598 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Tom Herbertb8bfca92011-11-28 16:33:23 +00002599 unsigned long bytes_cleaned = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002600
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002601 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002602 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002603 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002604
Eric Dumazet73a37072009-06-17 21:17:59 +00002605 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002606
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002607 if (flags & NV_TX2_LASTPACKET) {
david decotigny4687f3f2011-11-05 14:38:22 +00002608 if (flags & NV_TX2_ERROR) {
david decotignyf5d827a2011-11-16 12:15:13 +00002609 if ((flags & NV_TX2_RETRYERROR)
2610 && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002611 if (np->driver_data & DEV_HAS_GEAR_MODE)
2612 nv_gear_backoff_reseed(dev);
2613 else
2614 nv_legacybackoff_reseed(dev);
2615 }
david decotigny674aee32011-11-16 12:15:07 +00002616 } else {
David S. Millerefd0bf92011-11-21 13:50:33 -05002617 u64_stats_update_begin(&np->swstats_tx_syncp);
2618 np->stat_tx_packets++;
2619 np->stat_tx_bytes += np->get_tx_ctx->skb->len;
2620 u64_stats_update_end(&np->swstats_tx_syncp);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002621 }
2622
Tom Herbertb8bfca92011-11-28 16:33:23 +00002623 bytes_cleaned += np->get_tx_ctx->skb->len;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002624 dev_kfree_skb_any(np->get_tx_ctx->skb);
2625 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002626 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002627
Szymon Janc78aea4f2010-11-27 08:39:43 +00002628 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002629 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002630 }
Tom Herbertb8bfca92011-11-28 16:33:23 +00002631
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002632 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002633 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002634 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002635 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002636 }
Igor Maravic7505afe2011-12-01 23:48:20 +00002637
2638 netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
2639
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002640 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002641 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002643 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002644 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645}
2646
2647/*
2648 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002649 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002650 */
2651static void nv_tx_timeout(struct net_device *dev)
2652{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002653 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002655 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002656 union ring_type put_tx;
2657 int saved_tx_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002659 if (np->msi_flags & NV_MSI_X_ENABLED)
2660 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2661 else
2662 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2663
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002664 netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002665
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002666 if (unlikely(debug_tx_timeout)) {
2667 int i;
2668
2669 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2670 netdev_info(dev, "Dumping tx registers\n");
2671 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002672 netdev_info(dev,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002673 "%3x: %08x %08x %08x %08x "
2674 "%08x %08x %08x %08x\n",
Joe Perches1d397f32010-11-29 07:41:57 +00002675 i,
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00002676 readl(base + i + 0), readl(base + i + 4),
2677 readl(base + i + 8), readl(base + i + 12),
2678 readl(base + i + 16), readl(base + i + 20),
2679 readl(base + i + 24), readl(base + i + 28));
2680 }
2681 netdev_info(dev, "Dumping tx ring\n");
2682 for (i = 0; i < np->tx_ring_size; i += 4) {
2683 if (!nv_optimized(np)) {
2684 netdev_info(dev,
2685 "%03x: %08x %08x // %08x %08x "
2686 "// %08x %08x // %08x %08x\n",
2687 i,
2688 le32_to_cpu(np->tx_ring.orig[i].buf),
2689 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2690 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2691 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2692 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2693 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2694 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2695 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
2696 } else {
2697 netdev_info(dev,
2698 "%03x: %08x %08x %08x "
2699 "// %08x %08x %08x "
2700 "// %08x %08x %08x "
2701 "// %08x %08x %08x\n",
2702 i,
2703 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2704 le32_to_cpu(np->tx_ring.ex[i].buflow),
2705 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2706 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2707 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2708 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2709 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2710 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2711 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2712 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2713 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2714 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
2715 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002716 }
2717 }
2718
Linus Torvalds1da177e2005-04-16 15:20:36 -07002719 spin_lock_irq(&np->lock);
2720
2721 /* 1) stop tx engine */
2722 nv_stop_tx(dev);
2723
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002724 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2725 saved_tx_limit = np->tx_limit;
2726 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2727 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002728 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002729 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002730 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002731 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002732
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002733 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002734 if (np->tx_change_owner)
2735 put_tx.ex = np->tx_change_owner->first_tx_desc;
2736 else
2737 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002738
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002739 /* 3) clear all tx state */
2740 nv_drain_tx(dev);
2741 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002742
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002743 /* 4) restore state to current HW position */
2744 np->get_tx = np->put_tx = put_tx;
2745 np->tx_limit = saved_tx_limit;
2746
2747 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002749 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 spin_unlock_irq(&np->lock);
2751}
2752
Manfred Spraul22c6d142005-04-19 21:17:09 +02002753/*
2754 * Called when the nic notices a mismatch between the actual data len on the
2755 * wire and the len indicated in the 802 header
2756 */
2757static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2758{
2759 int hdrlen; /* length of the 802 header */
2760 int protolen; /* length as stored in the proto field */
2761
2762 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002763 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2764 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002765 hdrlen = VLAN_HLEN;
2766 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002767 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002768 hdrlen = ETH_HLEN;
2769 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002770 if (protolen > ETH_DATA_LEN)
2771 return datalen; /* Value in proto field not a len, no checks possible */
2772
2773 protolen += hdrlen;
2774 /* consistency checks: */
2775 if (datalen > ETH_ZLEN) {
2776 if (datalen >= protolen) {
2777 /* more data on wire than in 802 header, trim of
2778 * additional data.
2779 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002780 return protolen;
2781 } else {
2782 /* less data on wire than mentioned in header.
2783 * Discard the packet.
2784 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002785 return -1;
2786 }
2787 } else {
2788 /* short packet. Accept only if 802 values are also short */
2789 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002790 return -1;
2791 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002792 return datalen;
2793 }
2794}
2795
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002796static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002798 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002799 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002800 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002801 struct sk_buff *skb;
2802 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002803
Szymon Janc78aea4f2010-11-27 08:39:43 +00002804 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002805 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002806 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002807
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808 /*
2809 * the packet is for us - immediately tear down the pci mapping.
2810 * TODO: check if a prefetch of the first cacheline improves
2811 * the performance.
2812 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002813 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2814 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002815 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002816 skb = np->get_rx_ctx->skb;
2817 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819 /* look at what we actually got: */
2820 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002821 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2822 len = flags & LEN_MASK_V1;
2823 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002824 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002825 len = nv_getlen(dev, skb->data, len);
2826 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002827 dev_kfree_skb(skb);
2828 goto next_pkt;
2829 }
2830 }
2831 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002832 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002833 if (flags & NV_RX_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002834 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002835 }
2836 /* the rest are hard errors */
2837 else {
david decotignyf5d827a2011-11-16 12:15:13 +00002838 if (flags & NV_RX_MISSEDFRAME) {
2839 u64_stats_update_begin(&np->swstats_rx_syncp);
2840 np->stat_rx_missed_errors++;
2841 u64_stats_update_end(&np->swstats_rx_syncp);
2842 }
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002843 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002844 goto next_pkt;
2845 }
2846 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002847 } else {
2848 dev_kfree_skb(skb);
2849 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002850 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002852 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2853 len = flags & LEN_MASK_V2;
2854 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002855 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002856 len = nv_getlen(dev, skb->data, len);
2857 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002858 dev_kfree_skb(skb);
2859 goto next_pkt;
2860 }
2861 }
2862 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002863 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002864 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002865 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002866 }
2867 /* the rest are hard errors */
2868 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002869 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002870 goto next_pkt;
2871 }
2872 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002873 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2874 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002875 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002876 } else {
2877 dev_kfree_skb(skb);
2878 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002879 }
2880 }
2881 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002882 skb_put(skb, len);
2883 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002884 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002885 u64_stats_update_begin(&np->swstats_rx_syncp);
2886 np->stat_rx_packets++;
2887 np->stat_rx_bytes += len;
2888 u64_stats_update_end(&np->swstats_rx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002890 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002891 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002892 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002893 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002894
2895 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002896 }
2897
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002898 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002899}
2900
2901static int nv_rx_process_optimized(struct net_device *dev, int limit)
2902{
2903 struct fe_priv *np = netdev_priv(dev);
2904 u32 flags;
2905 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002906 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002907 struct sk_buff *skb;
2908 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002909
Szymon Janc78aea4f2010-11-27 08:39:43 +00002910 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002911 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002912 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002913
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002914 /*
2915 * the packet is for us - immediately tear down the pci mapping.
2916 * TODO: check if a prefetch of the first cacheline improves
2917 * the performance.
2918 */
2919 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2920 np->get_rx_ctx->dma_len,
2921 PCI_DMA_FROMDEVICE);
2922 skb = np->get_rx_ctx->skb;
2923 np->get_rx_ctx->skb = NULL;
2924
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002925 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002926 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2927 len = flags & LEN_MASK_V2;
2928 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002929 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002930 len = nv_getlen(dev, skb->data, len);
2931 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002932 dev_kfree_skb(skb);
2933 goto next_pkt;
2934 }
2935 }
2936 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002937 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Antonio Ospitecef33c82014-06-04 14:03:47 +02002938 if (flags & NV_RX2_SUBTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002939 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002940 }
2941 /* the rest are hard errors */
2942 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002943 dev_kfree_skb(skb);
2944 goto next_pkt;
2945 }
2946 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002947
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002948 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2949 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002950 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002951
2952 /* got a valid packet - forward it to the network core */
2953 skb_put(skb, len);
2954 skb->protocol = eth_type_trans(skb, dev);
2955 prefetch(skb->data);
2956
Jiri Pirko3326c782011-07-20 04:54:38 +00002957 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002958
2959 /*
Patrick McHardyf6469682013-04-19 02:04:27 +00002960 * There's need to check for NETIF_F_HW_VLAN_CTAG_RX
2961 * here. Even if vlan rx accel is disabled,
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002962 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2963 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002964 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002965 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002966 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2967
Patrick McHardy86a9bad2013-04-19 02:04:30 +00002968 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002969 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002970 napi_gro_receive(&np->napi, skb);
david decotignyf5d827a2011-11-16 12:15:13 +00002971 u64_stats_update_begin(&np->swstats_rx_syncp);
2972 np->stat_rx_packets++;
2973 np->stat_rx_bytes += len;
2974 u64_stats_update_end(&np->swstats_rx_syncp);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002975 } else {
2976 dev_kfree_skb(skb);
2977 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002978next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002979 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002980 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002981 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002982 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002983
2984 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002985 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002986
Ingo Molnarc1b71512007-10-17 12:18:23 +02002987 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988}
2989
Manfred Sprauld81c0982005-07-31 18:20:30 +02002990static void set_bufsize(struct net_device *dev)
2991{
2992 struct fe_priv *np = netdev_priv(dev);
2993
2994 if (dev->mtu <= ETH_DATA_LEN)
2995 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2996 else
2997 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2998}
2999
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000/*
3001 * nv_change_mtu: dev->change_mtu function
3002 * Called with dev_base_lock held for read.
3003 */
3004static int nv_change_mtu(struct net_device *dev, int new_mtu)
3005{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003006 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003007 int old_mtu;
3008
Manfred Sprauld81c0982005-07-31 18:20:30 +02003009 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003011
3012 /* return early if the buffer sizes will not change */
3013 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
3014 return 0;
Manfred Sprauld81c0982005-07-31 18:20:30 +02003015
3016 /* synchronized against open : rtnl_lock() held by caller */
3017 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003018 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003019 /*
3020 * It seems that the nic preloads valid ring entries into an
3021 * internal buffer. The procedure for flushing everything is
3022 * guessed, there is probably a simpler approach.
3023 * Changing the MTU is a rare event, it shouldn't matter.
3024 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003025 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003026 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003027 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003028 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003029 spin_lock(&np->lock);
3030 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003031 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003032 nv_txrx_reset(dev);
3033 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003034 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003035 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02003036 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04003037 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02003038 if (!np->in_shutdown)
3039 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3040 }
3041 /* reinit nic view of the rx queue */
3042 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05003043 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003044 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02003045 base + NvRegRingSizes);
3046 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04003047 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003048 pci_push(base);
3049
3050 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003051 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003052 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003053 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003054 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00003055 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003056 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02003057 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 return 0;
3059}
3060
Manfred Spraul72b31782005-07-31 18:33:34 +02003061static void nv_copy_mac_to_hw(struct net_device *dev)
3062{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01003063 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003064 u32 mac[2];
3065
3066 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
3067 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
3068 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
3069
3070 writel(mac[0], base + NvRegMacAddrA);
3071 writel(mac[1], base + NvRegMacAddrB);
3072}
3073
3074/*
3075 * nv_set_mac_address: dev->set_mac_address function
3076 * Called with rtnl_lock() held.
3077 */
3078static int nv_set_mac_address(struct net_device *dev, void *addr)
3079{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003080 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003081 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02003082
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003083 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02003084 return -EADDRNOTAVAIL;
3085
3086 /* synchronized against open : rtnl_lock() held by caller */
3087 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3088
3089 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003090 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003091 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003092 spin_lock_irq(&np->lock);
3093
3094 /* stop rx engine */
3095 nv_stop_rx(dev);
3096
3097 /* set mac address */
3098 nv_copy_mac_to_hw(dev);
3099
3100 /* restart rx engine */
3101 nv_start_rx(dev);
3102 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003103 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003104 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003105 } else {
3106 nv_copy_mac_to_hw(dev);
3107 }
3108 return 0;
3109}
3110
Linus Torvalds1da177e2005-04-16 15:20:36 -07003111/*
3112 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003113 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003114 */
3115static void nv_set_multicast(struct net_device *dev)
3116{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003117 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003118 u8 __iomem *base = get_hwbase(dev);
3119 u32 addr[2];
3120 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003121 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
3123 memset(addr, 0, sizeof(addr));
3124 memset(mask, 0, sizeof(mask));
3125
3126 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003127 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003129 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
Jiri Pirko48e2f182010-02-22 09:22:26 +00003131 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 u32 alwaysOff[2];
3133 u32 alwaysOn[2];
3134
3135 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3136 if (dev->flags & IFF_ALLMULTI) {
3137 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3138 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +00003139 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003140
Jiri Pirko22bedad32010-04-01 21:22:57 +00003141 netdev_for_each_mc_addr(ha, dev) {
david decotignye45a6182011-11-05 14:38:24 +00003142 unsigned char *hw_addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143 u32 a, b;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003144
david decotignye45a6182011-11-05 14:38:24 +00003145 a = le32_to_cpu(*(__le32 *) hw_addr);
3146 b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003147 alwaysOn[0] &= a;
3148 alwaysOff[0] &= ~a;
3149 alwaysOn[1] &= b;
3150 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151 }
3152 }
3153 addr[0] = alwaysOn[0];
3154 addr[1] = alwaysOn[1];
3155 mask[0] = alwaysOn[0] | alwaysOff[0];
3156 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003157 } else {
3158 mask[0] = NVREG_MCASTMASKA_NONE;
3159 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003160 }
3161 }
3162 addr[0] |= NVREG_MCASTADDRA_FORCE;
3163 pff |= NVREG_PFF_ALWAYS;
3164 spin_lock_irq(&np->lock);
3165 nv_stop_rx(dev);
3166 writel(addr[0], base + NvRegMulticastAddrA);
3167 writel(addr[1], base + NvRegMulticastAddrB);
3168 writel(mask[0], base + NvRegMulticastMaskA);
3169 writel(mask[1], base + NvRegMulticastMaskB);
3170 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 nv_start_rx(dev);
3172 spin_unlock_irq(&np->lock);
3173}
3174
Adrian Bunkc7985052006-06-22 12:03:29 +02003175static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003176{
3177 struct fe_priv *np = netdev_priv(dev);
3178 u8 __iomem *base = get_hwbase(dev);
3179
3180 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3181
3182 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3183 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3184 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3185 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3186 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3187 } else {
3188 writel(pff, base + NvRegPacketFilterFlags);
3189 }
3190 }
3191 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3192 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3193 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003194 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3195 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3196 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003197 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003198 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003199 /* limit the number of tx pause frames to a default of 8 */
3200 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3201 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003202 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003203 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3204 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3205 } else {
3206 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3207 writel(regmisc, base + NvRegMisc1);
3208 }
3209 }
3210}
3211
Sanjay Hortikare19df762011-11-11 16:11:21 +00003212static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3213{
3214 struct fe_priv *np = netdev_priv(dev);
3215 u8 __iomem *base = get_hwbase(dev);
3216 u32 phyreg, txreg;
3217 int mii_status;
3218
3219 np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3220 np->duplex = duplex;
3221
3222 /* see if gigabit phy */
3223 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3224 if (mii_status & PHY_GIGABIT) {
3225 np->gigabit = PHY_GIGABIT;
3226 phyreg = readl(base + NvRegSlotTime);
3227 phyreg &= ~(0x3FF00);
3228 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3229 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3230 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3231 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3232 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3233 phyreg |= NVREG_SLOTTIME_1000_FULL;
3234 writel(phyreg, base + NvRegSlotTime);
3235 }
3236
3237 phyreg = readl(base + NvRegPhyInterface);
3238 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3239 if (np->duplex == 0)
3240 phyreg |= PHY_HALF;
3241 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3242 phyreg |= PHY_100;
3243 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3244 NVREG_LINKSPEED_1000)
3245 phyreg |= PHY_1000;
3246 writel(phyreg, base + NvRegPhyInterface);
3247
3248 if (phyreg & PHY_RGMII) {
3249 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3250 NVREG_LINKSPEED_1000)
3251 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3252 else
3253 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3254 } else {
3255 txreg = NVREG_TX_DEFERRAL_DEFAULT;
3256 }
3257 writel(txreg, base + NvRegTxDeferral);
3258
3259 if (np->desc_ver == DESC_VER_1) {
3260 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3261 } else {
3262 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3263 NVREG_LINKSPEED_1000)
3264 txreg = NVREG_TX_WM_DESC2_3_1000;
3265 else
3266 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3267 }
3268 writel(txreg, base + NvRegTxWatermark);
3269
3270 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3271 base + NvRegMisc1);
3272 pci_push(base);
3273 writel(np->linkspeed, base + NvRegLinkSpeed);
3274 pci_push(base);
Sanjay Hortikare19df762011-11-11 16:11:21 +00003275}
3276
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003277/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003278 * nv_update_linkspeed - Setup the MAC according to the link partner
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003279 * @dev: Network device to be configured
3280 *
3281 * The function queries the PHY and checks if there is a link partner.
3282 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3283 * set to 10 MBit HD.
3284 *
3285 * The function returns 0 if there is no link partner and 1 if there is
3286 * a good link partner.
3287 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003288static int nv_update_linkspeed(struct net_device *dev)
3289{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003290 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003291 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003292 int adv = 0;
3293 int lpa = 0;
3294 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003295 int newls = np->linkspeed;
3296 int newdup = np->duplex;
3297 int mii_status;
Sanjay Hortikare19df762011-11-11 16:11:21 +00003298 u32 bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003299 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003300 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003301 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003302 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303
Sanjay Hortikare19df762011-11-11 16:11:21 +00003304 /* If device loopback is enabled, set carrier on and enable max link
3305 * speed.
3306 */
3307 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3308 if (bmcr & BMCR_LOOPBACK) {
3309 if (netif_running(dev)) {
3310 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3311 if (!netif_carrier_ok(dev))
3312 netif_carrier_on(dev);
3313 }
3314 return 1;
3315 }
3316
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 /* BMSR_LSTATUS is latched, read it twice:
3318 * we want the current value.
3319 */
3320 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3321 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3322
3323 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003324 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3325 newdup = 0;
3326 retval = 0;
3327 goto set_speed;
3328 }
3329
3330 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003331 if (np->fixed_mode & LPA_100FULL) {
3332 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3333 newdup = 1;
3334 } else if (np->fixed_mode & LPA_100HALF) {
3335 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3336 newdup = 0;
3337 } else if (np->fixed_mode & LPA_10FULL) {
3338 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3339 newdup = 1;
3340 } else {
3341 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3342 newdup = 0;
3343 }
3344 retval = 1;
3345 goto set_speed;
3346 }
3347 /* check auto negotiation is complete */
3348 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3349 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3350 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3351 newdup = 0;
3352 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003353 goto set_speed;
3354 }
3355
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003356 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3357 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003358
Linus Torvalds1da177e2005-04-16 15:20:36 -07003359 retval = 1;
3360 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003361 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3362 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003363
3364 if ((control_1000 & ADVERTISE_1000FULL) &&
3365 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003366 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3367 newdup = 1;
3368 goto set_speed;
3369 }
3370 }
3371
Linus Torvalds1da177e2005-04-16 15:20:36 -07003372 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003373 adv_lpa = lpa & adv;
3374 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3376 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003377 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3379 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003380 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003381 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3382 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003383 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3385 newdup = 0;
3386 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003387 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3388 newdup = 0;
3389 }
3390
3391set_speed:
3392 if (np->duplex == newdup && np->linkspeed == newls)
3393 return retval;
3394
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395 np->duplex = newdup;
3396 np->linkspeed = newls;
3397
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003398 /* The transmitter and receiver must be restarted for safe update */
3399 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3400 txrxFlags |= NV_RESTART_TX;
3401 nv_stop_tx(dev);
3402 }
3403 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3404 txrxFlags |= NV_RESTART_RX;
3405 nv_stop_rx(dev);
3406 }
3407
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003409 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003410 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003411 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3412 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3413 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003414 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003415 phyreg |= NVREG_SLOTTIME_1000_FULL;
3416 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417 }
3418
3419 phyreg = readl(base + NvRegPhyInterface);
3420 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3421 if (np->duplex == 0)
3422 phyreg |= PHY_HALF;
3423 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3424 phyreg |= PHY_100;
3425 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3426 phyreg |= PHY_1000;
3427 writel(phyreg, base + NvRegPhyInterface);
3428
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003429 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003430 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003431 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003432 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003433 } else {
3434 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3435 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3436 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3437 else
3438 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3439 } else {
3440 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3441 }
3442 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003443 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003444 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3445 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3446 else
3447 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003448 }
3449 writel(txreg, base + NvRegTxDeferral);
3450
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003451 if (np->desc_ver == DESC_VER_1) {
3452 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3453 } else {
3454 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3455 txreg = NVREG_TX_WM_DESC2_3_1000;
3456 else
3457 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3458 }
3459 writel(txreg, base + NvRegTxWatermark);
3460
Szymon Janc78aea4f2010-11-27 08:39:43 +00003461 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003462 base + NvRegMisc1);
3463 pci_push(base);
3464 writel(np->linkspeed, base + NvRegLinkSpeed);
3465 pci_push(base);
3466
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003467 pause_flags = 0;
3468 /* setup pause frame */
david decotigny1ff39eb2012-08-24 17:22:52 +00003469 if (netif_running(dev) && (np->duplex != 0)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003470 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003471 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3472 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003473
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003474 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003475 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003476 if (lpa_pause & LPA_PAUSE_CAP) {
3477 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3478 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3479 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3480 }
3481 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003482 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003483 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003484 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003485 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003486 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3487 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003488 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3489 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3490 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3491 }
3492 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003493 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003494 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003495 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003496 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003497 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003498 }
3499 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003500 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003501
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003502 if (txrxFlags & NV_RESTART_TX)
3503 nv_start_tx(dev);
3504 if (txrxFlags & NV_RESTART_RX)
3505 nv_start_rx(dev);
3506
Linus Torvalds1da177e2005-04-16 15:20:36 -07003507 return retval;
3508}
3509
3510static void nv_linkchange(struct net_device *dev)
3511{
3512 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003513 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003514 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003515 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003516 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003517 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003519 } else {
3520 if (netif_carrier_ok(dev)) {
3521 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003522 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003523 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003524 nv_stop_rx(dev);
3525 }
3526 }
3527}
3528
3529static void nv_link_irq(struct net_device *dev)
3530{
3531 u8 __iomem *base = get_hwbase(dev);
3532 u32 miistat;
3533
3534 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003535 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003536
3537 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3538 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003539}
3540
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003541static void nv_msi_workaround(struct fe_priv *np)
3542{
3543
3544 /* Need to toggle the msi irq mask within the ethernet device,
3545 * otherwise, future interrupts will not be detected.
3546 */
3547 if (np->msi_flags & NV_MSI_ENABLED) {
3548 u8 __iomem *base = np->base;
3549
3550 writel(0, base + NvRegMSIIrqMask);
3551 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3552 }
3553}
3554
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003555static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3556{
3557 struct fe_priv *np = netdev_priv(dev);
3558
3559 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3560 if (total_work > NV_DYNAMIC_THRESHOLD) {
3561 /* transition to poll based interrupts */
3562 np->quiet_count = 0;
3563 if (np->irqmask != NVREG_IRQMASK_CPU) {
3564 np->irqmask = NVREG_IRQMASK_CPU;
3565 return 1;
3566 }
3567 } else {
3568 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3569 np->quiet_count++;
3570 } else {
3571 /* reached a period of low activity, switch
3572 to per tx/rx packet interrupts */
3573 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3574 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3575 return 1;
3576 }
3577 }
3578 }
3579 }
3580 return 0;
3581}
3582
David Howells7d12e782006-10-05 14:55:46 +01003583static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003584{
3585 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003586 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003588
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003589 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3590 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003591 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003592 } else {
3593 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003594 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003595 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003596 if (!(np->events & np->irqmask))
3597 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003598
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003599 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003600
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003601 if (napi_schedule_prep(&np->napi)) {
3602 /*
3603 * Disable further irq's (msix not enabled with napi)
3604 */
3605 writel(0, base + NvRegIrqMask);
3606 __napi_schedule(&np->napi);
3607 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003608
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003609 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610}
3611
Ben Hutchings1aa8b472012-07-10 10:56:59 +00003612/* All _optimized functions are used to help increase performance
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003613 * (reduce CPU and increase throughput). They use descripter version 3,
3614 * compiler directives, and reduce memory accesses.
3615 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003616static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3617{
3618 struct net_device *dev = (struct net_device *) data;
3619 struct fe_priv *np = netdev_priv(dev);
3620 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003621
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003622 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3623 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003624 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003625 } else {
3626 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003627 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003628 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003629 if (!(np->events & np->irqmask))
3630 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003631
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003632 nv_msi_workaround(np);
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003633
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003634 if (napi_schedule_prep(&np->napi)) {
3635 /*
3636 * Disable further irq's (msix not enabled with napi)
3637 */
3638 writel(0, base + NvRegIrqMask);
3639 __napi_schedule(&np->napi);
3640 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003641
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003642 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003643}
3644
David Howells7d12e782006-10-05 14:55:46 +01003645static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003646{
3647 struct net_device *dev = (struct net_device *) data;
3648 struct fe_priv *np = netdev_priv(dev);
3649 u8 __iomem *base = get_hwbase(dev);
3650 u32 events;
3651 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003652 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003653
Szymon Janc78aea4f2010-11-27 08:39:43 +00003654 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003655 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003656 writel(events, base + NvRegMSIXIrqStatus);
3657 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003658 if (!(events & np->irqmask))
3659 break;
3660
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003661 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003662 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003663 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003664
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003665 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003666 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003667 /* disable interrupts on the nic */
3668 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3669 pci_push(base);
3670
3671 if (!np->in_shutdown) {
3672 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3673 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3674 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003675 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003676 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3677 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003678 break;
3679 }
3680
3681 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003682
3683 return IRQ_RETVAL(i);
3684}
3685
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003686static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003687{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003688 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3689 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003690 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003691 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003692 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003693 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003694
stephen hemminger81a2e362010-04-28 08:25:28 +00003695 do {
3696 if (!nv_optimized(np)) {
3697 spin_lock_irqsave(&np->lock, flags);
3698 tx_work += nv_tx_done(dev, np->tx_ring_size);
3699 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003700
Tom Herbertd951f722010-05-05 18:15:21 +00003701 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003702 retcode = nv_alloc_rx(dev);
3703 } else {
3704 spin_lock_irqsave(&np->lock, flags);
3705 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3706 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003707
Tom Herbertd951f722010-05-05 18:15:21 +00003708 rx_count = nv_rx_process_optimized(dev,
3709 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003710 retcode = nv_alloc_rx_optimized(dev);
3711 }
3712 } while (retcode == 0 &&
3713 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003714
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003715 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003716 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003717 if (!np->in_shutdown)
3718 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003719 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003720 }
3721
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003722 nv_change_interrupt_mode(dev, tx_work + rx_work);
3723
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003724 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3725 spin_lock_irqsave(&np->lock, flags);
3726 nv_link_irq(dev);
3727 spin_unlock_irqrestore(&np->lock, flags);
3728 }
3729 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3730 spin_lock_irqsave(&np->lock, flags);
3731 nv_linkchange(dev);
3732 spin_unlock_irqrestore(&np->lock, flags);
3733 np->link_timeout = jiffies + LINK_TIMEOUT;
3734 }
3735 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3736 spin_lock_irqsave(&np->lock, flags);
3737 if (!np->in_shutdown) {
3738 np->nic_poll_irq = np->irqmask;
3739 np->recover_error = 1;
3740 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3741 }
3742 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003743 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003744 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003745 }
3746
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003747 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003748 /* re-enable interrupts
3749 (msix not enabled in napi) */
Eric Dumazet6ad20162017-01-30 08:22:01 -08003750 napi_complete_done(napi, rx_work);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003751
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003752 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003753 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003754 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003755}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003756
David Howells7d12e782006-10-05 14:55:46 +01003757static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003758{
3759 struct net_device *dev = (struct net_device *) data;
3760 struct fe_priv *np = netdev_priv(dev);
3761 u8 __iomem *base = get_hwbase(dev);
3762 u32 events;
3763 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003764 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003765
Szymon Janc78aea4f2010-11-27 08:39:43 +00003766 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003767 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003768 writel(events, base + NvRegMSIXIrqStatus);
3769 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003770 if (!(events & np->irqmask))
3771 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003772
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003773 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003774 if (unlikely(nv_alloc_rx_optimized(dev))) {
3775 spin_lock_irqsave(&np->lock, flags);
3776 if (!np->in_shutdown)
3777 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3778 spin_unlock_irqrestore(&np->lock, flags);
3779 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003780 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003781
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003782 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003783 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003784 /* disable interrupts on the nic */
3785 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3786 pci_push(base);
3787
3788 if (!np->in_shutdown) {
3789 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3790 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3791 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003792 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003793 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3794 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003795 break;
3796 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003797 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003798
3799 return IRQ_RETVAL(i);
3800}
3801
David Howells7d12e782006-10-05 14:55:46 +01003802static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003803{
3804 struct net_device *dev = (struct net_device *) data;
3805 struct fe_priv *np = netdev_priv(dev);
3806 u8 __iomem *base = get_hwbase(dev);
3807 u32 events;
3808 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003809 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003810
Szymon Janc78aea4f2010-11-27 08:39:43 +00003811 for (i = 0;; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003812 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003813 writel(events, base + NvRegMSIXIrqStatus);
3814 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003815 if (!(events & np->irqmask))
3816 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003817
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003818 /* check tx in case we reached max loop limit in tx isr */
3819 spin_lock_irqsave(&np->lock, flags);
3820 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3821 spin_unlock_irqrestore(&np->lock, flags);
3822
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003823 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003824 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003825 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003826 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003827 }
3828 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003829 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003830 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003831 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003832 np->link_timeout = jiffies + LINK_TIMEOUT;
3833 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003834 if (events & NVREG_IRQ_RECOVER_ERROR) {
Denis Efremov186e86872012-07-21 01:54:34 +04003835 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003836 /* disable interrupts on the nic */
3837 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3838 pci_push(base);
3839
3840 if (!np->in_shutdown) {
3841 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3842 np->recover_error = 1;
3843 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3844 }
Denis Efremov186e86872012-07-21 01:54:34 +04003845 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003846 break;
3847 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003848 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003849 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003850 /* disable interrupts on the nic */
3851 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3852 pci_push(base);
3853
3854 if (!np->in_shutdown) {
3855 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3856 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3857 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003858 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003859 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3860 __func__, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003861 break;
3862 }
3863
3864 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003865
3866 return IRQ_RETVAL(i);
3867}
3868
David Howells7d12e782006-10-05 14:55:46 +01003869static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003870{
3871 struct net_device *dev = (struct net_device *) data;
3872 struct fe_priv *np = netdev_priv(dev);
3873 u8 __iomem *base = get_hwbase(dev);
3874 u32 events;
3875
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003876 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3877 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003878 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003879 } else {
3880 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003881 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003882 }
3883 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003884 if (!(events & NVREG_IRQ_TIMER))
3885 return IRQ_RETVAL(0);
3886
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003887 nv_msi_workaround(np);
3888
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003889 spin_lock(&np->lock);
3890 np->intr_test = 1;
3891 spin_unlock(&np->lock);
3892
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003893 return IRQ_RETVAL(1);
3894}
3895
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003896static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3897{
3898 u8 __iomem *base = get_hwbase(dev);
3899 int i;
3900 u32 msixmap = 0;
3901
3902 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3903 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3904 * the remaining 8 interrupts.
3905 */
3906 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003907 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003908 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003909 }
3910 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3911
3912 msixmap = 0;
3913 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003914 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003915 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003916 }
3917 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3918}
3919
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003920static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003921{
3922 struct fe_priv *np = get_nvpriv(dev);
3923 u8 __iomem *base = get_hwbase(dev);
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01003924 int ret;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003925 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003926 irqreturn_t (*handler)(int foo, void *data);
3927
3928 if (intr_test) {
3929 handler = nv_nic_irq_test;
3930 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003931 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003932 handler = nv_nic_irq_optimized;
3933 else
3934 handler = nv_nic_irq;
3935 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003936
3937 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003938 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003939 np->msi_x_entry[i].entry = i;
Alexander Gordeev04698ef2014-02-18 11:11:54 +01003940 ret = pci_enable_msix_range(np->pci_dev,
3941 np->msi_x_entry,
3942 np->msi_flags & NV_MSI_X_VECTORS_MASK,
3943 np->msi_flags & NV_MSI_X_VECTORS_MASK);
3944 if (ret > 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003945 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003946 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003947 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003948 sprintf(np->name_rx, "%s-rx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003949 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3950 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev);
3951 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003952 netdev_info(dev,
3953 "request_irq failed for rx %d\n",
3954 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003955 pci_disable_msix(np->pci_dev);
3956 np->msi_flags &= ~NV_MSI_X_ENABLED;
3957 goto out_err;
3958 }
3959 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003960 sprintf(np->name_tx, "%s-tx", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003961 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3962 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev);
3963 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003964 netdev_info(dev,
3965 "request_irq failed for tx %d\n",
3966 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003967 pci_disable_msix(np->pci_dev);
3968 np->msi_flags &= ~NV_MSI_X_ENABLED;
3969 goto out_free_rx;
3970 }
3971 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003972 sprintf(np->name_other, "%s-other", dev->name);
Alexander Gordeev61c94712014-02-18 11:11:52 +01003973 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3974 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev);
3975 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003976 netdev_info(dev,
3977 "request_irq failed for link %d\n",
3978 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003979 pci_disable_msix(np->pci_dev);
3980 np->msi_flags &= ~NV_MSI_X_ENABLED;
3981 goto out_free_tx;
3982 }
3983 /* map interrupts to their respective vector */
3984 writel(0, base + NvRegMSIXMap0);
3985 writel(0, base + NvRegMSIXMap1);
3986 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3987 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3988 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3989 } else {
3990 /* Request irq for all interrupts */
Alexander Gordeev61c94712014-02-18 11:11:52 +01003991 ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector,
3992 handler, IRQF_SHARED, dev->name, dev);
3993 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00003994 netdev_info(dev,
3995 "request_irq failed %d\n",
3996 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003997 pci_disable_msix(np->pci_dev);
3998 np->msi_flags &= ~NV_MSI_X_ENABLED;
3999 goto out_err;
4000 }
4001
4002 /* map interrupts to vector 0 */
4003 writel(0, base + NvRegMSIXMap0);
4004 writel(0, base + NvRegMSIXMap1);
4005 }
Mike Ditto89328782011-11-16 12:15:11 +00004006 netdev_info(dev, "MSI-X enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004007 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004008 }
4009 }
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004010 if (np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00004011 ret = pci_enable_msi(np->pci_dev);
4012 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004013 np->msi_flags |= NV_MSI_ENABLED;
Alexander Gordeev61c94712014-02-18 11:11:52 +01004014 ret = request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev);
4015 if (ret) {
Joe Perches1d397f32010-11-29 07:41:57 +00004016 netdev_info(dev, "request_irq failed %d\n",
4017 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004018 pci_disable_msi(np->pci_dev);
4019 np->msi_flags &= ~NV_MSI_ENABLED;
4020 goto out_err;
4021 }
4022
4023 /* map interrupts to vector 0 */
4024 writel(0, base + NvRegMSIMap0);
4025 writel(0, base + NvRegMSIMap1);
4026 /* enable msi vector 0 */
4027 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
Mike Ditto89328782011-11-16 12:15:11 +00004028 netdev_info(dev, "MSI enabled\n");
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004029 return 0;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004030 }
4031 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004032
Alexander Gordeevd9bd00a2014-02-18 11:11:53 +01004033 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
4034 goto out_err;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004035
4036 return 0;
4037out_free_tx:
4038 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4039out_free_rx:
4040 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4041out_err:
4042 return 1;
4043}
4044
4045static void nv_free_irq(struct net_device *dev)
4046{
4047 struct fe_priv *np = get_nvpriv(dev);
4048 int i;
4049
4050 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004051 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004052 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004053 pci_disable_msix(np->pci_dev);
4054 np->msi_flags &= ~NV_MSI_X_ENABLED;
4055 } else {
4056 free_irq(np->pci_dev->irq, dev);
4057 if (np->msi_flags & NV_MSI_ENABLED) {
4058 pci_disable_msi(np->pci_dev);
4059 np->msi_flags &= ~NV_MSI_ENABLED;
4060 }
4061 }
4062}
4063
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064static void nv_do_nic_poll(unsigned long data)
4065{
4066 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004067 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004068 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004069 u32 mask = 0;
Neil Horman0b7c8742015-10-26 12:24:22 -04004070 unsigned long flags;
4071 unsigned int irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072
Linus Torvalds1da177e2005-04-16 15:20:36 -07004073 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004074 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075 * reenable interrupts on the nic, we have to do this before calling
4076 * nv_nic_irq because that may decide to do otherwise
4077 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004078
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004079 if (!using_multi_irqs(dev)) {
4080 if (np->msi_flags & NV_MSI_X_ENABLED)
Neil Horman0b7c8742015-10-26 12:24:22 -04004081 irq = np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004082 else
Neil Horman0b7c8742015-10-26 12:24:22 -04004083 irq = np->pci_dev->irq;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004084 mask = np->irqmask;
4085 } else {
4086 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004087 irq = np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004088 mask |= NVREG_IRQ_RX_ALL;
4089 }
4090 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004091 irq = np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004092 mask |= NVREG_IRQ_TX_ALL;
4093 }
4094 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Neil Horman0b7c8742015-10-26 12:24:22 -04004095 irq = np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004096 mask |= NVREG_IRQ_OTHER;
4097 }
4098 }
Neil Horman0b7c8742015-10-26 12:24:22 -04004099
4100 disable_irq_nosync_lockdep_irqsave(irq, &flags);
4101 synchronize_irq(irq);
Manfred Spraula7475902007-10-17 21:52:33 +02004102
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004103 if (np->recover_error) {
4104 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00004105 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004106 if (netif_running(dev)) {
4107 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004108 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004109 spin_lock(&np->lock);
4110 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004111 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004112 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4113 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004114 nv_txrx_reset(dev);
4115 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004116 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004117 /* reinit driver view of the rx queue */
4118 set_bufsize(dev);
4119 if (nv_init_ring(dev)) {
4120 if (!np->in_shutdown)
4121 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4122 }
4123 /* reinit nic view of the rx queue */
4124 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4125 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004126 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004127 base + NvRegRingSizes);
4128 pci_push(base);
4129 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4130 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004131 /* clear interrupts */
4132 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4133 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4134 else
4135 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004136
4137 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004138 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004139 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004140 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004141 netif_tx_unlock_bh(dev);
4142 }
4143 }
4144
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004145 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004146 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004147
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004148 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004149 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004150 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004151 nv_nic_irq_optimized(0, dev);
4152 else
4153 nv_nic_irq(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004154 } else {
4155 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004156 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004157 nv_nic_irq_rx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004158 }
4159 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004160 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004161 nv_nic_irq_tx(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004162 }
4163 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004164 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004165 nv_nic_irq_other(0, dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004166 }
4167 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004168
Neil Horman0b7c8742015-10-26 12:24:22 -04004169 enable_irq_lockdep_irqrestore(irq, &flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170}
4171
Michal Schmidt2918c352005-05-12 19:42:06 -04004172#ifdef CONFIG_NET_POLL_CONTROLLER
4173static void nv_poll_controller(struct net_device *dev)
4174{
4175 nv_do_nic_poll((unsigned long) dev);
4176}
4177#endif
4178
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004179static void nv_do_stats_poll(unsigned long data)
david decotignyf5d827a2011-11-16 12:15:13 +00004180 __acquires(&netdev_priv(dev)->hwstats_lock)
4181 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004182{
4183 struct net_device *dev = (struct net_device *) data;
4184 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004185
david decotignyf5d827a2011-11-16 12:15:13 +00004186 /* If lock is currently taken, the stats are being refreshed
4187 * and hence fresh enough */
4188 if (spin_trylock(&np->hwstats_lock)) {
4189 nv_update_stats(dev);
4190 spin_unlock(&np->hwstats_lock);
4191 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004192
4193 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004194 mod_timer(&np->stats_poll,
4195 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004196}
4197
Linus Torvalds1da177e2005-04-16 15:20:36 -07004198static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4199{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004200 struct fe_priv *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00004201 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
4202 strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
4203 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204}
4205
4206static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4207{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004208 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004209 wolinfo->supported = WAKE_MAGIC;
4210
4211 spin_lock_irq(&np->lock);
4212 if (np->wolenabled)
4213 wolinfo->wolopts = WAKE_MAGIC;
4214 spin_unlock_irq(&np->lock);
4215}
4216
4217static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4218{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004219 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004220 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004221 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222
Linus Torvalds1da177e2005-04-16 15:20:36 -07004223 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004225 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004227 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004228 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004229 if (netif_running(dev)) {
4230 spin_lock_irq(&np->lock);
4231 writel(flags, base + NvRegWakeUpFlags);
4232 spin_unlock_irq(&np->lock);
4233 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00004234 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004235 return 0;
4236}
4237
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004238static int nv_get_link_ksettings(struct net_device *dev,
4239 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004240{
4241 struct fe_priv *np = netdev_priv(dev);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004242 u32 speed, supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 int adv;
4244
4245 spin_lock_irq(&np->lock);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004246 cmd->base.port = PORT_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004247 if (!netif_running(dev)) {
4248 /* We do not track link speed / duplex setting if the
4249 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004250 if (nv_update_linkspeed(dev)) {
4251 if (!netif_carrier_ok(dev))
4252 netif_carrier_on(dev);
4253 } else {
4254 if (netif_carrier_ok(dev))
4255 netif_carrier_off(dev);
4256 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004258
4259 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004260 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004261 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00004262 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004263 break;
4264 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00004265 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004266 break;
4267 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00004268 speed = SPEED_1000;
4269 break;
4270 default:
4271 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004272 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004273 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004274 cmd->base.duplex = DUPLEX_HALF;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004275 if (np->duplex)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004276 cmd->base.duplex = DUPLEX_FULL;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004277 } else {
Jiri Pirko537fae02014-06-06 14:17:00 +02004278 speed = SPEED_UNKNOWN;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004279 cmd->base.duplex = DUPLEX_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004280 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004281 cmd->base.speed = speed;
4282 cmd->base.autoneg = np->autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004283
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004284 advertising = ADVERTISED_MII;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004285 if (np->autoneg) {
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004286 advertising |= ADVERTISED_Autoneg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004287 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004288 if (adv & ADVERTISE_10HALF)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004289 advertising |= ADVERTISED_10baseT_Half;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004290 if (adv & ADVERTISE_10FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004291 advertising |= ADVERTISED_10baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004292 if (adv & ADVERTISE_100HALF)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004293 advertising |= ADVERTISED_100baseT_Half;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004294 if (adv & ADVERTISE_100FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004295 advertising |= ADVERTISED_100baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004296 if (np->gigabit == PHY_GIGABIT) {
4297 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4298 if (adv & ADVERTISE_1000FULL)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004299 advertising |= ADVERTISED_1000baseT_Full;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004300 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004301 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004302 supported = (SUPPORTED_Autoneg |
Linus Torvalds1da177e2005-04-16 15:20:36 -07004303 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4304 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4305 SUPPORTED_MII);
4306 if (np->gigabit == PHY_GIGABIT)
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004307 supported |= SUPPORTED_1000baseT_Full;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004308
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004309 cmd->base.phy_address = np->phyaddr;
4310
4311 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
4312 supported);
4313 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
4314 advertising);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004315
4316 /* ignore maxtxpkt, maxrxpkt for now */
4317 spin_unlock_irq(&np->lock);
4318 return 0;
4319}
4320
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004321static int nv_set_link_ksettings(struct net_device *dev,
4322 const struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004323{
4324 struct fe_priv *np = netdev_priv(dev);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004325 u32 speed = cmd->base.speed;
4326 u32 advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004328 ethtool_convert_link_mode_to_legacy_u32(&advertising,
4329 cmd->link_modes.advertising);
4330
4331 if (cmd->base.port != PORT_MII)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004332 return -EINVAL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004333 if (cmd->base.phy_address != np->phyaddr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004334 /* TODO: support switching between multiple phys. Should be
4335 * trivial, but not enabled due to lack of test hardware. */
4336 return -EINVAL;
4337 }
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004338 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 u32 mask;
4340
4341 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4342 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4343 if (np->gigabit == PHY_GIGABIT)
4344 mask |= ADVERTISED_1000baseT_Full;
4345
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004346 if ((advertising & mask) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 return -EINVAL;
4348
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004349 } else if (cmd->base.autoneg == AUTONEG_DISABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004351 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352
David Decotigny25db0332011-04-27 18:32:39 +00004353 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354 return -EINVAL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004355 if (cmd->base.duplex != DUPLEX_HALF &&
4356 cmd->base.duplex != DUPLEX_FULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004357 return -EINVAL;
4358 } else {
4359 return -EINVAL;
4360 }
4361
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004362 netif_carrier_off(dev);
4363 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004364 unsigned long flags;
4365
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004366 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004367 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004368 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004369 /* with plain spinlock lockdep complains */
4370 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004371 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004372 /* FIXME:
4373 * this can take some time, and interrupts are disabled
4374 * due to spin_lock_irqsave, but let's hope no daemon
4375 * is going to change the settings very often...
4376 * Worst case:
4377 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4378 * + some minor delays, which is up to a second approximately
4379 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004380 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004381 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004382 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004383 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004384 }
4385
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004386 if (cmd->base.autoneg == AUTONEG_ENABLE) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004387 int adv, bmcr;
4388
4389 np->autoneg = 1;
4390
4391 /* advertise only what has been requested */
4392 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004393 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004394 if (advertising & ADVERTISED_10baseT_Half)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395 adv |= ADVERTISE_10HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004396 if (advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004397 adv |= ADVERTISE_10FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004398 if (advertising & ADVERTISED_100baseT_Half)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004399 adv |= ADVERTISE_100HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004400 if (advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004401 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004402 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004403 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4404 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4405 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004406 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4407
4408 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004409 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410 adv &= ~ADVERTISE_1000FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004411 if (advertising & ADVERTISED_1000baseT_Full)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004412 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004413 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004414 }
4415
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004416 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004417 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004418 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004419 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4420 bmcr |= BMCR_ANENABLE;
4421 /* reset the phy in order for settings to stick,
4422 * and cause autoneg to start */
4423 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004424 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004425 return -EINVAL;
4426 }
4427 } else {
4428 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4429 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004431 } else {
4432 int adv, bmcr;
4433
4434 np->autoneg = 0;
4435
4436 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004437 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004438 if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004439 adv |= ADVERTISE_10HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004440 if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004441 adv |= ADVERTISE_10FULL;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004442 if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004443 adv |= ADVERTISE_100HALF;
Philippe Reynes0fa9e282017-02-14 23:36:32 +01004444 if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004445 adv |= ADVERTISE_100FULL;
4446 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004447 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004448 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4449 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4450 }
4451 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4452 adv |= ADVERTISE_PAUSE_ASYM;
4453 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4456 np->fixed_mode = adv;
4457
4458 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004459 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004460 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004461 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004462 }
4463
4464 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004465 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4466 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004467 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004468 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004469 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004470 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004471 /* reset the phy in order for forced mode settings to stick */
4472 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004473 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004474 return -EINVAL;
4475 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004476 } else {
4477 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4478 if (netif_running(dev)) {
4479 /* Wait a bit and then reconfigure the nic. */
4480 udelay(10);
4481 nv_linkchange(dev);
4482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483 }
4484 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004485
4486 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004487 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004488 nv_enable_irq(dev);
4489 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490
4491 return 0;
4492}
4493
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004494#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004495
4496static int nv_get_regs_len(struct net_device *dev)
4497{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004498 struct fe_priv *np = netdev_priv(dev);
4499 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004500}
4501
4502static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4503{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004504 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004505 u8 __iomem *base = get_hwbase(dev);
4506 u32 *rbuf = buf;
4507 int i;
4508
4509 regs->version = FORCEDETH_REGS_VER;
4510 spin_lock_irq(&np->lock);
david decotignyba9aa132012-08-24 17:22:51 +00004511 for (i = 0; i < np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004512 rbuf[i] = readl(base + i*sizeof(u32));
4513 spin_unlock_irq(&np->lock);
4514}
4515
4516static int nv_nway_reset(struct net_device *dev)
4517{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004518 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004519 int ret;
4520
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004521 if (np->autoneg) {
4522 int bmcr;
4523
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004524 netif_carrier_off(dev);
4525 if (netif_running(dev)) {
4526 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004527 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004528 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004529 spin_lock(&np->lock);
4530 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004531 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004532 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004533 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004534 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004535 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004536 }
4537
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004538 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004539 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4540 bmcr |= BMCR_ANENABLE;
4541 /* reset the phy in order for settings to stick*/
4542 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004543 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004544 return -EINVAL;
4545 }
4546 } else {
4547 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4548 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4549 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004550
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004551 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004552 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004553 nv_enable_irq(dev);
4554 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004555 ret = 0;
4556 } else {
4557 ret = -EINVAL;
4558 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004559
4560 return ret;
4561}
4562
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004563static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4564{
4565 struct fe_priv *np = netdev_priv(dev);
4566
4567 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004568 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4569
4570 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004571 ring->tx_pending = np->tx_ring_size;
4572}
4573
4574static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4575{
4576 struct fe_priv *np = netdev_priv(dev);
4577 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004578 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004579 dma_addr_t ring_addr;
4580
4581 if (ring->rx_pending < RX_RING_MIN ||
4582 ring->tx_pending < TX_RING_MIN ||
4583 ring->rx_mini_pending != 0 ||
4584 ring->rx_jumbo_pending != 0 ||
4585 (np->desc_ver == DESC_VER_1 &&
4586 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4587 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4588 (np->desc_ver != DESC_VER_1 &&
4589 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4590 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4591 return -EINVAL;
4592 }
4593
4594 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004595 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004596 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4597 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4598 &ring_addr);
4599 } else {
4600 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4601 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4602 &ring_addr);
4603 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004604 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4605 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4606 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004607 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004608 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004609 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004610 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4611 rxtx_ring, ring_addr);
4612 } else {
4613 if (rxtx_ring)
4614 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4615 rxtx_ring, ring_addr);
4616 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004617
4618 kfree(rx_skbuff);
4619 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004620 goto exit;
4621 }
4622
4623 if (netif_running(dev)) {
4624 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004625 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004626 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004627 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004628 spin_lock(&np->lock);
4629 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004630 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004631 nv_txrx_reset(dev);
4632 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004633 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004634 /* delete queues */
4635 free_rings(dev);
4636 }
4637
4638 /* set new values */
4639 np->rx_ring_size = ring->rx_pending;
4640 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004641
4642 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004643 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004644 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4645 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004646 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004647 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4648 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004649 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4650 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004651 np->ring_addr = ring_addr;
4652
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004653 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4654 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004655
4656 if (netif_running(dev)) {
4657 /* reinit driver view of the queues */
4658 set_bufsize(dev);
4659 if (nv_init_ring(dev)) {
4660 if (!np->in_shutdown)
4661 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4662 }
4663
4664 /* reinit nic view of the queues */
4665 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4666 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004667 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004668 base + NvRegRingSizes);
4669 pci_push(base);
4670 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4671 pci_push(base);
4672
4673 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004674 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004675 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004676 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004677 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004678 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004679 nv_enable_irq(dev);
4680 }
4681 return 0;
4682exit:
4683 return -ENOMEM;
4684}
4685
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004686static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4687{
4688 struct fe_priv *np = netdev_priv(dev);
4689
4690 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4691 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4692 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4693}
4694
4695static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4696{
4697 struct fe_priv *np = netdev_priv(dev);
4698 int adv, bmcr;
4699
4700 if ((!np->autoneg && np->duplex == 0) ||
4701 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004702 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004703 return -EINVAL;
4704 }
4705 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004706 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004707 return -EINVAL;
4708 }
4709
4710 netif_carrier_off(dev);
4711 if (netif_running(dev)) {
4712 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004713 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004714 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004715 spin_lock(&np->lock);
4716 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004717 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004718 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004719 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004720 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004721 }
4722
4723 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4724 if (pause->rx_pause)
4725 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4726 if (pause->tx_pause)
4727 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4728
4729 if (np->autoneg && pause->autoneg) {
4730 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4731
4732 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4733 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004734 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004735 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4736 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4737 adv |= ADVERTISE_PAUSE_ASYM;
4738 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4739
4740 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004741 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004742 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4743 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4744 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4745 } else {
4746 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4747 if (pause->rx_pause)
4748 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4749 if (pause->tx_pause)
4750 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4751
4752 if (!netif_running(dev))
4753 nv_update_linkspeed(dev);
4754 else
4755 nv_update_pause(dev, np->pause_flags);
4756 }
4757
4758 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004759 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004760 nv_enable_irq(dev);
4761 }
4762 return 0;
4763}
4764
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004765static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
Sanjay Hortikare19df762011-11-11 16:11:21 +00004766{
4767 struct fe_priv *np = netdev_priv(dev);
4768 unsigned long flags;
4769 u32 miicontrol;
4770 int err, retval = 0;
4771
4772 spin_lock_irqsave(&np->lock, flags);
4773 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4774 if (features & NETIF_F_LOOPBACK) {
4775 if (miicontrol & BMCR_LOOPBACK) {
4776 spin_unlock_irqrestore(&np->lock, flags);
4777 netdev_info(dev, "Loopback already enabled\n");
4778 return 0;
4779 }
4780 nv_disable_irq(dev);
4781 /* Turn on loopback mode */
4782 miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4783 err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4784 if (err) {
4785 retval = PHY_ERROR;
4786 spin_unlock_irqrestore(&np->lock, flags);
4787 phy_init(dev);
4788 } else {
4789 if (netif_running(dev)) {
4790 /* Force 1000 Mbps full-duplex */
4791 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4792 1);
4793 /* Force link up */
4794 netif_carrier_on(dev);
4795 }
4796 spin_unlock_irqrestore(&np->lock, flags);
4797 netdev_info(dev,
4798 "Internal PHY loopback mode enabled.\n");
4799 }
4800 } else {
4801 if (!(miicontrol & BMCR_LOOPBACK)) {
4802 spin_unlock_irqrestore(&np->lock, flags);
4803 netdev_info(dev, "Loopback already disabled\n");
4804 return 0;
4805 }
4806 nv_disable_irq(dev);
4807 /* Turn off loopback */
4808 spin_unlock_irqrestore(&np->lock, flags);
4809 netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4810 phy_init(dev);
4811 }
4812 msleep(500);
4813 spin_lock_irqsave(&np->lock, flags);
4814 nv_enable_irq(dev);
4815 spin_unlock_irqrestore(&np->lock, flags);
4816
4817 return retval;
4818}
4819
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004820static netdev_features_t nv_fix_features(struct net_device *dev,
4821 netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004822{
Michał Mirosław569e1462011-04-15 04:50:49 +00004823 /* vlan is dependent on rx checksum offload */
Patrick McHardyf6469682013-04-19 02:04:27 +00004824 if (features & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław569e1462011-04-15 04:50:49 +00004825 features |= NETIF_F_RXCSUM;
4826
4827 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004828}
4829
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004830static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
Jiri Pirko3326c782011-07-20 04:54:38 +00004831{
4832 struct fe_priv *np = get_nvpriv(dev);
4833
4834 spin_lock_irq(&np->lock);
4835
Patrick McHardyf6469682013-04-19 02:04:27 +00004836 if (features & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004837 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4838 else
4839 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4840
Patrick McHardyf6469682013-04-19 02:04:27 +00004841 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Jiri Pirko3326c782011-07-20 04:54:38 +00004842 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4843 else
4844 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4845
4846 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4847
4848 spin_unlock_irq(&np->lock);
4849}
4850
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004851static int nv_set_features(struct net_device *dev, netdev_features_t features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004852{
4853 struct fe_priv *np = netdev_priv(dev);
4854 u8 __iomem *base = get_hwbase(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00004855 netdev_features_t changed = dev->features ^ features;
Sanjay Hortikare19df762011-11-11 16:11:21 +00004856 int retval;
4857
4858 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4859 retval = nv_set_loopback(dev, features);
4860 if (retval != 0)
4861 return retval;
4862 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004863
Michał Mirosław569e1462011-04-15 04:50:49 +00004864 if (changed & NETIF_F_RXCSUM) {
4865 spin_lock_irq(&np->lock);
4866
4867 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004868 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004869 else
4870 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4871
4872 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004873 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004874
4875 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004876 }
4877
Patrick McHardyf6469682013-04-19 02:04:27 +00004878 if (changed & (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX))
Jiri Pirko3326c782011-07-20 04:54:38 +00004879 nv_vlan_mode(dev, features);
4880
Michał Mirosław569e1462011-04-15 04:50:49 +00004881 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004882}
4883
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004884static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004885{
4886 struct fe_priv *np = netdev_priv(dev);
4887
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004888 switch (sset) {
4889 case ETH_SS_TEST:
4890 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4891 return NV_TEST_COUNT_EXTENDED;
4892 else
4893 return NV_TEST_COUNT_BASE;
4894 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004895 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4896 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004897 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4898 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004899 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4900 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004901 else
4902 return 0;
4903 default:
4904 return -EOPNOTSUPP;
4905 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004906}
4907
david decotignyf5d827a2011-11-16 12:15:13 +00004908static void nv_get_ethtool_stats(struct net_device *dev,
4909 struct ethtool_stats *estats, u64 *buffer)
4910 __acquires(&netdev_priv(dev)->hwstats_lock)
4911 __releases(&netdev_priv(dev)->hwstats_lock)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004912{
4913 struct fe_priv *np = netdev_priv(dev);
4914
david decotignyf5d827a2011-11-16 12:15:13 +00004915 spin_lock_bh(&np->hwstats_lock);
4916 nv_update_stats(dev);
4917 memcpy(buffer, &np->estats,
4918 nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
4919 spin_unlock_bh(&np->hwstats_lock);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004920}
4921
4922static int nv_link_test(struct net_device *dev)
4923{
4924 struct fe_priv *np = netdev_priv(dev);
4925 int mii_status;
4926
4927 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4928 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4929
4930 /* check phy link status */
4931 if (!(mii_status & BMSR_LSTATUS))
4932 return 0;
4933 else
4934 return 1;
4935}
4936
4937static int nv_register_test(struct net_device *dev)
4938{
4939 u8 __iomem *base = get_hwbase(dev);
4940 int i = 0;
4941 u32 orig_read, new_read;
4942
4943 do {
4944 orig_read = readl(base + nv_registers_test[i].reg);
4945
4946 /* xor with mask to toggle bits */
4947 orig_read ^= nv_registers_test[i].mask;
4948
4949 writel(orig_read, base + nv_registers_test[i].reg);
4950
4951 new_read = readl(base + nv_registers_test[i].reg);
4952
4953 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4954 return 0;
4955
4956 /* restore original value */
4957 orig_read ^= nv_registers_test[i].mask;
4958 writel(orig_read, base + nv_registers_test[i].reg);
4959
4960 } while (nv_registers_test[++i].reg != 0);
4961
4962 return 1;
4963}
4964
4965static int nv_interrupt_test(struct net_device *dev)
4966{
4967 struct fe_priv *np = netdev_priv(dev);
4968 u8 __iomem *base = get_hwbase(dev);
4969 int ret = 1;
4970 int testcnt;
4971 u32 save_msi_flags, save_poll_interval = 0;
4972
4973 if (netif_running(dev)) {
4974 /* free current irq */
4975 nv_free_irq(dev);
4976 save_poll_interval = readl(base+NvRegPollingInterval);
4977 }
4978
4979 /* flag to test interrupt handler */
4980 np->intr_test = 0;
4981
4982 /* setup test irq */
4983 save_msi_flags = np->msi_flags;
4984 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4985 np->msi_flags |= 0x001; /* setup 1 vector */
4986 if (nv_request_irq(dev, 1))
4987 return 0;
4988
4989 /* setup timer interrupt */
4990 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4991 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4992
4993 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4994
4995 /* wait for at least one interrupt */
4996 msleep(100);
4997
4998 spin_lock_irq(&np->lock);
4999
5000 /* flag should be set within ISR */
5001 testcnt = np->intr_test;
5002 if (!testcnt)
5003 ret = 2;
5004
5005 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
5006 if (!(np->msi_flags & NV_MSI_X_ENABLED))
5007 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5008 else
5009 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5010
5011 spin_unlock_irq(&np->lock);
5012
5013 nv_free_irq(dev);
5014
5015 np->msi_flags = save_msi_flags;
5016
5017 if (netif_running(dev)) {
5018 writel(save_poll_interval, base + NvRegPollingInterval);
5019 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5020 /* restore original irq */
5021 if (nv_request_irq(dev, 0))
5022 return 0;
5023 }
5024
5025 return ret;
5026}
5027
5028static int nv_loopback_test(struct net_device *dev)
5029{
5030 struct fe_priv *np = netdev_priv(dev);
5031 u8 __iomem *base = get_hwbase(dev);
5032 struct sk_buff *tx_skb, *rx_skb;
5033 dma_addr_t test_dma_addr;
5034 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005035 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005036 int len, i, pkt_len;
5037 u8 *pkt_data;
5038 u32 filter_flags = 0;
5039 u32 misc1_flags = 0;
5040 int ret = 1;
5041
5042 if (netif_running(dev)) {
5043 nv_disable_irq(dev);
5044 filter_flags = readl(base + NvRegPacketFilterFlags);
5045 misc1_flags = readl(base + NvRegMisc1);
5046 } else {
5047 nv_txrx_reset(dev);
5048 }
5049
5050 /* reinit driver view of the rx queue */
5051 set_bufsize(dev);
5052 nv_init_ring(dev);
5053
5054 /* setup hardware for loopback */
5055 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
5056 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
5057
5058 /* reinit nic view of the rx queue */
5059 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5060 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005061 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005062 base + NvRegRingSizes);
5063 pci_push(base);
5064
5065 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005066 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005067
5068 /* setup packet for tx */
5069 pkt_len = ETH_DATA_LEN;
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +00005070 tx_skb = netdev_alloc_skb(dev, pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07005071 if (!tx_skb) {
Jesper Juhl46798c82006-09-25 16:39:24 -07005072 ret = 0;
5073 goto out;
5074 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03005075 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
5076 skb_tailroom(tx_skb),
5077 PCI_DMA_FROMDEVICE);
Larry Finger612a7c42012-12-27 17:25:41 +00005078 if (pci_dma_mapping_error(np->pci_dev,
5079 test_dma_addr)) {
5080 dev_kfree_skb_any(tx_skb);
5081 goto out;
5082 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005083 pkt_data = skb_put(tx_skb, pkt_len);
5084 for (i = 0; i < pkt_len; i++)
5085 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005086
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005087 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005088 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
5089 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005090 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00005091 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
5092 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005093 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005094 }
5095 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5096 pci_push(get_hwbase(dev));
5097
5098 msleep(500);
5099
5100 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005101 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005102 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005103 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5104
5105 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005106 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005107 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5108 }
5109
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005110 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005111 ret = 0;
5112 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005113 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005114 ret = 0;
5115 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005116 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005117 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005118 }
5119
5120 if (ret) {
5121 if (len != pkt_len) {
5122 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005123 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005124 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005125 for (i = 0; i < pkt_len; i++) {
5126 if (rx_skb->data[i] != (u8)(i & 0xff)) {
5127 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005128 break;
5129 }
5130 }
5131 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005132 }
5133
Eric Dumazet73a37072009-06-17 21:17:59 +00005134 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07005135 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005136 PCI_DMA_TODEVICE);
5137 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005138 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005139 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005140 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005141 nv_txrx_reset(dev);
5142 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005143 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005144
5145 if (netif_running(dev)) {
5146 writel(misc1_flags, base + NvRegMisc1);
5147 writel(filter_flags, base + NvRegPacketFilterFlags);
5148 nv_enable_irq(dev);
5149 }
5150
5151 return ret;
5152}
5153
5154static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5155{
5156 struct fe_priv *np = netdev_priv(dev);
5157 u8 __iomem *base = get_hwbase(dev);
Ivan Vecera86d9be22013-12-04 18:06:51 +01005158 int result, count;
5159
5160 count = nv_get_sset_count(dev, ETH_SS_TEST);
5161 memset(buffer, 0, count * sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005162
5163 if (!nv_link_test(dev)) {
5164 test->flags |= ETH_TEST_FL_FAILED;
5165 buffer[0] = 1;
5166 }
5167
5168 if (test->flags & ETH_TEST_FL_OFFLINE) {
5169 if (netif_running(dev)) {
5170 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005171 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005172 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005173 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005174 spin_lock_irq(&np->lock);
5175 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005176 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005177 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005178 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005179 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005180 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005181 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005182 nv_txrx_reset(dev);
5183 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005184 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005185 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005186 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005187 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005188 }
5189
5190 if (!nv_register_test(dev)) {
5191 test->flags |= ETH_TEST_FL_FAILED;
5192 buffer[1] = 1;
5193 }
5194
5195 result = nv_interrupt_test(dev);
5196 if (result != 1) {
5197 test->flags |= ETH_TEST_FL_FAILED;
5198 buffer[2] = 1;
5199 }
5200 if (result == 0) {
5201 /* bail out */
5202 return;
5203 }
5204
Ivan Vecera86d9be22013-12-04 18:06:51 +01005205 if (count > NV_TEST_COUNT_BASE && !nv_loopback_test(dev)) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005206 test->flags |= ETH_TEST_FL_FAILED;
5207 buffer[3] = 1;
5208 }
5209
5210 if (netif_running(dev)) {
5211 /* reinit driver view of the rx queue */
5212 set_bufsize(dev);
5213 if (nv_init_ring(dev)) {
5214 if (!np->in_shutdown)
5215 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5216 }
5217 /* reinit nic view of the rx queue */
5218 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5219 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005220 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005221 base + NvRegRingSizes);
5222 pci_push(base);
5223 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5224 pci_push(base);
5225 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005226 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005227 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005228 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005229 nv_enable_hw_interrupts(dev, np->irqmask);
5230 }
5231 }
5232}
5233
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005234static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5235{
5236 switch (stringset) {
5237 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005238 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005239 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005240 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005241 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005242 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005243 }
5244}
5245
Jeff Garzik7282d492006-09-13 14:30:00 -04005246static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005247 .get_drvinfo = nv_get_drvinfo,
5248 .get_link = ethtool_op_get_link,
5249 .get_wol = nv_get_wol,
5250 .set_wol = nv_set_wol,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005251 .get_regs_len = nv_get_regs_len,
5252 .get_regs = nv_get_regs,
5253 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005254 .get_ringparam = nv_get_ringparam,
5255 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005256 .get_pauseparam = nv_get_pauseparam,
5257 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005258 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005259 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005260 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005261 .self_test = nv_self_test,
Richard Cochran74913022012-07-22 07:15:42 +00005262 .get_ts_info = ethtool_op_get_ts_info,
Philippe Reynes0fa9e282017-02-14 23:36:32 +01005263 .get_link_ksettings = nv_get_link_ksettings,
5264 .set_link_ksettings = nv_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005265};
5266
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005267/* The mgmt unit and driver use a semaphore to access the phy during init */
5268static int nv_mgmt_acquire_sema(struct net_device *dev)
5269{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005270 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005271 u8 __iomem *base = get_hwbase(dev);
5272 int i;
5273 u32 tx_ctrl, mgmt_sema;
5274
5275 for (i = 0; i < 10; i++) {
5276 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5277 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5278 break;
5279 msleep(500);
5280 }
5281
5282 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5283 return 0;
5284
5285 for (i = 0; i < 2; i++) {
5286 tx_ctrl = readl(base + NvRegTransmitterControl);
5287 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5288 writel(tx_ctrl, base + NvRegTransmitterControl);
5289
5290 /* verify that semaphore was acquired */
5291 tx_ctrl = readl(base + NvRegTransmitterControl);
5292 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005293 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5294 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005295 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005296 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005297 udelay(50);
5298 }
5299
5300 return 0;
5301}
5302
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005303static void nv_mgmt_release_sema(struct net_device *dev)
5304{
5305 struct fe_priv *np = netdev_priv(dev);
5306 u8 __iomem *base = get_hwbase(dev);
5307 u32 tx_ctrl;
5308
5309 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5310 if (np->mgmt_sema) {
5311 tx_ctrl = readl(base + NvRegTransmitterControl);
5312 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5313 writel(tx_ctrl, base + NvRegTransmitterControl);
5314 }
5315 }
5316}
5317
5318
5319static int nv_mgmt_get_version(struct net_device *dev)
5320{
5321 struct fe_priv *np = netdev_priv(dev);
5322 u8 __iomem *base = get_hwbase(dev);
5323 u32 data_ready = readl(base + NvRegTransmitterControl);
5324 u32 data_ready2 = 0;
5325 unsigned long start;
5326 int ready = 0;
5327
5328 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5329 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5330 start = jiffies;
5331 while (time_before(jiffies, start + 5*HZ)) {
5332 data_ready2 = readl(base + NvRegTransmitterControl);
5333 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5334 ready = 1;
5335 break;
5336 }
5337 schedule_timeout_uninterruptible(1);
5338 }
5339
5340 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5341 return 0;
5342
5343 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5344
5345 return 1;
5346}
5347
Linus Torvalds1da177e2005-04-16 15:20:36 -07005348static int nv_open(struct net_device *dev)
5349{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005350 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005351 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005352 int ret = 1;
5353 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005354 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005355
Ed Swierkcb52deb2008-12-01 12:24:43 +00005356 /* power up phy */
5357 mii_rw(dev, np->phyaddr, MII_BMCR,
5358 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5359
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005360 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005361 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005362 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5363 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5365 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005366 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5367 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368 writel(0, base + NvRegPacketFilterFlags);
5369
5370 writel(0, base + NvRegTransmitterControl);
5371 writel(0, base + NvRegReceiverControl);
5372
5373 writel(0, base + NvRegAdapterControl);
5374
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005375 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5376 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5377
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005378 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005379 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380 oom = nv_init_ring(dev);
5381
5382 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005383 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005384 nv_txrx_reset(dev);
5385 writel(0, base + NvRegUnknownSetupReg6);
5386
5387 np->in_shutdown = 0;
5388
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005389 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005390 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005391 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392 base + NvRegRingSizes);
5393
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005395 if (np->desc_ver == DESC_VER_1)
5396 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5397 else
5398 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005399 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005400 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005402 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005403 if (reg_delay(dev, NvRegUnknownSetupReg5,
5404 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5405 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005406 netdev_info(dev,
5407 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005408
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005409 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005411 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5414 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5415 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005416 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417
5418 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005419
5420 get_random_bytes(&low, sizeof(low));
5421 low &= NVREG_SLOTTIME_MASK;
5422 if (np->desc_ver == DESC_VER_1) {
5423 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5424 } else {
5425 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5426 /* setup legacy backoff */
5427 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5428 } else {
5429 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5430 nv_gear_backoff_reseed(dev);
5431 }
5432 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005433 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5434 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005435 if (poll_interval == -1) {
5436 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5437 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5438 else
5439 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005440 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005441 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5443 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5444 base + NvRegAdapterControl);
5445 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005446 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005447 if (np->wolenabled)
5448 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449
5450 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005451 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5453
5454 pci_push(base);
5455 udelay(10);
5456 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5457
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005458 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005460 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5462 pci_push(base);
5463
Szymon Janc78aea4f2010-11-27 08:39:43 +00005464 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005465 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466
5467 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005468 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
5470 spin_lock_irq(&np->lock);
5471 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5472 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005473 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5474 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005475 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5476 /* One manual link speed update: Interrupts are enabled, future link
5477 * speed changes cause interrupts and are handled by nv_link_irq().
5478 */
5479 {
5480 u32 miistat;
5481 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005482 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005483 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005484 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5485 * to init hw */
5486 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005488 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005490 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005491
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492 if (ret) {
5493 netif_carrier_on(dev);
5494 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005495 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 netif_carrier_off(dev);
5497 }
5498 if (oom)
5499 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005500
5501 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005502 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005503 mod_timer(&np->stats_poll,
5504 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005505
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506 spin_unlock_irq(&np->lock);
5507
Sanjay Hortikare19df762011-11-11 16:11:21 +00005508 /* If the loopback feature was set while the device was down, make sure
5509 * that it's set correctly now.
5510 */
5511 if (dev->features & NETIF_F_LOOPBACK)
5512 nv_set_loopback(dev, dev->features);
5513
Linus Torvalds1da177e2005-04-16 15:20:36 -07005514 return 0;
5515out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005516 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005517 return ret;
5518}
5519
5520static int nv_close(struct net_device *dev)
5521{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005522 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523 u8 __iomem *base;
5524
5525 spin_lock_irq(&np->lock);
5526 np->in_shutdown = 1;
5527 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005528 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005529 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530
5531 del_timer_sync(&np->oom_kick);
5532 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005533 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005534
5535 netif_stop_queue(dev);
5536 spin_lock_irq(&np->lock);
david decotigny1ff39eb2012-08-24 17:22:52 +00005537 nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005538 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539 nv_txrx_reset(dev);
5540
5541 /* disable interrupts on the nic or we will lock up */
5542 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005543 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545
5546 spin_unlock_irq(&np->lock);
5547
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005548 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005550 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005551
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005552 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005553 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005554 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005555 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005556 } else {
5557 /* power down phy */
5558 mii_rw(dev, np->phyaddr, MII_BMCR,
5559 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005560 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005561 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005562
5563 /* FIXME: power down nic */
5564
5565 return 0;
5566}
5567
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005568static const struct net_device_ops nv_netdev_ops = {
5569 .ndo_open = nv_open,
5570 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005571 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005572 .ndo_start_xmit = nv_start_xmit,
5573 .ndo_tx_timeout = nv_tx_timeout,
5574 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005575 .ndo_fix_features = nv_fix_features,
5576 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005577 .ndo_validate_addr = eth_validate_addr,
5578 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005579 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005580#ifdef CONFIG_NET_POLL_CONTROLLER
5581 .ndo_poll_controller = nv_poll_controller,
5582#endif
5583};
5584
5585static const struct net_device_ops nv_netdev_ops_optimized = {
5586 .ndo_open = nv_open,
5587 .ndo_stop = nv_close,
david decotignyf5d827a2011-11-16 12:15:13 +00005588 .ndo_get_stats64 = nv_get_stats64,
Stephen Hemminger00829822008-11-20 20:14:53 -08005589 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005590 .ndo_tx_timeout = nv_tx_timeout,
5591 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005592 .ndo_fix_features = nv_fix_features,
5593 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005594 .ndo_validate_addr = eth_validate_addr,
5595 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005596 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005597#ifdef CONFIG_NET_POLL_CONTROLLER
5598 .ndo_poll_controller = nv_poll_controller,
5599#endif
5600};
5601
Bill Pembertond05919a2012-12-03 09:23:20 -05005602static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005603{
5604 struct net_device *dev;
5605 struct fe_priv *np;
5606 unsigned long addr;
5607 u8 __iomem *base;
5608 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005609 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005610 u32 phystate_orig = 0, phystate;
5611 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005612 static int printed_version;
5613
5614 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005615 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5616 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617
5618 dev = alloc_etherdev(sizeof(struct fe_priv));
5619 err = -ENOMEM;
5620 if (!dev)
5621 goto out;
5622
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005623 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005624 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625 np->pci_dev = pci_dev;
5626 spin_lock_init(&np->lock);
david decotignyf5d827a2011-11-16 12:15:13 +00005627 spin_lock_init(&np->hwstats_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005628 SET_NETDEV_DEV(dev, &pci_dev->dev);
John Stultz827da442013-10-07 15:51:58 -07005629 u64_stats_init(&np->swstats_rx_syncp);
5630 u64_stats_init(&np->swstats_tx_syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631
Amitoj Kaur Chawlade555582016-02-24 19:28:01 +05305632 setup_timer(&np->oom_kick, nv_do_rx_refill, (unsigned long)dev);
5633 setup_timer(&np->nic_poll, nv_do_nic_poll, (unsigned long)dev);
david decotigny8f5f6982011-11-16 12:15:15 +00005634 init_timer_deferrable(&np->stats_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005635 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005636 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637
5638 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005639 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641
5642 pci_set_master(pci_dev);
5643
5644 err = pci_request_regions(pci_dev, DRV_NAME);
5645 if (err < 0)
5646 goto out_disable;
5647
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005648 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005649 np->register_size = NV_PCI_REGSZ_VER3;
5650 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005651 np->register_size = NV_PCI_REGSZ_VER2;
5652 else
5653 np->register_size = NV_PCI_REGSZ_VER1;
5654
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 err = -EINVAL;
5656 addr = 0;
5657 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005658 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005659 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660 addr = pci_resource_start(pci_dev, i);
5661 break;
5662 }
5663 }
5664 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005665 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005666 goto out_relreg;
5667 }
5668
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005669 /* copy of driver data */
5670 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005671 /* copy of device id */
5672 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005673
Linus Torvalds1da177e2005-04-16 15:20:36 -07005674 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005675 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5676 /* packet format 3: supports 40-bit addressing */
5677 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005678 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005679 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005680 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005681 dev_info(&pci_dev->dev,
5682 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005683 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005684 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005685 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005686 dev_info(&pci_dev->dev,
5687 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005688 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005689 }
Manfred Spraulee733622005-07-31 18:32:26 +02005690 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5691 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005693 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005694 } else {
5695 /* original packet format */
5696 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005697 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005698 }
Manfred Spraulee733622005-07-31 18:32:26 +02005699
5700 np->pkt_limit = NV_PKTLIMIT_1;
5701 if (id->driver_data & DEV_HAS_LARGEDESC)
5702 np->pkt_limit = NV_PKTLIMIT_2;
5703
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005704 if (id->driver_data & DEV_HAS_CHECKSUM) {
5705 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005706 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5707 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005708 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005709
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005710 np->vlanctl_bits = 0;
5711 if (id->driver_data & DEV_HAS_VLAN) {
5712 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Patrick McHardyf6469682013-04-19 02:04:27 +00005713 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX |
5714 NETIF_F_HW_VLAN_CTAG_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005715 }
5716
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005717 dev->features |= dev->hw_features;
5718
Sanjay Hortikare19df762011-11-11 16:11:21 +00005719 /* Add loopback capability to the device. */
5720 dev->hw_features |= NETIF_F_LOOPBACK;
5721
Jarod Wilson44770e12016-10-17 15:54:17 -04005722 /* MTU range: 64 - 1500 or 9100 */
5723 dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
5724 dev->max_mtu = np->pkt_limit;
5725
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005726 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005727 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5728 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5729 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005730 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005731 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005732
Linus Torvalds1da177e2005-04-16 15:20:36 -07005733 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005734 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005735 if (!np->base)
5736 goto out_relreg;
Manfred Spraulee733622005-07-31 18:32:26 +02005737
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005738 np->rx_ring_size = RX_RING_DEFAULT;
5739 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005740
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005741 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005742 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005743 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005744 &np->ring_addr);
5745 if (!np->rx_ring.orig)
5746 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005747 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005748 } else {
5749 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005750 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005751 &np->ring_addr);
5752 if (!np->rx_ring.ex)
5753 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005754 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005755 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005756 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5757 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005758 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005759 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005760
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005761 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005762 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005763 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005764 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005765
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005766 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005767 dev->ethtool_ops = &ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5769
5770 pci_set_drvdata(pci_dev, dev);
5771
5772 /* read the mac address */
5773 base = get_hwbase(dev);
5774 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5775 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5776
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005777 /* check the workaround bit for correct mac address order */
5778 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005779 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005780 /* mac address is already in correct order */
5781 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5782 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5783 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5784 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5785 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5786 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005787 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5788 /* mac address is already in correct order */
5789 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5790 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5791 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5792 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5793 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5794 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5795 /*
5796 * Set orig mac address back to the reversed version.
5797 * This flag will be cleared during low power transition.
5798 * Therefore, we should always put back the reversed address.
5799 */
5800 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5801 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5802 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005803 } else {
5804 /* need to reverse mac address to correct order */
5805 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5806 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5807 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5808 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5809 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5810 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005811 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005812 dev_dbg(&pci_dev->dev,
5813 "%s: set workaround bit for reversed mac addr\n",
5814 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00005817 if (!is_valid_ether_addr(dev->dev_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818 /*
5819 * Bad mac address. At least one bios sets the mac address
5820 * to 01:23:45:67:89:ab
5821 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005822 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005823 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005824 dev->dev_addr);
Danny Kukawka7ce5d222012-02-15 06:45:40 +00005825 eth_hw_addr_random(dev);
Joe Perchesc20ec762010-11-29 07:42:02 +00005826 dev_err(&pci_dev->dev,
5827 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828 }
5829
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005830 /* set mac address */
5831 nv_copy_mac_to_hw(dev);
5832
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833 /* disable WOL */
5834 writel(0, base + NvRegWakeUpFlags);
5835 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005836 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005838 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005839
5840 /* take phy and nic out of low power mode */
5841 powerstate = readl(base + NvRegPowerState2);
5842 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005843 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005844 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005845 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5846 writel(powerstate, base + NvRegPowerState2);
5847 }
5848
Szymon Janc78aea4f2010-11-27 08:39:43 +00005849 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005850 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005851 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005852 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005853
5854 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005855 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005856 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005857
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005858 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5859 /* msix has had reported issues when modifying irqmask
5860 as in the case of napi, therefore, disable for now
5861 */
David S. Miller0a127612010-05-03 23:33:05 -07005862#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005863 np->msi_flags |= NV_MSI_X_CAPABLE;
5864#endif
5865 }
5866
5867 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005868 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005869 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5870 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005871 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5872 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5873 /* start off in throughput mode */
5874 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5875 /* remove support for msix mode */
5876 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5877 } else {
5878 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5879 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5880 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5881 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005882 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005883
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 if (id->driver_data & DEV_NEED_TIMERIRQ)
5885 np->irqmask |= NVREG_IRQ_TIMER;
5886 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005887 np->need_linktimer = 1;
5888 np->link_timeout = jiffies + LINK_TIMEOUT;
5889 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890 np->need_linktimer = 0;
5891 }
5892
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005893 /* Limit the number of tx's outstanding for hw bug */
5894 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5895 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005896 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005897 pci_dev->revision >= 0xA2)
5898 np->tx_limit = 0;
5899 }
5900
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005901 /* clear phy state and temporarily halt phy interrupts */
5902 writel(0, base + NvRegMIIMask);
5903 phystate = readl(base + NvRegAdapterControl);
5904 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5905 phystate_orig = 1;
5906 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5907 writel(phystate, base + NvRegAdapterControl);
5908 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005909 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005910
5911 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005912 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005913 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5914 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5915 nv_mgmt_acquire_sema(dev) &&
5916 nv_mgmt_get_version(dev)) {
5917 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005918 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005919 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005920 /* management unit setup the phy already? */
5921 if (np->mac_in_use &&
5922 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5923 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5924 /* phy is inited by mgmt unit */
5925 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005926 } else {
5927 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005928 }
5929 }
5930 }
5931
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005933 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005935 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936
5937 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005938 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939 spin_unlock_irq(&np->lock);
5940 if (id1 < 0 || id1 == 0xffff)
5941 continue;
5942 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005943 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944 spin_unlock_irq(&np->lock);
5945 if (id2 < 0 || id2 == 0xffff)
5946 continue;
5947
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005948 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5950 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005951 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005953
5954 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5955 if (np->phy_oui == PHY_OUI_REALTEK2)
5956 np->phy_oui = PHY_OUI_REALTEK;
5957 /* Setup phy revision for Realtek */
5958 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5959 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5960
Linus Torvalds1da177e2005-04-16 15:20:36 -07005961 break;
5962 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005963 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005964 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005965 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005967
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005968 if (!phyinitialized) {
5969 /* reset it */
5970 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005971 } else {
5972 /* see if it is a gigabit phy */
5973 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005974 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005975 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005976 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977
5978 /* set default link speed settings */
5979 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5980 np->duplex = 0;
5981 np->autoneg = 1;
5982
5983 err = register_netdev(dev);
5984 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005985 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005986 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005988
david decotigny3f0a1b52012-08-24 17:22:53 +00005989 netif_carrier_off(dev);
5990
5991 /* Some NICs freeze when TX pause is enabled while NIC is
5992 * down, and this stays across warm reboots. The sequence
5993 * below should be enough to recover from that state.
5994 */
5995 nv_update_pause(dev, 0);
5996 nv_start_tx(dev);
5997 nv_stop_tx(dev);
5998
David S. Miller823dcd22011-08-20 10:39:12 -07005999 if (id->driver_data & DEV_HAS_VLAN)
6000 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00006001
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006002 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
6003 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006004
Sanjay Hortikare19df762011-11-11 16:11:21 +00006005 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006006 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
6007 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006008 "csum " : "",
Patrick McHardyf6469682013-04-19 02:04:27 +00006009 dev->features & (NETIF_F_HW_VLAN_CTAG_RX |
6010 NETIF_F_HW_VLAN_CTAG_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00006011 "vlan " : "",
Sanjay Hortikare19df762011-11-11 16:11:21 +00006012 dev->features & (NETIF_F_LOOPBACK) ?
6013 "loopback " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00006014 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
6015 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
6016 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
6017 np->gigabit == PHY_GIGABIT ? "gbit " : "",
6018 np->need_linktimer ? "lnktim " : "",
6019 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
6020 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
6021 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006022
6023 return 0;
6024
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006025out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05006026 if (phystate_orig)
6027 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006028out_freering:
6029 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006030out_unmap:
6031 iounmap(get_hwbase(dev));
6032out_relreg:
6033 pci_release_regions(pci_dev);
6034out_disable:
6035 pci_disable_device(pci_dev);
6036out_free:
6037 free_netdev(dev);
6038out:
6039 return err;
6040}
6041
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006042static void nv_restore_phy(struct net_device *dev)
6043{
6044 struct fe_priv *np = netdev_priv(dev);
6045 u16 phy_reserved, mii_control;
6046
6047 if (np->phy_oui == PHY_OUI_REALTEK &&
6048 np->phy_model == PHY_MODEL_REALTEK_8201 &&
6049 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
6050 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
6051 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
6052 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
6053 phy_reserved |= PHY_REALTEK_INIT8;
6054 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
6055 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
6056
6057 /* restart auto negotiation */
6058 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6059 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6060 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6061 }
6062}
6063
Yinghai Luf55c21f2008-09-13 13:10:31 -07006064static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065{
6066 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006067 struct fe_priv *np = netdev_priv(dev);
6068 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006070 /* special op: write back the misordered MAC address - otherwise
6071 * the next nv_probe would see a wrong address.
6072 */
6073 writel(np->orig_mac[0], base + NvRegMacAddrA);
6074 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08006075 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6076 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006077}
6078
Bill Pembertond05919a2012-12-03 09:23:20 -05006079static void nv_remove(struct pci_dev *pci_dev)
Yinghai Luf55c21f2008-09-13 13:10:31 -07006080{
6081 struct net_device *dev = pci_get_drvdata(pci_dev);
6082
6083 unregister_netdev(dev);
6084
6085 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006086
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006087 /* restore any phy related changes */
6088 nv_restore_phy(dev);
6089
Ayaz Abdullacac1c522009-02-07 00:23:57 -08006090 nv_mgmt_release_sema(dev);
6091
Linus Torvalds1da177e2005-04-16 15:20:36 -07006092 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006093 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094 iounmap(get_hwbase(dev));
6095 pci_release_regions(pci_dev);
6096 pci_disable_device(pci_dev);
6097 free_netdev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006098}
6099
Michel Lespinasse94252762011-03-06 16:14:50 +00006100#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006101static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006102{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006103 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006104 struct net_device *dev = pci_get_drvdata(pdev);
6105 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006106 u8 __iomem *base = get_hwbase(dev);
6107 int i;
Francois Romieua1893172006-10-10 14:33:27 -07006108
Tobias Diedrich25d90812008-05-18 15:04:29 +02006109 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00006110 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02006111 nv_close(dev);
6112 }
Francois Romieua1893172006-10-10 14:33:27 -07006113 netif_device_detach(dev);
6114
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006115 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006116 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006117 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6118
Francois Romieua1893172006-10-10 14:33:27 -07006119 return 0;
6120}
6121
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006122static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07006123{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006124 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07006125 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006126 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006127 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006128 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07006129
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006130 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006131 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006132 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006133
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006134 if (np->driver_data & DEV_NEED_MSI_FIX)
6135 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08006136
Ed Swierk35a74332009-04-06 17:49:12 -07006137 /* restore phy state, including autoneg */
6138 phy_init(dev);
6139
Tobias Diedrich25d90812008-05-18 15:04:29 +02006140 netif_device_attach(dev);
6141 if (netif_running(dev)) {
6142 rc = nv_open(dev);
6143 nv_set_multicast(dev);
6144 }
Francois Romieua1893172006-10-10 14:33:27 -07006145 return rc;
6146}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006147
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006148static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
6149#define NV_PM_OPS (&nv_pm_ops)
6150
Michel Lespinasse94252762011-03-06 16:14:50 +00006151#else
6152#define NV_PM_OPS NULL
6153#endif /* CONFIG_PM_SLEEP */
6154
6155#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006156static void nv_shutdown(struct pci_dev *pdev)
6157{
6158 struct net_device *dev = pci_get_drvdata(pdev);
6159 struct fe_priv *np = netdev_priv(dev);
6160
6161 if (netif_running(dev))
6162 nv_close(dev);
6163
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006164 /*
6165 * Restore the MAC so a kernel started by kexec won't get confused.
6166 * If we really go for poweroff, we must not restore the MAC,
6167 * otherwise the MAC for WOL will be reversed at least on some boards.
6168 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00006169 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006170 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006171
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006172 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006173 /*
6174 * Apparently it is not possible to reinitialise from D3 hot,
6175 * only put the device into D3 if we really go for poweroff.
6176 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006177 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006178 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006179 pci_set_power_state(pdev, PCI_D3hot);
6180 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006181}
Francois Romieua1893172006-10-10 14:33:27 -07006182#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006183#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006184#endif /* CONFIG_PM */
6185
Benoit Taine9baa3c32014-08-08 15:56:03 +02006186static const struct pci_device_id pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006188 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006189 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 },
6191 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006192 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006193 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194 },
6195 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006196 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006197 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006198 },
6199 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006200 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006201 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202 },
6203 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006204 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006205 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206 },
6207 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006208 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006209 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210 },
6211 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006212 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006213 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006214 },
6215 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006216 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006217 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218 },
6219 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006220 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006221 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006222 },
6223 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006224 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006225 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006226 },
6227 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006228 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006229 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006230 },
6231 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006232 PCI_DEVICE(0x10DE, 0x0268),
6233 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006235 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006236 PCI_DEVICE(0x10DE, 0x0269),
6237 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006238 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006239 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006240 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006241 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006242 },
6243 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006244 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006245 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006246 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006247 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006248 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006249 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006250 },
6251 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006252 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006253 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006254 },
6255 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006256 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006257 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006258 },
6259 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006260 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006261 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006262 },
6263 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006264 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006265 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006266 },
6267 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006268 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006269 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006270 },
6271 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006272 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006273 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006274 },
6275 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006276 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006277 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006278 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006279 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006280 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006281 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006282 },
6283 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006284 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006285 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006286 },
6287 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006288 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006289 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006290 },
6291 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006292 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006293 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006294 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006295 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006296 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006297 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006298 },
6299 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006300 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006301 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006302 },
6303 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006304 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006305 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006306 },
6307 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006308 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006309 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006310 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006311 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006312 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006313 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006314 },
6315 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006316 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006317 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006318 },
6319 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006320 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006321 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006322 },
6323 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006324 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006325 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006326 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006327 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006328 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006329 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006330 },
6331 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006332 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006333 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006334 },
6335 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006336 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006337 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006338 },
6339 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006340 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006341 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006342 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006343 { /* MCP89 Ethernet Controller */
6344 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006345 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006346 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347 {0,},
6348};
6349
Peter Hüwe4f45c402013-05-21 13:42:56 +00006350static struct pci_driver forcedeth_pci_driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006351 .name = DRV_NAME,
6352 .id_table = pci_tbl,
6353 .probe = nv_probe,
Bill Pembertond05919a2012-12-03 09:23:20 -05006354 .remove = nv_remove,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006355 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006356 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357};
6358
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359module_param(max_interrupt_work, int, 0);
6360MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006361module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006362MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006363module_param(poll_interval, int, 0);
6364MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006365module_param(msi, int, 0);
6366MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6367module_param(msix, int, 0);
6368MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6369module_param(dma_64bit, int, 0);
6370MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006371module_param(phy_cross, int, 0);
6372MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006373module_param(phy_power_down, int, 0);
6374MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Sameer Nanda1ec4f2d2011-11-16 12:15:12 +00006375module_param(debug_tx_timeout, bool, 0);
6376MODULE_PARM_DESC(debug_tx_timeout,
6377 "Dump tx related registers and ring when tx_timeout happens");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378
Peter Hüwe4f45c402013-05-21 13:42:56 +00006379module_pci_driver(forcedeth_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006380MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6381MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6382MODULE_LICENSE("GPL");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006383MODULE_DEVICE_TABLE(pci, pci_tbl);