blob: c9b33961826cea21be8ad48aa7e9c280e13698ef [file] [log] [blame]
Peer Chen4689ced2005-07-29 15:33:58 -04001/*
2 This program is free software; you can redistribute it and/or
3 modify it under the terms of the GNU General Public License
4 as published by the Free Software Foundation; either version 2
5 of the License, or (at your option) any later version.
6
7 This program is distributed in the hope that it will be useful,
8 but WITHOUT ANY WARRANTY; without even the implied warranty of
9 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 GNU General Public License for more details.
11
Jeff Garzikf3b197a2006-05-26 21:39:03 -040012
Peer Chen4689ced2005-07-29 15:33:58 -040013*/
14
Joe Perchese02fb7a2010-01-28 20:59:27 +000015#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
16
Peer Chen4689ced2005-07-29 15:33:58 -040017#define DRV_NAME "uli526x"
18#define DRV_VERSION "0.9.3"
19#define DRV_RELDATE "2005-7-29"
20
21#include <linux/module.h>
22
23#include <linux/kernel.h>
24#include <linux/string.h>
25#include <linux/timer.h>
Peer Chen4689ced2005-07-29 15:33:58 -040026#include <linux/errno.h>
27#include <linux/ioport.h>
Peer Chen4689ced2005-07-29 15:33:58 -040028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/skbuff.h>
35#include <linux/delay.h>
36#include <linux/spinlock.h>
viro@ftp.linux.org.uk6cafa992005-09-05 03:26:03 +010037#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070038#include <linux/bitops.h>
Peer Chen4689ced2005-07-29 15:33:58 -040039
40#include <asm/processor.h>
Peer Chen4689ced2005-07-29 15:33:58 -040041#include <asm/io.h>
42#include <asm/dma.h>
43#include <asm/uaccess.h>
44
45
46/* Board/System/Debug information/definition ---------------- */
47#define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
48#define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
49
50#define ULI526X_IO_SIZE 0x100
51#define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
52#define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
53#define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
54#define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
55#define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
56#define TX_BUF_ALLOC 0x600
57#define RX_ALLOC_SIZE 0x620
58#define ULI526X_RESET 1
59#define CR0_DEFAULT 0
Peer Chen945a7872005-08-20 01:10:06 -040060#define CR6_DEFAULT 0x22200000
Peer Chen4689ced2005-07-29 15:33:58 -040061#define CR7_DEFAULT 0x180c1
62#define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
63#define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
64#define MAX_PACKET_SIZE 1514
65#define ULI5261_MAX_MULTICAST 14
66#define RX_COPY_SIZE 100
67#define MAX_CHECK_PACKET 0x8000
68
69#define ULI526X_10MHF 0
70#define ULI526X_100MHF 1
71#define ULI526X_10MFD 4
72#define ULI526X_100MFD 5
73#define ULI526X_AUTO 8
74
75#define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
76#define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
77#define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
78#define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
79#define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
80#define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
81
82#define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
83#define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
84#define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
85
Joe Perchese02fb7a2010-01-28 20:59:27 +000086#define ULI526X_DBUG(dbug_now, msg, value) \
87do { \
88 if (uli526x_debug || (dbug_now)) \
89 pr_err("%s %lx\n", (msg), (long) (value)); \
90} while (0)
Peer Chen4689ced2005-07-29 15:33:58 -040091
Joe Perchese02fb7a2010-01-28 20:59:27 +000092#define SHOW_MEDIA_TYPE(mode) \
93 pr_err("Change Speed to %sMhz %s duplex\n", \
94 mode & 1 ? "100" : "10", \
95 mode & 4 ? "full" : "half");
Peer Chen4689ced2005-07-29 15:33:58 -040096
97
98/* CR9 definition: SROM/MII */
99#define CR9_SROM_READ 0x4800
100#define CR9_SRCS 0x1
101#define CR9_SRCLK 0x2
102#define CR9_CRDOUT 0x8
103#define SROM_DATA_0 0x0
104#define SROM_DATA_1 0x4
105#define PHY_DATA_1 0x20000
106#define PHY_DATA_0 0x00000
107#define MDCLKH 0x10000
108
109#define PHY_POWER_DOWN 0x800
110
111#define SROM_V41_CODE 0x14
112
Peer Chen945a7872005-08-20 01:10:06 -0400113#define SROM_CLK_WRITE(data, ioaddr) \
114 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
115 udelay(5); \
116 outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
117 udelay(5); \
118 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
119 udelay(5);
Peer Chen4689ced2005-07-29 15:33:58 -0400120
121/* Structure/enum declaration ------------------------------- */
122struct tx_desc {
Al Viroc559a5b2007-08-23 00:43:22 -0400123 __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
Peer Chen4689ced2005-07-29 15:33:58 -0400124 char *tx_buf_ptr; /* Data for us */
125 struct tx_desc *next_tx_desc;
126} __attribute__(( aligned(32) ));
127
128struct rx_desc {
Al Viroc559a5b2007-08-23 00:43:22 -0400129 __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
Peer Chen4689ced2005-07-29 15:33:58 -0400130 struct sk_buff *rx_skb_ptr; /* Data for us */
131 struct rx_desc *next_rx_desc;
132} __attribute__(( aligned(32) ));
133
134struct uli526x_board_info {
135 u32 chip_id; /* Chip vendor/Device ID */
Peer Chen945a7872005-08-20 01:10:06 -0400136 struct net_device *next_dev; /* next device */
Peer Chen4689ced2005-07-29 15:33:58 -0400137 struct pci_dev *pdev; /* PCI device */
138 spinlock_t lock;
139
140 long ioaddr; /* I/O base address */
141 u32 cr0_data;
142 u32 cr5_data;
143 u32 cr6_data;
144 u32 cr7_data;
145 u32 cr15_data;
146
147 /* pointer for memory physical address */
148 dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
149 dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
150 dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
151 dma_addr_t first_tx_desc_dma;
152 dma_addr_t first_rx_desc_dma;
153
154 /* descriptor pointer */
155 unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
156 unsigned char *buf_pool_start; /* Tx buffer pool align dword */
157 unsigned char *desc_pool_ptr; /* descriptor pool memory */
158 struct tx_desc *first_tx_desc;
159 struct tx_desc *tx_insert_ptr;
160 struct tx_desc *tx_remove_ptr;
161 struct rx_desc *first_rx_desc;
162 struct rx_desc *rx_insert_ptr;
163 struct rx_desc *rx_ready_ptr; /* packet come pointer */
164 unsigned long tx_packet_cnt; /* transmitted packet count */
165 unsigned long rx_avail_cnt; /* available rx descriptor count */
166 unsigned long interval_rx_cnt; /* rx packet count a callback time */
167
168 u16 dbug_cnt;
169 u16 NIC_capability; /* NIC media capability */
170 u16 PHY_reg4; /* Saved Phyxcer register 4 value */
171
172 u8 media_mode; /* user specify media mode */
173 u8 op_mode; /* real work media mode */
174 u8 phy_addr;
175 u8 link_failed; /* Ever link failed */
176 u8 wait_reset; /* Hardware failed, need to reset */
177 struct timer_list timer;
178
Peer Chen4689ced2005-07-29 15:33:58 -0400179 /* Driver defined statistic counter */
180 unsigned long tx_fifo_underrun;
181 unsigned long tx_loss_carrier;
182 unsigned long tx_no_carrier;
183 unsigned long tx_late_collision;
184 unsigned long tx_excessive_collision;
185 unsigned long tx_jabber_timeout;
186 unsigned long reset_count;
187 unsigned long reset_cr8;
188 unsigned long reset_fatal;
189 unsigned long reset_TXtimeout;
190
191 /* NIC SROM data */
192 unsigned char srom[128];
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400193 u8 init;
Peer Chen4689ced2005-07-29 15:33:58 -0400194};
195
196enum uli526x_offsets {
197 DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
198 DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
199 DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
200 DCR15 = 0x78
201};
202
203enum uli526x_CR6_bits {
204 CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
205 CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
206 CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
207};
208
209/* Global variable declaration ----------------------------- */
210static int __devinitdata printed_version;
Stephen Hemminger03f54b32009-02-26 10:19:22 +0000211static const char version[] __devinitconst =
Joe Perches1c3319f2011-05-09 09:45:23 +0000212 "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
Peer Chen4689ced2005-07-29 15:33:58 -0400213
214static int uli526x_debug;
215static unsigned char uli526x_media_mode = ULI526X_AUTO;
216static u32 uli526x_cr6_user_set;
217
218/* For module input parameter */
219static int debug;
220static u32 cr6set;
Andrew Morton99bb2572006-02-03 01:45:20 -0800221static int mode = 8;
Peer Chen4689ced2005-07-29 15:33:58 -0400222
223/* function declaration ------------------------------------- */
Peer Chen945a7872005-08-20 01:10:06 -0400224static int uli526x_open(struct net_device *);
Stephen Hemmingerad096462009-08-31 19:50:53 +0000225static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
226 struct net_device *);
Peer Chen945a7872005-08-20 01:10:06 -0400227static int uli526x_stop(struct net_device *);
Peer Chen945a7872005-08-20 01:10:06 -0400228static void uli526x_set_filter_mode(struct net_device *);
Jeff Garzik7282d492006-09-13 14:30:00 -0400229static const struct ethtool_ops netdev_ethtool_ops;
Peer Chen945a7872005-08-20 01:10:06 -0400230static u16 read_srom_word(long, int);
David Howells7d12e782006-10-05 14:55:46 +0100231static irqreturn_t uli526x_interrupt(int, void *);
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400232#ifdef CONFIG_NET_POLL_CONTROLLER
233static void uli526x_poll(struct net_device *dev);
234#endif
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000235static void uli526x_descriptor_init(struct net_device *, unsigned long);
236static void allocate_rx_buffer(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400237static void update_cr6(u32, unsigned long);
Peer Chen945a7872005-08-20 01:10:06 -0400238static void send_filter_frame(struct net_device *, int);
Peer Chen4689ced2005-07-29 15:33:58 -0400239static u16 phy_read(unsigned long, u8, u8, u32);
240static u16 phy_readby_cr10(unsigned long, u8, u8);
241static void phy_write(unsigned long, u8, u8, u16, u32);
242static void phy_writeby_cr10(unsigned long, u8, u8, u16);
243static void phy_write_1bit(unsigned long, u32, u32);
244static u16 phy_read_1bit(unsigned long, u32);
245static u8 uli526x_sense_speed(struct uli526x_board_info *);
246static void uli526x_process_mode(struct uli526x_board_info *);
247static void uli526x_timer(unsigned long);
Peer Chen945a7872005-08-20 01:10:06 -0400248static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
249static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
Peer Chen4689ced2005-07-29 15:33:58 -0400250static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
Peer Chen945a7872005-08-20 01:10:06 -0400251static void uli526x_dynamic_reset(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400252static void uli526x_free_rxbuffer(struct uli526x_board_info *);
Peer Chen945a7872005-08-20 01:10:06 -0400253static void uli526x_init(struct net_device *);
Peer Chen4689ced2005-07-29 15:33:58 -0400254static void uli526x_set_phyxcer(struct uli526x_board_info *);
255
Peer Chen945a7872005-08-20 01:10:06 -0400256/* ULI526X network board routine ---------------------------- */
Peer Chen4689ced2005-07-29 15:33:58 -0400257
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800258static const struct net_device_ops netdev_ops = {
259 .ndo_open = uli526x_open,
260 .ndo_stop = uli526x_stop,
261 .ndo_start_xmit = uli526x_start_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000262 .ndo_set_rx_mode = uli526x_set_filter_mode,
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800263 .ndo_change_mtu = eth_change_mtu,
264 .ndo_set_mac_address = eth_mac_addr,
265 .ndo_validate_addr = eth_validate_addr,
266#ifdef CONFIG_NET_POLL_CONTROLLER
267 .ndo_poll_controller = uli526x_poll,
268#endif
269};
270
Peer Chen4689ced2005-07-29 15:33:58 -0400271/*
Peer Chen945a7872005-08-20 01:10:06 -0400272 * Search ULI526X board, allocate space and register it
Peer Chen4689ced2005-07-29 15:33:58 -0400273 */
274
275static int __devinit uli526x_init_one (struct pci_dev *pdev,
276 const struct pci_device_id *ent)
277{
278 struct uli526x_board_info *db; /* board information structure */
279 struct net_device *dev;
280 int i, err;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400281
Peer Chen4689ced2005-07-29 15:33:58 -0400282 ULI526X_DBUG(0, "uli526x_init_one()", 0);
283
284 if (!printed_version++)
Joe Perches1c3319f2011-05-09 09:45:23 +0000285 pr_info("%s\n", version);
Peer Chen4689ced2005-07-29 15:33:58 -0400286
287 /* Init network device */
288 dev = alloc_etherdev(sizeof(*db));
289 if (dev == NULL)
290 return -ENOMEM;
Peer Chen4689ced2005-07-29 15:33:58 -0400291 SET_NETDEV_DEV(dev, &pdev->dev);
292
Yang Hongyang284901a2009-04-06 19:01:15 -0700293 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
Joe Perches163ef0b2011-05-09 09:45:21 +0000294 pr_warn("32-bit PCI DMA not available\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400295 err = -ENODEV;
296 goto err_out_free;
297 }
298
299 /* Enable Master/IO access, Disable memory access */
300 err = pci_enable_device(pdev);
301 if (err)
302 goto err_out_free;
303
304 if (!pci_resource_start(pdev, 0)) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000305 pr_err("I/O base is zero\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400306 err = -ENODEV;
307 goto err_out_disable;
308 }
309
310 if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000311 pr_err("Allocated I/O size too small\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400312 err = -ENODEV;
313 goto err_out_disable;
314 }
315
Francois Romieu5e58deb2012-03-10 11:15:15 +0100316 err = pci_request_regions(pdev, DRV_NAME);
317 if (err < 0) {
Joe Perchese02fb7a2010-01-28 20:59:27 +0000318 pr_err("Failed to request PCI regions\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400319 goto err_out_disable;
320 }
321
Peer Chen4689ced2005-07-29 15:33:58 -0400322 /* Init system & device */
323 db = netdev_priv(dev);
324
325 /* Allocate Tx/Rx descriptor memory */
Francois Romieu5e58deb2012-03-10 11:15:15 +0100326 err = -ENOMEM;
327
Peer Chen4689ced2005-07-29 15:33:58 -0400328 db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100329 if (!db->desc_pool_ptr)
330 goto err_out_release;
331
Peer Chen4689ced2005-07-29 15:33:58 -0400332 db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100333 if (!db->buf_pool_ptr)
334 goto err_out_free_tx_desc;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400335
Peer Chen4689ced2005-07-29 15:33:58 -0400336 db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
337 db->first_tx_desc_dma = db->desc_pool_dma_ptr;
338 db->buf_pool_start = db->buf_pool_ptr;
339 db->buf_pool_dma_start = db->buf_pool_dma_ptr;
340
341 db->chip_id = ent->driver_data;
342 db->ioaddr = pci_resource_start(pdev, 0);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400343
Peer Chen4689ced2005-07-29 15:33:58 -0400344 db->pdev = pdev;
345 db->init = 1;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400346
Peer Chen4689ced2005-07-29 15:33:58 -0400347 dev->base_addr = db->ioaddr;
348 dev->irq = pdev->irq;
349 pci_set_drvdata(pdev, dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400350
Peer Chen4689ced2005-07-29 15:33:58 -0400351 /* Register some necessary functions */
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800352 dev->netdev_ops = &netdev_ops;
Peer Chen4689ced2005-07-29 15:33:58 -0400353 dev->ethtool_ops = &netdev_ethtool_ops;
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800354
Peer Chen4689ced2005-07-29 15:33:58 -0400355 spin_lock_init(&db->lock);
356
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400357
Peer Chen4689ced2005-07-29 15:33:58 -0400358 /* read 64 word srom data */
359 for (i = 0; i < 64; i++)
Al Viroc559a5b2007-08-23 00:43:22 -0400360 ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
Peer Chen4689ced2005-07-29 15:33:58 -0400361
362 /* Set Node address */
Peer Chen945a7872005-08-20 01:10:06 -0400363 if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
Peer Chen4689ced2005-07-29 15:33:58 -0400364 {
365 outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
366 outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
367 outl(0, db->ioaddr + DCR14); //Clear reset port
368 outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
369 outl(0, db->ioaddr + DCR14); //Clear reset port
370 outl(0, db->ioaddr + DCR13); //Clear CR13
371 outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
372 //Read MAC address from CR14
373 for (i = 0; i < 6; i++)
374 dev->dev_addr[i] = inl(db->ioaddr + DCR14);
375 //Read end
376 outl(0, db->ioaddr + DCR13); //Clear CR13
377 outl(0, db->ioaddr + DCR0); //Clear CR0
378 udelay(10);
379 }
380 else /*Exist SROM*/
381 {
382 for (i = 0; i < 6; i++)
383 dev->dev_addr[i] = db->srom[20 + i];
384 }
385 err = register_netdev (dev);
386 if (err)
Francois Romieu5e58deb2012-03-10 11:15:15 +0100387 goto err_out_free_tx_buf;
Peer Chen4689ced2005-07-29 15:33:58 -0400388
Joe Perches163ef0b2011-05-09 09:45:21 +0000389 netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
390 ent->driver_data >> 16, pci_name(pdev),
391 dev->dev_addr, dev->irq);
Peer Chen4689ced2005-07-29 15:33:58 -0400392
393 pci_set_master(pdev);
394
395 return 0;
396
Francois Romieu5e58deb2012-03-10 11:15:15 +0100397err_out_free_tx_buf:
398 pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
399 db->buf_pool_ptr, db->buf_pool_dma_ptr);
400err_out_free_tx_desc:
401 pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
402 db->desc_pool_ptr, db->desc_pool_dma_ptr);
403err_out_release:
Peer Chen4689ced2005-07-29 15:33:58 -0400404 pci_release_regions(pdev);
405err_out_disable:
406 pci_disable_device(pdev);
407err_out_free:
408 pci_set_drvdata(pdev, NULL);
409 free_netdev(dev);
410
411 return err;
412}
413
414
415static void __devexit uli526x_remove_one (struct pci_dev *pdev)
416{
417 struct net_device *dev = pci_get_drvdata(pdev);
418 struct uli526x_board_info *db = netdev_priv(dev);
419
Francois Romieu5e58deb2012-03-10 11:15:15 +0100420 unregister_netdev(dev);
Peer Chen945a7872005-08-20 01:10:06 -0400421 pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
422 DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
423 db->desc_pool_dma_ptr);
424 pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
425 db->buf_pool_ptr, db->buf_pool_dma_ptr);
Peer Chen945a7872005-08-20 01:10:06 -0400426 pci_release_regions(pdev);
Peer Chen945a7872005-08-20 01:10:06 -0400427 pci_disable_device(pdev);
Francois Romieu5e58deb2012-03-10 11:15:15 +0100428 pci_set_drvdata(pdev, NULL);
429 free_netdev(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400430}
431
432
433/*
434 * Open the interface.
Peer Chen945a7872005-08-20 01:10:06 -0400435 * The interface is opened whenever "ifconfig" activates it.
Peer Chen4689ced2005-07-29 15:33:58 -0400436 */
437
Peer Chen945a7872005-08-20 01:10:06 -0400438static int uli526x_open(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400439{
440 int ret;
441 struct uli526x_board_info *db = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400442
Peer Chen4689ced2005-07-29 15:33:58 -0400443 ULI526X_DBUG(0, "uli526x_open", 0);
444
Peer Chen4689ced2005-07-29 15:33:58 -0400445 /* system variable init */
446 db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
Peer Chen4689ced2005-07-29 15:33:58 -0400447 db->tx_packet_cnt = 0;
448 db->rx_avail_cnt = 0;
449 db->link_failed = 1;
450 netif_carrier_off(dev);
451 db->wait_reset = 0;
452
453 db->NIC_capability = 0xf; /* All capability*/
454 db->PHY_reg4 = 0x1e0;
455
456 /* CR6 operation mode decision */
457 db->cr6_data |= ULI526X_TXTH_256;
458 db->cr0_data = CR0_DEFAULT;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400459
Peer Chen945a7872005-08-20 01:10:06 -0400460 /* Initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -0400461 uli526x_init(dev);
462
Joe Perchesa0607fd2009-11-18 23:29:17 -0800463 ret = request_irq(dev->irq, uli526x_interrupt, IRQF_SHARED, dev->name, dev);
Anton Vorontsovafd8e392008-04-29 19:53:13 +0400464 if (ret)
465 return ret;
466
Peer Chen4689ced2005-07-29 15:33:58 -0400467 /* Active System Interface */
468 netif_wake_queue(dev);
469
470 /* set and active a timer process */
471 init_timer(&db->timer);
472 db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
473 db->timer.data = (unsigned long)dev;
Joe Perchesc061b182010-08-23 18:20:03 +0000474 db->timer.function = uli526x_timer;
Peer Chen4689ced2005-07-29 15:33:58 -0400475 add_timer(&db->timer);
476
477 return 0;
478}
479
480
Peer Chen945a7872005-08-20 01:10:06 -0400481/* Initialize ULI526X board
Peer Chen4689ced2005-07-29 15:33:58 -0400482 * Reset ULI526X board
Peer Chen945a7872005-08-20 01:10:06 -0400483 * Initialize TX/Rx descriptor chain structure
Peer Chen4689ced2005-07-29 15:33:58 -0400484 * Send the set-up frame
485 * Enable Tx/Rx machine
486 */
487
Peer Chen945a7872005-08-20 01:10:06 -0400488static void uli526x_init(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400489{
490 struct uli526x_board_info *db = netdev_priv(dev);
491 unsigned long ioaddr = db->ioaddr;
492 u8 phy_tmp;
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700493 u8 timeout;
Peer Chen4689ced2005-07-29 15:33:58 -0400494 u16 phy_value;
495 u16 phy_reg_reset;
496
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700497
Peer Chen4689ced2005-07-29 15:33:58 -0400498 ULI526X_DBUG(0, "uli526x_init()", 0);
499
500 /* Reset M526x MAC controller */
501 outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
502 udelay(100);
503 outl(db->cr0_data, ioaddr + DCR0);
504 udelay(5);
505
506 /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
507 db->phy_addr = 1;
508 for(phy_tmp=0;phy_tmp<32;phy_tmp++)
509 {
510 phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
511 if(phy_value != 0xffff&&phy_value!=0)
512 {
513 db->phy_addr = phy_tmp;
514 break;
515 }
516 }
517 if(phy_tmp == 32)
Joe Perches163ef0b2011-05-09 09:45:21 +0000518 pr_warn("Can not find the phy address!!!\n");
Peer Chen4689ced2005-07-29 15:33:58 -0400519 /* Parser SROM and media mode */
520 db->media_mode = uli526x_media_mode;
521
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700522 /* phyxcer capability setting */
Peer Chen4689ced2005-07-29 15:33:58 -0400523 phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
524 phy_reg_reset = (phy_reg_reset | 0x8000);
525 phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700526
527 /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
528 * functions") or phy data sheet for details on phy reset
529 */
Peer Chen4689ced2005-07-29 15:33:58 -0400530 udelay(500);
Grant Grundler7a7d23d2008-02-17 11:30:23 -0700531 timeout = 10;
532 while (timeout-- &&
533 phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
534 udelay(100);
Peer Chen4689ced2005-07-29 15:33:58 -0400535
536 /* Process Phyxcer Media Mode */
537 uli526x_set_phyxcer(db);
538
539 /* Media Mode Process */
540 if ( !(db->media_mode & ULI526X_AUTO) )
541 db->op_mode = db->media_mode; /* Force Mode */
542
Peer Chen945a7872005-08-20 01:10:06 -0400543 /* Initialize Transmit/Receive decriptor and CR3/4 */
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000544 uli526x_descriptor_init(dev, ioaddr);
Peer Chen4689ced2005-07-29 15:33:58 -0400545
546 /* Init CR6 to program M526X operation */
547 update_cr6(db->cr6_data, ioaddr);
548
549 /* Send setup frame */
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000550 send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
Peer Chen4689ced2005-07-29 15:33:58 -0400551
552 /* Init CR7, interrupt active bit */
553 db->cr7_data = CR7_DEFAULT;
554 outl(db->cr7_data, ioaddr + DCR7);
555
556 /* Init CR15, Tx jabber and Rx watchdog timer */
557 outl(db->cr15_data, ioaddr + DCR15);
558
559 /* Enable ULI526X Tx/Rx function */
560 db->cr6_data |= CR6_RXSC | CR6_TXSC;
561 update_cr6(db->cr6_data, ioaddr);
562}
563
564
565/*
566 * Hardware start transmission.
567 * Send a packet to media from the upper layer.
568 */
569
Stephen Hemmingerad096462009-08-31 19:50:53 +0000570static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
571 struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400572{
573 struct uli526x_board_info *db = netdev_priv(dev);
574 struct tx_desc *txptr;
575 unsigned long flags;
576
577 ULI526X_DBUG(0, "uli526x_start_xmit", 0);
578
579 /* Resource flag check */
580 netif_stop_queue(dev);
581
582 /* Too large packet check */
583 if (skb->len > MAX_PACKET_SIZE) {
Joe Perches163ef0b2011-05-09 09:45:21 +0000584 netdev_err(dev, "big packet = %d\n", (u16)skb->len);
Peer Chen4689ced2005-07-29 15:33:58 -0400585 dev_kfree_skb(skb);
Patrick McHardy6ed10652009-06-23 06:03:08 +0000586 return NETDEV_TX_OK;
Peer Chen4689ced2005-07-29 15:33:58 -0400587 }
588
589 spin_lock_irqsave(&db->lock, flags);
590
591 /* No Tx resource check, it never happen nromally */
592 if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
593 spin_unlock_irqrestore(&db->lock, flags);
Joe Perches163ef0b2011-05-09 09:45:21 +0000594 netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
Patrick McHardy5b548142009-06-12 06:22:29 +0000595 return NETDEV_TX_BUSY;
Peer Chen4689ced2005-07-29 15:33:58 -0400596 }
597
598 /* Disable NIC interrupt */
599 outl(0, dev->base_addr + DCR7);
600
601 /* transmit this packet */
602 txptr = db->tx_insert_ptr;
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -0300603 skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
Peer Chen4689ced2005-07-29 15:33:58 -0400604 txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
605
606 /* Point to next transmit free descriptor */
607 db->tx_insert_ptr = txptr->next_tx_desc;
608
609 /* Transmit Packet Process */
610 if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
611 txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
612 db->tx_packet_cnt++; /* Ready to send */
613 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
614 dev->trans_start = jiffies; /* saved time stamp */
615 }
616
617 /* Tx resource check */
618 if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
619 netif_wake_queue(dev);
620
621 /* Restore CR7 to enable interrupt */
622 spin_unlock_irqrestore(&db->lock, flags);
623 outl(db->cr7_data, dev->base_addr + DCR7);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400624
Peer Chen4689ced2005-07-29 15:33:58 -0400625 /* free this SKB */
626 dev_kfree_skb(skb);
627
Patrick McHardy6ed10652009-06-23 06:03:08 +0000628 return NETDEV_TX_OK;
Peer Chen4689ced2005-07-29 15:33:58 -0400629}
630
631
632/*
633 * Stop the interface.
634 * The interface is stopped when it is brought.
635 */
636
Peer Chen945a7872005-08-20 01:10:06 -0400637static int uli526x_stop(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400638{
639 struct uli526x_board_info *db = netdev_priv(dev);
640 unsigned long ioaddr = dev->base_addr;
641
642 ULI526X_DBUG(0, "uli526x_stop", 0);
643
644 /* disable system */
645 netif_stop_queue(dev);
646
647 /* deleted timer */
648 del_timer_sync(&db->timer);
649
650 /* Reset & stop ULI526X board */
651 outl(ULI526X_RESET, ioaddr + DCR0);
652 udelay(5);
653 phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
654
655 /* free interrupt */
656 free_irq(dev->irq, dev);
657
658 /* free allocated rx buffer */
659 uli526x_free_rxbuffer(db);
660
Peer Chen4689ced2005-07-29 15:33:58 -0400661 return 0;
662}
663
664
665/*
666 * M5261/M5263 insterrupt handler
667 * receive the packet to upper layer, free the transmitted packet
668 */
669
David Howells7d12e782006-10-05 14:55:46 +0100670static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
Peer Chen4689ced2005-07-29 15:33:58 -0400671{
Peer Chen945a7872005-08-20 01:10:06 -0400672 struct net_device *dev = dev_id;
Peer Chen4689ced2005-07-29 15:33:58 -0400673 struct uli526x_board_info *db = netdev_priv(dev);
674 unsigned long ioaddr = dev->base_addr;
675 unsigned long flags;
676
Peer Chen4689ced2005-07-29 15:33:58 -0400677 spin_lock_irqsave(&db->lock, flags);
678 outl(0, ioaddr + DCR7);
679
680 /* Got ULI526X status */
681 db->cr5_data = inl(ioaddr + DCR5);
682 outl(db->cr5_data, ioaddr + DCR5);
683 if ( !(db->cr5_data & 0x180c1) ) {
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400684 /* Restore CR7 to enable interrupt mask */
Peer Chen4689ced2005-07-29 15:33:58 -0400685 outl(db->cr7_data, ioaddr + DCR7);
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400686 spin_unlock_irqrestore(&db->lock, flags);
Peer Chen4689ced2005-07-29 15:33:58 -0400687 return IRQ_HANDLED;
688 }
689
Peer Chen4689ced2005-07-29 15:33:58 -0400690 /* Check system status */
691 if (db->cr5_data & 0x2000) {
692 /* system bus error happen */
693 ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
694 db->reset_fatal++;
695 db->wait_reset = 1; /* Need to RESET */
696 spin_unlock_irqrestore(&db->lock, flags);
697 return IRQ_HANDLED;
698 }
699
700 /* Received the coming packet */
701 if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
702 uli526x_rx_packet(dev, db);
703
704 /* reallocate rx descriptor buffer */
705 if (db->rx_avail_cnt<RX_DESC_CNT)
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000706 allocate_rx_buffer(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400707
708 /* Free the transmitted descriptor */
709 if ( db->cr5_data & 0x01)
710 uli526x_free_tx_pkt(dev, db);
711
712 /* Restore CR7 to enable interrupt mask */
713 outl(db->cr7_data, ioaddr + DCR7);
714
715 spin_unlock_irqrestore(&db->lock, flags);
716 return IRQ_HANDLED;
717}
718
Anton Vorontsov7fa0cba32008-05-16 23:04:51 +0400719#ifdef CONFIG_NET_POLL_CONTROLLER
720static void uli526x_poll(struct net_device *dev)
721{
722 /* ISR grabs the irqsave lock, so this should be safe */
723 uli526x_interrupt(dev->irq, dev);
724}
725#endif
Peer Chen4689ced2005-07-29 15:33:58 -0400726
727/*
728 * Free TX resource after TX complete
729 */
730
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800731static void uli526x_free_tx_pkt(struct net_device *dev,
732 struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400733{
734 struct tx_desc *txptr;
Peer Chen4689ced2005-07-29 15:33:58 -0400735 u32 tdes0;
736
737 txptr = db->tx_remove_ptr;
738 while(db->tx_packet_cnt) {
739 tdes0 = le32_to_cpu(txptr->tdes0);
Peer Chen4689ced2005-07-29 15:33:58 -0400740 if (tdes0 & 0x80000000)
741 break;
742
743 /* A packet sent completed */
744 db->tx_packet_cnt--;
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800745 dev->stats.tx_packets++;
Peer Chen4689ced2005-07-29 15:33:58 -0400746
747 /* Transmit statistic counter */
748 if ( tdes0 != 0x7fffffff ) {
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800749 dev->stats.collisions += (tdes0 >> 3) & 0xf;
750 dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
Peer Chen4689ced2005-07-29 15:33:58 -0400751 if (tdes0 & TDES0_ERR_MASK) {
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800752 dev->stats.tx_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400753 if (tdes0 & 0x0002) { /* UnderRun */
754 db->tx_fifo_underrun++;
755 if ( !(db->cr6_data & CR6_SFT) ) {
756 db->cr6_data = db->cr6_data | CR6_SFT;
757 update_cr6(db->cr6_data, db->ioaddr);
758 }
759 }
760 if (tdes0 & 0x0100)
761 db->tx_excessive_collision++;
762 if (tdes0 & 0x0200)
763 db->tx_late_collision++;
764 if (tdes0 & 0x0400)
765 db->tx_no_carrier++;
766 if (tdes0 & 0x0800)
767 db->tx_loss_carrier++;
768 if (tdes0 & 0x4000)
769 db->tx_jabber_timeout++;
770 }
771 }
772
773 txptr = txptr->next_tx_desc;
774 }/* End of while */
775
776 /* Update TX remove pointer to next */
777 db->tx_remove_ptr = txptr;
778
779 /* Resource available check */
780 if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
781 netif_wake_queue(dev); /* Active upper layer, send again */
782}
783
784
785/*
786 * Receive the come packet and pass to upper layer
787 */
788
Peer Chen945a7872005-08-20 01:10:06 -0400789static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
Peer Chen4689ced2005-07-29 15:33:58 -0400790{
791 struct rx_desc *rxptr;
792 struct sk_buff *skb;
793 int rxlen;
794 u32 rdes0;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400795
Peer Chen4689ced2005-07-29 15:33:58 -0400796 rxptr = db->rx_ready_ptr;
797
798 while(db->rx_avail_cnt) {
799 rdes0 = le32_to_cpu(rxptr->rdes0);
800 if (rdes0 & 0x80000000) /* packet owner check */
801 {
802 break;
803 }
804
805 db->rx_avail_cnt--;
806 db->interval_rx_cnt++;
807
808 pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
809 if ( (rdes0 & 0x300) != 0x300) {
810 /* A packet without First/Last flag */
811 /* reuse this SKB */
812 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
813 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
814 } else {
815 /* A packet with First/Last flag */
816 rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
817
818 /* error summary bit check */
819 if (rdes0 & 0x8000) {
820 /* This is a error packet */
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800821 dev->stats.rx_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400822 if (rdes0 & 1)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800823 dev->stats.rx_fifo_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400824 if (rdes0 & 2)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800825 dev->stats.rx_crc_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400826 if (rdes0 & 0x80)
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800827 dev->stats.rx_length_errors++;
Peer Chen4689ced2005-07-29 15:33:58 -0400828 }
829
830 if ( !(rdes0 & 0x8000) ||
831 ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
Kyle McMartinac90a142009-03-27 17:23:32 +0000832 struct sk_buff *new_skb = NULL;
833
Peer Chen4689ced2005-07-29 15:33:58 -0400834 skb = rxptr->rx_skb_ptr;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400835
Peer Chen4689ced2005-07-29 15:33:58 -0400836 /* Good packet, send to upper layer */
837 /* Shorst packet used new SKB */
Kyle McMartinac90a142009-03-27 17:23:32 +0000838 if ((rxlen < RX_COPY_SIZE) &&
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +0000839 (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
Kyle McMartinac90a142009-03-27 17:23:32 +0000840 skb = new_skb;
Peer Chen4689ced2005-07-29 15:33:58 -0400841 /* size less than COPY_SIZE, allocate a rxlen SKB */
Peer Chen4689ced2005-07-29 15:33:58 -0400842 skb_reserve(skb, 2); /* 16byte align */
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -0700843 memcpy(skb_put(skb, rxlen),
844 skb_tail_pointer(rxptr->rx_skb_ptr),
845 rxlen);
Peer Chen4689ced2005-07-29 15:33:58 -0400846 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700847 } else
Peer Chen4689ced2005-07-29 15:33:58 -0400848 skb_put(skb, rxlen);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -0700849
Peer Chen4689ced2005-07-29 15:33:58 -0400850 skb->protocol = eth_type_trans(skb, dev);
851 netif_rx(skb);
Stephen Hemmingerdfefe022009-01-07 18:01:40 -0800852 dev->stats.rx_packets++;
853 dev->stats.rx_bytes += rxlen;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400854
Peer Chen4689ced2005-07-29 15:33:58 -0400855 } else {
856 /* Reuse SKB buffer when the packet is error */
857 ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
858 uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
859 }
860 }
861
862 rxptr = rxptr->next_rx_desc;
863 }
864
865 db->rx_ready_ptr = rxptr;
866}
867
868
869/*
Peer Chen4689ced2005-07-29 15:33:58 -0400870 * Set ULI526X multicast address
871 */
872
Peer Chen945a7872005-08-20 01:10:06 -0400873static void uli526x_set_filter_mode(struct net_device * dev)
Peer Chen4689ced2005-07-29 15:33:58 -0400874{
Wang Chen8f15ea42008-11-12 23:38:36 -0800875 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -0400876 unsigned long flags;
877
878 ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
879 spin_lock_irqsave(&db->lock, flags);
880
881 if (dev->flags & IFF_PROMISC) {
882 ULI526X_DBUG(0, "Enable PROM Mode", 0);
883 db->cr6_data |= CR6_PM | CR6_PBF;
884 update_cr6(db->cr6_data, db->ioaddr);
885 spin_unlock_irqrestore(&db->lock, flags);
886 return;
887 }
888
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000889 if (dev->flags & IFF_ALLMULTI ||
890 netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
891 ULI526X_DBUG(0, "Pass all multicast address",
892 netdev_mc_count(dev));
Peer Chen4689ced2005-07-29 15:33:58 -0400893 db->cr6_data &= ~(CR6_PM | CR6_PBF);
894 db->cr6_data |= CR6_PAM;
895 spin_unlock_irqrestore(&db->lock, flags);
896 return;
897 }
898
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000899 ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
900 send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
Peer Chen4689ced2005-07-29 15:33:58 -0400901 spin_unlock_irqrestore(&db->lock, flags);
902}
903
904static void
905ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
906{
Peer Chen945a7872005-08-20 01:10:06 -0400907 ecmd->supported = (SUPPORTED_10baseT_Half |
908 SUPPORTED_10baseT_Full |
909 SUPPORTED_100baseT_Half |
910 SUPPORTED_100baseT_Full |
911 SUPPORTED_Autoneg |
912 SUPPORTED_MII);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400913
Peer Chen945a7872005-08-20 01:10:06 -0400914 ecmd->advertising = (ADVERTISED_10baseT_Half |
915 ADVERTISED_10baseT_Full |
916 ADVERTISED_100baseT_Half |
917 ADVERTISED_100baseT_Full |
918 ADVERTISED_Autoneg |
919 ADVERTISED_MII);
Peer Chen4689ced2005-07-29 15:33:58 -0400920
921
Peer Chen945a7872005-08-20 01:10:06 -0400922 ecmd->port = PORT_MII;
923 ecmd->phy_address = db->phy_addr;
Peer Chen4689ced2005-07-29 15:33:58 -0400924
Peer Chen945a7872005-08-20 01:10:06 -0400925 ecmd->transceiver = XCVR_EXTERNAL;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400926
David Decotigny70739492011-04-27 18:32:40 +0000927 ethtool_cmd_speed_set(ecmd, SPEED_10);
Peer Chen4689ced2005-07-29 15:33:58 -0400928 ecmd->duplex = DUPLEX_HALF;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400929
Peer Chen4689ced2005-07-29 15:33:58 -0400930 if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
931 {
David Decotigny70739492011-04-27 18:32:40 +0000932 ethtool_cmd_speed_set(ecmd, SPEED_100);
Peer Chen4689ced2005-07-29 15:33:58 -0400933 }
934 if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
935 {
936 ecmd->duplex = DUPLEX_FULL;
937 }
938 if(db->link_failed)
939 {
David Decotigny70739492011-04-27 18:32:40 +0000940 ethtool_cmd_speed_set(ecmd, -1);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400941 ecmd->duplex = -1;
Peer Chen4689ced2005-07-29 15:33:58 -0400942 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400943
Peer Chen4689ced2005-07-29 15:33:58 -0400944 if (db->media_mode & ULI526X_AUTO)
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400945 {
Peer Chen4689ced2005-07-29 15:33:58 -0400946 ecmd->autoneg = AUTONEG_ENABLE;
947 }
Peer Chen4689ced2005-07-29 15:33:58 -0400948}
949
950static void netdev_get_drvinfo(struct net_device *dev,
951 struct ethtool_drvinfo *info)
952{
953 struct uli526x_board_info *np = netdev_priv(dev);
954
Rick Jones68aad782011-11-07 13:29:27 +0000955 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
956 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Peer Chen4689ced2005-07-29 15:33:58 -0400957 if (np->pdev)
Rick Jones68aad782011-11-07 13:29:27 +0000958 strlcpy(info->bus_info, pci_name(np->pdev),
959 sizeof(info->bus_info));
Peer Chen4689ced2005-07-29 15:33:58 -0400960 else
961 sprintf(info->bus_info, "EISA 0x%lx %d",
962 dev->base_addr, dev->irq);
963}
964
965static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
966 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400967
Peer Chen4689ced2005-07-29 15:33:58 -0400968 ULi_ethtool_gset(np, cmd);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400969
Peer Chen4689ced2005-07-29 15:33:58 -0400970 return 0;
971}
972
973static u32 netdev_get_link(struct net_device *dev) {
974 struct uli526x_board_info *np = netdev_priv(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400975
Peer Chen4689ced2005-07-29 15:33:58 -0400976 if(np->link_failed)
977 return 0;
978 else
979 return 1;
980}
981
982static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
983{
984 wol->supported = WAKE_PHY | WAKE_MAGIC;
985 wol->wolopts = 0;
986}
987
Jeff Garzik7282d492006-09-13 14:30:00 -0400988static const struct ethtool_ops netdev_ethtool_ops = {
Peer Chen4689ced2005-07-29 15:33:58 -0400989 .get_drvinfo = netdev_get_drvinfo,
990 .get_settings = netdev_get_settings,
991 .get_link = netdev_get_link,
992 .get_wol = uli526x_get_wol,
993};
994
995/*
996 * A periodic timer routine
997 * Dynamic media sense, allocate Rx buffer...
998 */
999
1000static void uli526x_timer(unsigned long data)
1001{
1002 u32 tmp_cr8;
1003 unsigned char tmp_cr12=0;
Peer Chen945a7872005-08-20 01:10:06 -04001004 struct net_device *dev = (struct net_device *) data;
Peer Chen4689ced2005-07-29 15:33:58 -04001005 struct uli526x_board_info *db = netdev_priv(dev);
1006 unsigned long flags;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001007
Peer Chen4689ced2005-07-29 15:33:58 -04001008 //ULI526X_DBUG(0, "uli526x_timer()", 0);
1009 spin_lock_irqsave(&db->lock, flags);
1010
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001011
Peer Chen4689ced2005-07-29 15:33:58 -04001012 /* Dynamic reset ULI526X : system error or transmit time-out */
1013 tmp_cr8 = inl(db->ioaddr + DCR8);
1014 if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
1015 db->reset_cr8++;
1016 db->wait_reset = 1;
1017 }
1018 db->interval_rx_cnt = 0;
1019
1020 /* TX polling kick monitor */
1021 if ( db->tx_packet_cnt &&
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001022 time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001023 outl(0x1, dev->base_addr + DCR1); // Tx polling again
Peer Chen4689ced2005-07-29 15:33:58 -04001024
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001025 // TX Timeout
Eric Dumazet1ae5dc32010-05-10 05:01:31 -07001026 if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
Peer Chen4689ced2005-07-29 15:33:58 -04001027 db->reset_TXtimeout++;
1028 db->wait_reset = 1;
Joe Perches1c3319f2011-05-09 09:45:23 +00001029 netdev_err(dev, " Tx timeout - resetting\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001030 }
1031 }
1032
1033 if (db->wait_reset) {
1034 ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
1035 db->reset_count++;
1036 uli526x_dynamic_reset(dev);
1037 db->timer.expires = ULI526X_TIMER_WUT;
1038 add_timer(&db->timer);
1039 spin_unlock_irqrestore(&db->lock, flags);
1040 return;
1041 }
1042
1043 /* Link status check, Dynamic media type change */
1044 if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
1045 tmp_cr12 = 3;
1046
1047 if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
1048 /* Link Failed */
1049 ULI526X_DBUG(0, "Link Failed", tmp_cr12);
1050 netif_carrier_off(dev);
Joe Perches163ef0b2011-05-09 09:45:21 +00001051 netdev_info(dev, "NIC Link is Down\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001052 db->link_failed = 1;
1053
1054 /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
1055 /* AUTO don't need */
1056 if ( !(db->media_mode & 0x8) )
1057 phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
1058
1059 /* AUTO mode, if INT phyxcer link failed, select EXT device */
1060 if (db->media_mode & ULI526X_AUTO) {
1061 db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
1062 update_cr6(db->cr6_data, db->ioaddr);
1063 }
1064 } else
1065 if ((tmp_cr12 & 0x3) && db->link_failed) {
1066 ULI526X_DBUG(0, "Link link OK", tmp_cr12);
1067 db->link_failed = 0;
1068
1069 /* Auto Sense Speed */
1070 if ( (db->media_mode & ULI526X_AUTO) &&
1071 uli526x_sense_speed(db) )
1072 db->link_failed = 1;
1073 uli526x_process_mode(db);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001074
Peer Chen4689ced2005-07-29 15:33:58 -04001075 if(db->link_failed==0)
1076 {
Joe Perches163ef0b2011-05-09 09:45:21 +00001077 netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
1078 (db->op_mode == ULI526X_100MHF ||
1079 db->op_mode == ULI526X_100MFD)
1080 ? 100 : 10,
1081 (db->op_mode == ULI526X_10MFD ||
1082 db->op_mode == ULI526X_100MFD)
1083 ? "Full" : "Half");
Peer Chen4689ced2005-07-29 15:33:58 -04001084 netif_carrier_on(dev);
1085 }
1086 /* SHOW_MEDIA_TYPE(db->op_mode); */
1087 }
1088 else if(!(tmp_cr12 & 0x3) && db->link_failed)
1089 {
1090 if(db->init==1)
1091 {
Joe Perches163ef0b2011-05-09 09:45:21 +00001092 netdev_info(dev, "NIC Link is Down\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001093 netif_carrier_off(dev);
1094 }
1095 }
1096 db->init=0;
1097
1098 /* Timer active again */
1099 db->timer.expires = ULI526X_TIMER_WUT;
1100 add_timer(&db->timer);
1101 spin_unlock_irqrestore(&db->lock, flags);
1102}
1103
1104
1105/*
Peer Chen4689ced2005-07-29 15:33:58 -04001106 * Stop ULI526X board
1107 * Free Tx/Rx allocated memory
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001108 * Init system variable
Peer Chen4689ced2005-07-29 15:33:58 -04001109 */
1110
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001111static void uli526x_reset_prepare(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -04001112{
1113 struct uli526x_board_info *db = netdev_priv(dev);
1114
Peer Chen4689ced2005-07-29 15:33:58 -04001115 /* Sopt MAC controller */
1116 db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
1117 update_cr6(db->cr6_data, dev->base_addr);
1118 outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
1119 outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
1120
1121 /* Disable upper layer interface */
1122 netif_stop_queue(dev);
1123
1124 /* Free Rx Allocate buffer */
1125 uli526x_free_rxbuffer(db);
1126
1127 /* system variable init */
1128 db->tx_packet_cnt = 0;
1129 db->rx_avail_cnt = 0;
1130 db->link_failed = 1;
1131 db->init=1;
1132 db->wait_reset = 0;
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001133}
1134
1135
1136/*
1137 * Dynamic reset the ULI526X board
1138 * Stop ULI526X board
1139 * Free Tx/Rx allocated memory
1140 * Reset ULI526X board
1141 * Re-initialize ULI526X board
1142 */
1143
1144static void uli526x_dynamic_reset(struct net_device *dev)
1145{
1146 ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
1147
1148 uli526x_reset_prepare(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001149
Peer Chen945a7872005-08-20 01:10:06 -04001150 /* Re-initialize ULI526X board */
Peer Chen4689ced2005-07-29 15:33:58 -04001151 uli526x_init(dev);
1152
1153 /* Restart upper layer interface */
1154 netif_wake_queue(dev);
1155}
1156
1157
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001158#ifdef CONFIG_PM
1159
1160/*
1161 * Suspend the interface.
1162 */
1163
1164static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
1165{
1166 struct net_device *dev = pci_get_drvdata(pdev);
1167 pci_power_t power_state;
1168 int err;
1169
1170 ULI526X_DBUG(0, "uli526x_suspend", 0);
1171
1172 if (!netdev_priv(dev))
1173 return 0;
1174
1175 pci_save_state(pdev);
1176
1177 if (!netif_running(dev))
1178 return 0;
1179
1180 netif_device_detach(dev);
1181 uli526x_reset_prepare(dev);
1182
1183 power_state = pci_choose_state(pdev, state);
1184 pci_enable_wake(pdev, power_state, 0);
1185 err = pci_set_power_state(pdev, power_state);
1186 if (err) {
1187 netif_device_attach(dev);
1188 /* Re-initialize ULI526X board */
1189 uli526x_init(dev);
1190 /* Restart upper layer interface */
1191 netif_wake_queue(dev);
1192 }
1193
1194 return err;
1195}
1196
1197/*
1198 * Resume the interface.
1199 */
1200
1201static int uli526x_resume(struct pci_dev *pdev)
1202{
1203 struct net_device *dev = pci_get_drvdata(pdev);
1204 int err;
1205
1206 ULI526X_DBUG(0, "uli526x_resume", 0);
1207
1208 if (!netdev_priv(dev))
1209 return 0;
1210
1211 pci_restore_state(pdev);
1212
1213 if (!netif_running(dev))
1214 return 0;
1215
1216 err = pci_set_power_state(pdev, PCI_D0);
1217 if (err) {
Joe Perches163ef0b2011-05-09 09:45:21 +00001218 netdev_warn(dev, "Could not put device into D0\n");
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001219 return err;
1220 }
1221
1222 netif_device_attach(dev);
1223 /* Re-initialize ULI526X board */
1224 uli526x_init(dev);
1225 /* Restart upper layer interface */
1226 netif_wake_queue(dev);
1227
1228 return 0;
1229}
1230
1231#else /* !CONFIG_PM */
1232
1233#define uli526x_suspend NULL
1234#define uli526x_resume NULL
1235
1236#endif /* !CONFIG_PM */
1237
1238
Peer Chen4689ced2005-07-29 15:33:58 -04001239/*
1240 * free all allocated rx buffer
1241 */
1242
1243static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
1244{
1245 ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
1246
1247 /* free allocated rx buffer */
1248 while (db->rx_avail_cnt) {
1249 dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
1250 db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
1251 db->rx_avail_cnt--;
1252 }
1253}
1254
1255
1256/*
1257 * Reuse the SK buffer
1258 */
1259
1260static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
1261{
1262 struct rx_desc *rxptr = db->rx_insert_ptr;
1263
1264 if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
1265 rxptr->rx_skb_ptr = skb;
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001266 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1267 skb_tail_pointer(skb),
1268 RX_ALLOC_SIZE,
1269 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001270 wmb();
1271 rxptr->rdes0 = cpu_to_le32(0x80000000);
1272 db->rx_avail_cnt++;
1273 db->rx_insert_ptr = rxptr->next_rx_desc;
1274 } else
1275 ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
1276}
1277
1278
1279/*
1280 * Initialize transmit/Receive descriptor
1281 * Using Chain structure, and allocate Tx/Rx buffer
1282 */
1283
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001284static void uli526x_descriptor_init(struct net_device *dev, unsigned long ioaddr)
Peer Chen4689ced2005-07-29 15:33:58 -04001285{
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001286 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001287 struct tx_desc *tmp_tx;
1288 struct rx_desc *tmp_rx;
1289 unsigned char *tmp_buf;
1290 dma_addr_t tmp_tx_dma, tmp_rx_dma;
1291 dma_addr_t tmp_buf_dma;
1292 int i;
1293
1294 ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
1295
1296 /* tx descriptor start pointer */
1297 db->tx_insert_ptr = db->first_tx_desc;
1298 db->tx_remove_ptr = db->first_tx_desc;
1299 outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
1300
1301 /* rx descriptor start pointer */
1302 db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
1303 db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
1304 db->rx_insert_ptr = db->first_rx_desc;
1305 db->rx_ready_ptr = db->first_rx_desc;
1306 outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
1307
1308 /* Init Transmit chain */
1309 tmp_buf = db->buf_pool_start;
1310 tmp_buf_dma = db->buf_pool_dma_start;
1311 tmp_tx_dma = db->first_tx_desc_dma;
1312 for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
1313 tmp_tx->tx_buf_ptr = tmp_buf;
1314 tmp_tx->tdes0 = cpu_to_le32(0);
1315 tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
1316 tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
1317 tmp_tx_dma += sizeof(struct tx_desc);
1318 tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
1319 tmp_tx->next_tx_desc = tmp_tx + 1;
1320 tmp_buf = tmp_buf + TX_BUF_ALLOC;
1321 tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
1322 }
1323 (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
1324 tmp_tx->next_tx_desc = db->first_tx_desc;
1325
1326 /* Init Receive descriptor chain */
1327 tmp_rx_dma=db->first_rx_desc_dma;
1328 for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
1329 tmp_rx->rdes0 = cpu_to_le32(0);
1330 tmp_rx->rdes1 = cpu_to_le32(0x01000600);
1331 tmp_rx_dma += sizeof(struct rx_desc);
1332 tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
1333 tmp_rx->next_rx_desc = tmp_rx + 1;
1334 }
1335 (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
1336 tmp_rx->next_rx_desc = db->first_rx_desc;
1337
1338 /* pre-allocate Rx buffer */
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001339 allocate_rx_buffer(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001340}
1341
1342
1343/*
1344 * Update CR6 value
Peer Chen945a7872005-08-20 01:10:06 -04001345 * Firstly stop ULI526X, then written value and start
Peer Chen4689ced2005-07-29 15:33:58 -04001346 */
1347
1348static void update_cr6(u32 cr6_data, unsigned long ioaddr)
1349{
1350
1351 outl(cr6_data, ioaddr + DCR6);
1352 udelay(5);
1353}
1354
1355
1356/*
1357 * Send a setup frame for M5261/M5263
Peer Chen945a7872005-08-20 01:10:06 -04001358 * This setup frame initialize ULI526X address filter mode
Peer Chen4689ced2005-07-29 15:33:58 -04001359 */
1360
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001361#ifdef __BIG_ENDIAN
1362#define FLT_SHIFT 16
1363#else
1364#define FLT_SHIFT 0
1365#endif
1366
Peer Chen945a7872005-08-20 01:10:06 -04001367static void send_filter_frame(struct net_device *dev, int mc_cnt)
Peer Chen4689ced2005-07-29 15:33:58 -04001368{
1369 struct uli526x_board_info *db = netdev_priv(dev);
Jiri Pirko22bedad32010-04-01 21:22:57 +00001370 struct netdev_hw_addr *ha;
Peer Chen4689ced2005-07-29 15:33:58 -04001371 struct tx_desc *txptr;
1372 u16 * addrptr;
1373 u32 * suptr;
1374 int i;
1375
1376 ULI526X_DBUG(0, "send_filter_frame()", 0);
1377
1378 txptr = db->tx_insert_ptr;
1379 suptr = (u32 *) txptr->tx_buf_ptr;
1380
1381 /* Node address */
1382 addrptr = (u16 *) dev->dev_addr;
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001383 *suptr++ = addrptr[0] << FLT_SHIFT;
1384 *suptr++ = addrptr[1] << FLT_SHIFT;
1385 *suptr++ = addrptr[2] << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001386
1387 /* broadcast address */
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001388 *suptr++ = 0xffff << FLT_SHIFT;
1389 *suptr++ = 0xffff << FLT_SHIFT;
1390 *suptr++ = 0xffff << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001391
1392 /* fit the multicast address */
Jiri Pirko22bedad32010-04-01 21:22:57 +00001393 netdev_for_each_mc_addr(ha, dev) {
1394 addrptr = (u16 *) ha->addr;
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001395 *suptr++ = addrptr[0] << FLT_SHIFT;
1396 *suptr++ = addrptr[1] << FLT_SHIFT;
1397 *suptr++ = addrptr[2] << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001398 }
1399
Jiri Pirko4302b672010-02-18 03:34:54 +00001400 for (i = netdev_mc_count(dev); i < 14; i++) {
Anton Vorontsove284e5c2008-04-29 19:53:18 +04001401 *suptr++ = 0xffff << FLT_SHIFT;
1402 *suptr++ = 0xffff << FLT_SHIFT;
1403 *suptr++ = 0xffff << FLT_SHIFT;
Peer Chen4689ced2005-07-29 15:33:58 -04001404 }
1405
1406 /* prepare the setup frame */
1407 db->tx_insert_ptr = txptr->next_tx_desc;
1408 txptr->tdes1 = cpu_to_le32(0x890000c0);
1409
1410 /* Resource Check and Send the setup packet */
1411 if (db->tx_packet_cnt < TX_DESC_CNT) {
1412 /* Resource Empty */
1413 db->tx_packet_cnt++;
1414 txptr->tdes0 = cpu_to_le32(0x80000000);
1415 update_cr6(db->cr6_data | 0x2000, dev->base_addr);
1416 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
1417 update_cr6(db->cr6_data, dev->base_addr);
1418 dev->trans_start = jiffies;
1419 } else
Joe Perches163ef0b2011-05-09 09:45:21 +00001420 netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
Peer Chen4689ced2005-07-29 15:33:58 -04001421}
1422
1423
1424/*
1425 * Allocate rx buffer,
1426 * As possible as allocate maxiumn Rx buffer
1427 */
1428
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001429static void allocate_rx_buffer(struct net_device *dev)
Peer Chen4689ced2005-07-29 15:33:58 -04001430{
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001431 struct uli526x_board_info *db = netdev_priv(dev);
Peer Chen4689ced2005-07-29 15:33:58 -04001432 struct rx_desc *rxptr;
1433 struct sk_buff *skb;
1434
1435 rxptr = db->rx_insert_ptr;
1436
1437 while(db->rx_avail_cnt < RX_DESC_CNT) {
Pradeep A. Dalvi1ab0d2e2012-02-06 11:16:48 +00001438 skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
1439 if (skb == NULL)
Peer Chen4689ced2005-07-29 15:33:58 -04001440 break;
1441 rxptr->rx_skb_ptr = skb; /* FIXME (?) */
Arnaldo Carvalho de Melo27a884d2007-04-19 20:29:13 -07001442 rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
1443 skb_tail_pointer(skb),
1444 RX_ALLOC_SIZE,
1445 PCI_DMA_FROMDEVICE));
Peer Chen4689ced2005-07-29 15:33:58 -04001446 wmb();
1447 rxptr->rdes0 = cpu_to_le32(0x80000000);
1448 rxptr = rxptr->next_rx_desc;
1449 db->rx_avail_cnt++;
1450 }
1451
1452 db->rx_insert_ptr = rxptr;
1453}
1454
1455
1456/*
1457 * Read one word data from the serial ROM
1458 */
1459
1460static u16 read_srom_word(long ioaddr, int offset)
1461{
1462 int i;
1463 u16 srom_data = 0;
1464 long cr9_ioaddr = ioaddr + DCR9;
1465
1466 outl(CR9_SROM_READ, cr9_ioaddr);
1467 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1468
1469 /* Send the Read Command 110b */
1470 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1471 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1472 SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
1473
1474 /* Send the offset */
1475 for (i = 5; i >= 0; i--) {
1476 srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
1477 SROM_CLK_WRITE(srom_data, cr9_ioaddr);
1478 }
1479
1480 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1481
1482 for (i = 16; i > 0; i--) {
1483 outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
1484 udelay(5);
1485 srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
1486 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1487 udelay(5);
1488 }
1489
1490 outl(CR9_SROM_READ, cr9_ioaddr);
1491 return srom_data;
1492}
1493
1494
1495/*
1496 * Auto sense the media mode
1497 */
1498
1499static u8 uli526x_sense_speed(struct uli526x_board_info * db)
1500{
1501 u8 ErrFlag = 0;
1502 u16 phy_mode;
1503
1504 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1505 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1506
1507 if ( (phy_mode & 0x24) == 0x24 ) {
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001508
Peer Chen4689ced2005-07-29 15:33:58 -04001509 phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
1510 if(phy_mode&0x8000)
1511 phy_mode = 0x8000;
1512 else if(phy_mode&0x4000)
1513 phy_mode = 0x4000;
1514 else if(phy_mode&0x2000)
1515 phy_mode = 0x2000;
1516 else
1517 phy_mode = 0x1000;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001518
Peer Chen4689ced2005-07-29 15:33:58 -04001519 switch (phy_mode) {
1520 case 0x1000: db->op_mode = ULI526X_10MHF; break;
1521 case 0x2000: db->op_mode = ULI526X_10MFD; break;
1522 case 0x4000: db->op_mode = ULI526X_100MHF; break;
1523 case 0x8000: db->op_mode = ULI526X_100MFD; break;
1524 default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
1525 }
1526 } else {
1527 db->op_mode = ULI526X_10MHF;
1528 ULI526X_DBUG(0, "Link Failed :", phy_mode);
1529 ErrFlag = 1;
1530 }
1531
1532 return ErrFlag;
1533}
1534
1535
1536/*
1537 * Set 10/100 phyxcer capability
1538 * AUTO mode : phyxcer register4 is NIC capability
1539 * Force mode: phyxcer register4 is the force media
1540 */
1541
1542static void uli526x_set_phyxcer(struct uli526x_board_info *db)
1543{
1544 u16 phy_reg;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001545
Peer Chen4689ced2005-07-29 15:33:58 -04001546 /* Phyxcer capability setting */
1547 phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
1548
1549 if (db->media_mode & ULI526X_AUTO) {
1550 /* AUTO Mode */
1551 phy_reg |= db->PHY_reg4;
1552 } else {
1553 /* Force Mode */
1554 switch(db->media_mode) {
1555 case ULI526X_10MHF: phy_reg |= 0x20; break;
1556 case ULI526X_10MFD: phy_reg |= 0x40; break;
1557 case ULI526X_100MHF: phy_reg |= 0x80; break;
1558 case ULI526X_100MFD: phy_reg |= 0x100; break;
1559 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001560
Peer Chen4689ced2005-07-29 15:33:58 -04001561 }
1562
1563 /* Write new capability to Phyxcer Reg4 */
1564 if ( !(phy_reg & 0x01e0)) {
1565 phy_reg|=db->PHY_reg4;
1566 db->media_mode|=ULI526X_AUTO;
1567 }
1568 phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
1569
1570 /* Restart Auto-Negotiation */
1571 phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
1572 udelay(50);
1573}
1574
1575
1576/*
1577 * Process op-mode
1578 AUTO mode : PHY controller in Auto-negotiation Mode
1579 * Force mode: PHY controller in force mode with HUB
1580 * N-way force capability with SWITCH
1581 */
1582
1583static void uli526x_process_mode(struct uli526x_board_info *db)
1584{
1585 u16 phy_reg;
1586
1587 /* Full Duplex Mode Check */
1588 if (db->op_mode & 0x4)
1589 db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
1590 else
1591 db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
1592
1593 update_cr6(db->cr6_data, db->ioaddr);
1594
1595 /* 10/100M phyxcer force mode need */
1596 if ( !(db->media_mode & 0x8)) {
1597 /* Forece Mode */
1598 phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
1599 if ( !(phy_reg & 0x1) ) {
1600 /* parter without N-Way capability */
1601 phy_reg = 0x0;
1602 switch(db->op_mode) {
1603 case ULI526X_10MHF: phy_reg = 0x0; break;
1604 case ULI526X_10MFD: phy_reg = 0x100; break;
1605 case ULI526X_100MHF: phy_reg = 0x2000; break;
1606 case ULI526X_100MFD: phy_reg = 0x2100; break;
1607 }
1608 phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
Peer Chen4689ced2005-07-29 15:33:58 -04001609 }
1610 }
1611}
1612
1613
1614/*
1615 * Write a word to Phy register
1616 */
1617
1618static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
1619{
1620 u16 i;
1621 unsigned long ioaddr;
1622
1623 if(chip_id == PCI_ULI5263_ID)
1624 {
1625 phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
1626 return;
1627 }
1628 /* M5261/M5263 Chip */
1629 ioaddr = iobase + DCR9;
1630
1631 /* Send 33 synchronization clock to Phy controller */
1632 for (i = 0; i < 35; i++)
1633 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1634
1635 /* Send start command(01) to Phy */
1636 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1637 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1638
1639 /* Send write command(01) to Phy */
1640 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1641 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1642
1643 /* Send Phy address */
1644 for (i = 0x10; i > 0; i = i >> 1)
1645 phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1646
1647 /* Send register address */
1648 for (i = 0x10; i > 0; i = i >> 1)
1649 phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1650
1651 /* written trasnition */
1652 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1653 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1654
1655 /* Write a word data to PHY controller */
1656 for ( i = 0x8000; i > 0; i >>= 1)
1657 phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001658
Peer Chen4689ced2005-07-29 15:33:58 -04001659}
1660
1661
1662/*
1663 * Read a word data from phy register
1664 */
1665
1666static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
1667{
1668 int i;
1669 u16 phy_data;
1670 unsigned long ioaddr;
1671
1672 if(chip_id == PCI_ULI5263_ID)
1673 return phy_readby_cr10(iobase, phy_addr, offset);
1674 /* M5261/M5263 Chip */
1675 ioaddr = iobase + DCR9;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001676
Peer Chen4689ced2005-07-29 15:33:58 -04001677 /* Send 33 synchronization clock to Phy controller */
1678 for (i = 0; i < 35; i++)
1679 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1680
1681 /* Send start command(01) to Phy */
1682 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1683 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1684
1685 /* Send read command(10) to Phy */
1686 phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
1687 phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
1688
1689 /* Send Phy address */
1690 for (i = 0x10; i > 0; i = i >> 1)
1691 phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1692
1693 /* Send register address */
1694 for (i = 0x10; i > 0; i = i >> 1)
1695 phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
1696
1697 /* Skip transition state */
1698 phy_read_1bit(ioaddr, chip_id);
1699
1700 /* read 16bit data */
1701 for (phy_data = 0, i = 0; i < 16; i++) {
1702 phy_data <<= 1;
1703 phy_data |= phy_read_1bit(ioaddr, chip_id);
1704 }
1705
1706 return phy_data;
1707}
1708
1709static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
1710{
1711 unsigned long ioaddr,cr10_value;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001712
Peer Chen4689ced2005-07-29 15:33:58 -04001713 ioaddr = iobase + DCR10;
1714 cr10_value = phy_addr;
1715 cr10_value = (cr10_value<<5) + offset;
1716 cr10_value = (cr10_value<<16) + 0x08000000;
1717 outl(cr10_value,ioaddr);
1718 udelay(1);
1719 while(1)
1720 {
1721 cr10_value = inl(ioaddr);
1722 if(cr10_value&0x10000000)
1723 break;
1724 }
Eric Dumazet807540b2010-09-23 05:40:09 +00001725 return cr10_value & 0x0ffff;
Peer Chen4689ced2005-07-29 15:33:58 -04001726}
1727
1728static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
1729{
1730 unsigned long ioaddr,cr10_value;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001731
Peer Chen4689ced2005-07-29 15:33:58 -04001732 ioaddr = iobase + DCR10;
1733 cr10_value = phy_addr;
1734 cr10_value = (cr10_value<<5) + offset;
1735 cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
1736 outl(cr10_value,ioaddr);
1737 udelay(1);
1738}
1739/*
1740 * Write one bit data to Phy Controller
1741 */
1742
1743static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
1744{
1745 outl(phy_data , ioaddr); /* MII Clock Low */
1746 udelay(1);
1747 outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
1748 udelay(1);
1749 outl(phy_data , ioaddr); /* MII Clock Low */
1750 udelay(1);
1751}
1752
1753
1754/*
1755 * Read one bit phy data from PHY controller
1756 */
1757
1758static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
1759{
1760 u16 phy_data;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001761
Peer Chen4689ced2005-07-29 15:33:58 -04001762 outl(0x50000 , ioaddr);
1763 udelay(1);
1764 phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
1765 outl(0x40000 , ioaddr);
1766 udelay(1);
1767
1768 return phy_data;
1769}
1770
1771
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001772static DEFINE_PCI_DEVICE_TABLE(uli526x_pci_tbl) = {
Peer Chen4689ced2005-07-29 15:33:58 -04001773 { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
1774 { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
1775 { 0, }
1776};
1777MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
1778
1779
1780static struct pci_driver uli526x_driver = {
1781 .name = "uli526x",
1782 .id_table = uli526x_pci_tbl,
1783 .probe = uli526x_init_one,
1784 .remove = __devexit_p(uli526x_remove_one),
Rafael J. Wysockib6aec322007-08-14 20:09:02 +02001785 .suspend = uli526x_suspend,
1786 .resume = uli526x_resume,
Peer Chen4689ced2005-07-29 15:33:58 -04001787};
1788
1789MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
1790MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
1791MODULE_LICENSE("GPL");
1792
Eric Sesterhenn / snakebytec2134602006-01-10 13:16:03 +01001793module_param(debug, int, 0644);
1794module_param(mode, int, 0);
1795module_param(cr6set, int, 0);
Peer Chen4689ced2005-07-29 15:33:58 -04001796MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
1797MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
1798
1799/* Description:
1800 * when user used insmod to add module, system invoked init_module()
Peer Chen945a7872005-08-20 01:10:06 -04001801 * to register the services.
Peer Chen4689ced2005-07-29 15:33:58 -04001802 */
1803
1804static int __init uli526x_init_module(void)
1805{
Peer Chen4689ced2005-07-29 15:33:58 -04001806
Joe Perches1c3319f2011-05-09 09:45:23 +00001807 pr_info("%s\n", version);
Peer Chen4689ced2005-07-29 15:33:58 -04001808 printed_version = 1;
1809
1810 ULI526X_DBUG(0, "init_module() ", debug);
1811
1812 if (debug)
1813 uli526x_debug = debug; /* set debug flag */
1814 if (cr6set)
1815 uli526x_cr6_user_set = cr6set;
1816
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001817 switch (mode) {
Peer Chen4689ced2005-07-29 15:33:58 -04001818 case ULI526X_10MHF:
1819 case ULI526X_100MHF:
1820 case ULI526X_10MFD:
1821 case ULI526X_100MFD:
1822 uli526x_media_mode = mode;
1823 break;
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001824 default:
1825 uli526x_media_mode = ULI526X_AUTO;
Peer Chen4689ced2005-07-29 15:33:58 -04001826 break;
1827 }
1828
Henrik Kretzschmare1c3e502006-07-24 14:42:01 +02001829 return pci_register_driver(&uli526x_driver);
Peer Chen4689ced2005-07-29 15:33:58 -04001830}
1831
1832
1833/*
1834 * Description:
1835 * when user used rmmod to delete module, system invoked clean_module()
1836 * to un-register all registered services.
1837 */
1838
1839static void __exit uli526x_cleanup_module(void)
1840{
1841 ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
1842 pci_unregister_driver(&uli526x_driver);
1843}
1844
1845module_init(uli526x_init_module);
1846module_exit(uli526x_cleanup_module);