blob: eca31dd49caea1e7bf0d420717e5b28224aba12a [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07002 * Copyright(c) 2015 - 2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48/*
49 * This file contains all of the code that is specific to the HFI chip
50 */
51
52#include <linux/pci.h>
53#include <linux/delay.h>
54#include <linux/interrupt.h>
55#include <linux/module.h>
56
57#include "hfi.h"
58#include "trace.h"
59#include "mad.h"
60#include "pio.h"
61#include "sdma.h"
62#include "eprom.h"
Dean Luick5d9157a2015-11-16 21:59:34 -050063#include "efivar.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080064#include "platform.h"
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080065#include "aspm.h"
Dennis Dalessandro41973442016-07-25 07:52:36 -070066#include "affinity.h"
Don Hiatt243d9f42017-03-20 17:26:20 -070067#include "debugfs.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040068
69#define NUM_IB_PORTS 1
70
71uint kdeth_qp;
72module_param_named(kdeth_qp, kdeth_qp, uint, S_IRUGO);
73MODULE_PARM_DESC(kdeth_qp, "Set the KDETH queue pair prefix");
74
75uint num_vls = HFI1_MAX_VLS_SUPPORTED;
76module_param(num_vls, uint, S_IRUGO);
77MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
78
79/*
80 * Default time to aggregate two 10K packets from the idle state
81 * (timer not running). The timer starts at the end of the first packet,
82 * so only the time for one 10K packet and header plus a bit extra is needed.
83 * 10 * 1024 + 64 header byte = 10304 byte
84 * 10304 byte / 12.5 GB/s = 824.32ns
85 */
86uint rcv_intr_timeout = (824 + 16); /* 16 is for coalescing interrupt */
87module_param(rcv_intr_timeout, uint, S_IRUGO);
88MODULE_PARM_DESC(rcv_intr_timeout, "Receive interrupt mitigation timeout in ns");
89
90uint rcv_intr_count = 16; /* same as qib */
91module_param(rcv_intr_count, uint, S_IRUGO);
92MODULE_PARM_DESC(rcv_intr_count, "Receive interrupt mitigation count");
93
94ushort link_crc_mask = SUPPORTED_CRCS;
95module_param(link_crc_mask, ushort, S_IRUGO);
96MODULE_PARM_DESC(link_crc_mask, "CRCs to use on the link");
97
98uint loopback;
99module_param_named(loopback, loopback, uint, S_IRUGO);
100MODULE_PARM_DESC(loopback, "Put into loopback mode (1 = serdes, 3 = external cable");
101
102/* Other driver tunables */
103uint rcv_intr_dynamic = 1; /* enable dynamic mode for rcv int mitigation*/
104static ushort crc_14b_sideband = 1;
105static uint use_flr = 1;
106uint quick_linkup; /* skip LNI */
107
108struct flag_table {
109 u64 flag; /* the flag */
110 char *str; /* description string */
111 u16 extra; /* extra information */
112 u16 unused0;
113 u32 unused1;
114};
115
116/* str must be a string constant */
117#define FLAG_ENTRY(str, extra, flag) {flag, str, extra}
118#define FLAG_ENTRY0(str, flag) {flag, str, 0}
119
120/* Send Error Consequences */
121#define SEC_WRITE_DROPPED 0x1
122#define SEC_PACKET_DROPPED 0x2
123#define SEC_SC_HALTED 0x4 /* per-context only */
124#define SEC_SPC_FREEZE 0x8 /* per-HFI only */
125
Harish Chegondi8784ac02016-07-25 13:38:50 -0700126#define DEFAULT_KRCVQS 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127#define MIN_KERNEL_KCTXTS 2
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500128#define FIRST_KERNEL_KCTXT 1
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700129
130/*
131 * RSM instance allocation
132 * 0 - Verbs
133 * 1 - User Fecn Handling
134 * 2 - Vnic
135 */
136#define RSM_INS_VERBS 0
137#define RSM_INS_FECN 1
138#define RSM_INS_VNIC 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400139
140/* Bit offset into the GUID which carries HFI id information */
141#define GUID_HFI_INDEX_SHIFT 39
142
143/* extract the emulation revision */
144#define emulator_rev(dd) ((dd)->irev >> 8)
145/* parallel and serial emulation versions are 3 and 4 respectively */
146#define is_emulator_p(dd) ((((dd)->irev) & 0xf) == 3)
147#define is_emulator_s(dd) ((((dd)->irev) & 0xf) == 4)
148
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700149/* RSM fields for Verbs */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400150/* packet type */
151#define IB_PACKET_TYPE 2ull
152#define QW_SHIFT 6ull
153/* QPN[7..1] */
154#define QPN_WIDTH 7ull
155
156/* LRH.BTH: QW 0, OFFSET 48 - for match */
157#define LRH_BTH_QW 0ull
158#define LRH_BTH_BIT_OFFSET 48ull
159#define LRH_BTH_OFFSET(off) ((LRH_BTH_QW << QW_SHIFT) | (off))
160#define LRH_BTH_MATCH_OFFSET LRH_BTH_OFFSET(LRH_BTH_BIT_OFFSET)
161#define LRH_BTH_SELECT
162#define LRH_BTH_MASK 3ull
163#define LRH_BTH_VALUE 2ull
164
165/* LRH.SC[3..0] QW 0, OFFSET 56 - for match */
166#define LRH_SC_QW 0ull
167#define LRH_SC_BIT_OFFSET 56ull
168#define LRH_SC_OFFSET(off) ((LRH_SC_QW << QW_SHIFT) | (off))
169#define LRH_SC_MATCH_OFFSET LRH_SC_OFFSET(LRH_SC_BIT_OFFSET)
170#define LRH_SC_MASK 128ull
171#define LRH_SC_VALUE 0ull
172
173/* SC[n..0] QW 0, OFFSET 60 - for select */
174#define LRH_SC_SELECT_OFFSET ((LRH_SC_QW << QW_SHIFT) | (60ull))
175
176/* QPN[m+n:1] QW 1, OFFSET 1 */
177#define QPN_SELECT_OFFSET ((1ull << QW_SHIFT) | (1ull))
178
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700179/* RSM fields for Vnic */
180/* L2_TYPE: QW 0, OFFSET 61 - for match */
181#define L2_TYPE_QW 0ull
182#define L2_TYPE_BIT_OFFSET 61ull
183#define L2_TYPE_OFFSET(off) ((L2_TYPE_QW << QW_SHIFT) | (off))
184#define L2_TYPE_MATCH_OFFSET L2_TYPE_OFFSET(L2_TYPE_BIT_OFFSET)
185#define L2_TYPE_MASK 3ull
186#define L2_16B_VALUE 2ull
187
188/* L4_TYPE QW 1, OFFSET 0 - for match */
189#define L4_TYPE_QW 1ull
190#define L4_TYPE_BIT_OFFSET 0ull
191#define L4_TYPE_OFFSET(off) ((L4_TYPE_QW << QW_SHIFT) | (off))
192#define L4_TYPE_MATCH_OFFSET L4_TYPE_OFFSET(L4_TYPE_BIT_OFFSET)
193#define L4_16B_TYPE_MASK 0xFFull
194#define L4_16B_ETH_VALUE 0x78ull
195
196/* 16B VESWID - for select */
197#define L4_16B_HDR_VESWID_OFFSET ((2 << QW_SHIFT) | (16ull))
198/* 16B ENTROPY - for select */
199#define L2_16B_ENTROPY_OFFSET ((1 << QW_SHIFT) | (32ull))
200
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201/* defines to build power on SC2VL table */
202#define SC2VL_VAL( \
203 num, \
204 sc0, sc0val, \
205 sc1, sc1val, \
206 sc2, sc2val, \
207 sc3, sc3val, \
208 sc4, sc4val, \
209 sc5, sc5val, \
210 sc6, sc6val, \
211 sc7, sc7val) \
212( \
213 ((u64)(sc0val) << SEND_SC2VLT##num##_SC##sc0##_SHIFT) | \
214 ((u64)(sc1val) << SEND_SC2VLT##num##_SC##sc1##_SHIFT) | \
215 ((u64)(sc2val) << SEND_SC2VLT##num##_SC##sc2##_SHIFT) | \
216 ((u64)(sc3val) << SEND_SC2VLT##num##_SC##sc3##_SHIFT) | \
217 ((u64)(sc4val) << SEND_SC2VLT##num##_SC##sc4##_SHIFT) | \
218 ((u64)(sc5val) << SEND_SC2VLT##num##_SC##sc5##_SHIFT) | \
219 ((u64)(sc6val) << SEND_SC2VLT##num##_SC##sc6##_SHIFT) | \
220 ((u64)(sc7val) << SEND_SC2VLT##num##_SC##sc7##_SHIFT) \
221)
222
223#define DC_SC_VL_VAL( \
224 range, \
225 e0, e0val, \
226 e1, e1val, \
227 e2, e2val, \
228 e3, e3val, \
229 e4, e4val, \
230 e5, e5val, \
231 e6, e6val, \
232 e7, e7val, \
233 e8, e8val, \
234 e9, e9val, \
235 e10, e10val, \
236 e11, e11val, \
237 e12, e12val, \
238 e13, e13val, \
239 e14, e14val, \
240 e15, e15val) \
241( \
242 ((u64)(e0val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e0##_SHIFT) | \
243 ((u64)(e1val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e1##_SHIFT) | \
244 ((u64)(e2val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e2##_SHIFT) | \
245 ((u64)(e3val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e3##_SHIFT) | \
246 ((u64)(e4val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e4##_SHIFT) | \
247 ((u64)(e5val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e5##_SHIFT) | \
248 ((u64)(e6val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e6##_SHIFT) | \
249 ((u64)(e7val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e7##_SHIFT) | \
250 ((u64)(e8val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e8##_SHIFT) | \
251 ((u64)(e9val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e9##_SHIFT) | \
252 ((u64)(e10val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e10##_SHIFT) | \
253 ((u64)(e11val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e11##_SHIFT) | \
254 ((u64)(e12val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e12##_SHIFT) | \
255 ((u64)(e13val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e13##_SHIFT) | \
256 ((u64)(e14val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e14##_SHIFT) | \
257 ((u64)(e15val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e15##_SHIFT) \
258)
259
260/* all CceStatus sub-block freeze bits */
261#define ALL_FROZE (CCE_STATUS_SDMA_FROZE_SMASK \
262 | CCE_STATUS_RXE_FROZE_SMASK \
263 | CCE_STATUS_TXE_FROZE_SMASK \
264 | CCE_STATUS_TXE_PIO_FROZE_SMASK)
265/* all CceStatus sub-block TXE pause bits */
266#define ALL_TXE_PAUSE (CCE_STATUS_TXE_PIO_PAUSED_SMASK \
267 | CCE_STATUS_TXE_PAUSED_SMASK \
268 | CCE_STATUS_SDMA_PAUSED_SMASK)
269/* all CceStatus sub-block RXE pause bits */
270#define ALL_RXE_PAUSE CCE_STATUS_RXE_PAUSED_SMASK
271
Jakub Pawlak2b719042016-07-01 16:01:22 -0700272#define CNTR_MAX 0xFFFFFFFFFFFFFFFFULL
273#define CNTR_32BIT_MAX 0x00000000FFFFFFFF
274
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275/*
276 * CCE Error flags.
277 */
278static struct flag_table cce_err_status_flags[] = {
279/* 0*/ FLAG_ENTRY0("CceCsrParityErr",
280 CCE_ERR_STATUS_CCE_CSR_PARITY_ERR_SMASK),
281/* 1*/ FLAG_ENTRY0("CceCsrReadBadAddrErr",
282 CCE_ERR_STATUS_CCE_CSR_READ_BAD_ADDR_ERR_SMASK),
283/* 2*/ FLAG_ENTRY0("CceCsrWriteBadAddrErr",
284 CCE_ERR_STATUS_CCE_CSR_WRITE_BAD_ADDR_ERR_SMASK),
285/* 3*/ FLAG_ENTRY0("CceTrgtAsyncFifoParityErr",
286 CCE_ERR_STATUS_CCE_TRGT_ASYNC_FIFO_PARITY_ERR_SMASK),
287/* 4*/ FLAG_ENTRY0("CceTrgtAccessErr",
288 CCE_ERR_STATUS_CCE_TRGT_ACCESS_ERR_SMASK),
289/* 5*/ FLAG_ENTRY0("CceRspdDataParityErr",
290 CCE_ERR_STATUS_CCE_RSPD_DATA_PARITY_ERR_SMASK),
291/* 6*/ FLAG_ENTRY0("CceCli0AsyncFifoParityErr",
292 CCE_ERR_STATUS_CCE_CLI0_ASYNC_FIFO_PARITY_ERR_SMASK),
293/* 7*/ FLAG_ENTRY0("CceCsrCfgBusParityErr",
294 CCE_ERR_STATUS_CCE_CSR_CFG_BUS_PARITY_ERR_SMASK),
295/* 8*/ FLAG_ENTRY0("CceCli2AsyncFifoParityErr",
296 CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK),
297/* 9*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
298 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR_SMASK),
299/*10*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
300 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR_SMASK),
301/*11*/ FLAG_ENTRY0("CceCli1AsyncFifoRxdmaParityError",
302 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERROR_SMASK),
303/*12*/ FLAG_ENTRY0("CceCli1AsyncFifoDbgParityError",
304 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERROR_SMASK),
305/*13*/ FLAG_ENTRY0("PcicRetryMemCorErr",
306 CCE_ERR_STATUS_PCIC_RETRY_MEM_COR_ERR_SMASK),
307/*14*/ FLAG_ENTRY0("PcicRetryMemCorErr",
308 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_COR_ERR_SMASK),
309/*15*/ FLAG_ENTRY0("PcicPostHdQCorErr",
310 CCE_ERR_STATUS_PCIC_POST_HD_QCOR_ERR_SMASK),
311/*16*/ FLAG_ENTRY0("PcicPostHdQCorErr",
312 CCE_ERR_STATUS_PCIC_POST_DAT_QCOR_ERR_SMASK),
313/*17*/ FLAG_ENTRY0("PcicPostHdQCorErr",
314 CCE_ERR_STATUS_PCIC_CPL_HD_QCOR_ERR_SMASK),
315/*18*/ FLAG_ENTRY0("PcicCplDatQCorErr",
316 CCE_ERR_STATUS_PCIC_CPL_DAT_QCOR_ERR_SMASK),
317/*19*/ FLAG_ENTRY0("PcicNPostHQParityErr",
318 CCE_ERR_STATUS_PCIC_NPOST_HQ_PARITY_ERR_SMASK),
319/*20*/ FLAG_ENTRY0("PcicNPostDatQParityErr",
320 CCE_ERR_STATUS_PCIC_NPOST_DAT_QPARITY_ERR_SMASK),
321/*21*/ FLAG_ENTRY0("PcicRetryMemUncErr",
322 CCE_ERR_STATUS_PCIC_RETRY_MEM_UNC_ERR_SMASK),
323/*22*/ FLAG_ENTRY0("PcicRetrySotMemUncErr",
324 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_UNC_ERR_SMASK),
325/*23*/ FLAG_ENTRY0("PcicPostHdQUncErr",
326 CCE_ERR_STATUS_PCIC_POST_HD_QUNC_ERR_SMASK),
327/*24*/ FLAG_ENTRY0("PcicPostDatQUncErr",
328 CCE_ERR_STATUS_PCIC_POST_DAT_QUNC_ERR_SMASK),
329/*25*/ FLAG_ENTRY0("PcicCplHdQUncErr",
330 CCE_ERR_STATUS_PCIC_CPL_HD_QUNC_ERR_SMASK),
331/*26*/ FLAG_ENTRY0("PcicCplDatQUncErr",
332 CCE_ERR_STATUS_PCIC_CPL_DAT_QUNC_ERR_SMASK),
333/*27*/ FLAG_ENTRY0("PcicTransmitFrontParityErr",
334 CCE_ERR_STATUS_PCIC_TRANSMIT_FRONT_PARITY_ERR_SMASK),
335/*28*/ FLAG_ENTRY0("PcicTransmitBackParityErr",
336 CCE_ERR_STATUS_PCIC_TRANSMIT_BACK_PARITY_ERR_SMASK),
337/*29*/ FLAG_ENTRY0("PcicReceiveParityErr",
338 CCE_ERR_STATUS_PCIC_RECEIVE_PARITY_ERR_SMASK),
339/*30*/ FLAG_ENTRY0("CceTrgtCplTimeoutErr",
340 CCE_ERR_STATUS_CCE_TRGT_CPL_TIMEOUT_ERR_SMASK),
341/*31*/ FLAG_ENTRY0("LATriggered",
342 CCE_ERR_STATUS_LA_TRIGGERED_SMASK),
343/*32*/ FLAG_ENTRY0("CceSegReadBadAddrErr",
344 CCE_ERR_STATUS_CCE_SEG_READ_BAD_ADDR_ERR_SMASK),
345/*33*/ FLAG_ENTRY0("CceSegWriteBadAddrErr",
346 CCE_ERR_STATUS_CCE_SEG_WRITE_BAD_ADDR_ERR_SMASK),
347/*34*/ FLAG_ENTRY0("CceRcplAsyncFifoParityErr",
348 CCE_ERR_STATUS_CCE_RCPL_ASYNC_FIFO_PARITY_ERR_SMASK),
349/*35*/ FLAG_ENTRY0("CceRxdmaConvFifoParityErr",
350 CCE_ERR_STATUS_CCE_RXDMA_CONV_FIFO_PARITY_ERR_SMASK),
351/*36*/ FLAG_ENTRY0("CceMsixTableCorErr",
352 CCE_ERR_STATUS_CCE_MSIX_TABLE_COR_ERR_SMASK),
353/*37*/ FLAG_ENTRY0("CceMsixTableUncErr",
354 CCE_ERR_STATUS_CCE_MSIX_TABLE_UNC_ERR_SMASK),
355/*38*/ FLAG_ENTRY0("CceIntMapCorErr",
356 CCE_ERR_STATUS_CCE_INT_MAP_COR_ERR_SMASK),
357/*39*/ FLAG_ENTRY0("CceIntMapUncErr",
358 CCE_ERR_STATUS_CCE_INT_MAP_UNC_ERR_SMASK),
359/*40*/ FLAG_ENTRY0("CceMsixCsrParityErr",
360 CCE_ERR_STATUS_CCE_MSIX_CSR_PARITY_ERR_SMASK),
361/*41-63 reserved*/
362};
363
364/*
365 * Misc Error flags
366 */
367#define MES(text) MISC_ERR_STATUS_MISC_##text##_ERR_SMASK
368static struct flag_table misc_err_status_flags[] = {
369/* 0*/ FLAG_ENTRY0("CSR_PARITY", MES(CSR_PARITY)),
370/* 1*/ FLAG_ENTRY0("CSR_READ_BAD_ADDR", MES(CSR_READ_BAD_ADDR)),
371/* 2*/ FLAG_ENTRY0("CSR_WRITE_BAD_ADDR", MES(CSR_WRITE_BAD_ADDR)),
372/* 3*/ FLAG_ENTRY0("SBUS_WRITE_FAILED", MES(SBUS_WRITE_FAILED)),
373/* 4*/ FLAG_ENTRY0("KEY_MISMATCH", MES(KEY_MISMATCH)),
374/* 5*/ FLAG_ENTRY0("FW_AUTH_FAILED", MES(FW_AUTH_FAILED)),
375/* 6*/ FLAG_ENTRY0("EFUSE_CSR_PARITY", MES(EFUSE_CSR_PARITY)),
376/* 7*/ FLAG_ENTRY0("EFUSE_READ_BAD_ADDR", MES(EFUSE_READ_BAD_ADDR)),
377/* 8*/ FLAG_ENTRY0("EFUSE_WRITE", MES(EFUSE_WRITE)),
378/* 9*/ FLAG_ENTRY0("EFUSE_DONE_PARITY", MES(EFUSE_DONE_PARITY)),
379/*10*/ FLAG_ENTRY0("INVALID_EEP_CMD", MES(INVALID_EEP_CMD)),
380/*11*/ FLAG_ENTRY0("MBIST_FAIL", MES(MBIST_FAIL)),
381/*12*/ FLAG_ENTRY0("PLL_LOCK_FAIL", MES(PLL_LOCK_FAIL))
382};
383
384/*
385 * TXE PIO Error flags and consequences
386 */
387static struct flag_table pio_err_status_flags[] = {
388/* 0*/ FLAG_ENTRY("PioWriteBadCtxt",
389 SEC_WRITE_DROPPED,
390 SEND_PIO_ERR_STATUS_PIO_WRITE_BAD_CTXT_ERR_SMASK),
391/* 1*/ FLAG_ENTRY("PioWriteAddrParity",
392 SEC_SPC_FREEZE,
393 SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK),
394/* 2*/ FLAG_ENTRY("PioCsrParity",
395 SEC_SPC_FREEZE,
396 SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK),
397/* 3*/ FLAG_ENTRY("PioSbMemFifo0",
398 SEC_SPC_FREEZE,
399 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK),
400/* 4*/ FLAG_ENTRY("PioSbMemFifo1",
401 SEC_SPC_FREEZE,
402 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK),
403/* 5*/ FLAG_ENTRY("PioPccFifoParity",
404 SEC_SPC_FREEZE,
405 SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK),
406/* 6*/ FLAG_ENTRY("PioPecFifoParity",
407 SEC_SPC_FREEZE,
408 SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK),
409/* 7*/ FLAG_ENTRY("PioSbrdctlCrrelParity",
410 SEC_SPC_FREEZE,
411 SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK),
412/* 8*/ FLAG_ENTRY("PioSbrdctrlCrrelFifoParity",
413 SEC_SPC_FREEZE,
414 SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK),
415/* 9*/ FLAG_ENTRY("PioPktEvictFifoParityErr",
416 SEC_SPC_FREEZE,
417 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK),
418/*10*/ FLAG_ENTRY("PioSmPktResetParity",
419 SEC_SPC_FREEZE,
420 SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK),
421/*11*/ FLAG_ENTRY("PioVlLenMemBank0Unc",
422 SEC_SPC_FREEZE,
423 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK),
424/*12*/ FLAG_ENTRY("PioVlLenMemBank1Unc",
425 SEC_SPC_FREEZE,
426 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK),
427/*13*/ FLAG_ENTRY("PioVlLenMemBank0Cor",
428 0,
429 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_COR_ERR_SMASK),
430/*14*/ FLAG_ENTRY("PioVlLenMemBank1Cor",
431 0,
432 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_COR_ERR_SMASK),
433/*15*/ FLAG_ENTRY("PioCreditRetFifoParity",
434 SEC_SPC_FREEZE,
435 SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK),
436/*16*/ FLAG_ENTRY("PioPpmcPblFifo",
437 SEC_SPC_FREEZE,
438 SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK),
439/*17*/ FLAG_ENTRY("PioInitSmIn",
440 0,
441 SEND_PIO_ERR_STATUS_PIO_INIT_SM_IN_ERR_SMASK),
442/*18*/ FLAG_ENTRY("PioPktEvictSmOrArbSm",
443 SEC_SPC_FREEZE,
444 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK),
445/*19*/ FLAG_ENTRY("PioHostAddrMemUnc",
446 SEC_SPC_FREEZE,
447 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK),
448/*20*/ FLAG_ENTRY("PioHostAddrMemCor",
449 0,
450 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_COR_ERR_SMASK),
451/*21*/ FLAG_ENTRY("PioWriteDataParity",
452 SEC_SPC_FREEZE,
453 SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK),
454/*22*/ FLAG_ENTRY("PioStateMachine",
455 SEC_SPC_FREEZE,
456 SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK),
457/*23*/ FLAG_ENTRY("PioWriteQwValidParity",
Jubin John8638b772016-02-14 20:19:24 -0800458 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400459 SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK),
460/*24*/ FLAG_ENTRY("PioBlockQwCountParity",
Jubin John8638b772016-02-14 20:19:24 -0800461 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK),
463/*25*/ FLAG_ENTRY("PioVlfVlLenParity",
464 SEC_SPC_FREEZE,
465 SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK),
466/*26*/ FLAG_ENTRY("PioVlfSopParity",
467 SEC_SPC_FREEZE,
468 SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK),
469/*27*/ FLAG_ENTRY("PioVlFifoParity",
470 SEC_SPC_FREEZE,
471 SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK),
472/*28*/ FLAG_ENTRY("PioPpmcBqcMemParity",
473 SEC_SPC_FREEZE,
474 SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK),
475/*29*/ FLAG_ENTRY("PioPpmcSopLen",
476 SEC_SPC_FREEZE,
477 SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK),
478/*30-31 reserved*/
479/*32*/ FLAG_ENTRY("PioCurrentFreeCntParity",
480 SEC_SPC_FREEZE,
481 SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK),
482/*33*/ FLAG_ENTRY("PioLastReturnedCntParity",
483 SEC_SPC_FREEZE,
484 SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK),
485/*34*/ FLAG_ENTRY("PioPccSopHeadParity",
486 SEC_SPC_FREEZE,
487 SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK),
488/*35*/ FLAG_ENTRY("PioPecSopHeadParityErr",
489 SEC_SPC_FREEZE,
490 SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK),
491/*36-63 reserved*/
492};
493
494/* TXE PIO errors that cause an SPC freeze */
495#define ALL_PIO_FREEZE_ERR \
496 (SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK \
497 | SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK \
498 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK \
499 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK \
500 | SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK \
501 | SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK \
502 | SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK \
503 | SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK \
504 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK \
505 | SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK \
506 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK \
507 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK \
508 | SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK \
509 | SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK \
510 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK \
511 | SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK \
512 | SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK \
513 | SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK \
514 | SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK \
515 | SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK \
516 | SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK \
517 | SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK \
518 | SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK \
519 | SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK \
520 | SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK \
521 | SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK \
522 | SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK \
523 | SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK \
524 | SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK)
525
526/*
527 * TXE SDMA Error flags
528 */
529static struct flag_table sdma_err_status_flags[] = {
530/* 0*/ FLAG_ENTRY0("SDmaRpyTagErr",
531 SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK),
532/* 1*/ FLAG_ENTRY0("SDmaCsrParityErr",
533 SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK),
534/* 2*/ FLAG_ENTRY0("SDmaPcieReqTrackingUncErr",
535 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK),
536/* 3*/ FLAG_ENTRY0("SDmaPcieReqTrackingCorErr",
537 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_COR_ERR_SMASK),
538/*04-63 reserved*/
539};
540
541/* TXE SDMA errors that cause an SPC freeze */
542#define ALL_SDMA_FREEZE_ERR \
543 (SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK \
544 | SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK \
545 | SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK)
546
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800547/* SendEgressErrInfo bits that correspond to a PortXmitDiscard counter */
548#define PORT_DISCARD_EGRESS_ERRS \
549 (SEND_EGRESS_ERR_INFO_TOO_LONG_IB_PACKET_ERR_SMASK \
550 | SEND_EGRESS_ERR_INFO_VL_MAPPING_ERR_SMASK \
551 | SEND_EGRESS_ERR_INFO_VL_ERR_SMASK)
552
Mike Marciniszyn77241052015-07-30 15:17:43 -0400553/*
554 * TXE Egress Error flags
555 */
556#define SEES(text) SEND_EGRESS_ERR_STATUS_##text##_ERR_SMASK
557static struct flag_table egress_err_status_flags[] = {
558/* 0*/ FLAG_ENTRY0("TxPktIntegrityMemCorErr", SEES(TX_PKT_INTEGRITY_MEM_COR)),
559/* 1*/ FLAG_ENTRY0("TxPktIntegrityMemUncErr", SEES(TX_PKT_INTEGRITY_MEM_UNC)),
560/* 2 reserved */
561/* 3*/ FLAG_ENTRY0("TxEgressFifoUnderrunOrParityErr",
562 SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY)),
563/* 4*/ FLAG_ENTRY0("TxLinkdownErr", SEES(TX_LINKDOWN)),
564/* 5*/ FLAG_ENTRY0("TxIncorrectLinkStateErr", SEES(TX_INCORRECT_LINK_STATE)),
565/* 6 reserved */
566/* 7*/ FLAG_ENTRY0("TxPioLaunchIntfParityErr",
567 SEES(TX_PIO_LAUNCH_INTF_PARITY)),
568/* 8*/ FLAG_ENTRY0("TxSdmaLaunchIntfParityErr",
569 SEES(TX_SDMA_LAUNCH_INTF_PARITY)),
570/* 9-10 reserved */
571/*11*/ FLAG_ENTRY0("TxSbrdCtlStateMachineParityErr",
572 SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY)),
573/*12*/ FLAG_ENTRY0("TxIllegalVLErr", SEES(TX_ILLEGAL_VL)),
574/*13*/ FLAG_ENTRY0("TxLaunchCsrParityErr", SEES(TX_LAUNCH_CSR_PARITY)),
575/*14*/ FLAG_ENTRY0("TxSbrdCtlCsrParityErr", SEES(TX_SBRD_CTL_CSR_PARITY)),
576/*15*/ FLAG_ENTRY0("TxConfigParityErr", SEES(TX_CONFIG_PARITY)),
577/*16*/ FLAG_ENTRY0("TxSdma0DisallowedPacketErr",
578 SEES(TX_SDMA0_DISALLOWED_PACKET)),
579/*17*/ FLAG_ENTRY0("TxSdma1DisallowedPacketErr",
580 SEES(TX_SDMA1_DISALLOWED_PACKET)),
581/*18*/ FLAG_ENTRY0("TxSdma2DisallowedPacketErr",
582 SEES(TX_SDMA2_DISALLOWED_PACKET)),
583/*19*/ FLAG_ENTRY0("TxSdma3DisallowedPacketErr",
584 SEES(TX_SDMA3_DISALLOWED_PACKET)),
585/*20*/ FLAG_ENTRY0("TxSdma4DisallowedPacketErr",
586 SEES(TX_SDMA4_DISALLOWED_PACKET)),
587/*21*/ FLAG_ENTRY0("TxSdma5DisallowedPacketErr",
588 SEES(TX_SDMA5_DISALLOWED_PACKET)),
589/*22*/ FLAG_ENTRY0("TxSdma6DisallowedPacketErr",
590 SEES(TX_SDMA6_DISALLOWED_PACKET)),
591/*23*/ FLAG_ENTRY0("TxSdma7DisallowedPacketErr",
592 SEES(TX_SDMA7_DISALLOWED_PACKET)),
593/*24*/ FLAG_ENTRY0("TxSdma8DisallowedPacketErr",
594 SEES(TX_SDMA8_DISALLOWED_PACKET)),
595/*25*/ FLAG_ENTRY0("TxSdma9DisallowedPacketErr",
596 SEES(TX_SDMA9_DISALLOWED_PACKET)),
597/*26*/ FLAG_ENTRY0("TxSdma10DisallowedPacketErr",
598 SEES(TX_SDMA10_DISALLOWED_PACKET)),
599/*27*/ FLAG_ENTRY0("TxSdma11DisallowedPacketErr",
600 SEES(TX_SDMA11_DISALLOWED_PACKET)),
601/*28*/ FLAG_ENTRY0("TxSdma12DisallowedPacketErr",
602 SEES(TX_SDMA12_DISALLOWED_PACKET)),
603/*29*/ FLAG_ENTRY0("TxSdma13DisallowedPacketErr",
604 SEES(TX_SDMA13_DISALLOWED_PACKET)),
605/*30*/ FLAG_ENTRY0("TxSdma14DisallowedPacketErr",
606 SEES(TX_SDMA14_DISALLOWED_PACKET)),
607/*31*/ FLAG_ENTRY0("TxSdma15DisallowedPacketErr",
608 SEES(TX_SDMA15_DISALLOWED_PACKET)),
609/*32*/ FLAG_ENTRY0("TxLaunchFifo0UncOrParityErr",
610 SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY)),
611/*33*/ FLAG_ENTRY0("TxLaunchFifo1UncOrParityErr",
612 SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY)),
613/*34*/ FLAG_ENTRY0("TxLaunchFifo2UncOrParityErr",
614 SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY)),
615/*35*/ FLAG_ENTRY0("TxLaunchFifo3UncOrParityErr",
616 SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY)),
617/*36*/ FLAG_ENTRY0("TxLaunchFifo4UncOrParityErr",
618 SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY)),
619/*37*/ FLAG_ENTRY0("TxLaunchFifo5UncOrParityErr",
620 SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY)),
621/*38*/ FLAG_ENTRY0("TxLaunchFifo6UncOrParityErr",
622 SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY)),
623/*39*/ FLAG_ENTRY0("TxLaunchFifo7UncOrParityErr",
624 SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY)),
625/*40*/ FLAG_ENTRY0("TxLaunchFifo8UncOrParityErr",
626 SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY)),
627/*41*/ FLAG_ENTRY0("TxCreditReturnParityErr", SEES(TX_CREDIT_RETURN_PARITY)),
628/*42*/ FLAG_ENTRY0("TxSbHdrUncErr", SEES(TX_SB_HDR_UNC)),
629/*43*/ FLAG_ENTRY0("TxReadSdmaMemoryUncErr", SEES(TX_READ_SDMA_MEMORY_UNC)),
630/*44*/ FLAG_ENTRY0("TxReadPioMemoryUncErr", SEES(TX_READ_PIO_MEMORY_UNC)),
631/*45*/ FLAG_ENTRY0("TxEgressFifoUncErr", SEES(TX_EGRESS_FIFO_UNC)),
632/*46*/ FLAG_ENTRY0("TxHcrcInsertionErr", SEES(TX_HCRC_INSERTION)),
633/*47*/ FLAG_ENTRY0("TxCreditReturnVLErr", SEES(TX_CREDIT_RETURN_VL)),
634/*48*/ FLAG_ENTRY0("TxLaunchFifo0CorErr", SEES(TX_LAUNCH_FIFO0_COR)),
635/*49*/ FLAG_ENTRY0("TxLaunchFifo1CorErr", SEES(TX_LAUNCH_FIFO1_COR)),
636/*50*/ FLAG_ENTRY0("TxLaunchFifo2CorErr", SEES(TX_LAUNCH_FIFO2_COR)),
637/*51*/ FLAG_ENTRY0("TxLaunchFifo3CorErr", SEES(TX_LAUNCH_FIFO3_COR)),
638/*52*/ FLAG_ENTRY0("TxLaunchFifo4CorErr", SEES(TX_LAUNCH_FIFO4_COR)),
639/*53*/ FLAG_ENTRY0("TxLaunchFifo5CorErr", SEES(TX_LAUNCH_FIFO5_COR)),
640/*54*/ FLAG_ENTRY0("TxLaunchFifo6CorErr", SEES(TX_LAUNCH_FIFO6_COR)),
641/*55*/ FLAG_ENTRY0("TxLaunchFifo7CorErr", SEES(TX_LAUNCH_FIFO7_COR)),
642/*56*/ FLAG_ENTRY0("TxLaunchFifo8CorErr", SEES(TX_LAUNCH_FIFO8_COR)),
643/*57*/ FLAG_ENTRY0("TxCreditOverrunErr", SEES(TX_CREDIT_OVERRUN)),
644/*58*/ FLAG_ENTRY0("TxSbHdrCorErr", SEES(TX_SB_HDR_COR)),
645/*59*/ FLAG_ENTRY0("TxReadSdmaMemoryCorErr", SEES(TX_READ_SDMA_MEMORY_COR)),
646/*60*/ FLAG_ENTRY0("TxReadPioMemoryCorErr", SEES(TX_READ_PIO_MEMORY_COR)),
647/*61*/ FLAG_ENTRY0("TxEgressFifoCorErr", SEES(TX_EGRESS_FIFO_COR)),
648/*62*/ FLAG_ENTRY0("TxReadSdmaMemoryCsrUncErr",
649 SEES(TX_READ_SDMA_MEMORY_CSR_UNC)),
650/*63*/ FLAG_ENTRY0("TxReadPioMemoryCsrUncErr",
651 SEES(TX_READ_PIO_MEMORY_CSR_UNC)),
652};
653
654/*
655 * TXE Egress Error Info flags
656 */
657#define SEEI(text) SEND_EGRESS_ERR_INFO_##text##_ERR_SMASK
658static struct flag_table egress_err_info_flags[] = {
659/* 0*/ FLAG_ENTRY0("Reserved", 0ull),
660/* 1*/ FLAG_ENTRY0("VLErr", SEEI(VL)),
661/* 2*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
662/* 3*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
663/* 4*/ FLAG_ENTRY0("PartitionKeyErr", SEEI(PARTITION_KEY)),
664/* 5*/ FLAG_ENTRY0("SLIDErr", SEEI(SLID)),
665/* 6*/ FLAG_ENTRY0("OpcodeErr", SEEI(OPCODE)),
666/* 7*/ FLAG_ENTRY0("VLMappingErr", SEEI(VL_MAPPING)),
667/* 8*/ FLAG_ENTRY0("RawErr", SEEI(RAW)),
668/* 9*/ FLAG_ENTRY0("RawIPv6Err", SEEI(RAW_IPV6)),
669/*10*/ FLAG_ENTRY0("GRHErr", SEEI(GRH)),
670/*11*/ FLAG_ENTRY0("BypassErr", SEEI(BYPASS)),
671/*12*/ FLAG_ENTRY0("KDETHPacketsErr", SEEI(KDETH_PACKETS)),
672/*13*/ FLAG_ENTRY0("NonKDETHPacketsErr", SEEI(NON_KDETH_PACKETS)),
673/*14*/ FLAG_ENTRY0("TooSmallIBPacketsErr", SEEI(TOO_SMALL_IB_PACKETS)),
674/*15*/ FLAG_ENTRY0("TooSmallBypassPacketsErr", SEEI(TOO_SMALL_BYPASS_PACKETS)),
675/*16*/ FLAG_ENTRY0("PbcTestErr", SEEI(PBC_TEST)),
676/*17*/ FLAG_ENTRY0("BadPktLenErr", SEEI(BAD_PKT_LEN)),
677/*18*/ FLAG_ENTRY0("TooLongIBPacketErr", SEEI(TOO_LONG_IB_PACKET)),
678/*19*/ FLAG_ENTRY0("TooLongBypassPacketsErr", SEEI(TOO_LONG_BYPASS_PACKETS)),
679/*20*/ FLAG_ENTRY0("PbcStaticRateControlErr", SEEI(PBC_STATIC_RATE_CONTROL)),
680/*21*/ FLAG_ENTRY0("BypassBadPktLenErr", SEEI(BAD_PKT_LEN)),
681};
682
683/* TXE Egress errors that cause an SPC freeze */
684#define ALL_TXE_EGRESS_FREEZE_ERR \
685 (SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY) \
686 | SEES(TX_PIO_LAUNCH_INTF_PARITY) \
687 | SEES(TX_SDMA_LAUNCH_INTF_PARITY) \
688 | SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY) \
689 | SEES(TX_LAUNCH_CSR_PARITY) \
690 | SEES(TX_SBRD_CTL_CSR_PARITY) \
691 | SEES(TX_CONFIG_PARITY) \
692 | SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY) \
693 | SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY) \
694 | SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY) \
695 | SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY) \
696 | SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY) \
697 | SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY) \
698 | SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY) \
699 | SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY) \
700 | SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY) \
701 | SEES(TX_CREDIT_RETURN_PARITY))
702
703/*
704 * TXE Send error flags
705 */
706#define SES(name) SEND_ERR_STATUS_SEND_##name##_ERR_SMASK
707static struct flag_table send_err_status_flags[] = {
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500708/* 0*/ FLAG_ENTRY0("SendCsrParityErr", SES(CSR_PARITY)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400709/* 1*/ FLAG_ENTRY0("SendCsrReadBadAddrErr", SES(CSR_READ_BAD_ADDR)),
710/* 2*/ FLAG_ENTRY0("SendCsrWriteBadAddrErr", SES(CSR_WRITE_BAD_ADDR))
711};
712
713/*
714 * TXE Send Context Error flags and consequences
715 */
716static struct flag_table sc_err_status_flags[] = {
717/* 0*/ FLAG_ENTRY("InconsistentSop",
718 SEC_PACKET_DROPPED | SEC_SC_HALTED,
719 SEND_CTXT_ERR_STATUS_PIO_INCONSISTENT_SOP_ERR_SMASK),
720/* 1*/ FLAG_ENTRY("DisallowedPacket",
721 SEC_PACKET_DROPPED | SEC_SC_HALTED,
722 SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK),
723/* 2*/ FLAG_ENTRY("WriteCrossesBoundary",
724 SEC_WRITE_DROPPED | SEC_SC_HALTED,
725 SEND_CTXT_ERR_STATUS_PIO_WRITE_CROSSES_BOUNDARY_ERR_SMASK),
726/* 3*/ FLAG_ENTRY("WriteOverflow",
727 SEC_WRITE_DROPPED | SEC_SC_HALTED,
728 SEND_CTXT_ERR_STATUS_PIO_WRITE_OVERFLOW_ERR_SMASK),
729/* 4*/ FLAG_ENTRY("WriteOutOfBounds",
730 SEC_WRITE_DROPPED | SEC_SC_HALTED,
731 SEND_CTXT_ERR_STATUS_PIO_WRITE_OUT_OF_BOUNDS_ERR_SMASK),
732/* 5-63 reserved*/
733};
734
735/*
736 * RXE Receive Error flags
737 */
738#define RXES(name) RCV_ERR_STATUS_RX_##name##_ERR_SMASK
739static struct flag_table rxe_err_status_flags[] = {
740/* 0*/ FLAG_ENTRY0("RxDmaCsrCorErr", RXES(DMA_CSR_COR)),
741/* 1*/ FLAG_ENTRY0("RxDcIntfParityErr", RXES(DC_INTF_PARITY)),
742/* 2*/ FLAG_ENTRY0("RxRcvHdrUncErr", RXES(RCV_HDR_UNC)),
743/* 3*/ FLAG_ENTRY0("RxRcvHdrCorErr", RXES(RCV_HDR_COR)),
744/* 4*/ FLAG_ENTRY0("RxRcvDataUncErr", RXES(RCV_DATA_UNC)),
745/* 5*/ FLAG_ENTRY0("RxRcvDataCorErr", RXES(RCV_DATA_COR)),
746/* 6*/ FLAG_ENTRY0("RxRcvQpMapTableUncErr", RXES(RCV_QP_MAP_TABLE_UNC)),
747/* 7*/ FLAG_ENTRY0("RxRcvQpMapTableCorErr", RXES(RCV_QP_MAP_TABLE_COR)),
748/* 8*/ FLAG_ENTRY0("RxRcvCsrParityErr", RXES(RCV_CSR_PARITY)),
749/* 9*/ FLAG_ENTRY0("RxDcSopEopParityErr", RXES(DC_SOP_EOP_PARITY)),
750/*10*/ FLAG_ENTRY0("RxDmaFlagUncErr", RXES(DMA_FLAG_UNC)),
751/*11*/ FLAG_ENTRY0("RxDmaFlagCorErr", RXES(DMA_FLAG_COR)),
752/*12*/ FLAG_ENTRY0("RxRcvFsmEncodingErr", RXES(RCV_FSM_ENCODING)),
753/*13*/ FLAG_ENTRY0("RxRbufFreeListUncErr", RXES(RBUF_FREE_LIST_UNC)),
754/*14*/ FLAG_ENTRY0("RxRbufFreeListCorErr", RXES(RBUF_FREE_LIST_COR)),
755/*15*/ FLAG_ENTRY0("RxRbufLookupDesRegUncErr", RXES(RBUF_LOOKUP_DES_REG_UNC)),
756/*16*/ FLAG_ENTRY0("RxRbufLookupDesRegUncCorErr",
757 RXES(RBUF_LOOKUP_DES_REG_UNC_COR)),
758/*17*/ FLAG_ENTRY0("RxRbufLookupDesUncErr", RXES(RBUF_LOOKUP_DES_UNC)),
759/*18*/ FLAG_ENTRY0("RxRbufLookupDesCorErr", RXES(RBUF_LOOKUP_DES_COR)),
760/*19*/ FLAG_ENTRY0("RxRbufBlockListReadUncErr",
761 RXES(RBUF_BLOCK_LIST_READ_UNC)),
762/*20*/ FLAG_ENTRY0("RxRbufBlockListReadCorErr",
763 RXES(RBUF_BLOCK_LIST_READ_COR)),
764/*21*/ FLAG_ENTRY0("RxRbufCsrQHeadBufNumParityErr",
765 RXES(RBUF_CSR_QHEAD_BUF_NUM_PARITY)),
766/*22*/ FLAG_ENTRY0("RxRbufCsrQEntCntParityErr",
767 RXES(RBUF_CSR_QENT_CNT_PARITY)),
768/*23*/ FLAG_ENTRY0("RxRbufCsrQNextBufParityErr",
769 RXES(RBUF_CSR_QNEXT_BUF_PARITY)),
770/*24*/ FLAG_ENTRY0("RxRbufCsrQVldBitParityErr",
771 RXES(RBUF_CSR_QVLD_BIT_PARITY)),
772/*25*/ FLAG_ENTRY0("RxRbufCsrQHdPtrParityErr", RXES(RBUF_CSR_QHD_PTR_PARITY)),
773/*26*/ FLAG_ENTRY0("RxRbufCsrQTlPtrParityErr", RXES(RBUF_CSR_QTL_PTR_PARITY)),
774/*27*/ FLAG_ENTRY0("RxRbufCsrQNumOfPktParityErr",
775 RXES(RBUF_CSR_QNUM_OF_PKT_PARITY)),
776/*28*/ FLAG_ENTRY0("RxRbufCsrQEOPDWParityErr", RXES(RBUF_CSR_QEOPDW_PARITY)),
777/*29*/ FLAG_ENTRY0("RxRbufCtxIdParityErr", RXES(RBUF_CTX_ID_PARITY)),
778/*30*/ FLAG_ENTRY0("RxRBufBadLookupErr", RXES(RBUF_BAD_LOOKUP)),
779/*31*/ FLAG_ENTRY0("RxRbufFullErr", RXES(RBUF_FULL)),
780/*32*/ FLAG_ENTRY0("RxRbufEmptyErr", RXES(RBUF_EMPTY)),
781/*33*/ FLAG_ENTRY0("RxRbufFlRdAddrParityErr", RXES(RBUF_FL_RD_ADDR_PARITY)),
782/*34*/ FLAG_ENTRY0("RxRbufFlWrAddrParityErr", RXES(RBUF_FL_WR_ADDR_PARITY)),
783/*35*/ FLAG_ENTRY0("RxRbufFlInitdoneParityErr",
784 RXES(RBUF_FL_INITDONE_PARITY)),
785/*36*/ FLAG_ENTRY0("RxRbufFlInitWrAddrParityErr",
786 RXES(RBUF_FL_INIT_WR_ADDR_PARITY)),
787/*37*/ FLAG_ENTRY0("RxRbufNextFreeBufUncErr", RXES(RBUF_NEXT_FREE_BUF_UNC)),
788/*38*/ FLAG_ENTRY0("RxRbufNextFreeBufCorErr", RXES(RBUF_NEXT_FREE_BUF_COR)),
789/*39*/ FLAG_ENTRY0("RxLookupDesPart1UncErr", RXES(LOOKUP_DES_PART1_UNC)),
790/*40*/ FLAG_ENTRY0("RxLookupDesPart1UncCorErr",
791 RXES(LOOKUP_DES_PART1_UNC_COR)),
792/*41*/ FLAG_ENTRY0("RxLookupDesPart2ParityErr",
793 RXES(LOOKUP_DES_PART2_PARITY)),
794/*42*/ FLAG_ENTRY0("RxLookupRcvArrayUncErr", RXES(LOOKUP_RCV_ARRAY_UNC)),
795/*43*/ FLAG_ENTRY0("RxLookupRcvArrayCorErr", RXES(LOOKUP_RCV_ARRAY_COR)),
796/*44*/ FLAG_ENTRY0("RxLookupCsrParityErr", RXES(LOOKUP_CSR_PARITY)),
797/*45*/ FLAG_ENTRY0("RxHqIntrCsrParityErr", RXES(HQ_INTR_CSR_PARITY)),
798/*46*/ FLAG_ENTRY0("RxHqIntrFsmErr", RXES(HQ_INTR_FSM)),
799/*47*/ FLAG_ENTRY0("RxRbufDescPart1UncErr", RXES(RBUF_DESC_PART1_UNC)),
800/*48*/ FLAG_ENTRY0("RxRbufDescPart1CorErr", RXES(RBUF_DESC_PART1_COR)),
801/*49*/ FLAG_ENTRY0("RxRbufDescPart2UncErr", RXES(RBUF_DESC_PART2_UNC)),
802/*50*/ FLAG_ENTRY0("RxRbufDescPart2CorErr", RXES(RBUF_DESC_PART2_COR)),
803/*51*/ FLAG_ENTRY0("RxDmaHdrFifoRdUncErr", RXES(DMA_HDR_FIFO_RD_UNC)),
804/*52*/ FLAG_ENTRY0("RxDmaHdrFifoRdCorErr", RXES(DMA_HDR_FIFO_RD_COR)),
805/*53*/ FLAG_ENTRY0("RxDmaDataFifoRdUncErr", RXES(DMA_DATA_FIFO_RD_UNC)),
806/*54*/ FLAG_ENTRY0("RxDmaDataFifoRdCorErr", RXES(DMA_DATA_FIFO_RD_COR)),
807/*55*/ FLAG_ENTRY0("RxRbufDataUncErr", RXES(RBUF_DATA_UNC)),
808/*56*/ FLAG_ENTRY0("RxRbufDataCorErr", RXES(RBUF_DATA_COR)),
809/*57*/ FLAG_ENTRY0("RxDmaCsrParityErr", RXES(DMA_CSR_PARITY)),
810/*58*/ FLAG_ENTRY0("RxDmaEqFsmEncodingErr", RXES(DMA_EQ_FSM_ENCODING)),
811/*59*/ FLAG_ENTRY0("RxDmaDqFsmEncodingErr", RXES(DMA_DQ_FSM_ENCODING)),
812/*60*/ FLAG_ENTRY0("RxDmaCsrUncErr", RXES(DMA_CSR_UNC)),
813/*61*/ FLAG_ENTRY0("RxCsrReadBadAddrErr", RXES(CSR_READ_BAD_ADDR)),
814/*62*/ FLAG_ENTRY0("RxCsrWriteBadAddrErr", RXES(CSR_WRITE_BAD_ADDR)),
815/*63*/ FLAG_ENTRY0("RxCsrParityErr", RXES(CSR_PARITY))
816};
817
818/* RXE errors that will trigger an SPC freeze */
819#define ALL_RXE_FREEZE_ERR \
820 (RCV_ERR_STATUS_RX_RCV_QP_MAP_TABLE_UNC_ERR_SMASK \
821 | RCV_ERR_STATUS_RX_RCV_CSR_PARITY_ERR_SMASK \
822 | RCV_ERR_STATUS_RX_DMA_FLAG_UNC_ERR_SMASK \
823 | RCV_ERR_STATUS_RX_RCV_FSM_ENCODING_ERR_SMASK \
824 | RCV_ERR_STATUS_RX_RBUF_FREE_LIST_UNC_ERR_SMASK \
825 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_ERR_SMASK \
826 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR_SMASK \
827 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_UNC_ERR_SMASK \
828 | RCV_ERR_STATUS_RX_RBUF_BLOCK_LIST_READ_UNC_ERR_SMASK \
829 | RCV_ERR_STATUS_RX_RBUF_CSR_QHEAD_BUF_NUM_PARITY_ERR_SMASK \
830 | RCV_ERR_STATUS_RX_RBUF_CSR_QENT_CNT_PARITY_ERR_SMASK \
831 | RCV_ERR_STATUS_RX_RBUF_CSR_QNEXT_BUF_PARITY_ERR_SMASK \
832 | RCV_ERR_STATUS_RX_RBUF_CSR_QVLD_BIT_PARITY_ERR_SMASK \
833 | RCV_ERR_STATUS_RX_RBUF_CSR_QHD_PTR_PARITY_ERR_SMASK \
834 | RCV_ERR_STATUS_RX_RBUF_CSR_QTL_PTR_PARITY_ERR_SMASK \
835 | RCV_ERR_STATUS_RX_RBUF_CSR_QNUM_OF_PKT_PARITY_ERR_SMASK \
836 | RCV_ERR_STATUS_RX_RBUF_CSR_QEOPDW_PARITY_ERR_SMASK \
837 | RCV_ERR_STATUS_RX_RBUF_CTX_ID_PARITY_ERR_SMASK \
838 | RCV_ERR_STATUS_RX_RBUF_BAD_LOOKUP_ERR_SMASK \
839 | RCV_ERR_STATUS_RX_RBUF_FULL_ERR_SMASK \
840 | RCV_ERR_STATUS_RX_RBUF_EMPTY_ERR_SMASK \
841 | RCV_ERR_STATUS_RX_RBUF_FL_RD_ADDR_PARITY_ERR_SMASK \
842 | RCV_ERR_STATUS_RX_RBUF_FL_WR_ADDR_PARITY_ERR_SMASK \
843 | RCV_ERR_STATUS_RX_RBUF_FL_INITDONE_PARITY_ERR_SMASK \
844 | RCV_ERR_STATUS_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR_SMASK \
845 | RCV_ERR_STATUS_RX_RBUF_NEXT_FREE_BUF_UNC_ERR_SMASK \
846 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_ERR_SMASK \
847 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_COR_ERR_SMASK \
848 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART2_PARITY_ERR_SMASK \
849 | RCV_ERR_STATUS_RX_LOOKUP_RCV_ARRAY_UNC_ERR_SMASK \
850 | RCV_ERR_STATUS_RX_LOOKUP_CSR_PARITY_ERR_SMASK \
851 | RCV_ERR_STATUS_RX_HQ_INTR_CSR_PARITY_ERR_SMASK \
852 | RCV_ERR_STATUS_RX_HQ_INTR_FSM_ERR_SMASK \
853 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_UNC_ERR_SMASK \
854 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_COR_ERR_SMASK \
855 | RCV_ERR_STATUS_RX_RBUF_DESC_PART2_UNC_ERR_SMASK \
856 | RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK \
857 | RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK \
858 | RCV_ERR_STATUS_RX_RBUF_DATA_UNC_ERR_SMASK \
859 | RCV_ERR_STATUS_RX_DMA_CSR_PARITY_ERR_SMASK \
860 | RCV_ERR_STATUS_RX_DMA_EQ_FSM_ENCODING_ERR_SMASK \
861 | RCV_ERR_STATUS_RX_DMA_DQ_FSM_ENCODING_ERR_SMASK \
862 | RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK \
863 | RCV_ERR_STATUS_RX_CSR_PARITY_ERR_SMASK)
864
865#define RXE_FREEZE_ABORT_MASK \
866 (RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK | \
867 RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK | \
868 RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK)
869
870/*
871 * DCC Error Flags
872 */
873#define DCCE(name) DCC_ERR_FLG_##name##_SMASK
874static struct flag_table dcc_err_flags[] = {
875 FLAG_ENTRY0("bad_l2_err", DCCE(BAD_L2_ERR)),
876 FLAG_ENTRY0("bad_sc_err", DCCE(BAD_SC_ERR)),
877 FLAG_ENTRY0("bad_mid_tail_err", DCCE(BAD_MID_TAIL_ERR)),
878 FLAG_ENTRY0("bad_preemption_err", DCCE(BAD_PREEMPTION_ERR)),
879 FLAG_ENTRY0("preemption_err", DCCE(PREEMPTION_ERR)),
880 FLAG_ENTRY0("preemptionvl15_err", DCCE(PREEMPTIONVL15_ERR)),
881 FLAG_ENTRY0("bad_vl_marker_err", DCCE(BAD_VL_MARKER_ERR)),
882 FLAG_ENTRY0("bad_dlid_target_err", DCCE(BAD_DLID_TARGET_ERR)),
883 FLAG_ENTRY0("bad_lver_err", DCCE(BAD_LVER_ERR)),
884 FLAG_ENTRY0("uncorrectable_err", DCCE(UNCORRECTABLE_ERR)),
885 FLAG_ENTRY0("bad_crdt_ack_err", DCCE(BAD_CRDT_ACK_ERR)),
886 FLAG_ENTRY0("unsup_pkt_type", DCCE(UNSUP_PKT_TYPE)),
887 FLAG_ENTRY0("bad_ctrl_flit_err", DCCE(BAD_CTRL_FLIT_ERR)),
888 FLAG_ENTRY0("event_cntr_parity_err", DCCE(EVENT_CNTR_PARITY_ERR)),
889 FLAG_ENTRY0("event_cntr_rollover_err", DCCE(EVENT_CNTR_ROLLOVER_ERR)),
890 FLAG_ENTRY0("link_err", DCCE(LINK_ERR)),
891 FLAG_ENTRY0("misc_cntr_rollover_err", DCCE(MISC_CNTR_ROLLOVER_ERR)),
892 FLAG_ENTRY0("bad_ctrl_dist_err", DCCE(BAD_CTRL_DIST_ERR)),
893 FLAG_ENTRY0("bad_tail_dist_err", DCCE(BAD_TAIL_DIST_ERR)),
894 FLAG_ENTRY0("bad_head_dist_err", DCCE(BAD_HEAD_DIST_ERR)),
895 FLAG_ENTRY0("nonvl15_state_err", DCCE(NONVL15_STATE_ERR)),
896 FLAG_ENTRY0("vl15_multi_err", DCCE(VL15_MULTI_ERR)),
897 FLAG_ENTRY0("bad_pkt_length_err", DCCE(BAD_PKT_LENGTH_ERR)),
898 FLAG_ENTRY0("unsup_vl_err", DCCE(UNSUP_VL_ERR)),
899 FLAG_ENTRY0("perm_nvl15_err", DCCE(PERM_NVL15_ERR)),
900 FLAG_ENTRY0("slid_zero_err", DCCE(SLID_ZERO_ERR)),
901 FLAG_ENTRY0("dlid_zero_err", DCCE(DLID_ZERO_ERR)),
902 FLAG_ENTRY0("length_mtu_err", DCCE(LENGTH_MTU_ERR)),
903 FLAG_ENTRY0("rx_early_drop_err", DCCE(RX_EARLY_DROP_ERR)),
904 FLAG_ENTRY0("late_short_err", DCCE(LATE_SHORT_ERR)),
905 FLAG_ENTRY0("late_long_err", DCCE(LATE_LONG_ERR)),
906 FLAG_ENTRY0("late_ebp_err", DCCE(LATE_EBP_ERR)),
907 FLAG_ENTRY0("fpe_tx_fifo_ovflw_err", DCCE(FPE_TX_FIFO_OVFLW_ERR)),
908 FLAG_ENTRY0("fpe_tx_fifo_unflw_err", DCCE(FPE_TX_FIFO_UNFLW_ERR)),
909 FLAG_ENTRY0("csr_access_blocked_host", DCCE(CSR_ACCESS_BLOCKED_HOST)),
910 FLAG_ENTRY0("csr_access_blocked_uc", DCCE(CSR_ACCESS_BLOCKED_UC)),
911 FLAG_ENTRY0("tx_ctrl_parity_err", DCCE(TX_CTRL_PARITY_ERR)),
912 FLAG_ENTRY0("tx_ctrl_parity_mbe_err", DCCE(TX_CTRL_PARITY_MBE_ERR)),
913 FLAG_ENTRY0("tx_sc_parity_err", DCCE(TX_SC_PARITY_ERR)),
914 FLAG_ENTRY0("rx_ctrl_parity_mbe_err", DCCE(RX_CTRL_PARITY_MBE_ERR)),
915 FLAG_ENTRY0("csr_parity_err", DCCE(CSR_PARITY_ERR)),
916 FLAG_ENTRY0("csr_inval_addr", DCCE(CSR_INVAL_ADDR)),
917 FLAG_ENTRY0("tx_byte_shft_parity_err", DCCE(TX_BYTE_SHFT_PARITY_ERR)),
918 FLAG_ENTRY0("rx_byte_shft_parity_err", DCCE(RX_BYTE_SHFT_PARITY_ERR)),
919 FLAG_ENTRY0("fmconfig_err", DCCE(FMCONFIG_ERR)),
920 FLAG_ENTRY0("rcvport_err", DCCE(RCVPORT_ERR)),
921};
922
923/*
924 * LCB error flags
925 */
926#define LCBE(name) DC_LCB_ERR_FLG_##name##_SMASK
927static struct flag_table lcb_err_flags[] = {
928/* 0*/ FLAG_ENTRY0("CSR_PARITY_ERR", LCBE(CSR_PARITY_ERR)),
929/* 1*/ FLAG_ENTRY0("INVALID_CSR_ADDR", LCBE(INVALID_CSR_ADDR)),
930/* 2*/ FLAG_ENTRY0("RST_FOR_FAILED_DESKEW", LCBE(RST_FOR_FAILED_DESKEW)),
931/* 3*/ FLAG_ENTRY0("ALL_LNS_FAILED_REINIT_TEST",
932 LCBE(ALL_LNS_FAILED_REINIT_TEST)),
933/* 4*/ FLAG_ENTRY0("LOST_REINIT_STALL_OR_TOS", LCBE(LOST_REINIT_STALL_OR_TOS)),
934/* 5*/ FLAG_ENTRY0("TX_LESS_THAN_FOUR_LNS", LCBE(TX_LESS_THAN_FOUR_LNS)),
935/* 6*/ FLAG_ENTRY0("RX_LESS_THAN_FOUR_LNS", LCBE(RX_LESS_THAN_FOUR_LNS)),
936/* 7*/ FLAG_ENTRY0("SEQ_CRC_ERR", LCBE(SEQ_CRC_ERR)),
937/* 8*/ FLAG_ENTRY0("REINIT_FROM_PEER", LCBE(REINIT_FROM_PEER)),
938/* 9*/ FLAG_ENTRY0("REINIT_FOR_LN_DEGRADE", LCBE(REINIT_FOR_LN_DEGRADE)),
939/*10*/ FLAG_ENTRY0("CRC_ERR_CNT_HIT_LIMIT", LCBE(CRC_ERR_CNT_HIT_LIMIT)),
940/*11*/ FLAG_ENTRY0("RCLK_STOPPED", LCBE(RCLK_STOPPED)),
941/*12*/ FLAG_ENTRY0("UNEXPECTED_REPLAY_MARKER", LCBE(UNEXPECTED_REPLAY_MARKER)),
942/*13*/ FLAG_ENTRY0("UNEXPECTED_ROUND_TRIP_MARKER",
943 LCBE(UNEXPECTED_ROUND_TRIP_MARKER)),
944/*14*/ FLAG_ENTRY0("ILLEGAL_NULL_LTP", LCBE(ILLEGAL_NULL_LTP)),
945/*15*/ FLAG_ENTRY0("ILLEGAL_FLIT_ENCODING", LCBE(ILLEGAL_FLIT_ENCODING)),
946/*16*/ FLAG_ENTRY0("FLIT_INPUT_BUF_OFLW", LCBE(FLIT_INPUT_BUF_OFLW)),
947/*17*/ FLAG_ENTRY0("VL_ACK_INPUT_BUF_OFLW", LCBE(VL_ACK_INPUT_BUF_OFLW)),
948/*18*/ FLAG_ENTRY0("VL_ACK_INPUT_PARITY_ERR", LCBE(VL_ACK_INPUT_PARITY_ERR)),
949/*19*/ FLAG_ENTRY0("VL_ACK_INPUT_WRONG_CRC_MODE",
950 LCBE(VL_ACK_INPUT_WRONG_CRC_MODE)),
951/*20*/ FLAG_ENTRY0("FLIT_INPUT_BUF_MBE", LCBE(FLIT_INPUT_BUF_MBE)),
952/*21*/ FLAG_ENTRY0("FLIT_INPUT_BUF_SBE", LCBE(FLIT_INPUT_BUF_SBE)),
953/*22*/ FLAG_ENTRY0("REPLAY_BUF_MBE", LCBE(REPLAY_BUF_MBE)),
954/*23*/ FLAG_ENTRY0("REPLAY_BUF_SBE", LCBE(REPLAY_BUF_SBE)),
955/*24*/ FLAG_ENTRY0("CREDIT_RETURN_FLIT_MBE", LCBE(CREDIT_RETURN_FLIT_MBE)),
956/*25*/ FLAG_ENTRY0("RST_FOR_LINK_TIMEOUT", LCBE(RST_FOR_LINK_TIMEOUT)),
957/*26*/ FLAG_ENTRY0("RST_FOR_INCOMPLT_RND_TRIP",
958 LCBE(RST_FOR_INCOMPLT_RND_TRIP)),
959/*27*/ FLAG_ENTRY0("HOLD_REINIT", LCBE(HOLD_REINIT)),
960/*28*/ FLAG_ENTRY0("NEG_EDGE_LINK_TRANSFER_ACTIVE",
961 LCBE(NEG_EDGE_LINK_TRANSFER_ACTIVE)),
962/*29*/ FLAG_ENTRY0("REDUNDANT_FLIT_PARITY_ERR",
963 LCBE(REDUNDANT_FLIT_PARITY_ERR))
964};
965
966/*
967 * DC8051 Error Flags
968 */
969#define D8E(name) DC_DC8051_ERR_FLG_##name##_SMASK
970static struct flag_table dc8051_err_flags[] = {
971 FLAG_ENTRY0("SET_BY_8051", D8E(SET_BY_8051)),
972 FLAG_ENTRY0("LOST_8051_HEART_BEAT", D8E(LOST_8051_HEART_BEAT)),
973 FLAG_ENTRY0("CRAM_MBE", D8E(CRAM_MBE)),
974 FLAG_ENTRY0("CRAM_SBE", D8E(CRAM_SBE)),
975 FLAG_ENTRY0("DRAM_MBE", D8E(DRAM_MBE)),
976 FLAG_ENTRY0("DRAM_SBE", D8E(DRAM_SBE)),
977 FLAG_ENTRY0("IRAM_MBE", D8E(IRAM_MBE)),
978 FLAG_ENTRY0("IRAM_SBE", D8E(IRAM_SBE)),
979 FLAG_ENTRY0("UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES",
Jubin John17fb4f22016-02-14 20:21:52 -0800980 D8E(UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981 FLAG_ENTRY0("INVALID_CSR_ADDR", D8E(INVALID_CSR_ADDR)),
982};
983
984/*
985 * DC8051 Information Error flags
986 *
987 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR field.
988 */
989static struct flag_table dc8051_info_err_flags[] = {
990 FLAG_ENTRY0("Spico ROM check failed", SPICO_ROM_FAILED),
991 FLAG_ENTRY0("Unknown frame received", UNKNOWN_FRAME),
992 FLAG_ENTRY0("Target BER not met", TARGET_BER_NOT_MET),
993 FLAG_ENTRY0("Serdes internal loopback failure",
Jubin John17fb4f22016-02-14 20:21:52 -0800994 FAILED_SERDES_INTERNAL_LOOPBACK),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400995 FLAG_ENTRY0("Failed SerDes init", FAILED_SERDES_INIT),
996 FLAG_ENTRY0("Failed LNI(Polling)", FAILED_LNI_POLLING),
997 FLAG_ENTRY0("Failed LNI(Debounce)", FAILED_LNI_DEBOUNCE),
998 FLAG_ENTRY0("Failed LNI(EstbComm)", FAILED_LNI_ESTBCOMM),
999 FLAG_ENTRY0("Failed LNI(OptEq)", FAILED_LNI_OPTEQ),
1000 FLAG_ENTRY0("Failed LNI(VerifyCap_1)", FAILED_LNI_VERIFY_CAP1),
1001 FLAG_ENTRY0("Failed LNI(VerifyCap_2)", FAILED_LNI_VERIFY_CAP2),
Jubin John8fefef12016-03-05 08:50:38 -08001002 FLAG_ENTRY0("Failed LNI(ConfigLT)", FAILED_LNI_CONFIGLT),
Dean Luick50921be2016-09-25 07:41:53 -07001003 FLAG_ENTRY0("Host Handshake Timeout", HOST_HANDSHAKE_TIMEOUT),
1004 FLAG_ENTRY0("External Device Request Timeout",
1005 EXTERNAL_DEVICE_REQ_TIMEOUT),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001006};
1007
1008/*
1009 * DC8051 Information Host Information flags
1010 *
1011 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG field.
1012 */
1013static struct flag_table dc8051_info_host_msg_flags[] = {
1014 FLAG_ENTRY0("Host request done", 0x0001),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001015 FLAG_ENTRY0("BC PWR_MGM message", 0x0002),
1016 FLAG_ENTRY0("BC SMA message", 0x0004),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001017 FLAG_ENTRY0("BC Unknown message (BCC)", 0x0008),
1018 FLAG_ENTRY0("BC Unknown message (LCB)", 0x0010),
1019 FLAG_ENTRY0("External device config request", 0x0020),
1020 FLAG_ENTRY0("VerifyCap all frames received", 0x0040),
1021 FLAG_ENTRY0("LinkUp achieved", 0x0080),
1022 FLAG_ENTRY0("Link going down", 0x0100),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001023 FLAG_ENTRY0("Link width downgraded", 0x0200),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001024};
1025
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026static u32 encoded_size(u32 size);
1027static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate);
1028static int set_physical_link_state(struct hfi1_devdata *dd, u64 state);
1029static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
1030 u8 *continuous);
1031static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
1032 u8 *vcu, u16 *vl15buf, u8 *crc_sizes);
1033static void read_vc_remote_link_width(struct hfi1_devdata *dd,
1034 u8 *remote_tx_rate, u16 *link_widths);
1035static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
1036 u8 *flag_bits, u16 *link_widths);
1037static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
1038 u8 *device_rev);
1039static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed);
1040static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx);
1041static int read_tx_settings(struct hfi1_devdata *dd, u8 *enable_lane_tx,
1042 u8 *tx_polarity_inversion,
1043 u8 *rx_polarity_inversion, u8 *max_rate);
1044static void handle_sdma_eng_err(struct hfi1_devdata *dd,
1045 unsigned int context, u64 err_status);
1046static void handle_qsfp_int(struct hfi1_devdata *dd, u32 source, u64 reg);
1047static void handle_dcc_err(struct hfi1_devdata *dd,
1048 unsigned int context, u64 err_status);
1049static void handle_lcb_err(struct hfi1_devdata *dd,
1050 unsigned int context, u64 err_status);
1051static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg);
1052static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1053static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1054static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1055static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1056static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1057static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1058static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001059static void set_partition_keys(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060static const char *link_state_name(u32 state);
1061static const char *link_state_reason_name(struct hfi1_pportdata *ppd,
1062 u32 state);
1063static int do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
1064 u64 *out_data);
1065static int read_idle_sma(struct hfi1_devdata *dd, u64 *data);
1066static int thermal_init(struct hfi1_devdata *dd);
1067
1068static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1069 int msecs);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001070static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1071 int msecs);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001072static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc);
Dean Luickfeb831d2016-04-14 08:31:36 -07001073static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001074static void handle_temp_err(struct hfi1_devdata *dd);
1075static void dc_shutdown(struct hfi1_devdata *dd);
1076static void dc_start(struct hfi1_devdata *dd);
Dean Luick8f000f72016-04-12 11:32:06 -07001077static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
1078 unsigned int *np);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07001079static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd);
Dean Luickec8a1422017-03-20 17:24:39 -07001080static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001081static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001082
1083/*
1084 * Error interrupt table entry. This is used as input to the interrupt
1085 * "clear down" routine used for all second tier error interrupt register.
1086 * Second tier interrupt registers have a single bit representing them
1087 * in the top-level CceIntStatus.
1088 */
1089struct err_reg_info {
1090 u32 status; /* status CSR offset */
1091 u32 clear; /* clear CSR offset */
1092 u32 mask; /* mask CSR offset */
1093 void (*handler)(struct hfi1_devdata *dd, u32 source, u64 reg);
1094 const char *desc;
1095};
1096
1097#define NUM_MISC_ERRS (IS_GENERAL_ERR_END - IS_GENERAL_ERR_START)
1098#define NUM_DC_ERRS (IS_DC_END - IS_DC_START)
1099#define NUM_VARIOUS (IS_VARIOUS_END - IS_VARIOUS_START)
1100
1101/*
1102 * Helpers for building HFI and DC error interrupt table entries. Different
1103 * helpers are needed because of inconsistent register names.
1104 */
1105#define EE(reg, handler, desc) \
1106 { reg##_STATUS, reg##_CLEAR, reg##_MASK, \
1107 handler, desc }
1108#define DC_EE1(reg, handler, desc) \
1109 { reg##_FLG, reg##_FLG_CLR, reg##_FLG_EN, handler, desc }
1110#define DC_EE2(reg, handler, desc) \
1111 { reg##_FLG, reg##_CLR, reg##_EN, handler, desc }
1112
1113/*
1114 * Table of the "misc" grouping of error interrupts. Each entry refers to
1115 * another register containing more information.
1116 */
1117static const struct err_reg_info misc_errs[NUM_MISC_ERRS] = {
1118/* 0*/ EE(CCE_ERR, handle_cce_err, "CceErr"),
1119/* 1*/ EE(RCV_ERR, handle_rxe_err, "RxeErr"),
1120/* 2*/ EE(MISC_ERR, handle_misc_err, "MiscErr"),
1121/* 3*/ { 0, 0, 0, NULL }, /* reserved */
1122/* 4*/ EE(SEND_PIO_ERR, handle_pio_err, "PioErr"),
1123/* 5*/ EE(SEND_DMA_ERR, handle_sdma_err, "SDmaErr"),
1124/* 6*/ EE(SEND_EGRESS_ERR, handle_egress_err, "EgressErr"),
1125/* 7*/ EE(SEND_ERR, handle_txe_err, "TxeErr")
1126 /* the rest are reserved */
1127};
1128
1129/*
1130 * Index into the Various section of the interrupt sources
1131 * corresponding to the Critical Temperature interrupt.
1132 */
1133#define TCRIT_INT_SOURCE 4
1134
1135/*
1136 * SDMA error interrupt entry - refers to another register containing more
1137 * information.
1138 */
1139static const struct err_reg_info sdma_eng_err =
1140 EE(SEND_DMA_ENG_ERR, handle_sdma_eng_err, "SDmaEngErr");
1141
1142static const struct err_reg_info various_err[NUM_VARIOUS] = {
1143/* 0*/ { 0, 0, 0, NULL }, /* PbcInt */
1144/* 1*/ { 0, 0, 0, NULL }, /* GpioAssertInt */
1145/* 2*/ EE(ASIC_QSFP1, handle_qsfp_int, "QSFP1"),
1146/* 3*/ EE(ASIC_QSFP2, handle_qsfp_int, "QSFP2"),
1147/* 4*/ { 0, 0, 0, NULL }, /* TCritInt */
1148 /* rest are reserved */
1149};
1150
1151/*
1152 * The DC encoding of mtu_cap for 10K MTU in the DCC_CFG_PORT_CONFIG
1153 * register can not be derived from the MTU value because 10K is not
1154 * a power of 2. Therefore, we need a constant. Everything else can
1155 * be calculated.
1156 */
1157#define DCC_CFG_PORT_MTU_CAP_10240 7
1158
1159/*
1160 * Table of the DC grouping of error interrupts. Each entry refers to
1161 * another register containing more information.
1162 */
1163static const struct err_reg_info dc_errs[NUM_DC_ERRS] = {
1164/* 0*/ DC_EE1(DCC_ERR, handle_dcc_err, "DCC Err"),
1165/* 1*/ DC_EE2(DC_LCB_ERR, handle_lcb_err, "LCB Err"),
1166/* 2*/ DC_EE2(DC_DC8051_ERR, handle_8051_interrupt, "DC8051 Interrupt"),
1167/* 3*/ /* dc_lbm_int - special, see is_dc_int() */
1168 /* the rest are reserved */
1169};
1170
1171struct cntr_entry {
1172 /*
1173 * counter name
1174 */
1175 char *name;
1176
1177 /*
1178 * csr to read for name (if applicable)
1179 */
1180 u64 csr;
1181
1182 /*
1183 * offset into dd or ppd to store the counter's value
1184 */
1185 int offset;
1186
1187 /*
1188 * flags
1189 */
1190 u8 flags;
1191
1192 /*
1193 * accessor for stat element, context either dd or ppd
1194 */
Jubin John17fb4f22016-02-14 20:21:52 -08001195 u64 (*rw_cntr)(const struct cntr_entry *, void *context, int vl,
1196 int mode, u64 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001197};
1198
1199#define C_RCV_HDR_OVF_FIRST C_RCV_HDR_OVF_0
1200#define C_RCV_HDR_OVF_LAST C_RCV_HDR_OVF_159
1201
1202#define CNTR_ELEM(name, csr, offset, flags, accessor) \
1203{ \
1204 name, \
1205 csr, \
1206 offset, \
1207 flags, \
1208 accessor \
1209}
1210
1211/* 32bit RXE */
1212#define RXE32_PORT_CNTR_ELEM(name, counter, flags) \
1213CNTR_ELEM(#name, \
1214 (counter * 8 + RCV_COUNTER_ARRAY32), \
1215 0, flags | CNTR_32BIT, \
1216 port_access_u32_csr)
1217
1218#define RXE32_DEV_CNTR_ELEM(name, counter, flags) \
1219CNTR_ELEM(#name, \
1220 (counter * 8 + RCV_COUNTER_ARRAY32), \
1221 0, flags | CNTR_32BIT, \
1222 dev_access_u32_csr)
1223
1224/* 64bit RXE */
1225#define RXE64_PORT_CNTR_ELEM(name, counter, flags) \
1226CNTR_ELEM(#name, \
1227 (counter * 8 + RCV_COUNTER_ARRAY64), \
1228 0, flags, \
1229 port_access_u64_csr)
1230
1231#define RXE64_DEV_CNTR_ELEM(name, counter, flags) \
1232CNTR_ELEM(#name, \
1233 (counter * 8 + RCV_COUNTER_ARRAY64), \
1234 0, flags, \
1235 dev_access_u64_csr)
1236
1237#define OVR_LBL(ctx) C_RCV_HDR_OVF_ ## ctx
1238#define OVR_ELM(ctx) \
1239CNTR_ELEM("RcvHdrOvr" #ctx, \
Jubin John8638b772016-02-14 20:19:24 -08001240 (RCV_HDR_OVFL_CNT + ctx * 0x100), \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001241 0, CNTR_NORMAL, port_access_u64_csr)
1242
1243/* 32bit TXE */
1244#define TXE32_PORT_CNTR_ELEM(name, counter, flags) \
1245CNTR_ELEM(#name, \
1246 (counter * 8 + SEND_COUNTER_ARRAY32), \
1247 0, flags | CNTR_32BIT, \
1248 port_access_u32_csr)
1249
1250/* 64bit TXE */
1251#define TXE64_PORT_CNTR_ELEM(name, counter, flags) \
1252CNTR_ELEM(#name, \
1253 (counter * 8 + SEND_COUNTER_ARRAY64), \
1254 0, flags, \
1255 port_access_u64_csr)
1256
1257# define TX64_DEV_CNTR_ELEM(name, counter, flags) \
1258CNTR_ELEM(#name,\
1259 counter * 8 + SEND_COUNTER_ARRAY64, \
1260 0, \
1261 flags, \
1262 dev_access_u64_csr)
1263
1264/* CCE */
1265#define CCE_PERF_DEV_CNTR_ELEM(name, counter, flags) \
1266CNTR_ELEM(#name, \
1267 (counter * 8 + CCE_COUNTER_ARRAY32), \
1268 0, flags | CNTR_32BIT, \
1269 dev_access_u32_csr)
1270
1271#define CCE_INT_DEV_CNTR_ELEM(name, counter, flags) \
1272CNTR_ELEM(#name, \
1273 (counter * 8 + CCE_INT_COUNTER_ARRAY32), \
1274 0, flags | CNTR_32BIT, \
1275 dev_access_u32_csr)
1276
1277/* DC */
1278#define DC_PERF_CNTR(name, counter, flags) \
1279CNTR_ELEM(#name, \
1280 counter, \
1281 0, \
1282 flags, \
1283 dev_access_u64_csr)
1284
1285#define DC_PERF_CNTR_LCB(name, counter, flags) \
1286CNTR_ELEM(#name, \
1287 counter, \
1288 0, \
1289 flags, \
1290 dc_access_lcb_cntr)
1291
1292/* ibp counters */
1293#define SW_IBP_CNTR(name, cntr) \
1294CNTR_ELEM(#name, \
1295 0, \
1296 0, \
1297 CNTR_SYNTH, \
1298 access_ibp_##cntr)
1299
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001300/**
1301 * hfi_addr_from_offset - return addr for readq/writeq
1302 * @dd - the dd device
1303 * @offset - the offset of the CSR within bar0
1304 *
1305 * This routine selects the appropriate base address
1306 * based on the indicated offset.
1307 */
1308static inline void __iomem *hfi1_addr_from_offset(
1309 const struct hfi1_devdata *dd,
1310 u32 offset)
1311{
1312 if (offset >= dd->base2_start)
1313 return dd->kregbase2 + (offset - dd->base2_start);
1314 return dd->kregbase1 + offset;
1315}
1316
1317/**
1318 * read_csr - read CSR at the indicated offset
1319 * @dd - the dd device
1320 * @offset - the offset of the CSR within bar0
1321 *
1322 * Return: the value read or all FF's if there
1323 * is no mapping
1324 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001325u64 read_csr(const struct hfi1_devdata *dd, u32 offset)
1326{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001327 if (dd->flags & HFI1_PRESENT)
1328 return readq(hfi1_addr_from_offset(dd, offset));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001329 return -1;
1330}
1331
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001332/**
1333 * write_csr - write CSR at the indicated offset
1334 * @dd - the dd device
1335 * @offset - the offset of the CSR within bar0
1336 * @value - value to write
1337 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001338void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value)
1339{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001340 if (dd->flags & HFI1_PRESENT) {
1341 void __iomem *base = hfi1_addr_from_offset(dd, offset);
1342
1343 /* avoid write to RcvArray */
1344 if (WARN_ON(offset >= RCV_ARRAY && offset < dd->base2_start))
1345 return;
1346 writeq(value, base);
1347 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001348}
1349
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001350/**
1351 * get_csr_addr - return te iomem address for offset
1352 * @dd - the dd device
1353 * @offset - the offset of the CSR within bar0
1354 *
1355 * Return: The iomem address to use in subsequent
1356 * writeq/readq operations.
1357 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001358void __iomem *get_csr_addr(
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001359 const struct hfi1_devdata *dd,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001360 u32 offset)
1361{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001362 if (dd->flags & HFI1_PRESENT)
1363 return hfi1_addr_from_offset(dd, offset);
1364 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001365}
1366
1367static inline u64 read_write_csr(const struct hfi1_devdata *dd, u32 csr,
1368 int mode, u64 value)
1369{
1370 u64 ret;
1371
Mike Marciniszyn77241052015-07-30 15:17:43 -04001372 if (mode == CNTR_MODE_R) {
1373 ret = read_csr(dd, csr);
1374 } else if (mode == CNTR_MODE_W) {
1375 write_csr(dd, csr, value);
1376 ret = value;
1377 } else {
1378 dd_dev_err(dd, "Invalid cntr register access mode");
1379 return 0;
1380 }
1381
1382 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, ret, mode);
1383 return ret;
1384}
1385
1386/* Dev Access */
1387static u64 dev_access_u32_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001388 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001389{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301390 struct hfi1_devdata *dd = context;
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001391 u64 csr = entry->csr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001392
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001393 if (entry->flags & CNTR_SDMA) {
1394 if (vl == CNTR_INVALID_VL)
1395 return 0;
1396 csr += 0x100 * vl;
1397 } else {
1398 if (vl != CNTR_INVALID_VL)
1399 return 0;
1400 }
1401 return read_write_csr(dd, csr, mode, data);
1402}
1403
1404static u64 access_sde_err_cnt(const struct cntr_entry *entry,
1405 void *context, int idx, int mode, u64 data)
1406{
1407 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1408
1409 if (dd->per_sdma && idx < dd->num_sdma)
1410 return dd->per_sdma[idx].err_cnt;
1411 return 0;
1412}
1413
1414static u64 access_sde_int_cnt(const struct cntr_entry *entry,
1415 void *context, int idx, int mode, u64 data)
1416{
1417 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1418
1419 if (dd->per_sdma && idx < dd->num_sdma)
1420 return dd->per_sdma[idx].sdma_int_cnt;
1421 return 0;
1422}
1423
1424static u64 access_sde_idle_int_cnt(const struct cntr_entry *entry,
1425 void *context, int idx, int mode, u64 data)
1426{
1427 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1428
1429 if (dd->per_sdma && idx < dd->num_sdma)
1430 return dd->per_sdma[idx].idle_int_cnt;
1431 return 0;
1432}
1433
1434static u64 access_sde_progress_int_cnt(const struct cntr_entry *entry,
1435 void *context, int idx, int mode,
1436 u64 data)
1437{
1438 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1439
1440 if (dd->per_sdma && idx < dd->num_sdma)
1441 return dd->per_sdma[idx].progress_int_cnt;
1442 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001443}
1444
1445static u64 dev_access_u64_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001446 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001447{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301448 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001449
1450 u64 val = 0;
1451 u64 csr = entry->csr;
1452
1453 if (entry->flags & CNTR_VL) {
1454 if (vl == CNTR_INVALID_VL)
1455 return 0;
1456 csr += 8 * vl;
1457 } else {
1458 if (vl != CNTR_INVALID_VL)
1459 return 0;
1460 }
1461
1462 val = read_write_csr(dd, csr, mode, data);
1463 return val;
1464}
1465
1466static u64 dc_access_lcb_cntr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001467 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001468{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301469 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001470 u32 csr = entry->csr;
1471 int ret = 0;
1472
1473 if (vl != CNTR_INVALID_VL)
1474 return 0;
1475 if (mode == CNTR_MODE_R)
1476 ret = read_lcb_csr(dd, csr, &data);
1477 else if (mode == CNTR_MODE_W)
1478 ret = write_lcb_csr(dd, csr, data);
1479
1480 if (ret) {
1481 dd_dev_err(dd, "Could not acquire LCB for counter 0x%x", csr);
1482 return 0;
1483 }
1484
1485 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, data, mode);
1486 return data;
1487}
1488
1489/* Port Access */
1490static u64 port_access_u32_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001491 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001492{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301493 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001494
1495 if (vl != CNTR_INVALID_VL)
1496 return 0;
1497 return read_write_csr(ppd->dd, entry->csr, mode, data);
1498}
1499
1500static u64 port_access_u64_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001501 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001502{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301503 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001504 u64 val;
1505 u64 csr = entry->csr;
1506
1507 if (entry->flags & CNTR_VL) {
1508 if (vl == CNTR_INVALID_VL)
1509 return 0;
1510 csr += 8 * vl;
1511 } else {
1512 if (vl != CNTR_INVALID_VL)
1513 return 0;
1514 }
1515 val = read_write_csr(ppd->dd, csr, mode, data);
1516 return val;
1517}
1518
1519/* Software defined */
1520static inline u64 read_write_sw(struct hfi1_devdata *dd, u64 *cntr, int mode,
1521 u64 data)
1522{
1523 u64 ret;
1524
1525 if (mode == CNTR_MODE_R) {
1526 ret = *cntr;
1527 } else if (mode == CNTR_MODE_W) {
1528 *cntr = data;
1529 ret = data;
1530 } else {
1531 dd_dev_err(dd, "Invalid cntr sw access mode");
1532 return 0;
1533 }
1534
1535 hfi1_cdbg(CNTR, "val 0x%llx mode %d", ret, mode);
1536
1537 return ret;
1538}
1539
1540static u64 access_sw_link_dn_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001541 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001542{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301543 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001544
1545 if (vl != CNTR_INVALID_VL)
1546 return 0;
1547 return read_write_sw(ppd->dd, &ppd->link_downed, mode, data);
1548}
1549
1550static u64 access_sw_link_up_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001551 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001552{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301553 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001554
1555 if (vl != CNTR_INVALID_VL)
1556 return 0;
1557 return read_write_sw(ppd->dd, &ppd->link_up, mode, data);
1558}
1559
Dean Luick6d014532015-12-01 15:38:23 -05001560static u64 access_sw_unknown_frame_cnt(const struct cntr_entry *entry,
1561 void *context, int vl, int mode,
1562 u64 data)
1563{
1564 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1565
1566 if (vl != CNTR_INVALID_VL)
1567 return 0;
1568 return read_write_sw(ppd->dd, &ppd->unknown_frame_count, mode, data);
1569}
1570
Mike Marciniszyn77241052015-07-30 15:17:43 -04001571static u64 access_sw_xmit_discards(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001572 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001573{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001574 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1575 u64 zero = 0;
1576 u64 *counter;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001577
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001578 if (vl == CNTR_INVALID_VL)
1579 counter = &ppd->port_xmit_discards;
1580 else if (vl >= 0 && vl < C_VL_COUNT)
1581 counter = &ppd->port_xmit_discards_vl[vl];
1582 else
1583 counter = &zero;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001584
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001585 return read_write_sw(ppd->dd, counter, mode, data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001586}
1587
1588static u64 access_xmit_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001589 void *context, int vl, int mode,
1590 u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301592 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001593
1594 if (vl != CNTR_INVALID_VL)
1595 return 0;
1596
1597 return read_write_sw(ppd->dd, &ppd->port_xmit_constraint_errors,
1598 mode, data);
1599}
1600
1601static u64 access_rcv_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001602 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001603{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301604 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001605
1606 if (vl != CNTR_INVALID_VL)
1607 return 0;
1608
1609 return read_write_sw(ppd->dd, &ppd->port_rcv_constraint_errors,
1610 mode, data);
1611}
1612
1613u64 get_all_cpu_total(u64 __percpu *cntr)
1614{
1615 int cpu;
1616 u64 counter = 0;
1617
1618 for_each_possible_cpu(cpu)
1619 counter += *per_cpu_ptr(cntr, cpu);
1620 return counter;
1621}
1622
1623static u64 read_write_cpu(struct hfi1_devdata *dd, u64 *z_val,
1624 u64 __percpu *cntr,
1625 int vl, int mode, u64 data)
1626{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001627 u64 ret = 0;
1628
1629 if (vl != CNTR_INVALID_VL)
1630 return 0;
1631
1632 if (mode == CNTR_MODE_R) {
1633 ret = get_all_cpu_total(cntr) - *z_val;
1634 } else if (mode == CNTR_MODE_W) {
1635 /* A write can only zero the counter */
1636 if (data == 0)
1637 *z_val = get_all_cpu_total(cntr);
1638 else
1639 dd_dev_err(dd, "Per CPU cntrs can only be zeroed");
1640 } else {
1641 dd_dev_err(dd, "Invalid cntr sw cpu access mode");
1642 return 0;
1643 }
1644
1645 return ret;
1646}
1647
1648static u64 access_sw_cpu_intr(const struct cntr_entry *entry,
1649 void *context, int vl, int mode, u64 data)
1650{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301651 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001652
1653 return read_write_cpu(dd, &dd->z_int_counter, dd->int_counter, vl,
1654 mode, data);
1655}
1656
1657static u64 access_sw_cpu_rcv_limit(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001658 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001659{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301660 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001661
1662 return read_write_cpu(dd, &dd->z_rcv_limit, dd->rcv_limit, vl,
1663 mode, data);
1664}
1665
1666static u64 access_sw_pio_wait(const struct cntr_entry *entry,
1667 void *context, int vl, int mode, u64 data)
1668{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301669 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001670
1671 return dd->verbs_dev.n_piowait;
1672}
1673
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001674static u64 access_sw_pio_drain(const struct cntr_entry *entry,
1675 void *context, int vl, int mode, u64 data)
1676{
1677 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1678
1679 return dd->verbs_dev.n_piodrain;
1680}
1681
Mike Marciniszyn77241052015-07-30 15:17:43 -04001682static u64 access_sw_vtx_wait(const struct cntr_entry *entry,
1683 void *context, int vl, int mode, u64 data)
1684{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301685 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001686
1687 return dd->verbs_dev.n_txwait;
1688}
1689
1690static u64 access_sw_kmem_wait(const struct cntr_entry *entry,
1691 void *context, int vl, int mode, u64 data)
1692{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301693 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001694
1695 return dd->verbs_dev.n_kmem_wait;
1696}
1697
Dean Luickb4219222015-10-26 10:28:35 -04001698static u64 access_sw_send_schedule(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001699 void *context, int vl, int mode, u64 data)
Dean Luickb4219222015-10-26 10:28:35 -04001700{
1701 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1702
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001703 return read_write_cpu(dd, &dd->z_send_schedule, dd->send_schedule, vl,
1704 mode, data);
Dean Luickb4219222015-10-26 10:28:35 -04001705}
1706
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001707/* Software counters for the error status bits within MISC_ERR_STATUS */
1708static u64 access_misc_pll_lock_fail_err_cnt(const struct cntr_entry *entry,
1709 void *context, int vl, int mode,
1710 u64 data)
1711{
1712 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1713
1714 return dd->misc_err_status_cnt[12];
1715}
1716
1717static u64 access_misc_mbist_fail_err_cnt(const struct cntr_entry *entry,
1718 void *context, int vl, int mode,
1719 u64 data)
1720{
1721 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1722
1723 return dd->misc_err_status_cnt[11];
1724}
1725
1726static u64 access_misc_invalid_eep_cmd_err_cnt(const struct cntr_entry *entry,
1727 void *context, int vl, int mode,
1728 u64 data)
1729{
1730 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1731
1732 return dd->misc_err_status_cnt[10];
1733}
1734
1735static u64 access_misc_efuse_done_parity_err_cnt(const struct cntr_entry *entry,
1736 void *context, int vl,
1737 int mode, u64 data)
1738{
1739 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1740
1741 return dd->misc_err_status_cnt[9];
1742}
1743
1744static u64 access_misc_efuse_write_err_cnt(const struct cntr_entry *entry,
1745 void *context, int vl, int mode,
1746 u64 data)
1747{
1748 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1749
1750 return dd->misc_err_status_cnt[8];
1751}
1752
1753static u64 access_misc_efuse_read_bad_addr_err_cnt(
1754 const struct cntr_entry *entry,
1755 void *context, int vl, int mode, u64 data)
1756{
1757 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1758
1759 return dd->misc_err_status_cnt[7];
1760}
1761
1762static u64 access_misc_efuse_csr_parity_err_cnt(const struct cntr_entry *entry,
1763 void *context, int vl,
1764 int mode, u64 data)
1765{
1766 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1767
1768 return dd->misc_err_status_cnt[6];
1769}
1770
1771static u64 access_misc_fw_auth_failed_err_cnt(const struct cntr_entry *entry,
1772 void *context, int vl, int mode,
1773 u64 data)
1774{
1775 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1776
1777 return dd->misc_err_status_cnt[5];
1778}
1779
1780static u64 access_misc_key_mismatch_err_cnt(const struct cntr_entry *entry,
1781 void *context, int vl, int mode,
1782 u64 data)
1783{
1784 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1785
1786 return dd->misc_err_status_cnt[4];
1787}
1788
1789static u64 access_misc_sbus_write_failed_err_cnt(const struct cntr_entry *entry,
1790 void *context, int vl,
1791 int mode, u64 data)
1792{
1793 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1794
1795 return dd->misc_err_status_cnt[3];
1796}
1797
1798static u64 access_misc_csr_write_bad_addr_err_cnt(
1799 const struct cntr_entry *entry,
1800 void *context, int vl, int mode, u64 data)
1801{
1802 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1803
1804 return dd->misc_err_status_cnt[2];
1805}
1806
1807static u64 access_misc_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1808 void *context, int vl,
1809 int mode, u64 data)
1810{
1811 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1812
1813 return dd->misc_err_status_cnt[1];
1814}
1815
1816static u64 access_misc_csr_parity_err_cnt(const struct cntr_entry *entry,
1817 void *context, int vl, int mode,
1818 u64 data)
1819{
1820 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1821
1822 return dd->misc_err_status_cnt[0];
1823}
1824
1825/*
1826 * Software counter for the aggregate of
1827 * individual CceErrStatus counters
1828 */
1829static u64 access_sw_cce_err_status_aggregated_cnt(
1830 const struct cntr_entry *entry,
1831 void *context, int vl, int mode, u64 data)
1832{
1833 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1834
1835 return dd->sw_cce_err_status_aggregate;
1836}
1837
1838/*
1839 * Software counters corresponding to each of the
1840 * error status bits within CceErrStatus
1841 */
1842static u64 access_cce_msix_csr_parity_err_cnt(const struct cntr_entry *entry,
1843 void *context, int vl, int mode,
1844 u64 data)
1845{
1846 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1847
1848 return dd->cce_err_status_cnt[40];
1849}
1850
1851static u64 access_cce_int_map_unc_err_cnt(const struct cntr_entry *entry,
1852 void *context, int vl, int mode,
1853 u64 data)
1854{
1855 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1856
1857 return dd->cce_err_status_cnt[39];
1858}
1859
1860static u64 access_cce_int_map_cor_err_cnt(const struct cntr_entry *entry,
1861 void *context, int vl, int mode,
1862 u64 data)
1863{
1864 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1865
1866 return dd->cce_err_status_cnt[38];
1867}
1868
1869static u64 access_cce_msix_table_unc_err_cnt(const struct cntr_entry *entry,
1870 void *context, int vl, int mode,
1871 u64 data)
1872{
1873 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1874
1875 return dd->cce_err_status_cnt[37];
1876}
1877
1878static u64 access_cce_msix_table_cor_err_cnt(const struct cntr_entry *entry,
1879 void *context, int vl, int mode,
1880 u64 data)
1881{
1882 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1883
1884 return dd->cce_err_status_cnt[36];
1885}
1886
1887static u64 access_cce_rxdma_conv_fifo_parity_err_cnt(
1888 const struct cntr_entry *entry,
1889 void *context, int vl, int mode, u64 data)
1890{
1891 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1892
1893 return dd->cce_err_status_cnt[35];
1894}
1895
1896static u64 access_cce_rcpl_async_fifo_parity_err_cnt(
1897 const struct cntr_entry *entry,
1898 void *context, int vl, int mode, u64 data)
1899{
1900 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1901
1902 return dd->cce_err_status_cnt[34];
1903}
1904
1905static u64 access_cce_seg_write_bad_addr_err_cnt(const struct cntr_entry *entry,
1906 void *context, int vl,
1907 int mode, u64 data)
1908{
1909 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1910
1911 return dd->cce_err_status_cnt[33];
1912}
1913
1914static u64 access_cce_seg_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1915 void *context, int vl, int mode,
1916 u64 data)
1917{
1918 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1919
1920 return dd->cce_err_status_cnt[32];
1921}
1922
1923static u64 access_la_triggered_cnt(const struct cntr_entry *entry,
1924 void *context, int vl, int mode, u64 data)
1925{
1926 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1927
1928 return dd->cce_err_status_cnt[31];
1929}
1930
1931static u64 access_cce_trgt_cpl_timeout_err_cnt(const struct cntr_entry *entry,
1932 void *context, int vl, int mode,
1933 u64 data)
1934{
1935 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1936
1937 return dd->cce_err_status_cnt[30];
1938}
1939
1940static u64 access_pcic_receive_parity_err_cnt(const struct cntr_entry *entry,
1941 void *context, int vl, int mode,
1942 u64 data)
1943{
1944 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1945
1946 return dd->cce_err_status_cnt[29];
1947}
1948
1949static u64 access_pcic_transmit_back_parity_err_cnt(
1950 const struct cntr_entry *entry,
1951 void *context, int vl, int mode, u64 data)
1952{
1953 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1954
1955 return dd->cce_err_status_cnt[28];
1956}
1957
1958static u64 access_pcic_transmit_front_parity_err_cnt(
1959 const struct cntr_entry *entry,
1960 void *context, int vl, int mode, u64 data)
1961{
1962 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1963
1964 return dd->cce_err_status_cnt[27];
1965}
1966
1967static u64 access_pcic_cpl_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1968 void *context, int vl, int mode,
1969 u64 data)
1970{
1971 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1972
1973 return dd->cce_err_status_cnt[26];
1974}
1975
1976static u64 access_pcic_cpl_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1977 void *context, int vl, int mode,
1978 u64 data)
1979{
1980 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1981
1982 return dd->cce_err_status_cnt[25];
1983}
1984
1985static u64 access_pcic_post_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1986 void *context, int vl, int mode,
1987 u64 data)
1988{
1989 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1990
1991 return dd->cce_err_status_cnt[24];
1992}
1993
1994static u64 access_pcic_post_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1995 void *context, int vl, int mode,
1996 u64 data)
1997{
1998 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1999
2000 return dd->cce_err_status_cnt[23];
2001}
2002
2003static u64 access_pcic_retry_sot_mem_unc_err_cnt(const struct cntr_entry *entry,
2004 void *context, int vl,
2005 int mode, u64 data)
2006{
2007 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2008
2009 return dd->cce_err_status_cnt[22];
2010}
2011
2012static u64 access_pcic_retry_mem_unc_err(const struct cntr_entry *entry,
2013 void *context, int vl, int mode,
2014 u64 data)
2015{
2016 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2017
2018 return dd->cce_err_status_cnt[21];
2019}
2020
2021static u64 access_pcic_n_post_dat_q_parity_err_cnt(
2022 const struct cntr_entry *entry,
2023 void *context, int vl, int mode, u64 data)
2024{
2025 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2026
2027 return dd->cce_err_status_cnt[20];
2028}
2029
2030static u64 access_pcic_n_post_h_q_parity_err_cnt(const struct cntr_entry *entry,
2031 void *context, int vl,
2032 int mode, u64 data)
2033{
2034 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2035
2036 return dd->cce_err_status_cnt[19];
2037}
2038
2039static u64 access_pcic_cpl_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2040 void *context, int vl, int mode,
2041 u64 data)
2042{
2043 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2044
2045 return dd->cce_err_status_cnt[18];
2046}
2047
2048static u64 access_pcic_cpl_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2049 void *context, int vl, int mode,
2050 u64 data)
2051{
2052 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2053
2054 return dd->cce_err_status_cnt[17];
2055}
2056
2057static u64 access_pcic_post_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2058 void *context, int vl, int mode,
2059 u64 data)
2060{
2061 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2062
2063 return dd->cce_err_status_cnt[16];
2064}
2065
2066static u64 access_pcic_post_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2067 void *context, int vl, int mode,
2068 u64 data)
2069{
2070 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2071
2072 return dd->cce_err_status_cnt[15];
2073}
2074
2075static u64 access_pcic_retry_sot_mem_cor_err_cnt(const struct cntr_entry *entry,
2076 void *context, int vl,
2077 int mode, u64 data)
2078{
2079 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2080
2081 return dd->cce_err_status_cnt[14];
2082}
2083
2084static u64 access_pcic_retry_mem_cor_err_cnt(const struct cntr_entry *entry,
2085 void *context, int vl, int mode,
2086 u64 data)
2087{
2088 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2089
2090 return dd->cce_err_status_cnt[13];
2091}
2092
2093static u64 access_cce_cli1_async_fifo_dbg_parity_err_cnt(
2094 const struct cntr_entry *entry,
2095 void *context, int vl, int mode, u64 data)
2096{
2097 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2098
2099 return dd->cce_err_status_cnt[12];
2100}
2101
2102static u64 access_cce_cli1_async_fifo_rxdma_parity_err_cnt(
2103 const struct cntr_entry *entry,
2104 void *context, int vl, int mode, u64 data)
2105{
2106 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2107
2108 return dd->cce_err_status_cnt[11];
2109}
2110
2111static u64 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt(
2112 const struct cntr_entry *entry,
2113 void *context, int vl, int mode, u64 data)
2114{
2115 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2116
2117 return dd->cce_err_status_cnt[10];
2118}
2119
2120static u64 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt(
2121 const struct cntr_entry *entry,
2122 void *context, int vl, int mode, u64 data)
2123{
2124 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2125
2126 return dd->cce_err_status_cnt[9];
2127}
2128
2129static u64 access_cce_cli2_async_fifo_parity_err_cnt(
2130 const struct cntr_entry *entry,
2131 void *context, int vl, int mode, u64 data)
2132{
2133 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2134
2135 return dd->cce_err_status_cnt[8];
2136}
2137
2138static u64 access_cce_csr_cfg_bus_parity_err_cnt(const struct cntr_entry *entry,
2139 void *context, int vl,
2140 int mode, u64 data)
2141{
2142 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2143
2144 return dd->cce_err_status_cnt[7];
2145}
2146
2147static u64 access_cce_cli0_async_fifo_parity_err_cnt(
2148 const struct cntr_entry *entry,
2149 void *context, int vl, int mode, u64 data)
2150{
2151 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2152
2153 return dd->cce_err_status_cnt[6];
2154}
2155
2156static u64 access_cce_rspd_data_parity_err_cnt(const struct cntr_entry *entry,
2157 void *context, int vl, int mode,
2158 u64 data)
2159{
2160 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2161
2162 return dd->cce_err_status_cnt[5];
2163}
2164
2165static u64 access_cce_trgt_access_err_cnt(const struct cntr_entry *entry,
2166 void *context, int vl, int mode,
2167 u64 data)
2168{
2169 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2170
2171 return dd->cce_err_status_cnt[4];
2172}
2173
2174static u64 access_cce_trgt_async_fifo_parity_err_cnt(
2175 const struct cntr_entry *entry,
2176 void *context, int vl, int mode, u64 data)
2177{
2178 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2179
2180 return dd->cce_err_status_cnt[3];
2181}
2182
2183static u64 access_cce_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2184 void *context, int vl,
2185 int mode, u64 data)
2186{
2187 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2188
2189 return dd->cce_err_status_cnt[2];
2190}
2191
2192static u64 access_cce_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2193 void *context, int vl,
2194 int mode, u64 data)
2195{
2196 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2197
2198 return dd->cce_err_status_cnt[1];
2199}
2200
2201static u64 access_ccs_csr_parity_err_cnt(const struct cntr_entry *entry,
2202 void *context, int vl, int mode,
2203 u64 data)
2204{
2205 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2206
2207 return dd->cce_err_status_cnt[0];
2208}
2209
2210/*
2211 * Software counters corresponding to each of the
2212 * error status bits within RcvErrStatus
2213 */
2214static u64 access_rx_csr_parity_err_cnt(const struct cntr_entry *entry,
2215 void *context, int vl, int mode,
2216 u64 data)
2217{
2218 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2219
2220 return dd->rcv_err_status_cnt[63];
2221}
2222
2223static u64 access_rx_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2224 void *context, int vl,
2225 int mode, u64 data)
2226{
2227 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2228
2229 return dd->rcv_err_status_cnt[62];
2230}
2231
2232static u64 access_rx_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2233 void *context, int vl, int mode,
2234 u64 data)
2235{
2236 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2237
2238 return dd->rcv_err_status_cnt[61];
2239}
2240
2241static u64 access_rx_dma_csr_unc_err_cnt(const struct cntr_entry *entry,
2242 void *context, int vl, int mode,
2243 u64 data)
2244{
2245 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2246
2247 return dd->rcv_err_status_cnt[60];
2248}
2249
2250static u64 access_rx_dma_dq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2251 void *context, int vl,
2252 int mode, u64 data)
2253{
2254 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2255
2256 return dd->rcv_err_status_cnt[59];
2257}
2258
2259static u64 access_rx_dma_eq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2260 void *context, int vl,
2261 int mode, u64 data)
2262{
2263 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2264
2265 return dd->rcv_err_status_cnt[58];
2266}
2267
2268static u64 access_rx_dma_csr_parity_err_cnt(const struct cntr_entry *entry,
2269 void *context, int vl, int mode,
2270 u64 data)
2271{
2272 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2273
2274 return dd->rcv_err_status_cnt[57];
2275}
2276
2277static u64 access_rx_rbuf_data_cor_err_cnt(const struct cntr_entry *entry,
2278 void *context, int vl, int mode,
2279 u64 data)
2280{
2281 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2282
2283 return dd->rcv_err_status_cnt[56];
2284}
2285
2286static u64 access_rx_rbuf_data_unc_err_cnt(const struct cntr_entry *entry,
2287 void *context, int vl, int mode,
2288 u64 data)
2289{
2290 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2291
2292 return dd->rcv_err_status_cnt[55];
2293}
2294
2295static u64 access_rx_dma_data_fifo_rd_cor_err_cnt(
2296 const struct cntr_entry *entry,
2297 void *context, int vl, int mode, u64 data)
2298{
2299 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2300
2301 return dd->rcv_err_status_cnt[54];
2302}
2303
2304static u64 access_rx_dma_data_fifo_rd_unc_err_cnt(
2305 const struct cntr_entry *entry,
2306 void *context, int vl, int mode, u64 data)
2307{
2308 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2309
2310 return dd->rcv_err_status_cnt[53];
2311}
2312
2313static u64 access_rx_dma_hdr_fifo_rd_cor_err_cnt(const struct cntr_entry *entry,
2314 void *context, int vl,
2315 int mode, u64 data)
2316{
2317 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2318
2319 return dd->rcv_err_status_cnt[52];
2320}
2321
2322static u64 access_rx_dma_hdr_fifo_rd_unc_err_cnt(const struct cntr_entry *entry,
2323 void *context, int vl,
2324 int mode, u64 data)
2325{
2326 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2327
2328 return dd->rcv_err_status_cnt[51];
2329}
2330
2331static u64 access_rx_rbuf_desc_part2_cor_err_cnt(const struct cntr_entry *entry,
2332 void *context, int vl,
2333 int mode, u64 data)
2334{
2335 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2336
2337 return dd->rcv_err_status_cnt[50];
2338}
2339
2340static u64 access_rx_rbuf_desc_part2_unc_err_cnt(const struct cntr_entry *entry,
2341 void *context, int vl,
2342 int mode, u64 data)
2343{
2344 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2345
2346 return dd->rcv_err_status_cnt[49];
2347}
2348
2349static u64 access_rx_rbuf_desc_part1_cor_err_cnt(const struct cntr_entry *entry,
2350 void *context, int vl,
2351 int mode, u64 data)
2352{
2353 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2354
2355 return dd->rcv_err_status_cnt[48];
2356}
2357
2358static u64 access_rx_rbuf_desc_part1_unc_err_cnt(const struct cntr_entry *entry,
2359 void *context, int vl,
2360 int mode, u64 data)
2361{
2362 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2363
2364 return dd->rcv_err_status_cnt[47];
2365}
2366
2367static u64 access_rx_hq_intr_fsm_err_cnt(const struct cntr_entry *entry,
2368 void *context, int vl, int mode,
2369 u64 data)
2370{
2371 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2372
2373 return dd->rcv_err_status_cnt[46];
2374}
2375
2376static u64 access_rx_hq_intr_csr_parity_err_cnt(
2377 const struct cntr_entry *entry,
2378 void *context, int vl, int mode, u64 data)
2379{
2380 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2381
2382 return dd->rcv_err_status_cnt[45];
2383}
2384
2385static u64 access_rx_lookup_csr_parity_err_cnt(
2386 const struct cntr_entry *entry,
2387 void *context, int vl, int mode, u64 data)
2388{
2389 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2390
2391 return dd->rcv_err_status_cnt[44];
2392}
2393
2394static u64 access_rx_lookup_rcv_array_cor_err_cnt(
2395 const struct cntr_entry *entry,
2396 void *context, int vl, int mode, u64 data)
2397{
2398 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2399
2400 return dd->rcv_err_status_cnt[43];
2401}
2402
2403static u64 access_rx_lookup_rcv_array_unc_err_cnt(
2404 const struct cntr_entry *entry,
2405 void *context, int vl, int mode, u64 data)
2406{
2407 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2408
2409 return dd->rcv_err_status_cnt[42];
2410}
2411
2412static u64 access_rx_lookup_des_part2_parity_err_cnt(
2413 const struct cntr_entry *entry,
2414 void *context, int vl, int mode, u64 data)
2415{
2416 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2417
2418 return dd->rcv_err_status_cnt[41];
2419}
2420
2421static u64 access_rx_lookup_des_part1_unc_cor_err_cnt(
2422 const struct cntr_entry *entry,
2423 void *context, int vl, int mode, u64 data)
2424{
2425 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2426
2427 return dd->rcv_err_status_cnt[40];
2428}
2429
2430static u64 access_rx_lookup_des_part1_unc_err_cnt(
2431 const struct cntr_entry *entry,
2432 void *context, int vl, int mode, u64 data)
2433{
2434 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2435
2436 return dd->rcv_err_status_cnt[39];
2437}
2438
2439static u64 access_rx_rbuf_next_free_buf_cor_err_cnt(
2440 const struct cntr_entry *entry,
2441 void *context, int vl, int mode, u64 data)
2442{
2443 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2444
2445 return dd->rcv_err_status_cnt[38];
2446}
2447
2448static u64 access_rx_rbuf_next_free_buf_unc_err_cnt(
2449 const struct cntr_entry *entry,
2450 void *context, int vl, int mode, u64 data)
2451{
2452 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2453
2454 return dd->rcv_err_status_cnt[37];
2455}
2456
2457static u64 access_rbuf_fl_init_wr_addr_parity_err_cnt(
2458 const struct cntr_entry *entry,
2459 void *context, int vl, int mode, u64 data)
2460{
2461 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2462
2463 return dd->rcv_err_status_cnt[36];
2464}
2465
2466static u64 access_rx_rbuf_fl_initdone_parity_err_cnt(
2467 const struct cntr_entry *entry,
2468 void *context, int vl, int mode, u64 data)
2469{
2470 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2471
2472 return dd->rcv_err_status_cnt[35];
2473}
2474
2475static u64 access_rx_rbuf_fl_write_addr_parity_err_cnt(
2476 const struct cntr_entry *entry,
2477 void *context, int vl, int mode, u64 data)
2478{
2479 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2480
2481 return dd->rcv_err_status_cnt[34];
2482}
2483
2484static u64 access_rx_rbuf_fl_rd_addr_parity_err_cnt(
2485 const struct cntr_entry *entry,
2486 void *context, int vl, int mode, u64 data)
2487{
2488 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2489
2490 return dd->rcv_err_status_cnt[33];
2491}
2492
2493static u64 access_rx_rbuf_empty_err_cnt(const struct cntr_entry *entry,
2494 void *context, int vl, int mode,
2495 u64 data)
2496{
2497 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2498
2499 return dd->rcv_err_status_cnt[32];
2500}
2501
2502static u64 access_rx_rbuf_full_err_cnt(const struct cntr_entry *entry,
2503 void *context, int vl, int mode,
2504 u64 data)
2505{
2506 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2507
2508 return dd->rcv_err_status_cnt[31];
2509}
2510
2511static u64 access_rbuf_bad_lookup_err_cnt(const struct cntr_entry *entry,
2512 void *context, int vl, int mode,
2513 u64 data)
2514{
2515 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2516
2517 return dd->rcv_err_status_cnt[30];
2518}
2519
2520static u64 access_rbuf_ctx_id_parity_err_cnt(const struct cntr_entry *entry,
2521 void *context, int vl, int mode,
2522 u64 data)
2523{
2524 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2525
2526 return dd->rcv_err_status_cnt[29];
2527}
2528
2529static u64 access_rbuf_csr_qeopdw_parity_err_cnt(const struct cntr_entry *entry,
2530 void *context, int vl,
2531 int mode, u64 data)
2532{
2533 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2534
2535 return dd->rcv_err_status_cnt[28];
2536}
2537
2538static u64 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt(
2539 const struct cntr_entry *entry,
2540 void *context, int vl, int mode, u64 data)
2541{
2542 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2543
2544 return dd->rcv_err_status_cnt[27];
2545}
2546
2547static u64 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt(
2548 const struct cntr_entry *entry,
2549 void *context, int vl, int mode, u64 data)
2550{
2551 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2552
2553 return dd->rcv_err_status_cnt[26];
2554}
2555
2556static u64 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt(
2557 const struct cntr_entry *entry,
2558 void *context, int vl, int mode, u64 data)
2559{
2560 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2561
2562 return dd->rcv_err_status_cnt[25];
2563}
2564
2565static u64 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt(
2566 const struct cntr_entry *entry,
2567 void *context, int vl, int mode, u64 data)
2568{
2569 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2570
2571 return dd->rcv_err_status_cnt[24];
2572}
2573
2574static u64 access_rx_rbuf_csr_q_next_buf_parity_err_cnt(
2575 const struct cntr_entry *entry,
2576 void *context, int vl, int mode, u64 data)
2577{
2578 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2579
2580 return dd->rcv_err_status_cnt[23];
2581}
2582
2583static u64 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt(
2584 const struct cntr_entry *entry,
2585 void *context, int vl, int mode, u64 data)
2586{
2587 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2588
2589 return dd->rcv_err_status_cnt[22];
2590}
2591
2592static u64 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt(
2593 const struct cntr_entry *entry,
2594 void *context, int vl, int mode, u64 data)
2595{
2596 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2597
2598 return dd->rcv_err_status_cnt[21];
2599}
2600
2601static u64 access_rx_rbuf_block_list_read_cor_err_cnt(
2602 const struct cntr_entry *entry,
2603 void *context, int vl, int mode, u64 data)
2604{
2605 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2606
2607 return dd->rcv_err_status_cnt[20];
2608}
2609
2610static u64 access_rx_rbuf_block_list_read_unc_err_cnt(
2611 const struct cntr_entry *entry,
2612 void *context, int vl, int mode, u64 data)
2613{
2614 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2615
2616 return dd->rcv_err_status_cnt[19];
2617}
2618
2619static u64 access_rx_rbuf_lookup_des_cor_err_cnt(const struct cntr_entry *entry,
2620 void *context, int vl,
2621 int mode, u64 data)
2622{
2623 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2624
2625 return dd->rcv_err_status_cnt[18];
2626}
2627
2628static u64 access_rx_rbuf_lookup_des_unc_err_cnt(const struct cntr_entry *entry,
2629 void *context, int vl,
2630 int mode, u64 data)
2631{
2632 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2633
2634 return dd->rcv_err_status_cnt[17];
2635}
2636
2637static u64 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt(
2638 const struct cntr_entry *entry,
2639 void *context, int vl, int mode, u64 data)
2640{
2641 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2642
2643 return dd->rcv_err_status_cnt[16];
2644}
2645
2646static u64 access_rx_rbuf_lookup_des_reg_unc_err_cnt(
2647 const struct cntr_entry *entry,
2648 void *context, int vl, int mode, u64 data)
2649{
2650 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2651
2652 return dd->rcv_err_status_cnt[15];
2653}
2654
2655static u64 access_rx_rbuf_free_list_cor_err_cnt(const struct cntr_entry *entry,
2656 void *context, int vl,
2657 int mode, u64 data)
2658{
2659 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2660
2661 return dd->rcv_err_status_cnt[14];
2662}
2663
2664static u64 access_rx_rbuf_free_list_unc_err_cnt(const struct cntr_entry *entry,
2665 void *context, int vl,
2666 int mode, u64 data)
2667{
2668 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2669
2670 return dd->rcv_err_status_cnt[13];
2671}
2672
2673static u64 access_rx_rcv_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2674 void *context, int vl, int mode,
2675 u64 data)
2676{
2677 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2678
2679 return dd->rcv_err_status_cnt[12];
2680}
2681
2682static u64 access_rx_dma_flag_cor_err_cnt(const struct cntr_entry *entry,
2683 void *context, int vl, int mode,
2684 u64 data)
2685{
2686 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2687
2688 return dd->rcv_err_status_cnt[11];
2689}
2690
2691static u64 access_rx_dma_flag_unc_err_cnt(const struct cntr_entry *entry,
2692 void *context, int vl, int mode,
2693 u64 data)
2694{
2695 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2696
2697 return dd->rcv_err_status_cnt[10];
2698}
2699
2700static u64 access_rx_dc_sop_eop_parity_err_cnt(const struct cntr_entry *entry,
2701 void *context, int vl, int mode,
2702 u64 data)
2703{
2704 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2705
2706 return dd->rcv_err_status_cnt[9];
2707}
2708
2709static u64 access_rx_rcv_csr_parity_err_cnt(const struct cntr_entry *entry,
2710 void *context, int vl, int mode,
2711 u64 data)
2712{
2713 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2714
2715 return dd->rcv_err_status_cnt[8];
2716}
2717
2718static u64 access_rx_rcv_qp_map_table_cor_err_cnt(
2719 const struct cntr_entry *entry,
2720 void *context, int vl, int mode, u64 data)
2721{
2722 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2723
2724 return dd->rcv_err_status_cnt[7];
2725}
2726
2727static u64 access_rx_rcv_qp_map_table_unc_err_cnt(
2728 const struct cntr_entry *entry,
2729 void *context, int vl, int mode, u64 data)
2730{
2731 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2732
2733 return dd->rcv_err_status_cnt[6];
2734}
2735
2736static u64 access_rx_rcv_data_cor_err_cnt(const struct cntr_entry *entry,
2737 void *context, int vl, int mode,
2738 u64 data)
2739{
2740 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2741
2742 return dd->rcv_err_status_cnt[5];
2743}
2744
2745static u64 access_rx_rcv_data_unc_err_cnt(const struct cntr_entry *entry,
2746 void *context, int vl, int mode,
2747 u64 data)
2748{
2749 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2750
2751 return dd->rcv_err_status_cnt[4];
2752}
2753
2754static u64 access_rx_rcv_hdr_cor_err_cnt(const struct cntr_entry *entry,
2755 void *context, int vl, int mode,
2756 u64 data)
2757{
2758 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2759
2760 return dd->rcv_err_status_cnt[3];
2761}
2762
2763static u64 access_rx_rcv_hdr_unc_err_cnt(const struct cntr_entry *entry,
2764 void *context, int vl, int mode,
2765 u64 data)
2766{
2767 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2768
2769 return dd->rcv_err_status_cnt[2];
2770}
2771
2772static u64 access_rx_dc_intf_parity_err_cnt(const struct cntr_entry *entry,
2773 void *context, int vl, int mode,
2774 u64 data)
2775{
2776 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2777
2778 return dd->rcv_err_status_cnt[1];
2779}
2780
2781static u64 access_rx_dma_csr_cor_err_cnt(const struct cntr_entry *entry,
2782 void *context, int vl, int mode,
2783 u64 data)
2784{
2785 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2786
2787 return dd->rcv_err_status_cnt[0];
2788}
2789
2790/*
2791 * Software counters corresponding to each of the
2792 * error status bits within SendPioErrStatus
2793 */
2794static u64 access_pio_pec_sop_head_parity_err_cnt(
2795 const struct cntr_entry *entry,
2796 void *context, int vl, int mode, u64 data)
2797{
2798 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2799
2800 return dd->send_pio_err_status_cnt[35];
2801}
2802
2803static u64 access_pio_pcc_sop_head_parity_err_cnt(
2804 const struct cntr_entry *entry,
2805 void *context, int vl, int mode, u64 data)
2806{
2807 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2808
2809 return dd->send_pio_err_status_cnt[34];
2810}
2811
2812static u64 access_pio_last_returned_cnt_parity_err_cnt(
2813 const struct cntr_entry *entry,
2814 void *context, int vl, int mode, u64 data)
2815{
2816 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2817
2818 return dd->send_pio_err_status_cnt[33];
2819}
2820
2821static u64 access_pio_current_free_cnt_parity_err_cnt(
2822 const struct cntr_entry *entry,
2823 void *context, int vl, int mode, u64 data)
2824{
2825 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2826
2827 return dd->send_pio_err_status_cnt[32];
2828}
2829
2830static u64 access_pio_reserved_31_err_cnt(const struct cntr_entry *entry,
2831 void *context, int vl, int mode,
2832 u64 data)
2833{
2834 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2835
2836 return dd->send_pio_err_status_cnt[31];
2837}
2838
2839static u64 access_pio_reserved_30_err_cnt(const struct cntr_entry *entry,
2840 void *context, int vl, int mode,
2841 u64 data)
2842{
2843 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2844
2845 return dd->send_pio_err_status_cnt[30];
2846}
2847
2848static u64 access_pio_ppmc_sop_len_err_cnt(const struct cntr_entry *entry,
2849 void *context, int vl, int mode,
2850 u64 data)
2851{
2852 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2853
2854 return dd->send_pio_err_status_cnt[29];
2855}
2856
2857static u64 access_pio_ppmc_bqc_mem_parity_err_cnt(
2858 const struct cntr_entry *entry,
2859 void *context, int vl, int mode, u64 data)
2860{
2861 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2862
2863 return dd->send_pio_err_status_cnt[28];
2864}
2865
2866static u64 access_pio_vl_fifo_parity_err_cnt(const struct cntr_entry *entry,
2867 void *context, int vl, int mode,
2868 u64 data)
2869{
2870 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2871
2872 return dd->send_pio_err_status_cnt[27];
2873}
2874
2875static u64 access_pio_vlf_sop_parity_err_cnt(const struct cntr_entry *entry,
2876 void *context, int vl, int mode,
2877 u64 data)
2878{
2879 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2880
2881 return dd->send_pio_err_status_cnt[26];
2882}
2883
2884static u64 access_pio_vlf_v1_len_parity_err_cnt(const struct cntr_entry *entry,
2885 void *context, int vl,
2886 int mode, u64 data)
2887{
2888 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2889
2890 return dd->send_pio_err_status_cnt[25];
2891}
2892
2893static u64 access_pio_block_qw_count_parity_err_cnt(
2894 const struct cntr_entry *entry,
2895 void *context, int vl, int mode, u64 data)
2896{
2897 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2898
2899 return dd->send_pio_err_status_cnt[24];
2900}
2901
2902static u64 access_pio_write_qw_valid_parity_err_cnt(
2903 const struct cntr_entry *entry,
2904 void *context, int vl, int mode, u64 data)
2905{
2906 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2907
2908 return dd->send_pio_err_status_cnt[23];
2909}
2910
2911static u64 access_pio_state_machine_err_cnt(const struct cntr_entry *entry,
2912 void *context, int vl, int mode,
2913 u64 data)
2914{
2915 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2916
2917 return dd->send_pio_err_status_cnt[22];
2918}
2919
2920static u64 access_pio_write_data_parity_err_cnt(const struct cntr_entry *entry,
2921 void *context, int vl,
2922 int mode, u64 data)
2923{
2924 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2925
2926 return dd->send_pio_err_status_cnt[21];
2927}
2928
2929static u64 access_pio_host_addr_mem_cor_err_cnt(const struct cntr_entry *entry,
2930 void *context, int vl,
2931 int mode, u64 data)
2932{
2933 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2934
2935 return dd->send_pio_err_status_cnt[20];
2936}
2937
2938static u64 access_pio_host_addr_mem_unc_err_cnt(const struct cntr_entry *entry,
2939 void *context, int vl,
2940 int mode, u64 data)
2941{
2942 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2943
2944 return dd->send_pio_err_status_cnt[19];
2945}
2946
2947static u64 access_pio_pkt_evict_sm_or_arb_sm_err_cnt(
2948 const struct cntr_entry *entry,
2949 void *context, int vl, int mode, u64 data)
2950{
2951 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2952
2953 return dd->send_pio_err_status_cnt[18];
2954}
2955
2956static u64 access_pio_init_sm_in_err_cnt(const struct cntr_entry *entry,
2957 void *context, int vl, int mode,
2958 u64 data)
2959{
2960 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2961
2962 return dd->send_pio_err_status_cnt[17];
2963}
2964
2965static u64 access_pio_ppmc_pbl_fifo_err_cnt(const struct cntr_entry *entry,
2966 void *context, int vl, int mode,
2967 u64 data)
2968{
2969 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2970
2971 return dd->send_pio_err_status_cnt[16];
2972}
2973
2974static u64 access_pio_credit_ret_fifo_parity_err_cnt(
2975 const struct cntr_entry *entry,
2976 void *context, int vl, int mode, u64 data)
2977{
2978 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2979
2980 return dd->send_pio_err_status_cnt[15];
2981}
2982
2983static u64 access_pio_v1_len_mem_bank1_cor_err_cnt(
2984 const struct cntr_entry *entry,
2985 void *context, int vl, int mode, u64 data)
2986{
2987 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2988
2989 return dd->send_pio_err_status_cnt[14];
2990}
2991
2992static u64 access_pio_v1_len_mem_bank0_cor_err_cnt(
2993 const struct cntr_entry *entry,
2994 void *context, int vl, int mode, u64 data)
2995{
2996 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2997
2998 return dd->send_pio_err_status_cnt[13];
2999}
3000
3001static u64 access_pio_v1_len_mem_bank1_unc_err_cnt(
3002 const struct cntr_entry *entry,
3003 void *context, int vl, int mode, u64 data)
3004{
3005 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3006
3007 return dd->send_pio_err_status_cnt[12];
3008}
3009
3010static u64 access_pio_v1_len_mem_bank0_unc_err_cnt(
3011 const struct cntr_entry *entry,
3012 void *context, int vl, int mode, u64 data)
3013{
3014 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3015
3016 return dd->send_pio_err_status_cnt[11];
3017}
3018
3019static u64 access_pio_sm_pkt_reset_parity_err_cnt(
3020 const struct cntr_entry *entry,
3021 void *context, int vl, int mode, u64 data)
3022{
3023 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3024
3025 return dd->send_pio_err_status_cnt[10];
3026}
3027
3028static u64 access_pio_pkt_evict_fifo_parity_err_cnt(
3029 const struct cntr_entry *entry,
3030 void *context, int vl, int mode, u64 data)
3031{
3032 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3033
3034 return dd->send_pio_err_status_cnt[9];
3035}
3036
3037static u64 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt(
3038 const struct cntr_entry *entry,
3039 void *context, int vl, int mode, u64 data)
3040{
3041 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3042
3043 return dd->send_pio_err_status_cnt[8];
3044}
3045
3046static u64 access_pio_sbrdctl_crrel_parity_err_cnt(
3047 const struct cntr_entry *entry,
3048 void *context, int vl, int mode, u64 data)
3049{
3050 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3051
3052 return dd->send_pio_err_status_cnt[7];
3053}
3054
3055static u64 access_pio_pec_fifo_parity_err_cnt(const struct cntr_entry *entry,
3056 void *context, int vl, int mode,
3057 u64 data)
3058{
3059 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3060
3061 return dd->send_pio_err_status_cnt[6];
3062}
3063
3064static u64 access_pio_pcc_fifo_parity_err_cnt(const struct cntr_entry *entry,
3065 void *context, int vl, int mode,
3066 u64 data)
3067{
3068 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3069
3070 return dd->send_pio_err_status_cnt[5];
3071}
3072
3073static u64 access_pio_sb_mem_fifo1_err_cnt(const struct cntr_entry *entry,
3074 void *context, int vl, int mode,
3075 u64 data)
3076{
3077 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3078
3079 return dd->send_pio_err_status_cnt[4];
3080}
3081
3082static u64 access_pio_sb_mem_fifo0_err_cnt(const struct cntr_entry *entry,
3083 void *context, int vl, int mode,
3084 u64 data)
3085{
3086 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3087
3088 return dd->send_pio_err_status_cnt[3];
3089}
3090
3091static u64 access_pio_csr_parity_err_cnt(const struct cntr_entry *entry,
3092 void *context, int vl, int mode,
3093 u64 data)
3094{
3095 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3096
3097 return dd->send_pio_err_status_cnt[2];
3098}
3099
3100static u64 access_pio_write_addr_parity_err_cnt(const struct cntr_entry *entry,
3101 void *context, int vl,
3102 int mode, u64 data)
3103{
3104 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3105
3106 return dd->send_pio_err_status_cnt[1];
3107}
3108
3109static u64 access_pio_write_bad_ctxt_err_cnt(const struct cntr_entry *entry,
3110 void *context, int vl, int mode,
3111 u64 data)
3112{
3113 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3114
3115 return dd->send_pio_err_status_cnt[0];
3116}
3117
3118/*
3119 * Software counters corresponding to each of the
3120 * error status bits within SendDmaErrStatus
3121 */
3122static u64 access_sdma_pcie_req_tracking_cor_err_cnt(
3123 const struct cntr_entry *entry,
3124 void *context, int vl, int mode, u64 data)
3125{
3126 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3127
3128 return dd->send_dma_err_status_cnt[3];
3129}
3130
3131static u64 access_sdma_pcie_req_tracking_unc_err_cnt(
3132 const struct cntr_entry *entry,
3133 void *context, int vl, int mode, u64 data)
3134{
3135 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3136
3137 return dd->send_dma_err_status_cnt[2];
3138}
3139
3140static u64 access_sdma_csr_parity_err_cnt(const struct cntr_entry *entry,
3141 void *context, int vl, int mode,
3142 u64 data)
3143{
3144 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3145
3146 return dd->send_dma_err_status_cnt[1];
3147}
3148
3149static u64 access_sdma_rpy_tag_err_cnt(const struct cntr_entry *entry,
3150 void *context, int vl, int mode,
3151 u64 data)
3152{
3153 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3154
3155 return dd->send_dma_err_status_cnt[0];
3156}
3157
3158/*
3159 * Software counters corresponding to each of the
3160 * error status bits within SendEgressErrStatus
3161 */
3162static u64 access_tx_read_pio_memory_csr_unc_err_cnt(
3163 const struct cntr_entry *entry,
3164 void *context, int vl, int mode, u64 data)
3165{
3166 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3167
3168 return dd->send_egress_err_status_cnt[63];
3169}
3170
3171static u64 access_tx_read_sdma_memory_csr_err_cnt(
3172 const struct cntr_entry *entry,
3173 void *context, int vl, int mode, u64 data)
3174{
3175 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3176
3177 return dd->send_egress_err_status_cnt[62];
3178}
3179
3180static u64 access_tx_egress_fifo_cor_err_cnt(const struct cntr_entry *entry,
3181 void *context, int vl, int mode,
3182 u64 data)
3183{
3184 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3185
3186 return dd->send_egress_err_status_cnt[61];
3187}
3188
3189static u64 access_tx_read_pio_memory_cor_err_cnt(const struct cntr_entry *entry,
3190 void *context, int vl,
3191 int mode, u64 data)
3192{
3193 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3194
3195 return dd->send_egress_err_status_cnt[60];
3196}
3197
3198static u64 access_tx_read_sdma_memory_cor_err_cnt(
3199 const struct cntr_entry *entry,
3200 void *context, int vl, int mode, u64 data)
3201{
3202 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3203
3204 return dd->send_egress_err_status_cnt[59];
3205}
3206
3207static u64 access_tx_sb_hdr_cor_err_cnt(const struct cntr_entry *entry,
3208 void *context, int vl, int mode,
3209 u64 data)
3210{
3211 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3212
3213 return dd->send_egress_err_status_cnt[58];
3214}
3215
3216static u64 access_tx_credit_overrun_err_cnt(const struct cntr_entry *entry,
3217 void *context, int vl, int mode,
3218 u64 data)
3219{
3220 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3221
3222 return dd->send_egress_err_status_cnt[57];
3223}
3224
3225static u64 access_tx_launch_fifo8_cor_err_cnt(const struct cntr_entry *entry,
3226 void *context, int vl, int mode,
3227 u64 data)
3228{
3229 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3230
3231 return dd->send_egress_err_status_cnt[56];
3232}
3233
3234static u64 access_tx_launch_fifo7_cor_err_cnt(const struct cntr_entry *entry,
3235 void *context, int vl, int mode,
3236 u64 data)
3237{
3238 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3239
3240 return dd->send_egress_err_status_cnt[55];
3241}
3242
3243static u64 access_tx_launch_fifo6_cor_err_cnt(const struct cntr_entry *entry,
3244 void *context, int vl, int mode,
3245 u64 data)
3246{
3247 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3248
3249 return dd->send_egress_err_status_cnt[54];
3250}
3251
3252static u64 access_tx_launch_fifo5_cor_err_cnt(const struct cntr_entry *entry,
3253 void *context, int vl, int mode,
3254 u64 data)
3255{
3256 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3257
3258 return dd->send_egress_err_status_cnt[53];
3259}
3260
3261static u64 access_tx_launch_fifo4_cor_err_cnt(const struct cntr_entry *entry,
3262 void *context, int vl, int mode,
3263 u64 data)
3264{
3265 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3266
3267 return dd->send_egress_err_status_cnt[52];
3268}
3269
3270static u64 access_tx_launch_fifo3_cor_err_cnt(const struct cntr_entry *entry,
3271 void *context, int vl, int mode,
3272 u64 data)
3273{
3274 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3275
3276 return dd->send_egress_err_status_cnt[51];
3277}
3278
3279static u64 access_tx_launch_fifo2_cor_err_cnt(const struct cntr_entry *entry,
3280 void *context, int vl, int mode,
3281 u64 data)
3282{
3283 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3284
3285 return dd->send_egress_err_status_cnt[50];
3286}
3287
3288static u64 access_tx_launch_fifo1_cor_err_cnt(const struct cntr_entry *entry,
3289 void *context, int vl, int mode,
3290 u64 data)
3291{
3292 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3293
3294 return dd->send_egress_err_status_cnt[49];
3295}
3296
3297static u64 access_tx_launch_fifo0_cor_err_cnt(const struct cntr_entry *entry,
3298 void *context, int vl, int mode,
3299 u64 data)
3300{
3301 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3302
3303 return dd->send_egress_err_status_cnt[48];
3304}
3305
3306static u64 access_tx_credit_return_vl_err_cnt(const struct cntr_entry *entry,
3307 void *context, int vl, int mode,
3308 u64 data)
3309{
3310 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3311
3312 return dd->send_egress_err_status_cnt[47];
3313}
3314
3315static u64 access_tx_hcrc_insertion_err_cnt(const struct cntr_entry *entry,
3316 void *context, int vl, int mode,
3317 u64 data)
3318{
3319 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3320
3321 return dd->send_egress_err_status_cnt[46];
3322}
3323
3324static u64 access_tx_egress_fifo_unc_err_cnt(const struct cntr_entry *entry,
3325 void *context, int vl, int mode,
3326 u64 data)
3327{
3328 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3329
3330 return dd->send_egress_err_status_cnt[45];
3331}
3332
3333static u64 access_tx_read_pio_memory_unc_err_cnt(const struct cntr_entry *entry,
3334 void *context, int vl,
3335 int mode, u64 data)
3336{
3337 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3338
3339 return dd->send_egress_err_status_cnt[44];
3340}
3341
3342static u64 access_tx_read_sdma_memory_unc_err_cnt(
3343 const struct cntr_entry *entry,
3344 void *context, int vl, int mode, u64 data)
3345{
3346 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3347
3348 return dd->send_egress_err_status_cnt[43];
3349}
3350
3351static u64 access_tx_sb_hdr_unc_err_cnt(const struct cntr_entry *entry,
3352 void *context, int vl, int mode,
3353 u64 data)
3354{
3355 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3356
3357 return dd->send_egress_err_status_cnt[42];
3358}
3359
3360static u64 access_tx_credit_return_partiy_err_cnt(
3361 const struct cntr_entry *entry,
3362 void *context, int vl, int mode, u64 data)
3363{
3364 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3365
3366 return dd->send_egress_err_status_cnt[41];
3367}
3368
3369static u64 access_tx_launch_fifo8_unc_or_parity_err_cnt(
3370 const struct cntr_entry *entry,
3371 void *context, int vl, int mode, u64 data)
3372{
3373 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3374
3375 return dd->send_egress_err_status_cnt[40];
3376}
3377
3378static u64 access_tx_launch_fifo7_unc_or_parity_err_cnt(
3379 const struct cntr_entry *entry,
3380 void *context, int vl, int mode, u64 data)
3381{
3382 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3383
3384 return dd->send_egress_err_status_cnt[39];
3385}
3386
3387static u64 access_tx_launch_fifo6_unc_or_parity_err_cnt(
3388 const struct cntr_entry *entry,
3389 void *context, int vl, int mode, u64 data)
3390{
3391 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3392
3393 return dd->send_egress_err_status_cnt[38];
3394}
3395
3396static u64 access_tx_launch_fifo5_unc_or_parity_err_cnt(
3397 const struct cntr_entry *entry,
3398 void *context, int vl, int mode, u64 data)
3399{
3400 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3401
3402 return dd->send_egress_err_status_cnt[37];
3403}
3404
3405static u64 access_tx_launch_fifo4_unc_or_parity_err_cnt(
3406 const struct cntr_entry *entry,
3407 void *context, int vl, int mode, u64 data)
3408{
3409 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3410
3411 return dd->send_egress_err_status_cnt[36];
3412}
3413
3414static u64 access_tx_launch_fifo3_unc_or_parity_err_cnt(
3415 const struct cntr_entry *entry,
3416 void *context, int vl, int mode, u64 data)
3417{
3418 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3419
3420 return dd->send_egress_err_status_cnt[35];
3421}
3422
3423static u64 access_tx_launch_fifo2_unc_or_parity_err_cnt(
3424 const struct cntr_entry *entry,
3425 void *context, int vl, int mode, u64 data)
3426{
3427 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3428
3429 return dd->send_egress_err_status_cnt[34];
3430}
3431
3432static u64 access_tx_launch_fifo1_unc_or_parity_err_cnt(
3433 const struct cntr_entry *entry,
3434 void *context, int vl, int mode, u64 data)
3435{
3436 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3437
3438 return dd->send_egress_err_status_cnt[33];
3439}
3440
3441static u64 access_tx_launch_fifo0_unc_or_parity_err_cnt(
3442 const struct cntr_entry *entry,
3443 void *context, int vl, int mode, u64 data)
3444{
3445 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3446
3447 return dd->send_egress_err_status_cnt[32];
3448}
3449
3450static u64 access_tx_sdma15_disallowed_packet_err_cnt(
3451 const struct cntr_entry *entry,
3452 void *context, int vl, int mode, u64 data)
3453{
3454 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3455
3456 return dd->send_egress_err_status_cnt[31];
3457}
3458
3459static u64 access_tx_sdma14_disallowed_packet_err_cnt(
3460 const struct cntr_entry *entry,
3461 void *context, int vl, int mode, u64 data)
3462{
3463 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3464
3465 return dd->send_egress_err_status_cnt[30];
3466}
3467
3468static u64 access_tx_sdma13_disallowed_packet_err_cnt(
3469 const struct cntr_entry *entry,
3470 void *context, int vl, int mode, u64 data)
3471{
3472 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3473
3474 return dd->send_egress_err_status_cnt[29];
3475}
3476
3477static u64 access_tx_sdma12_disallowed_packet_err_cnt(
3478 const struct cntr_entry *entry,
3479 void *context, int vl, int mode, u64 data)
3480{
3481 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3482
3483 return dd->send_egress_err_status_cnt[28];
3484}
3485
3486static u64 access_tx_sdma11_disallowed_packet_err_cnt(
3487 const struct cntr_entry *entry,
3488 void *context, int vl, int mode, u64 data)
3489{
3490 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3491
3492 return dd->send_egress_err_status_cnt[27];
3493}
3494
3495static u64 access_tx_sdma10_disallowed_packet_err_cnt(
3496 const struct cntr_entry *entry,
3497 void *context, int vl, int mode, u64 data)
3498{
3499 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3500
3501 return dd->send_egress_err_status_cnt[26];
3502}
3503
3504static u64 access_tx_sdma9_disallowed_packet_err_cnt(
3505 const struct cntr_entry *entry,
3506 void *context, int vl, int mode, u64 data)
3507{
3508 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3509
3510 return dd->send_egress_err_status_cnt[25];
3511}
3512
3513static u64 access_tx_sdma8_disallowed_packet_err_cnt(
3514 const struct cntr_entry *entry,
3515 void *context, int vl, int mode, u64 data)
3516{
3517 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3518
3519 return dd->send_egress_err_status_cnt[24];
3520}
3521
3522static u64 access_tx_sdma7_disallowed_packet_err_cnt(
3523 const struct cntr_entry *entry,
3524 void *context, int vl, int mode, u64 data)
3525{
3526 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3527
3528 return dd->send_egress_err_status_cnt[23];
3529}
3530
3531static u64 access_tx_sdma6_disallowed_packet_err_cnt(
3532 const struct cntr_entry *entry,
3533 void *context, int vl, int mode, u64 data)
3534{
3535 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3536
3537 return dd->send_egress_err_status_cnt[22];
3538}
3539
3540static u64 access_tx_sdma5_disallowed_packet_err_cnt(
3541 const struct cntr_entry *entry,
3542 void *context, int vl, int mode, u64 data)
3543{
3544 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3545
3546 return dd->send_egress_err_status_cnt[21];
3547}
3548
3549static u64 access_tx_sdma4_disallowed_packet_err_cnt(
3550 const struct cntr_entry *entry,
3551 void *context, int vl, int mode, u64 data)
3552{
3553 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3554
3555 return dd->send_egress_err_status_cnt[20];
3556}
3557
3558static u64 access_tx_sdma3_disallowed_packet_err_cnt(
3559 const struct cntr_entry *entry,
3560 void *context, int vl, int mode, u64 data)
3561{
3562 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3563
3564 return dd->send_egress_err_status_cnt[19];
3565}
3566
3567static u64 access_tx_sdma2_disallowed_packet_err_cnt(
3568 const struct cntr_entry *entry,
3569 void *context, int vl, int mode, u64 data)
3570{
3571 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3572
3573 return dd->send_egress_err_status_cnt[18];
3574}
3575
3576static u64 access_tx_sdma1_disallowed_packet_err_cnt(
3577 const struct cntr_entry *entry,
3578 void *context, int vl, int mode, u64 data)
3579{
3580 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3581
3582 return dd->send_egress_err_status_cnt[17];
3583}
3584
3585static u64 access_tx_sdma0_disallowed_packet_err_cnt(
3586 const struct cntr_entry *entry,
3587 void *context, int vl, int mode, u64 data)
3588{
3589 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3590
3591 return dd->send_egress_err_status_cnt[16];
3592}
3593
3594static u64 access_tx_config_parity_err_cnt(const struct cntr_entry *entry,
3595 void *context, int vl, int mode,
3596 u64 data)
3597{
3598 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3599
3600 return dd->send_egress_err_status_cnt[15];
3601}
3602
3603static u64 access_tx_sbrd_ctl_csr_parity_err_cnt(const struct cntr_entry *entry,
3604 void *context, int vl,
3605 int mode, u64 data)
3606{
3607 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3608
3609 return dd->send_egress_err_status_cnt[14];
3610}
3611
3612static u64 access_tx_launch_csr_parity_err_cnt(const struct cntr_entry *entry,
3613 void *context, int vl, int mode,
3614 u64 data)
3615{
3616 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3617
3618 return dd->send_egress_err_status_cnt[13];
3619}
3620
3621static u64 access_tx_illegal_vl_err_cnt(const struct cntr_entry *entry,
3622 void *context, int vl, int mode,
3623 u64 data)
3624{
3625 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3626
3627 return dd->send_egress_err_status_cnt[12];
3628}
3629
3630static u64 access_tx_sbrd_ctl_state_machine_parity_err_cnt(
3631 const struct cntr_entry *entry,
3632 void *context, int vl, int mode, u64 data)
3633{
3634 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3635
3636 return dd->send_egress_err_status_cnt[11];
3637}
3638
3639static u64 access_egress_reserved_10_err_cnt(const struct cntr_entry *entry,
3640 void *context, int vl, int mode,
3641 u64 data)
3642{
3643 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3644
3645 return dd->send_egress_err_status_cnt[10];
3646}
3647
3648static u64 access_egress_reserved_9_err_cnt(const struct cntr_entry *entry,
3649 void *context, int vl, int mode,
3650 u64 data)
3651{
3652 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3653
3654 return dd->send_egress_err_status_cnt[9];
3655}
3656
3657static u64 access_tx_sdma_launch_intf_parity_err_cnt(
3658 const struct cntr_entry *entry,
3659 void *context, int vl, int mode, u64 data)
3660{
3661 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3662
3663 return dd->send_egress_err_status_cnt[8];
3664}
3665
3666static u64 access_tx_pio_launch_intf_parity_err_cnt(
3667 const struct cntr_entry *entry,
3668 void *context, int vl, int mode, u64 data)
3669{
3670 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3671
3672 return dd->send_egress_err_status_cnt[7];
3673}
3674
3675static u64 access_egress_reserved_6_err_cnt(const struct cntr_entry *entry,
3676 void *context, int vl, int mode,
3677 u64 data)
3678{
3679 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3680
3681 return dd->send_egress_err_status_cnt[6];
3682}
3683
3684static u64 access_tx_incorrect_link_state_err_cnt(
3685 const struct cntr_entry *entry,
3686 void *context, int vl, int mode, u64 data)
3687{
3688 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3689
3690 return dd->send_egress_err_status_cnt[5];
3691}
3692
3693static u64 access_tx_linkdown_err_cnt(const struct cntr_entry *entry,
3694 void *context, int vl, int mode,
3695 u64 data)
3696{
3697 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3698
3699 return dd->send_egress_err_status_cnt[4];
3700}
3701
3702static u64 access_tx_egress_fifi_underrun_or_parity_err_cnt(
3703 const struct cntr_entry *entry,
3704 void *context, int vl, int mode, u64 data)
3705{
3706 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3707
3708 return dd->send_egress_err_status_cnt[3];
3709}
3710
3711static u64 access_egress_reserved_2_err_cnt(const struct cntr_entry *entry,
3712 void *context, int vl, int mode,
3713 u64 data)
3714{
3715 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3716
3717 return dd->send_egress_err_status_cnt[2];
3718}
3719
3720static u64 access_tx_pkt_integrity_mem_unc_err_cnt(
3721 const struct cntr_entry *entry,
3722 void *context, int vl, int mode, u64 data)
3723{
3724 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3725
3726 return dd->send_egress_err_status_cnt[1];
3727}
3728
3729static u64 access_tx_pkt_integrity_mem_cor_err_cnt(
3730 const struct cntr_entry *entry,
3731 void *context, int vl, int mode, u64 data)
3732{
3733 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3734
3735 return dd->send_egress_err_status_cnt[0];
3736}
3737
3738/*
3739 * Software counters corresponding to each of the
3740 * error status bits within SendErrStatus
3741 */
3742static u64 access_send_csr_write_bad_addr_err_cnt(
3743 const struct cntr_entry *entry,
3744 void *context, int vl, int mode, u64 data)
3745{
3746 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3747
3748 return dd->send_err_status_cnt[2];
3749}
3750
3751static u64 access_send_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
3752 void *context, int vl,
3753 int mode, u64 data)
3754{
3755 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3756
3757 return dd->send_err_status_cnt[1];
3758}
3759
3760static u64 access_send_csr_parity_cnt(const struct cntr_entry *entry,
3761 void *context, int vl, int mode,
3762 u64 data)
3763{
3764 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3765
3766 return dd->send_err_status_cnt[0];
3767}
3768
3769/*
3770 * Software counters corresponding to each of the
3771 * error status bits within SendCtxtErrStatus
3772 */
3773static u64 access_pio_write_out_of_bounds_err_cnt(
3774 const struct cntr_entry *entry,
3775 void *context, int vl, int mode, u64 data)
3776{
3777 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3778
3779 return dd->sw_ctxt_err_status_cnt[4];
3780}
3781
3782static u64 access_pio_write_overflow_err_cnt(const struct cntr_entry *entry,
3783 void *context, int vl, int mode,
3784 u64 data)
3785{
3786 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3787
3788 return dd->sw_ctxt_err_status_cnt[3];
3789}
3790
3791static u64 access_pio_write_crosses_boundary_err_cnt(
3792 const struct cntr_entry *entry,
3793 void *context, int vl, int mode, u64 data)
3794{
3795 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3796
3797 return dd->sw_ctxt_err_status_cnt[2];
3798}
3799
3800static u64 access_pio_disallowed_packet_err_cnt(const struct cntr_entry *entry,
3801 void *context, int vl,
3802 int mode, u64 data)
3803{
3804 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3805
3806 return dd->sw_ctxt_err_status_cnt[1];
3807}
3808
3809static u64 access_pio_inconsistent_sop_err_cnt(const struct cntr_entry *entry,
3810 void *context, int vl, int mode,
3811 u64 data)
3812{
3813 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3814
3815 return dd->sw_ctxt_err_status_cnt[0];
3816}
3817
3818/*
3819 * Software counters corresponding to each of the
3820 * error status bits within SendDmaEngErrStatus
3821 */
3822static u64 access_sdma_header_request_fifo_cor_err_cnt(
3823 const struct cntr_entry *entry,
3824 void *context, int vl, int mode, u64 data)
3825{
3826 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3827
3828 return dd->sw_send_dma_eng_err_status_cnt[23];
3829}
3830
3831static u64 access_sdma_header_storage_cor_err_cnt(
3832 const struct cntr_entry *entry,
3833 void *context, int vl, int mode, u64 data)
3834{
3835 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3836
3837 return dd->sw_send_dma_eng_err_status_cnt[22];
3838}
3839
3840static u64 access_sdma_packet_tracking_cor_err_cnt(
3841 const struct cntr_entry *entry,
3842 void *context, int vl, int mode, u64 data)
3843{
3844 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3845
3846 return dd->sw_send_dma_eng_err_status_cnt[21];
3847}
3848
3849static u64 access_sdma_assembly_cor_err_cnt(const struct cntr_entry *entry,
3850 void *context, int vl, int mode,
3851 u64 data)
3852{
3853 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3854
3855 return dd->sw_send_dma_eng_err_status_cnt[20];
3856}
3857
3858static u64 access_sdma_desc_table_cor_err_cnt(const struct cntr_entry *entry,
3859 void *context, int vl, int mode,
3860 u64 data)
3861{
3862 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3863
3864 return dd->sw_send_dma_eng_err_status_cnt[19];
3865}
3866
3867static u64 access_sdma_header_request_fifo_unc_err_cnt(
3868 const struct cntr_entry *entry,
3869 void *context, int vl, int mode, u64 data)
3870{
3871 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3872
3873 return dd->sw_send_dma_eng_err_status_cnt[18];
3874}
3875
3876static u64 access_sdma_header_storage_unc_err_cnt(
3877 const struct cntr_entry *entry,
3878 void *context, int vl, int mode, u64 data)
3879{
3880 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3881
3882 return dd->sw_send_dma_eng_err_status_cnt[17];
3883}
3884
3885static u64 access_sdma_packet_tracking_unc_err_cnt(
3886 const struct cntr_entry *entry,
3887 void *context, int vl, int mode, u64 data)
3888{
3889 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3890
3891 return dd->sw_send_dma_eng_err_status_cnt[16];
3892}
3893
3894static u64 access_sdma_assembly_unc_err_cnt(const struct cntr_entry *entry,
3895 void *context, int vl, int mode,
3896 u64 data)
3897{
3898 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3899
3900 return dd->sw_send_dma_eng_err_status_cnt[15];
3901}
3902
3903static u64 access_sdma_desc_table_unc_err_cnt(const struct cntr_entry *entry,
3904 void *context, int vl, int mode,
3905 u64 data)
3906{
3907 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3908
3909 return dd->sw_send_dma_eng_err_status_cnt[14];
3910}
3911
3912static u64 access_sdma_timeout_err_cnt(const struct cntr_entry *entry,
3913 void *context, int vl, int mode,
3914 u64 data)
3915{
3916 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3917
3918 return dd->sw_send_dma_eng_err_status_cnt[13];
3919}
3920
3921static u64 access_sdma_header_length_err_cnt(const struct cntr_entry *entry,
3922 void *context, int vl, int mode,
3923 u64 data)
3924{
3925 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3926
3927 return dd->sw_send_dma_eng_err_status_cnt[12];
3928}
3929
3930static u64 access_sdma_header_address_err_cnt(const struct cntr_entry *entry,
3931 void *context, int vl, int mode,
3932 u64 data)
3933{
3934 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3935
3936 return dd->sw_send_dma_eng_err_status_cnt[11];
3937}
3938
3939static u64 access_sdma_header_select_err_cnt(const struct cntr_entry *entry,
3940 void *context, int vl, int mode,
3941 u64 data)
3942{
3943 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3944
3945 return dd->sw_send_dma_eng_err_status_cnt[10];
3946}
3947
3948static u64 access_sdma_reserved_9_err_cnt(const struct cntr_entry *entry,
3949 void *context, int vl, int mode,
3950 u64 data)
3951{
3952 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3953
3954 return dd->sw_send_dma_eng_err_status_cnt[9];
3955}
3956
3957static u64 access_sdma_packet_desc_overflow_err_cnt(
3958 const struct cntr_entry *entry,
3959 void *context, int vl, int mode, u64 data)
3960{
3961 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3962
3963 return dd->sw_send_dma_eng_err_status_cnt[8];
3964}
3965
3966static u64 access_sdma_length_mismatch_err_cnt(const struct cntr_entry *entry,
3967 void *context, int vl,
3968 int mode, u64 data)
3969{
3970 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3971
3972 return dd->sw_send_dma_eng_err_status_cnt[7];
3973}
3974
3975static u64 access_sdma_halt_err_cnt(const struct cntr_entry *entry,
3976 void *context, int vl, int mode, u64 data)
3977{
3978 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3979
3980 return dd->sw_send_dma_eng_err_status_cnt[6];
3981}
3982
3983static u64 access_sdma_mem_read_err_cnt(const struct cntr_entry *entry,
3984 void *context, int vl, int mode,
3985 u64 data)
3986{
3987 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3988
3989 return dd->sw_send_dma_eng_err_status_cnt[5];
3990}
3991
3992static u64 access_sdma_first_desc_err_cnt(const struct cntr_entry *entry,
3993 void *context, int vl, int mode,
3994 u64 data)
3995{
3996 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3997
3998 return dd->sw_send_dma_eng_err_status_cnt[4];
3999}
4000
4001static u64 access_sdma_tail_out_of_bounds_err_cnt(
4002 const struct cntr_entry *entry,
4003 void *context, int vl, int mode, u64 data)
4004{
4005 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4006
4007 return dd->sw_send_dma_eng_err_status_cnt[3];
4008}
4009
4010static u64 access_sdma_too_long_err_cnt(const struct cntr_entry *entry,
4011 void *context, int vl, int mode,
4012 u64 data)
4013{
4014 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4015
4016 return dd->sw_send_dma_eng_err_status_cnt[2];
4017}
4018
4019static u64 access_sdma_gen_mismatch_err_cnt(const struct cntr_entry *entry,
4020 void *context, int vl, int mode,
4021 u64 data)
4022{
4023 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4024
4025 return dd->sw_send_dma_eng_err_status_cnt[1];
4026}
4027
4028static u64 access_sdma_wrong_dw_err_cnt(const struct cntr_entry *entry,
4029 void *context, int vl, int mode,
4030 u64 data)
4031{
4032 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4033
4034 return dd->sw_send_dma_eng_err_status_cnt[0];
4035}
4036
Jakub Pawlak2b719042016-07-01 16:01:22 -07004037static u64 access_dc_rcv_err_cnt(const struct cntr_entry *entry,
4038 void *context, int vl, int mode,
4039 u64 data)
4040{
4041 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4042
4043 u64 val = 0;
4044 u64 csr = entry->csr;
4045
4046 val = read_write_csr(dd, csr, mode, data);
4047 if (mode == CNTR_MODE_R) {
4048 val = val > CNTR_MAX - dd->sw_rcv_bypass_packet_errors ?
4049 CNTR_MAX : val + dd->sw_rcv_bypass_packet_errors;
4050 } else if (mode == CNTR_MODE_W) {
4051 dd->sw_rcv_bypass_packet_errors = 0;
4052 } else {
4053 dd_dev_err(dd, "Invalid cntr register access mode");
4054 return 0;
4055 }
4056 return val;
4057}
4058
Mike Marciniszyn77241052015-07-30 15:17:43 -04004059#define def_access_sw_cpu(cntr) \
4060static u64 access_sw_cpu_##cntr(const struct cntr_entry *entry, \
4061 void *context, int vl, int mode, u64 data) \
4062{ \
4063 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004064 return read_write_cpu(ppd->dd, &ppd->ibport_data.rvp.z_ ##cntr, \
4065 ppd->ibport_data.rvp.cntr, vl, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004066 mode, data); \
4067}
4068
4069def_access_sw_cpu(rc_acks);
4070def_access_sw_cpu(rc_qacks);
4071def_access_sw_cpu(rc_delayed_comp);
4072
4073#define def_access_ibp_counter(cntr) \
4074static u64 access_ibp_##cntr(const struct cntr_entry *entry, \
4075 void *context, int vl, int mode, u64 data) \
4076{ \
4077 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
4078 \
4079 if (vl != CNTR_INVALID_VL) \
4080 return 0; \
4081 \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004082 return read_write_sw(ppd->dd, &ppd->ibport_data.rvp.n_ ##cntr, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004083 mode, data); \
4084}
4085
4086def_access_ibp_counter(loop_pkts);
4087def_access_ibp_counter(rc_resends);
4088def_access_ibp_counter(rnr_naks);
4089def_access_ibp_counter(other_naks);
4090def_access_ibp_counter(rc_timeouts);
4091def_access_ibp_counter(pkt_drops);
4092def_access_ibp_counter(dmawait);
4093def_access_ibp_counter(rc_seqnak);
4094def_access_ibp_counter(rc_dupreq);
4095def_access_ibp_counter(rdma_seq);
4096def_access_ibp_counter(unaligned);
4097def_access_ibp_counter(seq_naks);
4098
4099static struct cntr_entry dev_cntrs[DEV_CNTR_LAST] = {
4100[C_RCV_OVF] = RXE32_DEV_CNTR_ELEM(RcvOverflow, RCV_BUF_OVFL_CNT, CNTR_SYNTH),
4101[C_RX_TID_FULL] = RXE32_DEV_CNTR_ELEM(RxTIDFullEr, RCV_TID_FULL_ERR_CNT,
4102 CNTR_NORMAL),
4103[C_RX_TID_INVALID] = RXE32_DEV_CNTR_ELEM(RxTIDInvalid, RCV_TID_VALID_ERR_CNT,
4104 CNTR_NORMAL),
4105[C_RX_TID_FLGMS] = RXE32_DEV_CNTR_ELEM(RxTidFLGMs,
4106 RCV_TID_FLOW_GEN_MISMATCH_CNT,
4107 CNTR_NORMAL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004108[C_RX_CTX_EGRS] = RXE32_DEV_CNTR_ELEM(RxCtxEgrS, RCV_CONTEXT_EGR_STALL,
4109 CNTR_NORMAL),
4110[C_RCV_TID_FLSMS] = RXE32_DEV_CNTR_ELEM(RxTidFLSMs,
4111 RCV_TID_FLOW_SEQ_MISMATCH_CNT, CNTR_NORMAL),
4112[C_CCE_PCI_CR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciCrSt,
4113 CCE_PCIE_POSTED_CRDT_STALL_CNT, CNTR_NORMAL),
4114[C_CCE_PCI_TR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciTrSt, CCE_PCIE_TRGT_STALL_CNT,
4115 CNTR_NORMAL),
4116[C_CCE_PIO_WR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePioWrSt, CCE_PIO_WR_STALL_CNT,
4117 CNTR_NORMAL),
4118[C_CCE_ERR_INT] = CCE_INT_DEV_CNTR_ELEM(CceErrInt, CCE_ERR_INT_CNT,
4119 CNTR_NORMAL),
4120[C_CCE_SDMA_INT] = CCE_INT_DEV_CNTR_ELEM(CceSdmaInt, CCE_SDMA_INT_CNT,
4121 CNTR_NORMAL),
4122[C_CCE_MISC_INT] = CCE_INT_DEV_CNTR_ELEM(CceMiscInt, CCE_MISC_INT_CNT,
4123 CNTR_NORMAL),
4124[C_CCE_RCV_AV_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvAvInt, CCE_RCV_AVAIL_INT_CNT,
4125 CNTR_NORMAL),
4126[C_CCE_RCV_URG_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvUrgInt,
4127 CCE_RCV_URGENT_INT_CNT, CNTR_NORMAL),
4128[C_CCE_SEND_CR_INT] = CCE_INT_DEV_CNTR_ELEM(CceSndCrInt,
4129 CCE_SEND_CREDIT_INT_CNT, CNTR_NORMAL),
4130[C_DC_UNC_ERR] = DC_PERF_CNTR(DcUnctblErr, DCC_ERR_UNCORRECTABLE_CNT,
4131 CNTR_SYNTH),
Jakub Pawlak2b719042016-07-01 16:01:22 -07004132[C_DC_RCV_ERR] = CNTR_ELEM("DcRecvErr", DCC_ERR_PORTRCV_ERR_CNT, 0, CNTR_SYNTH,
4133 access_dc_rcv_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004134[C_DC_FM_CFG_ERR] = DC_PERF_CNTR(DcFmCfgErr, DCC_ERR_FMCONFIG_ERR_CNT,
4135 CNTR_SYNTH),
4136[C_DC_RMT_PHY_ERR] = DC_PERF_CNTR(DcRmtPhyErr, DCC_ERR_RCVREMOTE_PHY_ERR_CNT,
4137 CNTR_SYNTH),
4138[C_DC_DROPPED_PKT] = DC_PERF_CNTR(DcDroppedPkt, DCC_ERR_DROPPED_PKT_CNT,
4139 CNTR_SYNTH),
4140[C_DC_MC_XMIT_PKTS] = DC_PERF_CNTR(DcMcXmitPkts,
4141 DCC_PRF_PORT_XMIT_MULTICAST_CNT, CNTR_SYNTH),
4142[C_DC_MC_RCV_PKTS] = DC_PERF_CNTR(DcMcRcvPkts,
4143 DCC_PRF_PORT_RCV_MULTICAST_PKT_CNT,
4144 CNTR_SYNTH),
4145[C_DC_XMIT_CERR] = DC_PERF_CNTR(DcXmitCorr,
4146 DCC_PRF_PORT_XMIT_CORRECTABLE_CNT, CNTR_SYNTH),
4147[C_DC_RCV_CERR] = DC_PERF_CNTR(DcRcvCorrCnt, DCC_PRF_PORT_RCV_CORRECTABLE_CNT,
4148 CNTR_SYNTH),
4149[C_DC_RCV_FCC] = DC_PERF_CNTR(DcRxFCntl, DCC_PRF_RX_FLOW_CRTL_CNT,
4150 CNTR_SYNTH),
4151[C_DC_XMIT_FCC] = DC_PERF_CNTR(DcXmitFCntl, DCC_PRF_TX_FLOW_CRTL_CNT,
4152 CNTR_SYNTH),
4153[C_DC_XMIT_FLITS] = DC_PERF_CNTR(DcXmitFlits, DCC_PRF_PORT_XMIT_DATA_CNT,
4154 CNTR_SYNTH),
4155[C_DC_RCV_FLITS] = DC_PERF_CNTR(DcRcvFlits, DCC_PRF_PORT_RCV_DATA_CNT,
4156 CNTR_SYNTH),
4157[C_DC_XMIT_PKTS] = DC_PERF_CNTR(DcXmitPkts, DCC_PRF_PORT_XMIT_PKTS_CNT,
4158 CNTR_SYNTH),
4159[C_DC_RCV_PKTS] = DC_PERF_CNTR(DcRcvPkts, DCC_PRF_PORT_RCV_PKTS_CNT,
4160 CNTR_SYNTH),
4161[C_DC_RX_FLIT_VL] = DC_PERF_CNTR(DcRxFlitVl, DCC_PRF_PORT_VL_RCV_DATA_CNT,
4162 CNTR_SYNTH | CNTR_VL),
4163[C_DC_RX_PKT_VL] = DC_PERF_CNTR(DcRxPktVl, DCC_PRF_PORT_VL_RCV_PKTS_CNT,
4164 CNTR_SYNTH | CNTR_VL),
4165[C_DC_RCV_FCN] = DC_PERF_CNTR(DcRcvFcn, DCC_PRF_PORT_RCV_FECN_CNT, CNTR_SYNTH),
4166[C_DC_RCV_FCN_VL] = DC_PERF_CNTR(DcRcvFcnVl, DCC_PRF_PORT_VL_RCV_FECN_CNT,
4167 CNTR_SYNTH | CNTR_VL),
4168[C_DC_RCV_BCN] = DC_PERF_CNTR(DcRcvBcn, DCC_PRF_PORT_RCV_BECN_CNT, CNTR_SYNTH),
4169[C_DC_RCV_BCN_VL] = DC_PERF_CNTR(DcRcvBcnVl, DCC_PRF_PORT_VL_RCV_BECN_CNT,
4170 CNTR_SYNTH | CNTR_VL),
4171[C_DC_RCV_BBL] = DC_PERF_CNTR(DcRcvBbl, DCC_PRF_PORT_RCV_BUBBLE_CNT,
4172 CNTR_SYNTH),
4173[C_DC_RCV_BBL_VL] = DC_PERF_CNTR(DcRcvBblVl, DCC_PRF_PORT_VL_RCV_BUBBLE_CNT,
4174 CNTR_SYNTH | CNTR_VL),
4175[C_DC_MARK_FECN] = DC_PERF_CNTR(DcMarkFcn, DCC_PRF_PORT_MARK_FECN_CNT,
4176 CNTR_SYNTH),
4177[C_DC_MARK_FECN_VL] = DC_PERF_CNTR(DcMarkFcnVl, DCC_PRF_PORT_VL_MARK_FECN_CNT,
4178 CNTR_SYNTH | CNTR_VL),
4179[C_DC_TOTAL_CRC] =
4180 DC_PERF_CNTR_LCB(DcTotCrc, DC_LCB_ERR_INFO_TOTAL_CRC_ERR,
4181 CNTR_SYNTH),
4182[C_DC_CRC_LN0] = DC_PERF_CNTR_LCB(DcCrcLn0, DC_LCB_ERR_INFO_CRC_ERR_LN0,
4183 CNTR_SYNTH),
4184[C_DC_CRC_LN1] = DC_PERF_CNTR_LCB(DcCrcLn1, DC_LCB_ERR_INFO_CRC_ERR_LN1,
4185 CNTR_SYNTH),
4186[C_DC_CRC_LN2] = DC_PERF_CNTR_LCB(DcCrcLn2, DC_LCB_ERR_INFO_CRC_ERR_LN2,
4187 CNTR_SYNTH),
4188[C_DC_CRC_LN3] = DC_PERF_CNTR_LCB(DcCrcLn3, DC_LCB_ERR_INFO_CRC_ERR_LN3,
4189 CNTR_SYNTH),
4190[C_DC_CRC_MULT_LN] =
4191 DC_PERF_CNTR_LCB(DcMultLn, DC_LCB_ERR_INFO_CRC_ERR_MULTI_LN,
4192 CNTR_SYNTH),
4193[C_DC_TX_REPLAY] = DC_PERF_CNTR_LCB(DcTxReplay, DC_LCB_ERR_INFO_TX_REPLAY_CNT,
4194 CNTR_SYNTH),
4195[C_DC_RX_REPLAY] = DC_PERF_CNTR_LCB(DcRxReplay, DC_LCB_ERR_INFO_RX_REPLAY_CNT,
4196 CNTR_SYNTH),
4197[C_DC_SEQ_CRC_CNT] =
4198 DC_PERF_CNTR_LCB(DcLinkSeqCrc, DC_LCB_ERR_INFO_SEQ_CRC_CNT,
4199 CNTR_SYNTH),
4200[C_DC_ESC0_ONLY_CNT] =
4201 DC_PERF_CNTR_LCB(DcEsc0, DC_LCB_ERR_INFO_ESCAPE_0_ONLY_CNT,
4202 CNTR_SYNTH),
4203[C_DC_ESC0_PLUS1_CNT] =
4204 DC_PERF_CNTR_LCB(DcEsc1, DC_LCB_ERR_INFO_ESCAPE_0_PLUS1_CNT,
4205 CNTR_SYNTH),
4206[C_DC_ESC0_PLUS2_CNT] =
4207 DC_PERF_CNTR_LCB(DcEsc0Plus2, DC_LCB_ERR_INFO_ESCAPE_0_PLUS2_CNT,
4208 CNTR_SYNTH),
4209[C_DC_REINIT_FROM_PEER_CNT] =
4210 DC_PERF_CNTR_LCB(DcReinitPeer, DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT,
4211 CNTR_SYNTH),
4212[C_DC_SBE_CNT] = DC_PERF_CNTR_LCB(DcSbe, DC_LCB_ERR_INFO_SBE_CNT,
4213 CNTR_SYNTH),
4214[C_DC_MISC_FLG_CNT] =
4215 DC_PERF_CNTR_LCB(DcMiscFlg, DC_LCB_ERR_INFO_MISC_FLG_CNT,
4216 CNTR_SYNTH),
4217[C_DC_PRF_GOOD_LTP_CNT] =
4218 DC_PERF_CNTR_LCB(DcGoodLTP, DC_LCB_PRF_GOOD_LTP_CNT, CNTR_SYNTH),
4219[C_DC_PRF_ACCEPTED_LTP_CNT] =
4220 DC_PERF_CNTR_LCB(DcAccLTP, DC_LCB_PRF_ACCEPTED_LTP_CNT,
4221 CNTR_SYNTH),
4222[C_DC_PRF_RX_FLIT_CNT] =
4223 DC_PERF_CNTR_LCB(DcPrfRxFlit, DC_LCB_PRF_RX_FLIT_CNT, CNTR_SYNTH),
4224[C_DC_PRF_TX_FLIT_CNT] =
4225 DC_PERF_CNTR_LCB(DcPrfTxFlit, DC_LCB_PRF_TX_FLIT_CNT, CNTR_SYNTH),
4226[C_DC_PRF_CLK_CNTR] =
4227 DC_PERF_CNTR_LCB(DcPrfClk, DC_LCB_PRF_CLK_CNTR, CNTR_SYNTH),
4228[C_DC_PG_DBG_FLIT_CRDTS_CNT] =
4229 DC_PERF_CNTR_LCB(DcFltCrdts, DC_LCB_PG_DBG_FLIT_CRDTS_CNT, CNTR_SYNTH),
4230[C_DC_PG_STS_PAUSE_COMPLETE_CNT] =
4231 DC_PERF_CNTR_LCB(DcPauseComp, DC_LCB_PG_STS_PAUSE_COMPLETE_CNT,
4232 CNTR_SYNTH),
4233[C_DC_PG_STS_TX_SBE_CNT] =
4234 DC_PERF_CNTR_LCB(DcStsTxSbe, DC_LCB_PG_STS_TX_SBE_CNT, CNTR_SYNTH),
4235[C_DC_PG_STS_TX_MBE_CNT] =
4236 DC_PERF_CNTR_LCB(DcStsTxMbe, DC_LCB_PG_STS_TX_MBE_CNT,
4237 CNTR_SYNTH),
4238[C_SW_CPU_INTR] = CNTR_ELEM("Intr", 0, 0, CNTR_NORMAL,
4239 access_sw_cpu_intr),
4240[C_SW_CPU_RCV_LIM] = CNTR_ELEM("RcvLimit", 0, 0, CNTR_NORMAL,
4241 access_sw_cpu_rcv_limit),
4242[C_SW_VTX_WAIT] = CNTR_ELEM("vTxWait", 0, 0, CNTR_NORMAL,
4243 access_sw_vtx_wait),
4244[C_SW_PIO_WAIT] = CNTR_ELEM("PioWait", 0, 0, CNTR_NORMAL,
4245 access_sw_pio_wait),
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08004246[C_SW_PIO_DRAIN] = CNTR_ELEM("PioDrain", 0, 0, CNTR_NORMAL,
4247 access_sw_pio_drain),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004248[C_SW_KMEM_WAIT] = CNTR_ELEM("KmemWait", 0, 0, CNTR_NORMAL,
4249 access_sw_kmem_wait),
Dean Luickb4219222015-10-26 10:28:35 -04004250[C_SW_SEND_SCHED] = CNTR_ELEM("SendSched", 0, 0, CNTR_NORMAL,
4251 access_sw_send_schedule),
Vennila Megavannana699c6c2016-01-11 18:30:56 -05004252[C_SDMA_DESC_FETCHED_CNT] = CNTR_ELEM("SDEDscFdCn",
4253 SEND_DMA_DESC_FETCHED_CNT, 0,
4254 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4255 dev_access_u32_csr),
4256[C_SDMA_INT_CNT] = CNTR_ELEM("SDMAInt", 0, 0,
4257 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4258 access_sde_int_cnt),
4259[C_SDMA_ERR_CNT] = CNTR_ELEM("SDMAErrCt", 0, 0,
4260 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4261 access_sde_err_cnt),
4262[C_SDMA_IDLE_INT_CNT] = CNTR_ELEM("SDMAIdInt", 0, 0,
4263 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4264 access_sde_idle_int_cnt),
4265[C_SDMA_PROGRESS_INT_CNT] = CNTR_ELEM("SDMAPrIntCn", 0, 0,
4266 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4267 access_sde_progress_int_cnt),
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05004268/* MISC_ERR_STATUS */
4269[C_MISC_PLL_LOCK_FAIL_ERR] = CNTR_ELEM("MISC_PLL_LOCK_FAIL_ERR", 0, 0,
4270 CNTR_NORMAL,
4271 access_misc_pll_lock_fail_err_cnt),
4272[C_MISC_MBIST_FAIL_ERR] = CNTR_ELEM("MISC_MBIST_FAIL_ERR", 0, 0,
4273 CNTR_NORMAL,
4274 access_misc_mbist_fail_err_cnt),
4275[C_MISC_INVALID_EEP_CMD_ERR] = CNTR_ELEM("MISC_INVALID_EEP_CMD_ERR", 0, 0,
4276 CNTR_NORMAL,
4277 access_misc_invalid_eep_cmd_err_cnt),
4278[C_MISC_EFUSE_DONE_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_DONE_PARITY_ERR", 0, 0,
4279 CNTR_NORMAL,
4280 access_misc_efuse_done_parity_err_cnt),
4281[C_MISC_EFUSE_WRITE_ERR] = CNTR_ELEM("MISC_EFUSE_WRITE_ERR", 0, 0,
4282 CNTR_NORMAL,
4283 access_misc_efuse_write_err_cnt),
4284[C_MISC_EFUSE_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_EFUSE_READ_BAD_ADDR_ERR", 0,
4285 0, CNTR_NORMAL,
4286 access_misc_efuse_read_bad_addr_err_cnt),
4287[C_MISC_EFUSE_CSR_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_CSR_PARITY_ERR", 0, 0,
4288 CNTR_NORMAL,
4289 access_misc_efuse_csr_parity_err_cnt),
4290[C_MISC_FW_AUTH_FAILED_ERR] = CNTR_ELEM("MISC_FW_AUTH_FAILED_ERR", 0, 0,
4291 CNTR_NORMAL,
4292 access_misc_fw_auth_failed_err_cnt),
4293[C_MISC_KEY_MISMATCH_ERR] = CNTR_ELEM("MISC_KEY_MISMATCH_ERR", 0, 0,
4294 CNTR_NORMAL,
4295 access_misc_key_mismatch_err_cnt),
4296[C_MISC_SBUS_WRITE_FAILED_ERR] = CNTR_ELEM("MISC_SBUS_WRITE_FAILED_ERR", 0, 0,
4297 CNTR_NORMAL,
4298 access_misc_sbus_write_failed_err_cnt),
4299[C_MISC_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_WRITE_BAD_ADDR_ERR", 0, 0,
4300 CNTR_NORMAL,
4301 access_misc_csr_write_bad_addr_err_cnt),
4302[C_MISC_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_READ_BAD_ADDR_ERR", 0, 0,
4303 CNTR_NORMAL,
4304 access_misc_csr_read_bad_addr_err_cnt),
4305[C_MISC_CSR_PARITY_ERR] = CNTR_ELEM("MISC_CSR_PARITY_ERR", 0, 0,
4306 CNTR_NORMAL,
4307 access_misc_csr_parity_err_cnt),
4308/* CceErrStatus */
4309[C_CCE_ERR_STATUS_AGGREGATED_CNT] = CNTR_ELEM("CceErrStatusAggregatedCnt", 0, 0,
4310 CNTR_NORMAL,
4311 access_sw_cce_err_status_aggregated_cnt),
4312[C_CCE_MSIX_CSR_PARITY_ERR] = CNTR_ELEM("CceMsixCsrParityErr", 0, 0,
4313 CNTR_NORMAL,
4314 access_cce_msix_csr_parity_err_cnt),
4315[C_CCE_INT_MAP_UNC_ERR] = CNTR_ELEM("CceIntMapUncErr", 0, 0,
4316 CNTR_NORMAL,
4317 access_cce_int_map_unc_err_cnt),
4318[C_CCE_INT_MAP_COR_ERR] = CNTR_ELEM("CceIntMapCorErr", 0, 0,
4319 CNTR_NORMAL,
4320 access_cce_int_map_cor_err_cnt),
4321[C_CCE_MSIX_TABLE_UNC_ERR] = CNTR_ELEM("CceMsixTableUncErr", 0, 0,
4322 CNTR_NORMAL,
4323 access_cce_msix_table_unc_err_cnt),
4324[C_CCE_MSIX_TABLE_COR_ERR] = CNTR_ELEM("CceMsixTableCorErr", 0, 0,
4325 CNTR_NORMAL,
4326 access_cce_msix_table_cor_err_cnt),
4327[C_CCE_RXDMA_CONV_FIFO_PARITY_ERR] = CNTR_ELEM("CceRxdmaConvFifoParityErr", 0,
4328 0, CNTR_NORMAL,
4329 access_cce_rxdma_conv_fifo_parity_err_cnt),
4330[C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceRcplAsyncFifoParityErr", 0,
4331 0, CNTR_NORMAL,
4332 access_cce_rcpl_async_fifo_parity_err_cnt),
4333[C_CCE_SEG_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceSegWriteBadAddrErr", 0, 0,
4334 CNTR_NORMAL,
4335 access_cce_seg_write_bad_addr_err_cnt),
4336[C_CCE_SEG_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceSegReadBadAddrErr", 0, 0,
4337 CNTR_NORMAL,
4338 access_cce_seg_read_bad_addr_err_cnt),
4339[C_LA_TRIGGERED] = CNTR_ELEM("Cce LATriggered", 0, 0,
4340 CNTR_NORMAL,
4341 access_la_triggered_cnt),
4342[C_CCE_TRGT_CPL_TIMEOUT_ERR] = CNTR_ELEM("CceTrgtCplTimeoutErr", 0, 0,
4343 CNTR_NORMAL,
4344 access_cce_trgt_cpl_timeout_err_cnt),
4345[C_PCIC_RECEIVE_PARITY_ERR] = CNTR_ELEM("PcicReceiveParityErr", 0, 0,
4346 CNTR_NORMAL,
4347 access_pcic_receive_parity_err_cnt),
4348[C_PCIC_TRANSMIT_BACK_PARITY_ERR] = CNTR_ELEM("PcicTransmitBackParityErr", 0, 0,
4349 CNTR_NORMAL,
4350 access_pcic_transmit_back_parity_err_cnt),
4351[C_PCIC_TRANSMIT_FRONT_PARITY_ERR] = CNTR_ELEM("PcicTransmitFrontParityErr", 0,
4352 0, CNTR_NORMAL,
4353 access_pcic_transmit_front_parity_err_cnt),
4354[C_PCIC_CPL_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicCplDatQUncErr", 0, 0,
4355 CNTR_NORMAL,
4356 access_pcic_cpl_dat_q_unc_err_cnt),
4357[C_PCIC_CPL_HD_Q_UNC_ERR] = CNTR_ELEM("PcicCplHdQUncErr", 0, 0,
4358 CNTR_NORMAL,
4359 access_pcic_cpl_hd_q_unc_err_cnt),
4360[C_PCIC_POST_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicPostDatQUncErr", 0, 0,
4361 CNTR_NORMAL,
4362 access_pcic_post_dat_q_unc_err_cnt),
4363[C_PCIC_POST_HD_Q_UNC_ERR] = CNTR_ELEM("PcicPostHdQUncErr", 0, 0,
4364 CNTR_NORMAL,
4365 access_pcic_post_hd_q_unc_err_cnt),
4366[C_PCIC_RETRY_SOT_MEM_UNC_ERR] = CNTR_ELEM("PcicRetrySotMemUncErr", 0, 0,
4367 CNTR_NORMAL,
4368 access_pcic_retry_sot_mem_unc_err_cnt),
4369[C_PCIC_RETRY_MEM_UNC_ERR] = CNTR_ELEM("PcicRetryMemUncErr", 0, 0,
4370 CNTR_NORMAL,
4371 access_pcic_retry_mem_unc_err),
4372[C_PCIC_N_POST_DAT_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostDatQParityErr", 0, 0,
4373 CNTR_NORMAL,
4374 access_pcic_n_post_dat_q_parity_err_cnt),
4375[C_PCIC_N_POST_H_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostHQParityErr", 0, 0,
4376 CNTR_NORMAL,
4377 access_pcic_n_post_h_q_parity_err_cnt),
4378[C_PCIC_CPL_DAT_Q_COR_ERR] = CNTR_ELEM("PcicCplDatQCorErr", 0, 0,
4379 CNTR_NORMAL,
4380 access_pcic_cpl_dat_q_cor_err_cnt),
4381[C_PCIC_CPL_HD_Q_COR_ERR] = CNTR_ELEM("PcicCplHdQCorErr", 0, 0,
4382 CNTR_NORMAL,
4383 access_pcic_cpl_hd_q_cor_err_cnt),
4384[C_PCIC_POST_DAT_Q_COR_ERR] = CNTR_ELEM("PcicPostDatQCorErr", 0, 0,
4385 CNTR_NORMAL,
4386 access_pcic_post_dat_q_cor_err_cnt),
4387[C_PCIC_POST_HD_Q_COR_ERR] = CNTR_ELEM("PcicPostHdQCorErr", 0, 0,
4388 CNTR_NORMAL,
4389 access_pcic_post_hd_q_cor_err_cnt),
4390[C_PCIC_RETRY_SOT_MEM_COR_ERR] = CNTR_ELEM("PcicRetrySotMemCorErr", 0, 0,
4391 CNTR_NORMAL,
4392 access_pcic_retry_sot_mem_cor_err_cnt),
4393[C_PCIC_RETRY_MEM_COR_ERR] = CNTR_ELEM("PcicRetryMemCorErr", 0, 0,
4394 CNTR_NORMAL,
4395 access_pcic_retry_mem_cor_err_cnt),
4396[C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR] = CNTR_ELEM(
4397 "CceCli1AsyncFifoDbgParityError", 0, 0,
4398 CNTR_NORMAL,
4399 access_cce_cli1_async_fifo_dbg_parity_err_cnt),
4400[C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR] = CNTR_ELEM(
4401 "CceCli1AsyncFifoRxdmaParityError", 0, 0,
4402 CNTR_NORMAL,
4403 access_cce_cli1_async_fifo_rxdma_parity_err_cnt
4404 ),
4405[C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR] = CNTR_ELEM(
4406 "CceCli1AsyncFifoSdmaHdParityErr", 0, 0,
4407 CNTR_NORMAL,
4408 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt),
4409[C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR] = CNTR_ELEM(
4410 "CceCli1AsyncFifoPioCrdtParityErr", 0, 0,
4411 CNTR_NORMAL,
4412 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt),
4413[C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceCli2AsyncFifoParityErr", 0,
4414 0, CNTR_NORMAL,
4415 access_cce_cli2_async_fifo_parity_err_cnt),
4416[C_CCE_CSR_CFG_BUS_PARITY_ERR] = CNTR_ELEM("CceCsrCfgBusParityErr", 0, 0,
4417 CNTR_NORMAL,
4418 access_cce_csr_cfg_bus_parity_err_cnt),
4419[C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR] = CNTR_ELEM("CceCli0AsyncFifoParityErr", 0,
4420 0, CNTR_NORMAL,
4421 access_cce_cli0_async_fifo_parity_err_cnt),
4422[C_CCE_RSPD_DATA_PARITY_ERR] = CNTR_ELEM("CceRspdDataParityErr", 0, 0,
4423 CNTR_NORMAL,
4424 access_cce_rspd_data_parity_err_cnt),
4425[C_CCE_TRGT_ACCESS_ERR] = CNTR_ELEM("CceTrgtAccessErr", 0, 0,
4426 CNTR_NORMAL,
4427 access_cce_trgt_access_err_cnt),
4428[C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceTrgtAsyncFifoParityErr", 0,
4429 0, CNTR_NORMAL,
4430 access_cce_trgt_async_fifo_parity_err_cnt),
4431[C_CCE_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrWriteBadAddrErr", 0, 0,
4432 CNTR_NORMAL,
4433 access_cce_csr_write_bad_addr_err_cnt),
4434[C_CCE_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrReadBadAddrErr", 0, 0,
4435 CNTR_NORMAL,
4436 access_cce_csr_read_bad_addr_err_cnt),
4437[C_CCE_CSR_PARITY_ERR] = CNTR_ELEM("CceCsrParityErr", 0, 0,
4438 CNTR_NORMAL,
4439 access_ccs_csr_parity_err_cnt),
4440
4441/* RcvErrStatus */
4442[C_RX_CSR_PARITY_ERR] = CNTR_ELEM("RxCsrParityErr", 0, 0,
4443 CNTR_NORMAL,
4444 access_rx_csr_parity_err_cnt),
4445[C_RX_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrWriteBadAddrErr", 0, 0,
4446 CNTR_NORMAL,
4447 access_rx_csr_write_bad_addr_err_cnt),
4448[C_RX_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrReadBadAddrErr", 0, 0,
4449 CNTR_NORMAL,
4450 access_rx_csr_read_bad_addr_err_cnt),
4451[C_RX_DMA_CSR_UNC_ERR] = CNTR_ELEM("RxDmaCsrUncErr", 0, 0,
4452 CNTR_NORMAL,
4453 access_rx_dma_csr_unc_err_cnt),
4454[C_RX_DMA_DQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaDqFsmEncodingErr", 0, 0,
4455 CNTR_NORMAL,
4456 access_rx_dma_dq_fsm_encoding_err_cnt),
4457[C_RX_DMA_EQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaEqFsmEncodingErr", 0, 0,
4458 CNTR_NORMAL,
4459 access_rx_dma_eq_fsm_encoding_err_cnt),
4460[C_RX_DMA_CSR_PARITY_ERR] = CNTR_ELEM("RxDmaCsrParityErr", 0, 0,
4461 CNTR_NORMAL,
4462 access_rx_dma_csr_parity_err_cnt),
4463[C_RX_RBUF_DATA_COR_ERR] = CNTR_ELEM("RxRbufDataCorErr", 0, 0,
4464 CNTR_NORMAL,
4465 access_rx_rbuf_data_cor_err_cnt),
4466[C_RX_RBUF_DATA_UNC_ERR] = CNTR_ELEM("RxRbufDataUncErr", 0, 0,
4467 CNTR_NORMAL,
4468 access_rx_rbuf_data_unc_err_cnt),
4469[C_RX_DMA_DATA_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaDataFifoRdCorErr", 0, 0,
4470 CNTR_NORMAL,
4471 access_rx_dma_data_fifo_rd_cor_err_cnt),
4472[C_RX_DMA_DATA_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaDataFifoRdUncErr", 0, 0,
4473 CNTR_NORMAL,
4474 access_rx_dma_data_fifo_rd_unc_err_cnt),
4475[C_RX_DMA_HDR_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaHdrFifoRdCorErr", 0, 0,
4476 CNTR_NORMAL,
4477 access_rx_dma_hdr_fifo_rd_cor_err_cnt),
4478[C_RX_DMA_HDR_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaHdrFifoRdUncErr", 0, 0,
4479 CNTR_NORMAL,
4480 access_rx_dma_hdr_fifo_rd_unc_err_cnt),
4481[C_RX_RBUF_DESC_PART2_COR_ERR] = CNTR_ELEM("RxRbufDescPart2CorErr", 0, 0,
4482 CNTR_NORMAL,
4483 access_rx_rbuf_desc_part2_cor_err_cnt),
4484[C_RX_RBUF_DESC_PART2_UNC_ERR] = CNTR_ELEM("RxRbufDescPart2UncErr", 0, 0,
4485 CNTR_NORMAL,
4486 access_rx_rbuf_desc_part2_unc_err_cnt),
4487[C_RX_RBUF_DESC_PART1_COR_ERR] = CNTR_ELEM("RxRbufDescPart1CorErr", 0, 0,
4488 CNTR_NORMAL,
4489 access_rx_rbuf_desc_part1_cor_err_cnt),
4490[C_RX_RBUF_DESC_PART1_UNC_ERR] = CNTR_ELEM("RxRbufDescPart1UncErr", 0, 0,
4491 CNTR_NORMAL,
4492 access_rx_rbuf_desc_part1_unc_err_cnt),
4493[C_RX_HQ_INTR_FSM_ERR] = CNTR_ELEM("RxHqIntrFsmErr", 0, 0,
4494 CNTR_NORMAL,
4495 access_rx_hq_intr_fsm_err_cnt),
4496[C_RX_HQ_INTR_CSR_PARITY_ERR] = CNTR_ELEM("RxHqIntrCsrParityErr", 0, 0,
4497 CNTR_NORMAL,
4498 access_rx_hq_intr_csr_parity_err_cnt),
4499[C_RX_LOOKUP_CSR_PARITY_ERR] = CNTR_ELEM("RxLookupCsrParityErr", 0, 0,
4500 CNTR_NORMAL,
4501 access_rx_lookup_csr_parity_err_cnt),
4502[C_RX_LOOKUP_RCV_ARRAY_COR_ERR] = CNTR_ELEM("RxLookupRcvArrayCorErr", 0, 0,
4503 CNTR_NORMAL,
4504 access_rx_lookup_rcv_array_cor_err_cnt),
4505[C_RX_LOOKUP_RCV_ARRAY_UNC_ERR] = CNTR_ELEM("RxLookupRcvArrayUncErr", 0, 0,
4506 CNTR_NORMAL,
4507 access_rx_lookup_rcv_array_unc_err_cnt),
4508[C_RX_LOOKUP_DES_PART2_PARITY_ERR] = CNTR_ELEM("RxLookupDesPart2ParityErr", 0,
4509 0, CNTR_NORMAL,
4510 access_rx_lookup_des_part2_parity_err_cnt),
4511[C_RX_LOOKUP_DES_PART1_UNC_COR_ERR] = CNTR_ELEM("RxLookupDesPart1UncCorErr", 0,
4512 0, CNTR_NORMAL,
4513 access_rx_lookup_des_part1_unc_cor_err_cnt),
4514[C_RX_LOOKUP_DES_PART1_UNC_ERR] = CNTR_ELEM("RxLookupDesPart1UncErr", 0, 0,
4515 CNTR_NORMAL,
4516 access_rx_lookup_des_part1_unc_err_cnt),
4517[C_RX_RBUF_NEXT_FREE_BUF_COR_ERR] = CNTR_ELEM("RxRbufNextFreeBufCorErr", 0, 0,
4518 CNTR_NORMAL,
4519 access_rx_rbuf_next_free_buf_cor_err_cnt),
4520[C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR] = CNTR_ELEM("RxRbufNextFreeBufUncErr", 0, 0,
4521 CNTR_NORMAL,
4522 access_rx_rbuf_next_free_buf_unc_err_cnt),
4523[C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR] = CNTR_ELEM(
4524 "RxRbufFlInitWrAddrParityErr", 0, 0,
4525 CNTR_NORMAL,
4526 access_rbuf_fl_init_wr_addr_parity_err_cnt),
4527[C_RX_RBUF_FL_INITDONE_PARITY_ERR] = CNTR_ELEM("RxRbufFlInitdoneParityErr", 0,
4528 0, CNTR_NORMAL,
4529 access_rx_rbuf_fl_initdone_parity_err_cnt),
4530[C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlWrAddrParityErr", 0,
4531 0, CNTR_NORMAL,
4532 access_rx_rbuf_fl_write_addr_parity_err_cnt),
4533[C_RX_RBUF_FL_RD_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlRdAddrParityErr", 0, 0,
4534 CNTR_NORMAL,
4535 access_rx_rbuf_fl_rd_addr_parity_err_cnt),
4536[C_RX_RBUF_EMPTY_ERR] = CNTR_ELEM("RxRbufEmptyErr", 0, 0,
4537 CNTR_NORMAL,
4538 access_rx_rbuf_empty_err_cnt),
4539[C_RX_RBUF_FULL_ERR] = CNTR_ELEM("RxRbufFullErr", 0, 0,
4540 CNTR_NORMAL,
4541 access_rx_rbuf_full_err_cnt),
4542[C_RX_RBUF_BAD_LOOKUP_ERR] = CNTR_ELEM("RxRBufBadLookupErr", 0, 0,
4543 CNTR_NORMAL,
4544 access_rbuf_bad_lookup_err_cnt),
4545[C_RX_RBUF_CTX_ID_PARITY_ERR] = CNTR_ELEM("RxRbufCtxIdParityErr", 0, 0,
4546 CNTR_NORMAL,
4547 access_rbuf_ctx_id_parity_err_cnt),
4548[C_RX_RBUF_CSR_QEOPDW_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEOPDWParityErr", 0, 0,
4549 CNTR_NORMAL,
4550 access_rbuf_csr_qeopdw_parity_err_cnt),
4551[C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR] = CNTR_ELEM(
4552 "RxRbufCsrQNumOfPktParityErr", 0, 0,
4553 CNTR_NORMAL,
4554 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt),
4555[C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR] = CNTR_ELEM(
4556 "RxRbufCsrQTlPtrParityErr", 0, 0,
4557 CNTR_NORMAL,
4558 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt),
4559[C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQHdPtrParityErr", 0,
4560 0, CNTR_NORMAL,
4561 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt),
4562[C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQVldBitParityErr", 0,
4563 0, CNTR_NORMAL,
4564 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt),
4565[C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQNextBufParityErr",
4566 0, 0, CNTR_NORMAL,
4567 access_rx_rbuf_csr_q_next_buf_parity_err_cnt),
4568[C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEntCntParityErr", 0,
4569 0, CNTR_NORMAL,
4570 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt),
4571[C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR] = CNTR_ELEM(
4572 "RxRbufCsrQHeadBufNumParityErr", 0, 0,
4573 CNTR_NORMAL,
4574 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt),
4575[C_RX_RBUF_BLOCK_LIST_READ_COR_ERR] = CNTR_ELEM("RxRbufBlockListReadCorErr", 0,
4576 0, CNTR_NORMAL,
4577 access_rx_rbuf_block_list_read_cor_err_cnt),
4578[C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR] = CNTR_ELEM("RxRbufBlockListReadUncErr", 0,
4579 0, CNTR_NORMAL,
4580 access_rx_rbuf_block_list_read_unc_err_cnt),
4581[C_RX_RBUF_LOOKUP_DES_COR_ERR] = CNTR_ELEM("RxRbufLookupDesCorErr", 0, 0,
4582 CNTR_NORMAL,
4583 access_rx_rbuf_lookup_des_cor_err_cnt),
4584[C_RX_RBUF_LOOKUP_DES_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesUncErr", 0, 0,
4585 CNTR_NORMAL,
4586 access_rx_rbuf_lookup_des_unc_err_cnt),
4587[C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR] = CNTR_ELEM(
4588 "RxRbufLookupDesRegUncCorErr", 0, 0,
4589 CNTR_NORMAL,
4590 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt),
4591[C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesRegUncErr", 0, 0,
4592 CNTR_NORMAL,
4593 access_rx_rbuf_lookup_des_reg_unc_err_cnt),
4594[C_RX_RBUF_FREE_LIST_COR_ERR] = CNTR_ELEM("RxRbufFreeListCorErr", 0, 0,
4595 CNTR_NORMAL,
4596 access_rx_rbuf_free_list_cor_err_cnt),
4597[C_RX_RBUF_FREE_LIST_UNC_ERR] = CNTR_ELEM("RxRbufFreeListUncErr", 0, 0,
4598 CNTR_NORMAL,
4599 access_rx_rbuf_free_list_unc_err_cnt),
4600[C_RX_RCV_FSM_ENCODING_ERR] = CNTR_ELEM("RxRcvFsmEncodingErr", 0, 0,
4601 CNTR_NORMAL,
4602 access_rx_rcv_fsm_encoding_err_cnt),
4603[C_RX_DMA_FLAG_COR_ERR] = CNTR_ELEM("RxDmaFlagCorErr", 0, 0,
4604 CNTR_NORMAL,
4605 access_rx_dma_flag_cor_err_cnt),
4606[C_RX_DMA_FLAG_UNC_ERR] = CNTR_ELEM("RxDmaFlagUncErr", 0, 0,
4607 CNTR_NORMAL,
4608 access_rx_dma_flag_unc_err_cnt),
4609[C_RX_DC_SOP_EOP_PARITY_ERR] = CNTR_ELEM("RxDcSopEopParityErr", 0, 0,
4610 CNTR_NORMAL,
4611 access_rx_dc_sop_eop_parity_err_cnt),
4612[C_RX_RCV_CSR_PARITY_ERR] = CNTR_ELEM("RxRcvCsrParityErr", 0, 0,
4613 CNTR_NORMAL,
4614 access_rx_rcv_csr_parity_err_cnt),
4615[C_RX_RCV_QP_MAP_TABLE_COR_ERR] = CNTR_ELEM("RxRcvQpMapTableCorErr", 0, 0,
4616 CNTR_NORMAL,
4617 access_rx_rcv_qp_map_table_cor_err_cnt),
4618[C_RX_RCV_QP_MAP_TABLE_UNC_ERR] = CNTR_ELEM("RxRcvQpMapTableUncErr", 0, 0,
4619 CNTR_NORMAL,
4620 access_rx_rcv_qp_map_table_unc_err_cnt),
4621[C_RX_RCV_DATA_COR_ERR] = CNTR_ELEM("RxRcvDataCorErr", 0, 0,
4622 CNTR_NORMAL,
4623 access_rx_rcv_data_cor_err_cnt),
4624[C_RX_RCV_DATA_UNC_ERR] = CNTR_ELEM("RxRcvDataUncErr", 0, 0,
4625 CNTR_NORMAL,
4626 access_rx_rcv_data_unc_err_cnt),
4627[C_RX_RCV_HDR_COR_ERR] = CNTR_ELEM("RxRcvHdrCorErr", 0, 0,
4628 CNTR_NORMAL,
4629 access_rx_rcv_hdr_cor_err_cnt),
4630[C_RX_RCV_HDR_UNC_ERR] = CNTR_ELEM("RxRcvHdrUncErr", 0, 0,
4631 CNTR_NORMAL,
4632 access_rx_rcv_hdr_unc_err_cnt),
4633[C_RX_DC_INTF_PARITY_ERR] = CNTR_ELEM("RxDcIntfParityErr", 0, 0,
4634 CNTR_NORMAL,
4635 access_rx_dc_intf_parity_err_cnt),
4636[C_RX_DMA_CSR_COR_ERR] = CNTR_ELEM("RxDmaCsrCorErr", 0, 0,
4637 CNTR_NORMAL,
4638 access_rx_dma_csr_cor_err_cnt),
4639/* SendPioErrStatus */
4640[C_PIO_PEC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPecSopHeadParityErr", 0, 0,
4641 CNTR_NORMAL,
4642 access_pio_pec_sop_head_parity_err_cnt),
4643[C_PIO_PCC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPccSopHeadParityErr", 0, 0,
4644 CNTR_NORMAL,
4645 access_pio_pcc_sop_head_parity_err_cnt),
4646[C_PIO_LAST_RETURNED_CNT_PARITY_ERR] = CNTR_ELEM("PioLastReturnedCntParityErr",
4647 0, 0, CNTR_NORMAL,
4648 access_pio_last_returned_cnt_parity_err_cnt),
4649[C_PIO_CURRENT_FREE_CNT_PARITY_ERR] = CNTR_ELEM("PioCurrentFreeCntParityErr", 0,
4650 0, CNTR_NORMAL,
4651 access_pio_current_free_cnt_parity_err_cnt),
4652[C_PIO_RSVD_31_ERR] = CNTR_ELEM("Pio Reserved 31", 0, 0,
4653 CNTR_NORMAL,
4654 access_pio_reserved_31_err_cnt),
4655[C_PIO_RSVD_30_ERR] = CNTR_ELEM("Pio Reserved 30", 0, 0,
4656 CNTR_NORMAL,
4657 access_pio_reserved_30_err_cnt),
4658[C_PIO_PPMC_SOP_LEN_ERR] = CNTR_ELEM("PioPpmcSopLenErr", 0, 0,
4659 CNTR_NORMAL,
4660 access_pio_ppmc_sop_len_err_cnt),
4661[C_PIO_PPMC_BQC_MEM_PARITY_ERR] = CNTR_ELEM("PioPpmcBqcMemParityErr", 0, 0,
4662 CNTR_NORMAL,
4663 access_pio_ppmc_bqc_mem_parity_err_cnt),
4664[C_PIO_VL_FIFO_PARITY_ERR] = CNTR_ELEM("PioVlFifoParityErr", 0, 0,
4665 CNTR_NORMAL,
4666 access_pio_vl_fifo_parity_err_cnt),
4667[C_PIO_VLF_SOP_PARITY_ERR] = CNTR_ELEM("PioVlfSopParityErr", 0, 0,
4668 CNTR_NORMAL,
4669 access_pio_vlf_sop_parity_err_cnt),
4670[C_PIO_VLF_V1_LEN_PARITY_ERR] = CNTR_ELEM("PioVlfVlLenParityErr", 0, 0,
4671 CNTR_NORMAL,
4672 access_pio_vlf_v1_len_parity_err_cnt),
4673[C_PIO_BLOCK_QW_COUNT_PARITY_ERR] = CNTR_ELEM("PioBlockQwCountParityErr", 0, 0,
4674 CNTR_NORMAL,
4675 access_pio_block_qw_count_parity_err_cnt),
4676[C_PIO_WRITE_QW_VALID_PARITY_ERR] = CNTR_ELEM("PioWriteQwValidParityErr", 0, 0,
4677 CNTR_NORMAL,
4678 access_pio_write_qw_valid_parity_err_cnt),
4679[C_PIO_STATE_MACHINE_ERR] = CNTR_ELEM("PioStateMachineErr", 0, 0,
4680 CNTR_NORMAL,
4681 access_pio_state_machine_err_cnt),
4682[C_PIO_WRITE_DATA_PARITY_ERR] = CNTR_ELEM("PioWriteDataParityErr", 0, 0,
4683 CNTR_NORMAL,
4684 access_pio_write_data_parity_err_cnt),
4685[C_PIO_HOST_ADDR_MEM_COR_ERR] = CNTR_ELEM("PioHostAddrMemCorErr", 0, 0,
4686 CNTR_NORMAL,
4687 access_pio_host_addr_mem_cor_err_cnt),
4688[C_PIO_HOST_ADDR_MEM_UNC_ERR] = CNTR_ELEM("PioHostAddrMemUncErr", 0, 0,
4689 CNTR_NORMAL,
4690 access_pio_host_addr_mem_unc_err_cnt),
4691[C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR] = CNTR_ELEM("PioPktEvictSmOrArbSmErr", 0, 0,
4692 CNTR_NORMAL,
4693 access_pio_pkt_evict_sm_or_arb_sm_err_cnt),
4694[C_PIO_INIT_SM_IN_ERR] = CNTR_ELEM("PioInitSmInErr", 0, 0,
4695 CNTR_NORMAL,
4696 access_pio_init_sm_in_err_cnt),
4697[C_PIO_PPMC_PBL_FIFO_ERR] = CNTR_ELEM("PioPpmcPblFifoErr", 0, 0,
4698 CNTR_NORMAL,
4699 access_pio_ppmc_pbl_fifo_err_cnt),
4700[C_PIO_CREDIT_RET_FIFO_PARITY_ERR] = CNTR_ELEM("PioCreditRetFifoParityErr", 0,
4701 0, CNTR_NORMAL,
4702 access_pio_credit_ret_fifo_parity_err_cnt),
4703[C_PIO_V1_LEN_MEM_BANK1_COR_ERR] = CNTR_ELEM("PioVlLenMemBank1CorErr", 0, 0,
4704 CNTR_NORMAL,
4705 access_pio_v1_len_mem_bank1_cor_err_cnt),
4706[C_PIO_V1_LEN_MEM_BANK0_COR_ERR] = CNTR_ELEM("PioVlLenMemBank0CorErr", 0, 0,
4707 CNTR_NORMAL,
4708 access_pio_v1_len_mem_bank0_cor_err_cnt),
4709[C_PIO_V1_LEN_MEM_BANK1_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank1UncErr", 0, 0,
4710 CNTR_NORMAL,
4711 access_pio_v1_len_mem_bank1_unc_err_cnt),
4712[C_PIO_V1_LEN_MEM_BANK0_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank0UncErr", 0, 0,
4713 CNTR_NORMAL,
4714 access_pio_v1_len_mem_bank0_unc_err_cnt),
4715[C_PIO_SM_PKT_RESET_PARITY_ERR] = CNTR_ELEM("PioSmPktResetParityErr", 0, 0,
4716 CNTR_NORMAL,
4717 access_pio_sm_pkt_reset_parity_err_cnt),
4718[C_PIO_PKT_EVICT_FIFO_PARITY_ERR] = CNTR_ELEM("PioPktEvictFifoParityErr", 0, 0,
4719 CNTR_NORMAL,
4720 access_pio_pkt_evict_fifo_parity_err_cnt),
4721[C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR] = CNTR_ELEM(
4722 "PioSbrdctrlCrrelFifoParityErr", 0, 0,
4723 CNTR_NORMAL,
4724 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt),
4725[C_PIO_SBRDCTL_CRREL_PARITY_ERR] = CNTR_ELEM("PioSbrdctlCrrelParityErr", 0, 0,
4726 CNTR_NORMAL,
4727 access_pio_sbrdctl_crrel_parity_err_cnt),
4728[C_PIO_PEC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPecFifoParityErr", 0, 0,
4729 CNTR_NORMAL,
4730 access_pio_pec_fifo_parity_err_cnt),
4731[C_PIO_PCC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPccFifoParityErr", 0, 0,
4732 CNTR_NORMAL,
4733 access_pio_pcc_fifo_parity_err_cnt),
4734[C_PIO_SB_MEM_FIFO1_ERR] = CNTR_ELEM("PioSbMemFifo1Err", 0, 0,
4735 CNTR_NORMAL,
4736 access_pio_sb_mem_fifo1_err_cnt),
4737[C_PIO_SB_MEM_FIFO0_ERR] = CNTR_ELEM("PioSbMemFifo0Err", 0, 0,
4738 CNTR_NORMAL,
4739 access_pio_sb_mem_fifo0_err_cnt),
4740[C_PIO_CSR_PARITY_ERR] = CNTR_ELEM("PioCsrParityErr", 0, 0,
4741 CNTR_NORMAL,
4742 access_pio_csr_parity_err_cnt),
4743[C_PIO_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("PioWriteAddrParityErr", 0, 0,
4744 CNTR_NORMAL,
4745 access_pio_write_addr_parity_err_cnt),
4746[C_PIO_WRITE_BAD_CTXT_ERR] = CNTR_ELEM("PioWriteBadCtxtErr", 0, 0,
4747 CNTR_NORMAL,
4748 access_pio_write_bad_ctxt_err_cnt),
4749/* SendDmaErrStatus */
4750[C_SDMA_PCIE_REQ_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPcieReqTrackingCorErr", 0,
4751 0, CNTR_NORMAL,
4752 access_sdma_pcie_req_tracking_cor_err_cnt),
4753[C_SDMA_PCIE_REQ_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPcieReqTrackingUncErr", 0,
4754 0, CNTR_NORMAL,
4755 access_sdma_pcie_req_tracking_unc_err_cnt),
4756[C_SDMA_CSR_PARITY_ERR] = CNTR_ELEM("SDmaCsrParityErr", 0, 0,
4757 CNTR_NORMAL,
4758 access_sdma_csr_parity_err_cnt),
4759[C_SDMA_RPY_TAG_ERR] = CNTR_ELEM("SDmaRpyTagErr", 0, 0,
4760 CNTR_NORMAL,
4761 access_sdma_rpy_tag_err_cnt),
4762/* SendEgressErrStatus */
4763[C_TX_READ_PIO_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryCsrUncErr", 0, 0,
4764 CNTR_NORMAL,
4765 access_tx_read_pio_memory_csr_unc_err_cnt),
4766[C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryCsrUncErr", 0,
4767 0, CNTR_NORMAL,
4768 access_tx_read_sdma_memory_csr_err_cnt),
4769[C_TX_EGRESS_FIFO_COR_ERR] = CNTR_ELEM("TxEgressFifoCorErr", 0, 0,
4770 CNTR_NORMAL,
4771 access_tx_egress_fifo_cor_err_cnt),
4772[C_TX_READ_PIO_MEMORY_COR_ERR] = CNTR_ELEM("TxReadPioMemoryCorErr", 0, 0,
4773 CNTR_NORMAL,
4774 access_tx_read_pio_memory_cor_err_cnt),
4775[C_TX_READ_SDMA_MEMORY_COR_ERR] = CNTR_ELEM("TxReadSdmaMemoryCorErr", 0, 0,
4776 CNTR_NORMAL,
4777 access_tx_read_sdma_memory_cor_err_cnt),
4778[C_TX_SB_HDR_COR_ERR] = CNTR_ELEM("TxSbHdrCorErr", 0, 0,
4779 CNTR_NORMAL,
4780 access_tx_sb_hdr_cor_err_cnt),
4781[C_TX_CREDIT_OVERRUN_ERR] = CNTR_ELEM("TxCreditOverrunErr", 0, 0,
4782 CNTR_NORMAL,
4783 access_tx_credit_overrun_err_cnt),
4784[C_TX_LAUNCH_FIFO8_COR_ERR] = CNTR_ELEM("TxLaunchFifo8CorErr", 0, 0,
4785 CNTR_NORMAL,
4786 access_tx_launch_fifo8_cor_err_cnt),
4787[C_TX_LAUNCH_FIFO7_COR_ERR] = CNTR_ELEM("TxLaunchFifo7CorErr", 0, 0,
4788 CNTR_NORMAL,
4789 access_tx_launch_fifo7_cor_err_cnt),
4790[C_TX_LAUNCH_FIFO6_COR_ERR] = CNTR_ELEM("TxLaunchFifo6CorErr", 0, 0,
4791 CNTR_NORMAL,
4792 access_tx_launch_fifo6_cor_err_cnt),
4793[C_TX_LAUNCH_FIFO5_COR_ERR] = CNTR_ELEM("TxLaunchFifo5CorErr", 0, 0,
4794 CNTR_NORMAL,
4795 access_tx_launch_fifo5_cor_err_cnt),
4796[C_TX_LAUNCH_FIFO4_COR_ERR] = CNTR_ELEM("TxLaunchFifo4CorErr", 0, 0,
4797 CNTR_NORMAL,
4798 access_tx_launch_fifo4_cor_err_cnt),
4799[C_TX_LAUNCH_FIFO3_COR_ERR] = CNTR_ELEM("TxLaunchFifo3CorErr", 0, 0,
4800 CNTR_NORMAL,
4801 access_tx_launch_fifo3_cor_err_cnt),
4802[C_TX_LAUNCH_FIFO2_COR_ERR] = CNTR_ELEM("TxLaunchFifo2CorErr", 0, 0,
4803 CNTR_NORMAL,
4804 access_tx_launch_fifo2_cor_err_cnt),
4805[C_TX_LAUNCH_FIFO1_COR_ERR] = CNTR_ELEM("TxLaunchFifo1CorErr", 0, 0,
4806 CNTR_NORMAL,
4807 access_tx_launch_fifo1_cor_err_cnt),
4808[C_TX_LAUNCH_FIFO0_COR_ERR] = CNTR_ELEM("TxLaunchFifo0CorErr", 0, 0,
4809 CNTR_NORMAL,
4810 access_tx_launch_fifo0_cor_err_cnt),
4811[C_TX_CREDIT_RETURN_VL_ERR] = CNTR_ELEM("TxCreditReturnVLErr", 0, 0,
4812 CNTR_NORMAL,
4813 access_tx_credit_return_vl_err_cnt),
4814[C_TX_HCRC_INSERTION_ERR] = CNTR_ELEM("TxHcrcInsertionErr", 0, 0,
4815 CNTR_NORMAL,
4816 access_tx_hcrc_insertion_err_cnt),
4817[C_TX_EGRESS_FIFI_UNC_ERR] = CNTR_ELEM("TxEgressFifoUncErr", 0, 0,
4818 CNTR_NORMAL,
4819 access_tx_egress_fifo_unc_err_cnt),
4820[C_TX_READ_PIO_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryUncErr", 0, 0,
4821 CNTR_NORMAL,
4822 access_tx_read_pio_memory_unc_err_cnt),
4823[C_TX_READ_SDMA_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryUncErr", 0, 0,
4824 CNTR_NORMAL,
4825 access_tx_read_sdma_memory_unc_err_cnt),
4826[C_TX_SB_HDR_UNC_ERR] = CNTR_ELEM("TxSbHdrUncErr", 0, 0,
4827 CNTR_NORMAL,
4828 access_tx_sb_hdr_unc_err_cnt),
4829[C_TX_CREDIT_RETURN_PARITY_ERR] = CNTR_ELEM("TxCreditReturnParityErr", 0, 0,
4830 CNTR_NORMAL,
4831 access_tx_credit_return_partiy_err_cnt),
4832[C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo8UncOrParityErr",
4833 0, 0, CNTR_NORMAL,
4834 access_tx_launch_fifo8_unc_or_parity_err_cnt),
4835[C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo7UncOrParityErr",
4836 0, 0, CNTR_NORMAL,
4837 access_tx_launch_fifo7_unc_or_parity_err_cnt),
4838[C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo6UncOrParityErr",
4839 0, 0, CNTR_NORMAL,
4840 access_tx_launch_fifo6_unc_or_parity_err_cnt),
4841[C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo5UncOrParityErr",
4842 0, 0, CNTR_NORMAL,
4843 access_tx_launch_fifo5_unc_or_parity_err_cnt),
4844[C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo4UncOrParityErr",
4845 0, 0, CNTR_NORMAL,
4846 access_tx_launch_fifo4_unc_or_parity_err_cnt),
4847[C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo3UncOrParityErr",
4848 0, 0, CNTR_NORMAL,
4849 access_tx_launch_fifo3_unc_or_parity_err_cnt),
4850[C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo2UncOrParityErr",
4851 0, 0, CNTR_NORMAL,
4852 access_tx_launch_fifo2_unc_or_parity_err_cnt),
4853[C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo1UncOrParityErr",
4854 0, 0, CNTR_NORMAL,
4855 access_tx_launch_fifo1_unc_or_parity_err_cnt),
4856[C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo0UncOrParityErr",
4857 0, 0, CNTR_NORMAL,
4858 access_tx_launch_fifo0_unc_or_parity_err_cnt),
4859[C_TX_SDMA15_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma15DisallowedPacketErr",
4860 0, 0, CNTR_NORMAL,
4861 access_tx_sdma15_disallowed_packet_err_cnt),
4862[C_TX_SDMA14_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma14DisallowedPacketErr",
4863 0, 0, CNTR_NORMAL,
4864 access_tx_sdma14_disallowed_packet_err_cnt),
4865[C_TX_SDMA13_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma13DisallowedPacketErr",
4866 0, 0, CNTR_NORMAL,
4867 access_tx_sdma13_disallowed_packet_err_cnt),
4868[C_TX_SDMA12_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma12DisallowedPacketErr",
4869 0, 0, CNTR_NORMAL,
4870 access_tx_sdma12_disallowed_packet_err_cnt),
4871[C_TX_SDMA11_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma11DisallowedPacketErr",
4872 0, 0, CNTR_NORMAL,
4873 access_tx_sdma11_disallowed_packet_err_cnt),
4874[C_TX_SDMA10_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma10DisallowedPacketErr",
4875 0, 0, CNTR_NORMAL,
4876 access_tx_sdma10_disallowed_packet_err_cnt),
4877[C_TX_SDMA9_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma9DisallowedPacketErr",
4878 0, 0, CNTR_NORMAL,
4879 access_tx_sdma9_disallowed_packet_err_cnt),
4880[C_TX_SDMA8_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma8DisallowedPacketErr",
4881 0, 0, CNTR_NORMAL,
4882 access_tx_sdma8_disallowed_packet_err_cnt),
4883[C_TX_SDMA7_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma7DisallowedPacketErr",
4884 0, 0, CNTR_NORMAL,
4885 access_tx_sdma7_disallowed_packet_err_cnt),
4886[C_TX_SDMA6_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma6DisallowedPacketErr",
4887 0, 0, CNTR_NORMAL,
4888 access_tx_sdma6_disallowed_packet_err_cnt),
4889[C_TX_SDMA5_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma5DisallowedPacketErr",
4890 0, 0, CNTR_NORMAL,
4891 access_tx_sdma5_disallowed_packet_err_cnt),
4892[C_TX_SDMA4_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma4DisallowedPacketErr",
4893 0, 0, CNTR_NORMAL,
4894 access_tx_sdma4_disallowed_packet_err_cnt),
4895[C_TX_SDMA3_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma3DisallowedPacketErr",
4896 0, 0, CNTR_NORMAL,
4897 access_tx_sdma3_disallowed_packet_err_cnt),
4898[C_TX_SDMA2_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma2DisallowedPacketErr",
4899 0, 0, CNTR_NORMAL,
4900 access_tx_sdma2_disallowed_packet_err_cnt),
4901[C_TX_SDMA1_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma1DisallowedPacketErr",
4902 0, 0, CNTR_NORMAL,
4903 access_tx_sdma1_disallowed_packet_err_cnt),
4904[C_TX_SDMA0_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma0DisallowedPacketErr",
4905 0, 0, CNTR_NORMAL,
4906 access_tx_sdma0_disallowed_packet_err_cnt),
4907[C_TX_CONFIG_PARITY_ERR] = CNTR_ELEM("TxConfigParityErr", 0, 0,
4908 CNTR_NORMAL,
4909 access_tx_config_parity_err_cnt),
4910[C_TX_SBRD_CTL_CSR_PARITY_ERR] = CNTR_ELEM("TxSbrdCtlCsrParityErr", 0, 0,
4911 CNTR_NORMAL,
4912 access_tx_sbrd_ctl_csr_parity_err_cnt),
4913[C_TX_LAUNCH_CSR_PARITY_ERR] = CNTR_ELEM("TxLaunchCsrParityErr", 0, 0,
4914 CNTR_NORMAL,
4915 access_tx_launch_csr_parity_err_cnt),
4916[C_TX_ILLEGAL_CL_ERR] = CNTR_ELEM("TxIllegalVLErr", 0, 0,
4917 CNTR_NORMAL,
4918 access_tx_illegal_vl_err_cnt),
4919[C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR] = CNTR_ELEM(
4920 "TxSbrdCtlStateMachineParityErr", 0, 0,
4921 CNTR_NORMAL,
4922 access_tx_sbrd_ctl_state_machine_parity_err_cnt),
4923[C_TX_RESERVED_10] = CNTR_ELEM("Tx Egress Reserved 10", 0, 0,
4924 CNTR_NORMAL,
4925 access_egress_reserved_10_err_cnt),
4926[C_TX_RESERVED_9] = CNTR_ELEM("Tx Egress Reserved 9", 0, 0,
4927 CNTR_NORMAL,
4928 access_egress_reserved_9_err_cnt),
4929[C_TX_SDMA_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxSdmaLaunchIntfParityErr",
4930 0, 0, CNTR_NORMAL,
4931 access_tx_sdma_launch_intf_parity_err_cnt),
4932[C_TX_PIO_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxPioLaunchIntfParityErr", 0, 0,
4933 CNTR_NORMAL,
4934 access_tx_pio_launch_intf_parity_err_cnt),
4935[C_TX_RESERVED_6] = CNTR_ELEM("Tx Egress Reserved 6", 0, 0,
4936 CNTR_NORMAL,
4937 access_egress_reserved_6_err_cnt),
4938[C_TX_INCORRECT_LINK_STATE_ERR] = CNTR_ELEM("TxIncorrectLinkStateErr", 0, 0,
4939 CNTR_NORMAL,
4940 access_tx_incorrect_link_state_err_cnt),
4941[C_TX_LINK_DOWN_ERR] = CNTR_ELEM("TxLinkdownErr", 0, 0,
4942 CNTR_NORMAL,
4943 access_tx_linkdown_err_cnt),
4944[C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR] = CNTR_ELEM(
4945 "EgressFifoUnderrunOrParityErr", 0, 0,
4946 CNTR_NORMAL,
4947 access_tx_egress_fifi_underrun_or_parity_err_cnt),
4948[C_TX_RESERVED_2] = CNTR_ELEM("Tx Egress Reserved 2", 0, 0,
4949 CNTR_NORMAL,
4950 access_egress_reserved_2_err_cnt),
4951[C_TX_PKT_INTEGRITY_MEM_UNC_ERR] = CNTR_ELEM("TxPktIntegrityMemUncErr", 0, 0,
4952 CNTR_NORMAL,
4953 access_tx_pkt_integrity_mem_unc_err_cnt),
4954[C_TX_PKT_INTEGRITY_MEM_COR_ERR] = CNTR_ELEM("TxPktIntegrityMemCorErr", 0, 0,
4955 CNTR_NORMAL,
4956 access_tx_pkt_integrity_mem_cor_err_cnt),
4957/* SendErrStatus */
4958[C_SEND_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("SendCsrWriteBadAddrErr", 0, 0,
4959 CNTR_NORMAL,
4960 access_send_csr_write_bad_addr_err_cnt),
4961[C_SEND_CSR_READ_BAD_ADD_ERR] = CNTR_ELEM("SendCsrReadBadAddrErr", 0, 0,
4962 CNTR_NORMAL,
4963 access_send_csr_read_bad_addr_err_cnt),
4964[C_SEND_CSR_PARITY_ERR] = CNTR_ELEM("SendCsrParityErr", 0, 0,
4965 CNTR_NORMAL,
4966 access_send_csr_parity_cnt),
4967/* SendCtxtErrStatus */
4968[C_PIO_WRITE_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("PioWriteOutOfBoundsErr", 0, 0,
4969 CNTR_NORMAL,
4970 access_pio_write_out_of_bounds_err_cnt),
4971[C_PIO_WRITE_OVERFLOW_ERR] = CNTR_ELEM("PioWriteOverflowErr", 0, 0,
4972 CNTR_NORMAL,
4973 access_pio_write_overflow_err_cnt),
4974[C_PIO_WRITE_CROSSES_BOUNDARY_ERR] = CNTR_ELEM("PioWriteCrossesBoundaryErr",
4975 0, 0, CNTR_NORMAL,
4976 access_pio_write_crosses_boundary_err_cnt),
4977[C_PIO_DISALLOWED_PACKET_ERR] = CNTR_ELEM("PioDisallowedPacketErr", 0, 0,
4978 CNTR_NORMAL,
4979 access_pio_disallowed_packet_err_cnt),
4980[C_PIO_INCONSISTENT_SOP_ERR] = CNTR_ELEM("PioInconsistentSopErr", 0, 0,
4981 CNTR_NORMAL,
4982 access_pio_inconsistent_sop_err_cnt),
4983/* SendDmaEngErrStatus */
4984[C_SDMA_HEADER_REQUEST_FIFO_COR_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoCorErr",
4985 0, 0, CNTR_NORMAL,
4986 access_sdma_header_request_fifo_cor_err_cnt),
4987[C_SDMA_HEADER_STORAGE_COR_ERR] = CNTR_ELEM("SDmaHeaderStorageCorErr", 0, 0,
4988 CNTR_NORMAL,
4989 access_sdma_header_storage_cor_err_cnt),
4990[C_SDMA_PACKET_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPacketTrackingCorErr", 0, 0,
4991 CNTR_NORMAL,
4992 access_sdma_packet_tracking_cor_err_cnt),
4993[C_SDMA_ASSEMBLY_COR_ERR] = CNTR_ELEM("SDmaAssemblyCorErr", 0, 0,
4994 CNTR_NORMAL,
4995 access_sdma_assembly_cor_err_cnt),
4996[C_SDMA_DESC_TABLE_COR_ERR] = CNTR_ELEM("SDmaDescTableCorErr", 0, 0,
4997 CNTR_NORMAL,
4998 access_sdma_desc_table_cor_err_cnt),
4999[C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoUncErr",
5000 0, 0, CNTR_NORMAL,
5001 access_sdma_header_request_fifo_unc_err_cnt),
5002[C_SDMA_HEADER_STORAGE_UNC_ERR] = CNTR_ELEM("SDmaHeaderStorageUncErr", 0, 0,
5003 CNTR_NORMAL,
5004 access_sdma_header_storage_unc_err_cnt),
5005[C_SDMA_PACKET_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPacketTrackingUncErr", 0, 0,
5006 CNTR_NORMAL,
5007 access_sdma_packet_tracking_unc_err_cnt),
5008[C_SDMA_ASSEMBLY_UNC_ERR] = CNTR_ELEM("SDmaAssemblyUncErr", 0, 0,
5009 CNTR_NORMAL,
5010 access_sdma_assembly_unc_err_cnt),
5011[C_SDMA_DESC_TABLE_UNC_ERR] = CNTR_ELEM("SDmaDescTableUncErr", 0, 0,
5012 CNTR_NORMAL,
5013 access_sdma_desc_table_unc_err_cnt),
5014[C_SDMA_TIMEOUT_ERR] = CNTR_ELEM("SDmaTimeoutErr", 0, 0,
5015 CNTR_NORMAL,
5016 access_sdma_timeout_err_cnt),
5017[C_SDMA_HEADER_LENGTH_ERR] = CNTR_ELEM("SDmaHeaderLengthErr", 0, 0,
5018 CNTR_NORMAL,
5019 access_sdma_header_length_err_cnt),
5020[C_SDMA_HEADER_ADDRESS_ERR] = CNTR_ELEM("SDmaHeaderAddressErr", 0, 0,
5021 CNTR_NORMAL,
5022 access_sdma_header_address_err_cnt),
5023[C_SDMA_HEADER_SELECT_ERR] = CNTR_ELEM("SDmaHeaderSelectErr", 0, 0,
5024 CNTR_NORMAL,
5025 access_sdma_header_select_err_cnt),
5026[C_SMDA_RESERVED_9] = CNTR_ELEM("SDma Reserved 9", 0, 0,
5027 CNTR_NORMAL,
5028 access_sdma_reserved_9_err_cnt),
5029[C_SDMA_PACKET_DESC_OVERFLOW_ERR] = CNTR_ELEM("SDmaPacketDescOverflowErr", 0, 0,
5030 CNTR_NORMAL,
5031 access_sdma_packet_desc_overflow_err_cnt),
5032[C_SDMA_LENGTH_MISMATCH_ERR] = CNTR_ELEM("SDmaLengthMismatchErr", 0, 0,
5033 CNTR_NORMAL,
5034 access_sdma_length_mismatch_err_cnt),
5035[C_SDMA_HALT_ERR] = CNTR_ELEM("SDmaHaltErr", 0, 0,
5036 CNTR_NORMAL,
5037 access_sdma_halt_err_cnt),
5038[C_SDMA_MEM_READ_ERR] = CNTR_ELEM("SDmaMemReadErr", 0, 0,
5039 CNTR_NORMAL,
5040 access_sdma_mem_read_err_cnt),
5041[C_SDMA_FIRST_DESC_ERR] = CNTR_ELEM("SDmaFirstDescErr", 0, 0,
5042 CNTR_NORMAL,
5043 access_sdma_first_desc_err_cnt),
5044[C_SDMA_TAIL_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("SDmaTailOutOfBoundsErr", 0, 0,
5045 CNTR_NORMAL,
5046 access_sdma_tail_out_of_bounds_err_cnt),
5047[C_SDMA_TOO_LONG_ERR] = CNTR_ELEM("SDmaTooLongErr", 0, 0,
5048 CNTR_NORMAL,
5049 access_sdma_too_long_err_cnt),
5050[C_SDMA_GEN_MISMATCH_ERR] = CNTR_ELEM("SDmaGenMismatchErr", 0, 0,
5051 CNTR_NORMAL,
5052 access_sdma_gen_mismatch_err_cnt),
5053[C_SDMA_WRONG_DW_ERR] = CNTR_ELEM("SDmaWrongDwErr", 0, 0,
5054 CNTR_NORMAL,
5055 access_sdma_wrong_dw_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005056};
5057
5058static struct cntr_entry port_cntrs[PORT_CNTR_LAST] = {
5059[C_TX_UNSUP_VL] = TXE32_PORT_CNTR_ELEM(TxUnVLErr, SEND_UNSUP_VL_ERR_CNT,
5060 CNTR_NORMAL),
5061[C_TX_INVAL_LEN] = TXE32_PORT_CNTR_ELEM(TxInvalLen, SEND_LEN_ERR_CNT,
5062 CNTR_NORMAL),
5063[C_TX_MM_LEN_ERR] = TXE32_PORT_CNTR_ELEM(TxMMLenErr, SEND_MAX_MIN_LEN_ERR_CNT,
5064 CNTR_NORMAL),
5065[C_TX_UNDERRUN] = TXE32_PORT_CNTR_ELEM(TxUnderrun, SEND_UNDERRUN_CNT,
5066 CNTR_NORMAL),
5067[C_TX_FLOW_STALL] = TXE32_PORT_CNTR_ELEM(TxFlowStall, SEND_FLOW_STALL_CNT,
5068 CNTR_NORMAL),
5069[C_TX_DROPPED] = TXE32_PORT_CNTR_ELEM(TxDropped, SEND_DROPPED_PKT_CNT,
5070 CNTR_NORMAL),
5071[C_TX_HDR_ERR] = TXE32_PORT_CNTR_ELEM(TxHdrErr, SEND_HEADERS_ERR_CNT,
5072 CNTR_NORMAL),
5073[C_TX_PKT] = TXE64_PORT_CNTR_ELEM(TxPkt, SEND_DATA_PKT_CNT, CNTR_NORMAL),
5074[C_TX_WORDS] = TXE64_PORT_CNTR_ELEM(TxWords, SEND_DWORD_CNT, CNTR_NORMAL),
5075[C_TX_WAIT] = TXE64_PORT_CNTR_ELEM(TxWait, SEND_WAIT_CNT, CNTR_SYNTH),
5076[C_TX_FLIT_VL] = TXE64_PORT_CNTR_ELEM(TxFlitVL, SEND_DATA_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005077 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005078[C_TX_PKT_VL] = TXE64_PORT_CNTR_ELEM(TxPktVL, SEND_DATA_PKT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005079 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005080[C_TX_WAIT_VL] = TXE64_PORT_CNTR_ELEM(TxWaitVL, SEND_WAIT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005081 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005082[C_RX_PKT] = RXE64_PORT_CNTR_ELEM(RxPkt, RCV_DATA_PKT_CNT, CNTR_NORMAL),
5083[C_RX_WORDS] = RXE64_PORT_CNTR_ELEM(RxWords, RCV_DWORD_CNT, CNTR_NORMAL),
5084[C_SW_LINK_DOWN] = CNTR_ELEM("SwLinkDown", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005085 access_sw_link_dn_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005086[C_SW_LINK_UP] = CNTR_ELEM("SwLinkUp", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005087 access_sw_link_up_cnt),
Dean Luick6d014532015-12-01 15:38:23 -05005088[C_SW_UNKNOWN_FRAME] = CNTR_ELEM("UnknownFrame", 0, 0, CNTR_NORMAL,
5089 access_sw_unknown_frame_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005090[C_SW_XMIT_DSCD] = CNTR_ELEM("XmitDscd", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005091 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005092[C_SW_XMIT_DSCD_VL] = CNTR_ELEM("XmitDscdVl", 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08005093 CNTR_SYNTH | CNTR_32BIT | CNTR_VL,
5094 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005095[C_SW_XMIT_CSTR_ERR] = CNTR_ELEM("XmitCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005096 access_xmit_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005097[C_SW_RCV_CSTR_ERR] = CNTR_ELEM("RcvCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005098 access_rcv_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005099[C_SW_IBP_LOOP_PKTS] = SW_IBP_CNTR(LoopPkts, loop_pkts),
5100[C_SW_IBP_RC_RESENDS] = SW_IBP_CNTR(RcResend, rc_resends),
5101[C_SW_IBP_RNR_NAKS] = SW_IBP_CNTR(RnrNak, rnr_naks),
5102[C_SW_IBP_OTHER_NAKS] = SW_IBP_CNTR(OtherNak, other_naks),
5103[C_SW_IBP_RC_TIMEOUTS] = SW_IBP_CNTR(RcTimeOut, rc_timeouts),
5104[C_SW_IBP_PKT_DROPS] = SW_IBP_CNTR(PktDrop, pkt_drops),
5105[C_SW_IBP_DMA_WAIT] = SW_IBP_CNTR(DmaWait, dmawait),
5106[C_SW_IBP_RC_SEQNAK] = SW_IBP_CNTR(RcSeqNak, rc_seqnak),
5107[C_SW_IBP_RC_DUPREQ] = SW_IBP_CNTR(RcDupRew, rc_dupreq),
5108[C_SW_IBP_RDMA_SEQ] = SW_IBP_CNTR(RdmaSeq, rdma_seq),
5109[C_SW_IBP_UNALIGNED] = SW_IBP_CNTR(Unaligned, unaligned),
5110[C_SW_IBP_SEQ_NAK] = SW_IBP_CNTR(SeqNak, seq_naks),
5111[C_SW_CPU_RC_ACKS] = CNTR_ELEM("RcAcks", 0, 0, CNTR_NORMAL,
5112 access_sw_cpu_rc_acks),
5113[C_SW_CPU_RC_QACKS] = CNTR_ELEM("RcQacks", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005114 access_sw_cpu_rc_qacks),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005115[C_SW_CPU_RC_DELAYED_COMP] = CNTR_ELEM("RcDelayComp", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005116 access_sw_cpu_rc_delayed_comp),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005117[OVR_LBL(0)] = OVR_ELM(0), [OVR_LBL(1)] = OVR_ELM(1),
5118[OVR_LBL(2)] = OVR_ELM(2), [OVR_LBL(3)] = OVR_ELM(3),
5119[OVR_LBL(4)] = OVR_ELM(4), [OVR_LBL(5)] = OVR_ELM(5),
5120[OVR_LBL(6)] = OVR_ELM(6), [OVR_LBL(7)] = OVR_ELM(7),
5121[OVR_LBL(8)] = OVR_ELM(8), [OVR_LBL(9)] = OVR_ELM(9),
5122[OVR_LBL(10)] = OVR_ELM(10), [OVR_LBL(11)] = OVR_ELM(11),
5123[OVR_LBL(12)] = OVR_ELM(12), [OVR_LBL(13)] = OVR_ELM(13),
5124[OVR_LBL(14)] = OVR_ELM(14), [OVR_LBL(15)] = OVR_ELM(15),
5125[OVR_LBL(16)] = OVR_ELM(16), [OVR_LBL(17)] = OVR_ELM(17),
5126[OVR_LBL(18)] = OVR_ELM(18), [OVR_LBL(19)] = OVR_ELM(19),
5127[OVR_LBL(20)] = OVR_ELM(20), [OVR_LBL(21)] = OVR_ELM(21),
5128[OVR_LBL(22)] = OVR_ELM(22), [OVR_LBL(23)] = OVR_ELM(23),
5129[OVR_LBL(24)] = OVR_ELM(24), [OVR_LBL(25)] = OVR_ELM(25),
5130[OVR_LBL(26)] = OVR_ELM(26), [OVR_LBL(27)] = OVR_ELM(27),
5131[OVR_LBL(28)] = OVR_ELM(28), [OVR_LBL(29)] = OVR_ELM(29),
5132[OVR_LBL(30)] = OVR_ELM(30), [OVR_LBL(31)] = OVR_ELM(31),
5133[OVR_LBL(32)] = OVR_ELM(32), [OVR_LBL(33)] = OVR_ELM(33),
5134[OVR_LBL(34)] = OVR_ELM(34), [OVR_LBL(35)] = OVR_ELM(35),
5135[OVR_LBL(36)] = OVR_ELM(36), [OVR_LBL(37)] = OVR_ELM(37),
5136[OVR_LBL(38)] = OVR_ELM(38), [OVR_LBL(39)] = OVR_ELM(39),
5137[OVR_LBL(40)] = OVR_ELM(40), [OVR_LBL(41)] = OVR_ELM(41),
5138[OVR_LBL(42)] = OVR_ELM(42), [OVR_LBL(43)] = OVR_ELM(43),
5139[OVR_LBL(44)] = OVR_ELM(44), [OVR_LBL(45)] = OVR_ELM(45),
5140[OVR_LBL(46)] = OVR_ELM(46), [OVR_LBL(47)] = OVR_ELM(47),
5141[OVR_LBL(48)] = OVR_ELM(48), [OVR_LBL(49)] = OVR_ELM(49),
5142[OVR_LBL(50)] = OVR_ELM(50), [OVR_LBL(51)] = OVR_ELM(51),
5143[OVR_LBL(52)] = OVR_ELM(52), [OVR_LBL(53)] = OVR_ELM(53),
5144[OVR_LBL(54)] = OVR_ELM(54), [OVR_LBL(55)] = OVR_ELM(55),
5145[OVR_LBL(56)] = OVR_ELM(56), [OVR_LBL(57)] = OVR_ELM(57),
5146[OVR_LBL(58)] = OVR_ELM(58), [OVR_LBL(59)] = OVR_ELM(59),
5147[OVR_LBL(60)] = OVR_ELM(60), [OVR_LBL(61)] = OVR_ELM(61),
5148[OVR_LBL(62)] = OVR_ELM(62), [OVR_LBL(63)] = OVR_ELM(63),
5149[OVR_LBL(64)] = OVR_ELM(64), [OVR_LBL(65)] = OVR_ELM(65),
5150[OVR_LBL(66)] = OVR_ELM(66), [OVR_LBL(67)] = OVR_ELM(67),
5151[OVR_LBL(68)] = OVR_ELM(68), [OVR_LBL(69)] = OVR_ELM(69),
5152[OVR_LBL(70)] = OVR_ELM(70), [OVR_LBL(71)] = OVR_ELM(71),
5153[OVR_LBL(72)] = OVR_ELM(72), [OVR_LBL(73)] = OVR_ELM(73),
5154[OVR_LBL(74)] = OVR_ELM(74), [OVR_LBL(75)] = OVR_ELM(75),
5155[OVR_LBL(76)] = OVR_ELM(76), [OVR_LBL(77)] = OVR_ELM(77),
5156[OVR_LBL(78)] = OVR_ELM(78), [OVR_LBL(79)] = OVR_ELM(79),
5157[OVR_LBL(80)] = OVR_ELM(80), [OVR_LBL(81)] = OVR_ELM(81),
5158[OVR_LBL(82)] = OVR_ELM(82), [OVR_LBL(83)] = OVR_ELM(83),
5159[OVR_LBL(84)] = OVR_ELM(84), [OVR_LBL(85)] = OVR_ELM(85),
5160[OVR_LBL(86)] = OVR_ELM(86), [OVR_LBL(87)] = OVR_ELM(87),
5161[OVR_LBL(88)] = OVR_ELM(88), [OVR_LBL(89)] = OVR_ELM(89),
5162[OVR_LBL(90)] = OVR_ELM(90), [OVR_LBL(91)] = OVR_ELM(91),
5163[OVR_LBL(92)] = OVR_ELM(92), [OVR_LBL(93)] = OVR_ELM(93),
5164[OVR_LBL(94)] = OVR_ELM(94), [OVR_LBL(95)] = OVR_ELM(95),
5165[OVR_LBL(96)] = OVR_ELM(96), [OVR_LBL(97)] = OVR_ELM(97),
5166[OVR_LBL(98)] = OVR_ELM(98), [OVR_LBL(99)] = OVR_ELM(99),
5167[OVR_LBL(100)] = OVR_ELM(100), [OVR_LBL(101)] = OVR_ELM(101),
5168[OVR_LBL(102)] = OVR_ELM(102), [OVR_LBL(103)] = OVR_ELM(103),
5169[OVR_LBL(104)] = OVR_ELM(104), [OVR_LBL(105)] = OVR_ELM(105),
5170[OVR_LBL(106)] = OVR_ELM(106), [OVR_LBL(107)] = OVR_ELM(107),
5171[OVR_LBL(108)] = OVR_ELM(108), [OVR_LBL(109)] = OVR_ELM(109),
5172[OVR_LBL(110)] = OVR_ELM(110), [OVR_LBL(111)] = OVR_ELM(111),
5173[OVR_LBL(112)] = OVR_ELM(112), [OVR_LBL(113)] = OVR_ELM(113),
5174[OVR_LBL(114)] = OVR_ELM(114), [OVR_LBL(115)] = OVR_ELM(115),
5175[OVR_LBL(116)] = OVR_ELM(116), [OVR_LBL(117)] = OVR_ELM(117),
5176[OVR_LBL(118)] = OVR_ELM(118), [OVR_LBL(119)] = OVR_ELM(119),
5177[OVR_LBL(120)] = OVR_ELM(120), [OVR_LBL(121)] = OVR_ELM(121),
5178[OVR_LBL(122)] = OVR_ELM(122), [OVR_LBL(123)] = OVR_ELM(123),
5179[OVR_LBL(124)] = OVR_ELM(124), [OVR_LBL(125)] = OVR_ELM(125),
5180[OVR_LBL(126)] = OVR_ELM(126), [OVR_LBL(127)] = OVR_ELM(127),
5181[OVR_LBL(128)] = OVR_ELM(128), [OVR_LBL(129)] = OVR_ELM(129),
5182[OVR_LBL(130)] = OVR_ELM(130), [OVR_LBL(131)] = OVR_ELM(131),
5183[OVR_LBL(132)] = OVR_ELM(132), [OVR_LBL(133)] = OVR_ELM(133),
5184[OVR_LBL(134)] = OVR_ELM(134), [OVR_LBL(135)] = OVR_ELM(135),
5185[OVR_LBL(136)] = OVR_ELM(136), [OVR_LBL(137)] = OVR_ELM(137),
5186[OVR_LBL(138)] = OVR_ELM(138), [OVR_LBL(139)] = OVR_ELM(139),
5187[OVR_LBL(140)] = OVR_ELM(140), [OVR_LBL(141)] = OVR_ELM(141),
5188[OVR_LBL(142)] = OVR_ELM(142), [OVR_LBL(143)] = OVR_ELM(143),
5189[OVR_LBL(144)] = OVR_ELM(144), [OVR_LBL(145)] = OVR_ELM(145),
5190[OVR_LBL(146)] = OVR_ELM(146), [OVR_LBL(147)] = OVR_ELM(147),
5191[OVR_LBL(148)] = OVR_ELM(148), [OVR_LBL(149)] = OVR_ELM(149),
5192[OVR_LBL(150)] = OVR_ELM(150), [OVR_LBL(151)] = OVR_ELM(151),
5193[OVR_LBL(152)] = OVR_ELM(152), [OVR_LBL(153)] = OVR_ELM(153),
5194[OVR_LBL(154)] = OVR_ELM(154), [OVR_LBL(155)] = OVR_ELM(155),
5195[OVR_LBL(156)] = OVR_ELM(156), [OVR_LBL(157)] = OVR_ELM(157),
5196[OVR_LBL(158)] = OVR_ELM(158), [OVR_LBL(159)] = OVR_ELM(159),
5197};
5198
5199/* ======================================================================== */
5200
Mike Marciniszyn77241052015-07-30 15:17:43 -04005201/* return true if this is chip revision revision a */
5202int is_ax(struct hfi1_devdata *dd)
5203{
5204 u8 chip_rev_minor =
5205 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5206 & CCE_REVISION_CHIP_REV_MINOR_MASK;
5207 return (chip_rev_minor & 0xf0) == 0;
5208}
5209
5210/* return true if this is chip revision revision b */
5211int is_bx(struct hfi1_devdata *dd)
5212{
5213 u8 chip_rev_minor =
5214 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5215 & CCE_REVISION_CHIP_REV_MINOR_MASK;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005216 return (chip_rev_minor & 0xF0) == 0x10;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005217}
5218
5219/*
5220 * Append string s to buffer buf. Arguments curp and len are the current
5221 * position and remaining length, respectively.
5222 *
5223 * return 0 on success, 1 on out of room
5224 */
5225static int append_str(char *buf, char **curp, int *lenp, const char *s)
5226{
5227 char *p = *curp;
5228 int len = *lenp;
5229 int result = 0; /* success */
5230 char c;
5231
5232 /* add a comma, if first in the buffer */
5233 if (p != buf) {
5234 if (len == 0) {
5235 result = 1; /* out of room */
5236 goto done;
5237 }
5238 *p++ = ',';
5239 len--;
5240 }
5241
5242 /* copy the string */
5243 while ((c = *s++) != 0) {
5244 if (len == 0) {
5245 result = 1; /* out of room */
5246 goto done;
5247 }
5248 *p++ = c;
5249 len--;
5250 }
5251
5252done:
5253 /* write return values */
5254 *curp = p;
5255 *lenp = len;
5256
5257 return result;
5258}
5259
5260/*
5261 * Using the given flag table, print a comma separated string into
5262 * the buffer. End in '*' if the buffer is too short.
5263 */
5264static char *flag_string(char *buf, int buf_len, u64 flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005265 struct flag_table *table, int table_size)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005266{
5267 char extra[32];
5268 char *p = buf;
5269 int len = buf_len;
5270 int no_room = 0;
5271 int i;
5272
5273 /* make sure there is at least 2 so we can form "*" */
5274 if (len < 2)
5275 return "";
5276
5277 len--; /* leave room for a nul */
5278 for (i = 0; i < table_size; i++) {
5279 if (flags & table[i].flag) {
5280 no_room = append_str(buf, &p, &len, table[i].str);
5281 if (no_room)
5282 break;
5283 flags &= ~table[i].flag;
5284 }
5285 }
5286
5287 /* any undocumented bits left? */
5288 if (!no_room && flags) {
5289 snprintf(extra, sizeof(extra), "bits 0x%llx", flags);
5290 no_room = append_str(buf, &p, &len, extra);
5291 }
5292
5293 /* add * if ran out of room */
5294 if (no_room) {
5295 /* may need to back up to add space for a '*' */
5296 if (len == 0)
5297 --p;
5298 *p++ = '*';
5299 }
5300
5301 /* add final nul - space already allocated above */
5302 *p = 0;
5303 return buf;
5304}
5305
5306/* first 8 CCE error interrupt source names */
5307static const char * const cce_misc_names[] = {
5308 "CceErrInt", /* 0 */
5309 "RxeErrInt", /* 1 */
5310 "MiscErrInt", /* 2 */
5311 "Reserved3", /* 3 */
5312 "PioErrInt", /* 4 */
5313 "SDmaErrInt", /* 5 */
5314 "EgressErrInt", /* 6 */
5315 "TxeErrInt" /* 7 */
5316};
5317
5318/*
5319 * Return the miscellaneous error interrupt name.
5320 */
5321static char *is_misc_err_name(char *buf, size_t bsize, unsigned int source)
5322{
5323 if (source < ARRAY_SIZE(cce_misc_names))
5324 strncpy(buf, cce_misc_names[source], bsize);
5325 else
Jubin John17fb4f22016-02-14 20:21:52 -08005326 snprintf(buf, bsize, "Reserved%u",
5327 source + IS_GENERAL_ERR_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005328
5329 return buf;
5330}
5331
5332/*
5333 * Return the SDMA engine error interrupt name.
5334 */
5335static char *is_sdma_eng_err_name(char *buf, size_t bsize, unsigned int source)
5336{
5337 snprintf(buf, bsize, "SDmaEngErrInt%u", source);
5338 return buf;
5339}
5340
5341/*
5342 * Return the send context error interrupt name.
5343 */
5344static char *is_sendctxt_err_name(char *buf, size_t bsize, unsigned int source)
5345{
5346 snprintf(buf, bsize, "SendCtxtErrInt%u", source);
5347 return buf;
5348}
5349
5350static const char * const various_names[] = {
5351 "PbcInt",
5352 "GpioAssertInt",
5353 "Qsfp1Int",
5354 "Qsfp2Int",
5355 "TCritInt"
5356};
5357
5358/*
5359 * Return the various interrupt name.
5360 */
5361static char *is_various_name(char *buf, size_t bsize, unsigned int source)
5362{
5363 if (source < ARRAY_SIZE(various_names))
5364 strncpy(buf, various_names[source], bsize);
5365 else
Jubin John8638b772016-02-14 20:19:24 -08005366 snprintf(buf, bsize, "Reserved%u", source + IS_VARIOUS_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005367 return buf;
5368}
5369
5370/*
5371 * Return the DC interrupt name.
5372 */
5373static char *is_dc_name(char *buf, size_t bsize, unsigned int source)
5374{
5375 static const char * const dc_int_names[] = {
5376 "common",
5377 "lcb",
5378 "8051",
5379 "lbm" /* local block merge */
5380 };
5381
5382 if (source < ARRAY_SIZE(dc_int_names))
5383 snprintf(buf, bsize, "dc_%s_int", dc_int_names[source]);
5384 else
5385 snprintf(buf, bsize, "DCInt%u", source);
5386 return buf;
5387}
5388
5389static const char * const sdma_int_names[] = {
5390 "SDmaInt",
5391 "SdmaIdleInt",
5392 "SdmaProgressInt",
5393};
5394
5395/*
5396 * Return the SDMA engine interrupt name.
5397 */
5398static char *is_sdma_eng_name(char *buf, size_t bsize, unsigned int source)
5399{
5400 /* what interrupt */
5401 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
5402 /* which engine */
5403 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
5404
5405 if (likely(what < 3))
5406 snprintf(buf, bsize, "%s%u", sdma_int_names[what], which);
5407 else
5408 snprintf(buf, bsize, "Invalid SDMA interrupt %u", source);
5409 return buf;
5410}
5411
5412/*
5413 * Return the receive available interrupt name.
5414 */
5415static char *is_rcv_avail_name(char *buf, size_t bsize, unsigned int source)
5416{
5417 snprintf(buf, bsize, "RcvAvailInt%u", source);
5418 return buf;
5419}
5420
5421/*
5422 * Return the receive urgent interrupt name.
5423 */
5424static char *is_rcv_urgent_name(char *buf, size_t bsize, unsigned int source)
5425{
5426 snprintf(buf, bsize, "RcvUrgentInt%u", source);
5427 return buf;
5428}
5429
5430/*
5431 * Return the send credit interrupt name.
5432 */
5433static char *is_send_credit_name(char *buf, size_t bsize, unsigned int source)
5434{
5435 snprintf(buf, bsize, "SendCreditInt%u", source);
5436 return buf;
5437}
5438
5439/*
5440 * Return the reserved interrupt name.
5441 */
5442static char *is_reserved_name(char *buf, size_t bsize, unsigned int source)
5443{
5444 snprintf(buf, bsize, "Reserved%u", source + IS_RESERVED_START);
5445 return buf;
5446}
5447
5448static char *cce_err_status_string(char *buf, int buf_len, u64 flags)
5449{
5450 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005451 cce_err_status_flags,
5452 ARRAY_SIZE(cce_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005453}
5454
5455static char *rxe_err_status_string(char *buf, int buf_len, u64 flags)
5456{
5457 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005458 rxe_err_status_flags,
5459 ARRAY_SIZE(rxe_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005460}
5461
5462static char *misc_err_status_string(char *buf, int buf_len, u64 flags)
5463{
5464 return flag_string(buf, buf_len, flags, misc_err_status_flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005465 ARRAY_SIZE(misc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005466}
5467
5468static char *pio_err_status_string(char *buf, int buf_len, u64 flags)
5469{
5470 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005471 pio_err_status_flags,
5472 ARRAY_SIZE(pio_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005473}
5474
5475static char *sdma_err_status_string(char *buf, int buf_len, u64 flags)
5476{
5477 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005478 sdma_err_status_flags,
5479 ARRAY_SIZE(sdma_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005480}
5481
5482static char *egress_err_status_string(char *buf, int buf_len, u64 flags)
5483{
5484 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005485 egress_err_status_flags,
5486 ARRAY_SIZE(egress_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005487}
5488
5489static char *egress_err_info_string(char *buf, int buf_len, u64 flags)
5490{
5491 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005492 egress_err_info_flags,
5493 ARRAY_SIZE(egress_err_info_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005494}
5495
5496static char *send_err_status_string(char *buf, int buf_len, u64 flags)
5497{
5498 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005499 send_err_status_flags,
5500 ARRAY_SIZE(send_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005501}
5502
5503static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5504{
5505 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005506 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005507
5508 /*
5509 * For most these errors, there is nothing that can be done except
5510 * report or record it.
5511 */
5512 dd_dev_info(dd, "CCE Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005513 cce_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005514
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005515 if ((reg & CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK) &&
5516 is_ax(dd) && (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005517 /* this error requires a manual drop into SPC freeze mode */
5518 /* then a fix up */
5519 start_freeze_handling(dd->pport, FREEZE_SELF);
5520 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005521
5522 for (i = 0; i < NUM_CCE_ERR_STATUS_COUNTERS; i++) {
5523 if (reg & (1ull << i)) {
5524 incr_cntr64(&dd->cce_err_status_cnt[i]);
5525 /* maintain a counter over all cce_err_status errors */
5526 incr_cntr64(&dd->sw_cce_err_status_aggregate);
5527 }
5528 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005529}
5530
5531/*
5532 * Check counters for receive errors that do not have an interrupt
5533 * associated with them.
5534 */
5535#define RCVERR_CHECK_TIME 10
5536static void update_rcverr_timer(unsigned long opaque)
5537{
5538 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
5539 struct hfi1_pportdata *ppd = dd->pport;
5540 u32 cur_ovfl_cnt = read_dev_cntr(dd, C_RCV_OVF, CNTR_INVALID_VL);
5541
5542 if (dd->rcv_ovfl_cnt < cur_ovfl_cnt &&
Jubin John17fb4f22016-02-14 20:21:52 -08005543 ppd->port_error_action & OPA_PI_MASK_EX_BUFFER_OVERRUN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005544 dd_dev_info(dd, "%s: PortErrorAction bounce\n", __func__);
Jubin John17fb4f22016-02-14 20:21:52 -08005545 set_link_down_reason(
5546 ppd, OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN, 0,
5547 OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005548 queue_work(ppd->hfi1_wq, &ppd->link_bounce_work);
5549 }
Jubin John50e5dcb2016-02-14 20:19:41 -08005550 dd->rcv_ovfl_cnt = (u32)cur_ovfl_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005551
5552 mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5553}
5554
5555static int init_rcverr(struct hfi1_devdata *dd)
5556{
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +05305557 setup_timer(&dd->rcverr_timer, update_rcverr_timer, (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005558 /* Assume the hardware counter has been reset */
5559 dd->rcv_ovfl_cnt = 0;
5560 return mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5561}
5562
5563static void free_rcverr(struct hfi1_devdata *dd)
5564{
5565 if (dd->rcverr_timer.data)
5566 del_timer_sync(&dd->rcverr_timer);
5567 dd->rcverr_timer.data = 0;
5568}
5569
5570static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5571{
5572 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005573 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005574
5575 dd_dev_info(dd, "Receive Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005576 rxe_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005577
5578 if (reg & ALL_RXE_FREEZE_ERR) {
5579 int flags = 0;
5580
5581 /*
5582 * Freeze mode recovery is disabled for the errors
5583 * in RXE_FREEZE_ABORT_MASK
5584 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005585 if (is_ax(dd) && (reg & RXE_FREEZE_ABORT_MASK))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005586 flags = FREEZE_ABORT;
5587
5588 start_freeze_handling(dd->pport, flags);
5589 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005590
5591 for (i = 0; i < NUM_RCV_ERR_STATUS_COUNTERS; i++) {
5592 if (reg & (1ull << i))
5593 incr_cntr64(&dd->rcv_err_status_cnt[i]);
5594 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005595}
5596
5597static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5598{
5599 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005600 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005601
5602 dd_dev_info(dd, "Misc Error: %s",
Jubin John17fb4f22016-02-14 20:21:52 -08005603 misc_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005604 for (i = 0; i < NUM_MISC_ERR_STATUS_COUNTERS; i++) {
5605 if (reg & (1ull << i))
5606 incr_cntr64(&dd->misc_err_status_cnt[i]);
5607 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005608}
5609
5610static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5611{
5612 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005613 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005614
5615 dd_dev_info(dd, "PIO Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005616 pio_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005617
5618 if (reg & ALL_PIO_FREEZE_ERR)
5619 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005620
5621 for (i = 0; i < NUM_SEND_PIO_ERR_STATUS_COUNTERS; i++) {
5622 if (reg & (1ull << i))
5623 incr_cntr64(&dd->send_pio_err_status_cnt[i]);
5624 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005625}
5626
5627static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5628{
5629 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005630 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005631
5632 dd_dev_info(dd, "SDMA Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005633 sdma_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005634
5635 if (reg & ALL_SDMA_FREEZE_ERR)
5636 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005637
5638 for (i = 0; i < NUM_SEND_DMA_ERR_STATUS_COUNTERS; i++) {
5639 if (reg & (1ull << i))
5640 incr_cntr64(&dd->send_dma_err_status_cnt[i]);
5641 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005642}
5643
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005644static inline void __count_port_discards(struct hfi1_pportdata *ppd)
5645{
5646 incr_cntr64(&ppd->port_xmit_discards);
5647}
5648
Mike Marciniszyn77241052015-07-30 15:17:43 -04005649static void count_port_inactive(struct hfi1_devdata *dd)
5650{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005651 __count_port_discards(dd->pport);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005652}
5653
5654/*
5655 * We have had a "disallowed packet" error during egress. Determine the
5656 * integrity check which failed, and update relevant error counter, etc.
5657 *
5658 * Note that the SEND_EGRESS_ERR_INFO register has only a single
5659 * bit of state per integrity check, and so we can miss the reason for an
5660 * egress error if more than one packet fails the same integrity check
5661 * since we cleared the corresponding bit in SEND_EGRESS_ERR_INFO.
5662 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005663static void handle_send_egress_err_info(struct hfi1_devdata *dd,
5664 int vl)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005665{
5666 struct hfi1_pportdata *ppd = dd->pport;
5667 u64 src = read_csr(dd, SEND_EGRESS_ERR_SOURCE); /* read first */
5668 u64 info = read_csr(dd, SEND_EGRESS_ERR_INFO);
5669 char buf[96];
5670
5671 /* clear down all observed info as quickly as possible after read */
5672 write_csr(dd, SEND_EGRESS_ERR_INFO, info);
5673
5674 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005675 "Egress Error Info: 0x%llx, %s Egress Error Src 0x%llx\n",
5676 info, egress_err_info_string(buf, sizeof(buf), info), src);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005677
5678 /* Eventually add other counters for each bit */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005679 if (info & PORT_DISCARD_EGRESS_ERRS) {
5680 int weight, i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005681
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005682 /*
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005683 * Count all applicable bits as individual errors and
5684 * attribute them to the packet that triggered this handler.
5685 * This may not be completely accurate due to limitations
5686 * on the available hardware error information. There is
5687 * a single information register and any number of error
5688 * packets may have occurred and contributed to it before
5689 * this routine is called. This means that:
5690 * a) If multiple packets with the same error occur before
5691 * this routine is called, earlier packets are missed.
5692 * There is only a single bit for each error type.
5693 * b) Errors may not be attributed to the correct VL.
5694 * The driver is attributing all bits in the info register
5695 * to the packet that triggered this call, but bits
5696 * could be an accumulation of different packets with
5697 * different VLs.
5698 * c) A single error packet may have multiple counts attached
5699 * to it. There is no way for the driver to know if
5700 * multiple bits set in the info register are due to a
5701 * single packet or multiple packets. The driver assumes
5702 * multiple packets.
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005703 */
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005704 weight = hweight64(info & PORT_DISCARD_EGRESS_ERRS);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005705 for (i = 0; i < weight; i++) {
5706 __count_port_discards(ppd);
5707 if (vl >= 0 && vl < TXE_NUM_DATA_VL)
5708 incr_cntr64(&ppd->port_xmit_discards_vl[vl]);
5709 else if (vl == 15)
5710 incr_cntr64(&ppd->port_xmit_discards_vl
5711 [C_VL_15]);
5712 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005713 }
5714}
5715
5716/*
5717 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5718 * register. Does it represent a 'port inactive' error?
5719 */
5720static inline int port_inactive_err(u64 posn)
5721{
5722 return (posn >= SEES(TX_LINKDOWN) &&
5723 posn <= SEES(TX_INCORRECT_LINK_STATE));
5724}
5725
5726/*
5727 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5728 * register. Does it represent a 'disallowed packet' error?
5729 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005730static inline int disallowed_pkt_err(int posn)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005731{
5732 return (posn >= SEES(TX_SDMA0_DISALLOWED_PACKET) &&
5733 posn <= SEES(TX_SDMA15_DISALLOWED_PACKET));
5734}
5735
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005736/*
5737 * Input value is a bit position of one of the SDMA engine disallowed
5738 * packet errors. Return which engine. Use of this must be guarded by
5739 * disallowed_pkt_err().
5740 */
5741static inline int disallowed_pkt_engine(int posn)
5742{
5743 return posn - SEES(TX_SDMA0_DISALLOWED_PACKET);
5744}
5745
5746/*
5747 * Translate an SDMA engine to a VL. Return -1 if the tranlation cannot
5748 * be done.
5749 */
5750static int engine_to_vl(struct hfi1_devdata *dd, int engine)
5751{
5752 struct sdma_vl_map *m;
5753 int vl;
5754
5755 /* range check */
5756 if (engine < 0 || engine >= TXE_NUM_SDMA_ENGINES)
5757 return -1;
5758
5759 rcu_read_lock();
5760 m = rcu_dereference(dd->sdma_map);
5761 vl = m->engine_to_vl[engine];
5762 rcu_read_unlock();
5763
5764 return vl;
5765}
5766
5767/*
5768 * Translate the send context (sofware index) into a VL. Return -1 if the
5769 * translation cannot be done.
5770 */
5771static int sc_to_vl(struct hfi1_devdata *dd, int sw_index)
5772{
5773 struct send_context_info *sci;
5774 struct send_context *sc;
5775 int i;
5776
5777 sci = &dd->send_contexts[sw_index];
5778
5779 /* there is no information for user (PSM) and ack contexts */
Jianxin Xiong44306f12016-04-12 11:30:28 -07005780 if ((sci->type != SC_KERNEL) && (sci->type != SC_VL15))
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005781 return -1;
5782
5783 sc = sci->sc;
5784 if (!sc)
5785 return -1;
5786 if (dd->vld[15].sc == sc)
5787 return 15;
5788 for (i = 0; i < num_vls; i++)
5789 if (dd->vld[i].sc == sc)
5790 return i;
5791
5792 return -1;
5793}
5794
Mike Marciniszyn77241052015-07-30 15:17:43 -04005795static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5796{
5797 u64 reg_copy = reg, handled = 0;
5798 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005799 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005800
5801 if (reg & ALL_TXE_EGRESS_FREEZE_ERR)
5802 start_freeze_handling(dd->pport, 0);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005803 else if (is_ax(dd) &&
5804 (reg & SEND_EGRESS_ERR_STATUS_TX_CREDIT_RETURN_VL_ERR_SMASK) &&
5805 (dd->icode != ICODE_FUNCTIONAL_SIMULATOR))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005806 start_freeze_handling(dd->pport, 0);
5807
5808 while (reg_copy) {
5809 int posn = fls64(reg_copy);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005810 /* fls64() returns a 1-based offset, we want it zero based */
Mike Marciniszyn77241052015-07-30 15:17:43 -04005811 int shift = posn - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005812 u64 mask = 1ULL << shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005813
5814 if (port_inactive_err(shift)) {
5815 count_port_inactive(dd);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005816 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005817 } else if (disallowed_pkt_err(shift)) {
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005818 int vl = engine_to_vl(dd, disallowed_pkt_engine(shift));
5819
5820 handle_send_egress_err_info(dd, vl);
5821 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005822 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005823 reg_copy &= ~mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005824 }
5825
5826 reg &= ~handled;
5827
5828 if (reg)
5829 dd_dev_info(dd, "Egress Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005830 egress_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005831
5832 for (i = 0; i < NUM_SEND_EGRESS_ERR_STATUS_COUNTERS; i++) {
5833 if (reg & (1ull << i))
5834 incr_cntr64(&dd->send_egress_err_status_cnt[i]);
5835 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005836}
5837
5838static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5839{
5840 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005841 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005842
5843 dd_dev_info(dd, "Send Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005844 send_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005845
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005846 for (i = 0; i < NUM_SEND_ERR_STATUS_COUNTERS; i++) {
5847 if (reg & (1ull << i))
5848 incr_cntr64(&dd->send_err_status_cnt[i]);
5849 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005850}
5851
5852/*
5853 * The maximum number of times the error clear down will loop before
5854 * blocking a repeating error. This value is arbitrary.
5855 */
5856#define MAX_CLEAR_COUNT 20
5857
5858/*
5859 * Clear and handle an error register. All error interrupts are funneled
5860 * through here to have a central location to correctly handle single-
5861 * or multi-shot errors.
5862 *
5863 * For non per-context registers, call this routine with a context value
5864 * of 0 so the per-context offset is zero.
5865 *
5866 * If the handler loops too many times, assume that something is wrong
5867 * and can't be fixed, so mask the error bits.
5868 */
5869static void interrupt_clear_down(struct hfi1_devdata *dd,
5870 u32 context,
5871 const struct err_reg_info *eri)
5872{
5873 u64 reg;
5874 u32 count;
5875
5876 /* read in a loop until no more errors are seen */
5877 count = 0;
5878 while (1) {
5879 reg = read_kctxt_csr(dd, context, eri->status);
5880 if (reg == 0)
5881 break;
5882 write_kctxt_csr(dd, context, eri->clear, reg);
5883 if (likely(eri->handler))
5884 eri->handler(dd, context, reg);
5885 count++;
5886 if (count > MAX_CLEAR_COUNT) {
5887 u64 mask;
5888
5889 dd_dev_err(dd, "Repeating %s bits 0x%llx - masking\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005890 eri->desc, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005891 /*
5892 * Read-modify-write so any other masked bits
5893 * remain masked.
5894 */
5895 mask = read_kctxt_csr(dd, context, eri->mask);
5896 mask &= ~reg;
5897 write_kctxt_csr(dd, context, eri->mask, mask);
5898 break;
5899 }
5900 }
5901}
5902
5903/*
5904 * CCE block "misc" interrupt. Source is < 16.
5905 */
5906static void is_misc_err_int(struct hfi1_devdata *dd, unsigned int source)
5907{
5908 const struct err_reg_info *eri = &misc_errs[source];
5909
5910 if (eri->handler) {
5911 interrupt_clear_down(dd, 0, eri);
5912 } else {
5913 dd_dev_err(dd, "Unexpected misc interrupt (%u) - reserved\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005914 source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005915 }
5916}
5917
5918static char *send_context_err_status_string(char *buf, int buf_len, u64 flags)
5919{
5920 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005921 sc_err_status_flags,
5922 ARRAY_SIZE(sc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005923}
5924
5925/*
5926 * Send context error interrupt. Source (hw_context) is < 160.
5927 *
5928 * All send context errors cause the send context to halt. The normal
5929 * clear-down mechanism cannot be used because we cannot clear the
5930 * error bits until several other long-running items are done first.
5931 * This is OK because with the context halted, nothing else is going
5932 * to happen on it anyway.
5933 */
5934static void is_sendctxt_err_int(struct hfi1_devdata *dd,
5935 unsigned int hw_context)
5936{
5937 struct send_context_info *sci;
5938 struct send_context *sc;
5939 char flags[96];
5940 u64 status;
5941 u32 sw_index;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005942 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005943
5944 sw_index = dd->hw_to_sw[hw_context];
5945 if (sw_index >= dd->num_send_contexts) {
5946 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005947 "out of range sw index %u for send context %u\n",
5948 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005949 return;
5950 }
5951 sci = &dd->send_contexts[sw_index];
5952 sc = sci->sc;
5953 if (!sc) {
5954 dd_dev_err(dd, "%s: context %u(%u): no sc?\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -08005955 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005956 return;
5957 }
5958
5959 /* tell the software that a halt has begun */
5960 sc_stop(sc, SCF_HALTED);
5961
5962 status = read_kctxt_csr(dd, hw_context, SEND_CTXT_ERR_STATUS);
5963
5964 dd_dev_info(dd, "Send Context %u(%u) Error: %s\n", sw_index, hw_context,
Jubin John17fb4f22016-02-14 20:21:52 -08005965 send_context_err_status_string(flags, sizeof(flags),
5966 status));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005967
5968 if (status & SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK)
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005969 handle_send_egress_err_info(dd, sc_to_vl(dd, sw_index));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005970
5971 /*
5972 * Automatically restart halted kernel contexts out of interrupt
5973 * context. User contexts must ask the driver to restart the context.
5974 */
5975 if (sc->type != SC_USER)
5976 queue_work(dd->pport->hfi1_wq, &sc->halt_work);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005977
5978 /*
5979 * Update the counters for the corresponding status bits.
5980 * Note that these particular counters are aggregated over all
5981 * 160 contexts.
5982 */
5983 for (i = 0; i < NUM_SEND_CTXT_ERR_STATUS_COUNTERS; i++) {
5984 if (status & (1ull << i))
5985 incr_cntr64(&dd->sw_ctxt_err_status_cnt[i]);
5986 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005987}
5988
5989static void handle_sdma_eng_err(struct hfi1_devdata *dd,
5990 unsigned int source, u64 status)
5991{
5992 struct sdma_engine *sde;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005993 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005994
5995 sde = &dd->per_sdma[source];
5996#ifdef CONFIG_SDMA_VERBOSITY
5997 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
5998 slashstrip(__FILE__), __LINE__, __func__);
5999 dd_dev_err(sde->dd, "CONFIG SDMA(%u) source: %u status 0x%llx\n",
6000 sde->this_idx, source, (unsigned long long)status);
6001#endif
Vennila Megavannana699c6c2016-01-11 18:30:56 -05006002 sde->err_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006003 sdma_engine_error(sde, status);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05006004
6005 /*
6006 * Update the counters for the corresponding status bits.
6007 * Note that these particular counters are aggregated over
6008 * all 16 DMA engines.
6009 */
6010 for (i = 0; i < NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS; i++) {
6011 if (status & (1ull << i))
6012 incr_cntr64(&dd->sw_send_dma_eng_err_status_cnt[i]);
6013 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006014}
6015
6016/*
6017 * CCE block SDMA error interrupt. Source is < 16.
6018 */
6019static void is_sdma_eng_err_int(struct hfi1_devdata *dd, unsigned int source)
6020{
6021#ifdef CONFIG_SDMA_VERBOSITY
6022 struct sdma_engine *sde = &dd->per_sdma[source];
6023
6024 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
6025 slashstrip(__FILE__), __LINE__, __func__);
6026 dd_dev_err(dd, "CONFIG SDMA(%u) source: %u\n", sde->this_idx,
6027 source);
6028 sdma_dumpstate(sde);
6029#endif
6030 interrupt_clear_down(dd, source, &sdma_eng_err);
6031}
6032
6033/*
6034 * CCE block "various" interrupt. Source is < 8.
6035 */
6036static void is_various_int(struct hfi1_devdata *dd, unsigned int source)
6037{
6038 const struct err_reg_info *eri = &various_err[source];
6039
6040 /*
6041 * TCritInt cannot go through interrupt_clear_down()
6042 * because it is not a second tier interrupt. The handler
6043 * should be called directly.
6044 */
6045 if (source == TCRIT_INT_SOURCE)
6046 handle_temp_err(dd);
6047 else if (eri->handler)
6048 interrupt_clear_down(dd, 0, eri);
6049 else
6050 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006051 "%s: Unimplemented/reserved interrupt %d\n",
6052 __func__, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006053}
6054
6055static void handle_qsfp_int(struct hfi1_devdata *dd, u32 src_ctx, u64 reg)
6056{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006057 /* src_ctx is always zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006058 struct hfi1_pportdata *ppd = dd->pport;
6059 unsigned long flags;
6060 u64 qsfp_int_mgmt = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
6061
6062 if (reg & QSFP_HFI0_MODPRST_N) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006063 if (!qsfp_mod_present(ppd)) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006064 dd_dev_info(dd, "%s: QSFP module removed\n",
6065 __func__);
6066
Mike Marciniszyn77241052015-07-30 15:17:43 -04006067 ppd->driver_link_ready = 0;
6068 /*
6069 * Cable removed, reset all our information about the
6070 * cache and cable capabilities
6071 */
6072
6073 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6074 /*
6075 * We don't set cache_refresh_required here as we expect
6076 * an interrupt when a cable is inserted
6077 */
6078 ppd->qsfp_info.cache_valid = 0;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006079 ppd->qsfp_info.reset_needed = 0;
6080 ppd->qsfp_info.limiting_active = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006081 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006082 flags);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006083 /* Invert the ModPresent pin now to detect plug-in */
6084 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6085 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006086
6087 if ((ppd->offline_disabled_reason >
6088 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006089 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED)) ||
Bryan Morgana9c05e32016-02-03 14:30:49 -08006090 (ppd->offline_disabled_reason ==
6091 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE)))
6092 ppd->offline_disabled_reason =
6093 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006094 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006095
Mike Marciniszyn77241052015-07-30 15:17:43 -04006096 if (ppd->host_link_state == HLS_DN_POLL) {
6097 /*
6098 * The link is still in POLL. This means
6099 * that the normal link down processing
6100 * will not happen. We have to do it here
6101 * before turning the DC off.
6102 */
6103 queue_work(ppd->hfi1_wq, &ppd->link_down_work);
6104 }
6105 } else {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006106 dd_dev_info(dd, "%s: QSFP module inserted\n",
6107 __func__);
6108
Mike Marciniszyn77241052015-07-30 15:17:43 -04006109 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6110 ppd->qsfp_info.cache_valid = 0;
6111 ppd->qsfp_info.cache_refresh_required = 1;
6112 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006113 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006114
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006115 /*
6116 * Stop inversion of ModPresent pin to detect
6117 * removal of the cable
6118 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006119 qsfp_int_mgmt &= ~(u64)QSFP_HFI0_MODPRST_N;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006120 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6121 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
6122
6123 ppd->offline_disabled_reason =
6124 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006125 }
6126 }
6127
6128 if (reg & QSFP_HFI0_INT_N) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006129 dd_dev_info(dd, "%s: Interrupt received from QSFP module\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006130 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006131 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6132 ppd->qsfp_info.check_interrupt_flags = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006133 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock, flags);
6134 }
6135
6136 /* Schedule the QSFP work only if there is a cable attached. */
6137 if (qsfp_mod_present(ppd))
6138 queue_work(ppd->hfi1_wq, &ppd->qsfp_info.qsfp_work);
6139}
6140
6141static int request_host_lcb_access(struct hfi1_devdata *dd)
6142{
6143 int ret;
6144
6145 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006146 (u64)HCMD_MISC_REQUEST_LCB_ACCESS <<
6147 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006148 if (ret != HCMD_SUCCESS) {
6149 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006150 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006151 }
6152 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6153}
6154
6155static int request_8051_lcb_access(struct hfi1_devdata *dd)
6156{
6157 int ret;
6158
6159 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006160 (u64)HCMD_MISC_GRANT_LCB_ACCESS <<
6161 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006162 if (ret != HCMD_SUCCESS) {
6163 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006164 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006165 }
6166 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6167}
6168
6169/*
6170 * Set the LCB selector - allow host access. The DCC selector always
6171 * points to the host.
6172 */
6173static inline void set_host_lcb_access(struct hfi1_devdata *dd)
6174{
6175 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006176 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK |
6177 DC_DC8051_CFG_CSR_ACCESS_SEL_LCB_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006178}
6179
6180/*
6181 * Clear the LCB selector - allow 8051 access. The DCC selector always
6182 * points to the host.
6183 */
6184static inline void set_8051_lcb_access(struct hfi1_devdata *dd)
6185{
6186 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006187 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006188}
6189
6190/*
6191 * Acquire LCB access from the 8051. If the host already has access,
6192 * just increment a counter. Otherwise, inform the 8051 that the
6193 * host is taking access.
6194 *
6195 * Returns:
6196 * 0 on success
6197 * -EBUSY if the 8051 has control and cannot be disturbed
6198 * -errno if unable to acquire access from the 8051
6199 */
6200int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6201{
6202 struct hfi1_pportdata *ppd = dd->pport;
6203 int ret = 0;
6204
6205 /*
6206 * Use the host link state lock so the operation of this routine
6207 * { link state check, selector change, count increment } can occur
6208 * as a unit against a link state change. Otherwise there is a
6209 * race between the state change and the count increment.
6210 */
6211 if (sleep_ok) {
6212 mutex_lock(&ppd->hls_lock);
6213 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006214 while (!mutex_trylock(&ppd->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006215 udelay(1);
6216 }
6217
6218 /* this access is valid only when the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07006219 if (ppd->host_link_state & HLS_DOWN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006220 dd_dev_info(dd, "%s: link state %s not up\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006221 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04006222 ret = -EBUSY;
6223 goto done;
6224 }
6225
6226 if (dd->lcb_access_count == 0) {
6227 ret = request_host_lcb_access(dd);
6228 if (ret) {
6229 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006230 "%s: unable to acquire LCB access, err %d\n",
6231 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006232 goto done;
6233 }
6234 set_host_lcb_access(dd);
6235 }
6236 dd->lcb_access_count++;
6237done:
6238 mutex_unlock(&ppd->hls_lock);
6239 return ret;
6240}
6241
6242/*
6243 * Release LCB access by decrementing the use count. If the count is moving
6244 * from 1 to 0, inform 8051 that it has control back.
6245 *
6246 * Returns:
6247 * 0 on success
6248 * -errno if unable to release access to the 8051
6249 */
6250int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6251{
6252 int ret = 0;
6253
6254 /*
6255 * Use the host link state lock because the acquire needed it.
6256 * Here, we only need to keep { selector change, count decrement }
6257 * as a unit.
6258 */
6259 if (sleep_ok) {
6260 mutex_lock(&dd->pport->hls_lock);
6261 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006262 while (!mutex_trylock(&dd->pport->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006263 udelay(1);
6264 }
6265
6266 if (dd->lcb_access_count == 0) {
6267 dd_dev_err(dd, "%s: LCB access count is zero. Skipping.\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006268 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006269 goto done;
6270 }
6271
6272 if (dd->lcb_access_count == 1) {
6273 set_8051_lcb_access(dd);
6274 ret = request_8051_lcb_access(dd);
6275 if (ret) {
6276 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006277 "%s: unable to release LCB access, err %d\n",
6278 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006279 /* restore host access if the grant didn't work */
6280 set_host_lcb_access(dd);
6281 goto done;
6282 }
6283 }
6284 dd->lcb_access_count--;
6285done:
6286 mutex_unlock(&dd->pport->hls_lock);
6287 return ret;
6288}
6289
6290/*
6291 * Initialize LCB access variables and state. Called during driver load,
6292 * after most of the initialization is finished.
6293 *
6294 * The DC default is LCB access on for the host. The driver defaults to
6295 * leaving access to the 8051. Assign access now - this constrains the call
6296 * to this routine to be after all LCB set-up is done. In particular, after
6297 * hf1_init_dd() -> set_up_interrupts() -> clear_all_interrupts()
6298 */
6299static void init_lcb_access(struct hfi1_devdata *dd)
6300{
6301 dd->lcb_access_count = 0;
6302}
6303
6304/*
6305 * Write a response back to a 8051 request.
6306 */
6307static void hreq_response(struct hfi1_devdata *dd, u8 return_code, u16 rsp_data)
6308{
6309 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0,
Jubin John17fb4f22016-02-14 20:21:52 -08006310 DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK |
6311 (u64)return_code <<
6312 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT |
6313 (u64)rsp_data << DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006314}
6315
6316/*
Easwar Hariharancbac3862016-02-03 14:31:31 -08006317 * Handle host requests from the 8051.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006318 */
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006319static void handle_8051_request(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006320{
Easwar Hariharancbac3862016-02-03 14:31:31 -08006321 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006322 u64 reg;
Easwar Hariharancbac3862016-02-03 14:31:31 -08006323 u16 data = 0;
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006324 u8 type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006325
6326 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_1);
6327 if ((reg & DC_DC8051_CFG_EXT_DEV_1_REQ_NEW_SMASK) == 0)
6328 return; /* no request */
6329
6330 /* zero out COMPLETED so the response is seen */
6331 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, 0);
6332
6333 /* extract request details */
6334 type = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_SHIFT)
6335 & DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_MASK;
6336 data = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT)
6337 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_MASK;
6338
6339 switch (type) {
6340 case HREQ_LOAD_CONFIG:
6341 case HREQ_SAVE_CONFIG:
6342 case HREQ_READ_CONFIG:
6343 case HREQ_SET_TX_EQ_ABS:
6344 case HREQ_SET_TX_EQ_REL:
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006345 case HREQ_ENABLE:
Mike Marciniszyn77241052015-07-30 15:17:43 -04006346 dd_dev_info(dd, "8051 request: request 0x%x not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006347 type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006348 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6349 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006350 case HREQ_CONFIG_DONE:
6351 hreq_response(dd, HREQ_SUCCESS, 0);
6352 break;
6353
6354 case HREQ_INTERFACE_TEST:
6355 hreq_response(dd, HREQ_SUCCESS, data);
6356 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006357 default:
6358 dd_dev_err(dd, "8051 request: unknown request 0x%x\n", type);
6359 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6360 break;
6361 }
6362}
6363
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006364/*
6365 * Set up allocation unit vaulue.
6366 */
6367void set_up_vau(struct hfi1_devdata *dd, u8 vau)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006368{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006369 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6370
6371 /* do not modify other values in the register */
6372 reg &= ~SEND_CM_GLOBAL_CREDIT_AU_SMASK;
6373 reg |= (u64)vau << SEND_CM_GLOBAL_CREDIT_AU_SHIFT;
6374 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006375}
6376
6377/*
6378 * Set up initial VL15 credits of the remote. Assumes the rest of
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006379 * the CM credit registers are zero from a previous global or credit reset.
6380 * Shared limit for VL15 will always be 0.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006381 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006382void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006383{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006384 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6385
6386 /* set initial values for total and shared credit limit */
6387 reg &= ~(SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK |
6388 SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK);
6389
6390 /*
6391 * Set total limit to be equal to VL15 credits.
6392 * Leave shared limit at 0.
6393 */
6394 reg |= (u64)vl15buf << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
6395 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006396
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07006397 write_csr(dd, SEND_CM_CREDIT_VL15, (u64)vl15buf
6398 << SEND_CM_CREDIT_VL15_DEDICATED_LIMIT_VL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006399}
6400
6401/*
6402 * Zero all credit details from the previous connection and
6403 * reset the CM manager's internal counters.
6404 */
6405void reset_link_credits(struct hfi1_devdata *dd)
6406{
6407 int i;
6408
6409 /* remove all previous VL credit limits */
6410 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -08006411 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006412 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006413 write_csr(dd, SEND_CM_GLOBAL_CREDIT, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006414 /* reset the CM block */
6415 pio_send_control(dd, PSC_CM_RESET);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006416 /* reset cached value */
6417 dd->vl15buf_cached = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006418}
6419
6420/* convert a vCU to a CU */
6421static u32 vcu_to_cu(u8 vcu)
6422{
6423 return 1 << vcu;
6424}
6425
6426/* convert a CU to a vCU */
6427static u8 cu_to_vcu(u32 cu)
6428{
6429 return ilog2(cu);
6430}
6431
6432/* convert a vAU to an AU */
6433static u32 vau_to_au(u8 vau)
6434{
6435 return 8 * (1 << vau);
6436}
6437
6438static void set_linkup_defaults(struct hfi1_pportdata *ppd)
6439{
6440 ppd->sm_trap_qp = 0x0;
6441 ppd->sa_qp = 0x1;
6442}
6443
6444/*
6445 * Graceful LCB shutdown. This leaves the LCB FIFOs in reset.
6446 */
6447static void lcb_shutdown(struct hfi1_devdata *dd, int abort)
6448{
6449 u64 reg;
6450
6451 /* clear lcb run: LCB_CFG_RUN.EN = 0 */
6452 write_csr(dd, DC_LCB_CFG_RUN, 0);
6453 /* set tx fifo reset: LCB_CFG_TX_FIFOS_RESET.VAL = 1 */
6454 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET,
Jubin John17fb4f22016-02-14 20:21:52 -08006455 1ull << DC_LCB_CFG_TX_FIFOS_RESET_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006456 /* set dcc reset csr: DCC_CFG_RESET.{reset_lcb,reset_rx_fpe} = 1 */
6457 dd->lcb_err_en = read_csr(dd, DC_LCB_ERR_EN);
6458 reg = read_csr(dd, DCC_CFG_RESET);
Jubin John17fb4f22016-02-14 20:21:52 -08006459 write_csr(dd, DCC_CFG_RESET, reg |
6460 (1ull << DCC_CFG_RESET_RESET_LCB_SHIFT) |
6461 (1ull << DCC_CFG_RESET_RESET_RX_FPE_SHIFT));
Jubin John50e5dcb2016-02-14 20:19:41 -08006462 (void)read_csr(dd, DCC_CFG_RESET); /* make sure the write completed */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006463 if (!abort) {
6464 udelay(1); /* must hold for the longer of 16cclks or 20ns */
6465 write_csr(dd, DCC_CFG_RESET, reg);
6466 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
6467 }
6468}
6469
6470/*
6471 * This routine should be called after the link has been transitioned to
6472 * OFFLINE (OFFLINE state has the side effect of putting the SerDes into
6473 * reset).
6474 *
6475 * The expectation is that the caller of this routine would have taken
6476 * care of properly transitioning the link into the correct state.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006477 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6478 * before calling this function.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006479 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006480static void _dc_shutdown(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006481{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006482 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006483
Tadeusz Struk22546b72017-04-28 10:40:02 -07006484 if (dd->dc_shutdown)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006485 return;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006486
Mike Marciniszyn77241052015-07-30 15:17:43 -04006487 dd->dc_shutdown = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006488 /* Shutdown the LCB */
6489 lcb_shutdown(dd, 1);
Jubin John4d114fd2016-02-14 20:21:43 -08006490 /*
6491 * Going to OFFLINE would have causes the 8051 to put the
Mike Marciniszyn77241052015-07-30 15:17:43 -04006492 * SerDes into reset already. Just need to shut down the 8051,
Jubin John4d114fd2016-02-14 20:21:43 -08006493 * itself.
6494 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006495 write_csr(dd, DC_DC8051_CFG_RST, 0x1);
6496}
6497
Tadeusz Struk22546b72017-04-28 10:40:02 -07006498static void dc_shutdown(struct hfi1_devdata *dd)
6499{
6500 mutex_lock(&dd->dc8051_lock);
6501 _dc_shutdown(dd);
6502 mutex_unlock(&dd->dc8051_lock);
6503}
6504
Jubin John4d114fd2016-02-14 20:21:43 -08006505/*
6506 * Calling this after the DC has been brought out of reset should not
6507 * do any damage.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006508 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6509 * before calling this function.
Jubin John4d114fd2016-02-14 20:21:43 -08006510 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006511static void _dc_start(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006512{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006513 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006514
Mike Marciniszyn77241052015-07-30 15:17:43 -04006515 if (!dd->dc_shutdown)
Tadeusz Struk22546b72017-04-28 10:40:02 -07006516 return;
6517
Mike Marciniszyn77241052015-07-30 15:17:43 -04006518 /* Take the 8051 out of reset */
6519 write_csr(dd, DC_DC8051_CFG_RST, 0ull);
6520 /* Wait until 8051 is ready */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006521 if (wait_fm_ready(dd, TIMEOUT_8051_START))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006522 dd_dev_err(dd, "%s: timeout starting 8051 firmware\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006523 __func__);
Tadeusz Struk22546b72017-04-28 10:40:02 -07006524
Mike Marciniszyn77241052015-07-30 15:17:43 -04006525 /* Take away reset for LCB and RX FPE (set in lcb_shutdown). */
6526 write_csr(dd, DCC_CFG_RESET, 0x10);
6527 /* lcb_shutdown() with abort=1 does not restore these */
6528 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006529 dd->dc_shutdown = 0;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006530}
6531
6532static void dc_start(struct hfi1_devdata *dd)
6533{
6534 mutex_lock(&dd->dc8051_lock);
6535 _dc_start(dd);
6536 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006537}
6538
6539/*
6540 * These LCB adjustments are for the Aurora SerDes core in the FPGA.
6541 */
6542static void adjust_lcb_for_fpga_serdes(struct hfi1_devdata *dd)
6543{
6544 u64 rx_radr, tx_radr;
6545 u32 version;
6546
6547 if (dd->icode != ICODE_FPGA_EMULATION)
6548 return;
6549
6550 /*
6551 * These LCB defaults on emulator _s are good, nothing to do here:
6552 * LCB_CFG_TX_FIFOS_RADR
6553 * LCB_CFG_RX_FIFOS_RADR
6554 * LCB_CFG_LN_DCLK
6555 * LCB_CFG_IGNORE_LOST_RCLK
6556 */
6557 if (is_emulator_s(dd))
6558 return;
6559 /* else this is _p */
6560
6561 version = emulator_rev(dd);
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006562 if (!is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006563 version = 0x2d; /* all B0 use 0x2d or higher settings */
6564
6565 if (version <= 0x12) {
6566 /* release 0x12 and below */
6567
6568 /*
6569 * LCB_CFG_RX_FIFOS_RADR.RST_VAL = 0x9
6570 * LCB_CFG_RX_FIFOS_RADR.OK_TO_JUMP_VAL = 0x9
6571 * LCB_CFG_RX_FIFOS_RADR.DO_NOT_JUMP_VAL = 0xa
6572 */
6573 rx_radr =
6574 0xaull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6575 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6576 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6577 /*
6578 * LCB_CFG_TX_FIFOS_RADR.ON_REINIT = 0 (default)
6579 * LCB_CFG_TX_FIFOS_RADR.RST_VAL = 6
6580 */
6581 tx_radr = 6ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6582 } else if (version <= 0x18) {
6583 /* release 0x13 up to 0x18 */
6584 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6585 rx_radr =
6586 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6587 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6588 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6589 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6590 } else if (version == 0x19) {
6591 /* release 0x19 */
6592 /* LCB_CFG_RX_FIFOS_RADR = 0xa99 */
6593 rx_radr =
6594 0xAull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6595 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6596 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6597 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6598 } else if (version == 0x1a) {
6599 /* release 0x1a */
6600 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6601 rx_radr =
6602 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6603 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6604 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6605 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6606 write_csr(dd, DC_LCB_CFG_LN_DCLK, 1ull);
6607 } else {
6608 /* release 0x1b and higher */
6609 /* LCB_CFG_RX_FIFOS_RADR = 0x877 */
6610 rx_radr =
6611 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6612 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6613 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6614 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6615 }
6616
6617 write_csr(dd, DC_LCB_CFG_RX_FIFOS_RADR, rx_radr);
6618 /* LCB_CFG_IGNORE_LOST_RCLK.EN = 1 */
6619 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
Jubin John17fb4f22016-02-14 20:21:52 -08006620 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006621 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RADR, tx_radr);
6622}
6623
6624/*
6625 * Handle a SMA idle message
6626 *
6627 * This is a work-queue function outside of the interrupt.
6628 */
6629void handle_sma_message(struct work_struct *work)
6630{
6631 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6632 sma_message_work);
6633 struct hfi1_devdata *dd = ppd->dd;
6634 u64 msg;
6635 int ret;
6636
Jubin John4d114fd2016-02-14 20:21:43 -08006637 /*
6638 * msg is bytes 1-4 of the 40-bit idle message - the command code
6639 * is stripped off
6640 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006641 ret = read_idle_sma(dd, &msg);
6642 if (ret)
6643 return;
6644 dd_dev_info(dd, "%s: SMA message 0x%llx\n", __func__, msg);
6645 /*
6646 * React to the SMA message. Byte[1] (0 for us) is the command.
6647 */
6648 switch (msg & 0xff) {
6649 case SMA_IDLE_ARM:
6650 /*
6651 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6652 * State Transitions
6653 *
6654 * Only expected in INIT or ARMED, discard otherwise.
6655 */
6656 if (ppd->host_link_state & (HLS_UP_INIT | HLS_UP_ARMED))
6657 ppd->neighbor_normal = 1;
6658 break;
6659 case SMA_IDLE_ACTIVE:
6660 /*
6661 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6662 * State Transitions
6663 *
6664 * Can activate the node. Discard otherwise.
6665 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08006666 if (ppd->host_link_state == HLS_UP_ARMED &&
6667 ppd->is_active_optimize_enabled) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006668 ppd->neighbor_normal = 1;
6669 ret = set_link_state(ppd, HLS_UP_ACTIVE);
6670 if (ret)
6671 dd_dev_err(
6672 dd,
6673 "%s: received Active SMA idle message, couldn't set link to Active\n",
6674 __func__);
6675 }
6676 break;
6677 default:
6678 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006679 "%s: received unexpected SMA idle message 0x%llx\n",
6680 __func__, msg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006681 break;
6682 }
6683}
6684
6685static void adjust_rcvctrl(struct hfi1_devdata *dd, u64 add, u64 clear)
6686{
6687 u64 rcvctrl;
6688 unsigned long flags;
6689
6690 spin_lock_irqsave(&dd->rcvctrl_lock, flags);
6691 rcvctrl = read_csr(dd, RCV_CTRL);
6692 rcvctrl |= add;
6693 rcvctrl &= ~clear;
6694 write_csr(dd, RCV_CTRL, rcvctrl);
6695 spin_unlock_irqrestore(&dd->rcvctrl_lock, flags);
6696}
6697
6698static inline void add_rcvctrl(struct hfi1_devdata *dd, u64 add)
6699{
6700 adjust_rcvctrl(dd, add, 0);
6701}
6702
6703static inline void clear_rcvctrl(struct hfi1_devdata *dd, u64 clear)
6704{
6705 adjust_rcvctrl(dd, 0, clear);
6706}
6707
6708/*
6709 * Called from all interrupt handlers to start handling an SPC freeze.
6710 */
6711void start_freeze_handling(struct hfi1_pportdata *ppd, int flags)
6712{
6713 struct hfi1_devdata *dd = ppd->dd;
6714 struct send_context *sc;
6715 int i;
6716
6717 if (flags & FREEZE_SELF)
6718 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6719
6720 /* enter frozen mode */
6721 dd->flags |= HFI1_FROZEN;
6722
6723 /* notify all SDMA engines that they are going into a freeze */
6724 sdma_freeze_notify(dd, !!(flags & FREEZE_LINK_DOWN));
6725
6726 /* do halt pre-handling on all enabled send contexts */
6727 for (i = 0; i < dd->num_send_contexts; i++) {
6728 sc = dd->send_contexts[i].sc;
6729 if (sc && (sc->flags & SCF_ENABLED))
6730 sc_stop(sc, SCF_FROZEN | SCF_HALTED);
6731 }
6732
6733 /* Send context are frozen. Notify user space */
6734 hfi1_set_uevent_bits(ppd, _HFI1_EVENT_FROZEN_BIT);
6735
6736 if (flags & FREEZE_ABORT) {
6737 dd_dev_err(dd,
6738 "Aborted freeze recovery. Please REBOOT system\n");
6739 return;
6740 }
6741 /* queue non-interrupt handler */
6742 queue_work(ppd->hfi1_wq, &ppd->freeze_work);
6743}
6744
6745/*
6746 * Wait until all 4 sub-blocks indicate that they have frozen or unfrozen,
6747 * depending on the "freeze" parameter.
6748 *
6749 * No need to return an error if it times out, our only option
6750 * is to proceed anyway.
6751 */
6752static void wait_for_freeze_status(struct hfi1_devdata *dd, int freeze)
6753{
6754 unsigned long timeout;
6755 u64 reg;
6756
6757 timeout = jiffies + msecs_to_jiffies(FREEZE_STATUS_TIMEOUT);
6758 while (1) {
6759 reg = read_csr(dd, CCE_STATUS);
6760 if (freeze) {
6761 /* waiting until all indicators are set */
6762 if ((reg & ALL_FROZE) == ALL_FROZE)
6763 return; /* all done */
6764 } else {
6765 /* waiting until all indicators are clear */
6766 if ((reg & ALL_FROZE) == 0)
6767 return; /* all done */
6768 }
6769
6770 if (time_after(jiffies, timeout)) {
6771 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006772 "Time out waiting for SPC %sfreeze, bits 0x%llx, expecting 0x%llx, continuing",
6773 freeze ? "" : "un", reg & ALL_FROZE,
6774 freeze ? ALL_FROZE : 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006775 return;
6776 }
6777 usleep_range(80, 120);
6778 }
6779}
6780
6781/*
6782 * Do all freeze handling for the RXE block.
6783 */
6784static void rxe_freeze(struct hfi1_devdata *dd)
6785{
6786 int i;
6787
6788 /* disable port */
6789 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6790
6791 /* disable all receive contexts */
6792 for (i = 0; i < dd->num_rcv_contexts; i++)
Michael J. Ruhl22505632017-07-24 07:46:06 -07006793 hfi1_rcvctrl(dd, HFI1_RCVCTRL_CTXT_DIS, dd->rcd[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006794}
6795
6796/*
6797 * Unfreeze handling for the RXE block - kernel contexts only.
6798 * This will also enable the port. User contexts will do unfreeze
6799 * handling on a per-context basis as they call into the driver.
6800 *
6801 */
6802static void rxe_kernel_unfreeze(struct hfi1_devdata *dd)
6803{
Mitko Haralanov566c1572016-02-03 14:32:49 -08006804 u32 rcvmask;
Michael J. Ruhle6f76222017-07-24 07:45:55 -07006805 u16 i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006806
6807 /* enable all kernel contexts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006808 for (i = 0; i < dd->num_rcv_contexts; i++) {
6809 struct hfi1_ctxtdata *rcd = dd->rcd[i];
6810
6811 /* Ensure all non-user contexts(including vnic) are enabled */
6812 if (!rcd || !rcd->sc || (rcd->sc->type == SC_USER))
6813 continue;
6814
Mitko Haralanov566c1572016-02-03 14:32:49 -08006815 rcvmask = HFI1_RCVCTRL_CTXT_ENB;
6816 /* HFI1_RCVCTRL_TAILUPD_[ENB|DIS] needs to be set explicitly */
Michael J. Ruhl22505632017-07-24 07:46:06 -07006817 rcvmask |= HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL) ?
Mitko Haralanov566c1572016-02-03 14:32:49 -08006818 HFI1_RCVCTRL_TAILUPD_ENB : HFI1_RCVCTRL_TAILUPD_DIS;
Michael J. Ruhl22505632017-07-24 07:46:06 -07006819 hfi1_rcvctrl(dd, rcvmask, rcd);
Mitko Haralanov566c1572016-02-03 14:32:49 -08006820 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006821
6822 /* enable port */
6823 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6824}
6825
6826/*
6827 * Non-interrupt SPC freeze handling.
6828 *
6829 * This is a work-queue function outside of the triggering interrupt.
6830 */
6831void handle_freeze(struct work_struct *work)
6832{
6833 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6834 freeze_work);
6835 struct hfi1_devdata *dd = ppd->dd;
6836
6837 /* wait for freeze indicators on all affected blocks */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006838 wait_for_freeze_status(dd, 1);
6839
6840 /* SPC is now frozen */
6841
6842 /* do send PIO freeze steps */
6843 pio_freeze(dd);
6844
6845 /* do send DMA freeze steps */
6846 sdma_freeze(dd);
6847
6848 /* do send egress freeze steps - nothing to do */
6849
6850 /* do receive freeze steps */
6851 rxe_freeze(dd);
6852
6853 /*
6854 * Unfreeze the hardware - clear the freeze, wait for each
6855 * block's frozen bit to clear, then clear the frozen flag.
6856 */
6857 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6858 wait_for_freeze_status(dd, 0);
6859
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006860 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006861 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6862 wait_for_freeze_status(dd, 1);
6863 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6864 wait_for_freeze_status(dd, 0);
6865 }
6866
6867 /* do send PIO unfreeze steps for kernel contexts */
6868 pio_kernel_unfreeze(dd);
6869
6870 /* do send DMA unfreeze steps */
6871 sdma_unfreeze(dd);
6872
6873 /* do send egress unfreeze steps - nothing to do */
6874
6875 /* do receive unfreeze steps for kernel contexts */
6876 rxe_kernel_unfreeze(dd);
6877
6878 /*
6879 * The unfreeze procedure touches global device registers when
6880 * it disables and re-enables RXE. Mark the device unfrozen
6881 * after all that is done so other parts of the driver waiting
6882 * for the device to unfreeze don't do things out of order.
6883 *
6884 * The above implies that the meaning of HFI1_FROZEN flag is
6885 * "Device has gone into freeze mode and freeze mode handling
6886 * is still in progress."
6887 *
6888 * The flag will be removed when freeze mode processing has
6889 * completed.
6890 */
6891 dd->flags &= ~HFI1_FROZEN;
6892 wake_up(&dd->event_queue);
6893
6894 /* no longer frozen */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006895}
6896
6897/*
6898 * Handle a link up interrupt from the 8051.
6899 *
6900 * This is a work-queue function outside of the interrupt.
6901 */
6902void handle_link_up(struct work_struct *work)
6903{
6904 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Jubin John17fb4f22016-02-14 20:21:52 -08006905 link_up_work);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006906 struct hfi1_devdata *dd = ppd->dd;
6907
Mike Marciniszyn77241052015-07-30 15:17:43 -04006908 set_link_state(ppd, HLS_UP_INIT);
6909
6910 /* cache the read of DC_LCB_STS_ROUND_TRIP_LTP_CNT */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006911 read_ltp_rtt(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006912 /*
6913 * OPA specifies that certain counters are cleared on a transition
6914 * to link up, so do that.
6915 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006916 clear_linkup_counters(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006917 /*
6918 * And (re)set link up default values.
6919 */
6920 set_linkup_defaults(ppd);
6921
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006922 /*
6923 * Set VL15 credits. Use cached value from verify cap interrupt.
6924 * In case of quick linkup or simulator, vl15 value will be set by
6925 * handle_linkup_change. VerifyCap interrupt handler will not be
6926 * called in those scenarios.
6927 */
6928 if (!(quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR))
6929 set_up_vl15(dd, dd->vl15buf_cached);
6930
Mike Marciniszyn77241052015-07-30 15:17:43 -04006931 /* enforce link speed enabled */
6932 if ((ppd->link_speed_active & ppd->link_speed_enabled) == 0) {
6933 /* oops - current speed is not enabled, bounce */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006934 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006935 "Link speed active 0x%x is outside enabled 0x%x, downing link\n",
6936 ppd->link_speed_active, ppd->link_speed_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006937 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SPEED_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08006938 OPA_LINKDOWN_REASON_SPEED_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006939 set_link_state(ppd, HLS_DN_OFFLINE);
6940 start_link(ppd);
6941 }
6942}
6943
Jubin John4d114fd2016-02-14 20:21:43 -08006944/*
6945 * Several pieces of LNI information were cached for SMA in ppd.
6946 * Reset these on link down
6947 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006948static void reset_neighbor_info(struct hfi1_pportdata *ppd)
6949{
6950 ppd->neighbor_guid = 0;
6951 ppd->neighbor_port_number = 0;
6952 ppd->neighbor_type = 0;
6953 ppd->neighbor_fm_security = 0;
6954}
6955
Dean Luickfeb831d2016-04-14 08:31:36 -07006956static const char * const link_down_reason_strs[] = {
6957 [OPA_LINKDOWN_REASON_NONE] = "None",
Dennis Dalessandro67838e62017-05-29 17:18:46 -07006958 [OPA_LINKDOWN_REASON_RCV_ERROR_0] = "Receive error 0",
Dean Luickfeb831d2016-04-14 08:31:36 -07006959 [OPA_LINKDOWN_REASON_BAD_PKT_LEN] = "Bad packet length",
6960 [OPA_LINKDOWN_REASON_PKT_TOO_LONG] = "Packet too long",
6961 [OPA_LINKDOWN_REASON_PKT_TOO_SHORT] = "Packet too short",
6962 [OPA_LINKDOWN_REASON_BAD_SLID] = "Bad SLID",
6963 [OPA_LINKDOWN_REASON_BAD_DLID] = "Bad DLID",
6964 [OPA_LINKDOWN_REASON_BAD_L2] = "Bad L2",
6965 [OPA_LINKDOWN_REASON_BAD_SC] = "Bad SC",
6966 [OPA_LINKDOWN_REASON_RCV_ERROR_8] = "Receive error 8",
6967 [OPA_LINKDOWN_REASON_BAD_MID_TAIL] = "Bad mid tail",
6968 [OPA_LINKDOWN_REASON_RCV_ERROR_10] = "Receive error 10",
6969 [OPA_LINKDOWN_REASON_PREEMPT_ERROR] = "Preempt error",
6970 [OPA_LINKDOWN_REASON_PREEMPT_VL15] = "Preempt vl15",
6971 [OPA_LINKDOWN_REASON_BAD_VL_MARKER] = "Bad VL marker",
6972 [OPA_LINKDOWN_REASON_RCV_ERROR_14] = "Receive error 14",
6973 [OPA_LINKDOWN_REASON_RCV_ERROR_15] = "Receive error 15",
6974 [OPA_LINKDOWN_REASON_BAD_HEAD_DIST] = "Bad head distance",
6975 [OPA_LINKDOWN_REASON_BAD_TAIL_DIST] = "Bad tail distance",
6976 [OPA_LINKDOWN_REASON_BAD_CTRL_DIST] = "Bad control distance",
6977 [OPA_LINKDOWN_REASON_BAD_CREDIT_ACK] = "Bad credit ack",
6978 [OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER] = "Unsupported VL marker",
6979 [OPA_LINKDOWN_REASON_BAD_PREEMPT] = "Bad preempt",
6980 [OPA_LINKDOWN_REASON_BAD_CONTROL_FLIT] = "Bad control flit",
6981 [OPA_LINKDOWN_REASON_EXCEED_MULTICAST_LIMIT] = "Exceed multicast limit",
6982 [OPA_LINKDOWN_REASON_RCV_ERROR_24] = "Receive error 24",
6983 [OPA_LINKDOWN_REASON_RCV_ERROR_25] = "Receive error 25",
6984 [OPA_LINKDOWN_REASON_RCV_ERROR_26] = "Receive error 26",
6985 [OPA_LINKDOWN_REASON_RCV_ERROR_27] = "Receive error 27",
6986 [OPA_LINKDOWN_REASON_RCV_ERROR_28] = "Receive error 28",
6987 [OPA_LINKDOWN_REASON_RCV_ERROR_29] = "Receive error 29",
6988 [OPA_LINKDOWN_REASON_RCV_ERROR_30] = "Receive error 30",
6989 [OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN] =
6990 "Excessive buffer overrun",
6991 [OPA_LINKDOWN_REASON_UNKNOWN] = "Unknown",
6992 [OPA_LINKDOWN_REASON_REBOOT] = "Reboot",
6993 [OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN] = "Neighbor unknown",
6994 [OPA_LINKDOWN_REASON_FM_BOUNCE] = "FM bounce",
6995 [OPA_LINKDOWN_REASON_SPEED_POLICY] = "Speed policy",
6996 [OPA_LINKDOWN_REASON_WIDTH_POLICY] = "Width policy",
6997 [OPA_LINKDOWN_REASON_DISCONNECTED] = "Disconnected",
6998 [OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED] =
6999 "Local media not installed",
7000 [OPA_LINKDOWN_REASON_NOT_INSTALLED] = "Not installed",
7001 [OPA_LINKDOWN_REASON_CHASSIS_CONFIG] = "Chassis config",
7002 [OPA_LINKDOWN_REASON_END_TO_END_NOT_INSTALLED] =
7003 "End to end not installed",
7004 [OPA_LINKDOWN_REASON_POWER_POLICY] = "Power policy",
7005 [OPA_LINKDOWN_REASON_LINKSPEED_POLICY] = "Link speed policy",
7006 [OPA_LINKDOWN_REASON_LINKWIDTH_POLICY] = "Link width policy",
7007 [OPA_LINKDOWN_REASON_SWITCH_MGMT] = "Switch management",
7008 [OPA_LINKDOWN_REASON_SMA_DISABLED] = "SMA disabled",
7009 [OPA_LINKDOWN_REASON_TRANSIENT] = "Transient"
7010};
7011
7012/* return the neighbor link down reason string */
7013static const char *link_down_reason_str(u8 reason)
7014{
7015 const char *str = NULL;
7016
7017 if (reason < ARRAY_SIZE(link_down_reason_strs))
7018 str = link_down_reason_strs[reason];
7019 if (!str)
7020 str = "(invalid)";
7021
7022 return str;
7023}
7024
Mike Marciniszyn77241052015-07-30 15:17:43 -04007025/*
7026 * Handle a link down interrupt from the 8051.
7027 *
7028 * This is a work-queue function outside of the interrupt.
7029 */
7030void handle_link_down(struct work_struct *work)
7031{
7032 u8 lcl_reason, neigh_reason = 0;
Dean Luickfeb831d2016-04-14 08:31:36 -07007033 u8 link_down_reason;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007034 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Dean Luickfeb831d2016-04-14 08:31:36 -07007035 link_down_work);
7036 int was_up;
7037 static const char ldr_str[] = "Link down reason: ";
Mike Marciniszyn77241052015-07-30 15:17:43 -04007038
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08007039 if ((ppd->host_link_state &
7040 (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) &&
7041 ppd->port_type == PORT_TYPE_FIXED)
7042 ppd->offline_disabled_reason =
7043 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NOT_INSTALLED);
7044
7045 /* Go offline first, then deal with reading/writing through 8051 */
Dean Luickfeb831d2016-04-14 08:31:36 -07007046 was_up = !!(ppd->host_link_state & HLS_UP);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007047 set_link_state(ppd, HLS_DN_OFFLINE);
7048
Dean Luickfeb831d2016-04-14 08:31:36 -07007049 if (was_up) {
7050 lcl_reason = 0;
7051 /* link down reason is only valid if the link was up */
7052 read_link_down_reason(ppd->dd, &link_down_reason);
7053 switch (link_down_reason) {
7054 case LDR_LINK_TRANSFER_ACTIVE_LOW:
7055 /* the link went down, no idle message reason */
7056 dd_dev_info(ppd->dd, "%sUnexpected link down\n",
7057 ldr_str);
7058 break;
7059 case LDR_RECEIVED_LINKDOWN_IDLE_MSG:
7060 /*
7061 * The neighbor reason is only valid if an idle message
7062 * was received for it.
7063 */
7064 read_planned_down_reason_code(ppd->dd, &neigh_reason);
7065 dd_dev_info(ppd->dd,
7066 "%sNeighbor link down message %d, %s\n",
7067 ldr_str, neigh_reason,
7068 link_down_reason_str(neigh_reason));
7069 break;
7070 case LDR_RECEIVED_HOST_OFFLINE_REQ:
7071 dd_dev_info(ppd->dd,
7072 "%sHost requested link to go offline\n",
7073 ldr_str);
7074 break;
7075 default:
7076 dd_dev_info(ppd->dd, "%sUnknown reason 0x%x\n",
7077 ldr_str, link_down_reason);
7078 break;
7079 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007080
Dean Luickfeb831d2016-04-14 08:31:36 -07007081 /*
7082 * If no reason, assume peer-initiated but missed
7083 * LinkGoingDown idle flits.
7084 */
7085 if (neigh_reason == 0)
7086 lcl_reason = OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN;
7087 } else {
7088 /* went down while polling or going up */
7089 lcl_reason = OPA_LINKDOWN_REASON_TRANSIENT;
7090 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007091
7092 set_link_down_reason(ppd, lcl_reason, neigh_reason, 0);
7093
Dean Luick015e91f2016-04-14 08:31:42 -07007094 /* inform the SMA when the link transitions from up to down */
7095 if (was_up && ppd->local_link_down_reason.sma == 0 &&
7096 ppd->neigh_link_down_reason.sma == 0) {
7097 ppd->local_link_down_reason.sma =
7098 ppd->local_link_down_reason.latest;
7099 ppd->neigh_link_down_reason.sma =
7100 ppd->neigh_link_down_reason.latest;
7101 }
7102
Mike Marciniszyn77241052015-07-30 15:17:43 -04007103 reset_neighbor_info(ppd);
7104
7105 /* disable the port */
7106 clear_rcvctrl(ppd->dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
7107
Jubin John4d114fd2016-02-14 20:21:43 -08007108 /*
7109 * If there is no cable attached, turn the DC off. Otherwise,
7110 * start the link bring up.
7111 */
Dean Luick0db9dec2016-09-06 04:35:20 -07007112 if (ppd->port_type == PORT_TYPE_QSFP && !qsfp_mod_present(ppd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04007113 dc_shutdown(ppd->dd);
Dean Luick0db9dec2016-09-06 04:35:20 -07007114 else
Mike Marciniszyn77241052015-07-30 15:17:43 -04007115 start_link(ppd);
7116}
7117
7118void handle_link_bounce(struct work_struct *work)
7119{
7120 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7121 link_bounce_work);
7122
7123 /*
7124 * Only do something if the link is currently up.
7125 */
7126 if (ppd->host_link_state & HLS_UP) {
7127 set_link_state(ppd, HLS_DN_OFFLINE);
7128 start_link(ppd);
7129 } else {
7130 dd_dev_info(ppd->dd, "%s: link not up (%s), nothing to do\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007131 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007132 }
7133}
7134
7135/*
7136 * Mask conversion: Capability exchange to Port LTP. The capability
7137 * exchange has an implicit 16b CRC that is mandatory.
7138 */
7139static int cap_to_port_ltp(int cap)
7140{
7141 int port_ltp = PORT_LTP_CRC_MODE_16; /* this mode is mandatory */
7142
7143 if (cap & CAP_CRC_14B)
7144 port_ltp |= PORT_LTP_CRC_MODE_14;
7145 if (cap & CAP_CRC_48B)
7146 port_ltp |= PORT_LTP_CRC_MODE_48;
7147 if (cap & CAP_CRC_12B_16B_PER_LANE)
7148 port_ltp |= PORT_LTP_CRC_MODE_PER_LANE;
7149
7150 return port_ltp;
7151}
7152
7153/*
7154 * Convert an OPA Port LTP mask to capability mask
7155 */
7156int port_ltp_to_cap(int port_ltp)
7157{
7158 int cap_mask = 0;
7159
7160 if (port_ltp & PORT_LTP_CRC_MODE_14)
7161 cap_mask |= CAP_CRC_14B;
7162 if (port_ltp & PORT_LTP_CRC_MODE_48)
7163 cap_mask |= CAP_CRC_48B;
7164 if (port_ltp & PORT_LTP_CRC_MODE_PER_LANE)
7165 cap_mask |= CAP_CRC_12B_16B_PER_LANE;
7166
7167 return cap_mask;
7168}
7169
7170/*
7171 * Convert a single DC LCB CRC mode to an OPA Port LTP mask.
7172 */
7173static int lcb_to_port_ltp(int lcb_crc)
7174{
7175 int port_ltp = 0;
7176
7177 if (lcb_crc == LCB_CRC_12B_16B_PER_LANE)
7178 port_ltp = PORT_LTP_CRC_MODE_PER_LANE;
7179 else if (lcb_crc == LCB_CRC_48B)
7180 port_ltp = PORT_LTP_CRC_MODE_48;
7181 else if (lcb_crc == LCB_CRC_14B)
7182 port_ltp = PORT_LTP_CRC_MODE_14;
7183 else
7184 port_ltp = PORT_LTP_CRC_MODE_16;
7185
7186 return port_ltp;
7187}
7188
7189/*
7190 * Our neighbor has indicated that we are allowed to act as a fabric
7191 * manager, so place the full management partition key in the second
7192 * (0-based) pkey array position (see OPAv1, section 20.2.2.6.8). Note
7193 * that we should already have the limited management partition key in
7194 * array element 1, and also that the port is not yet up when
7195 * add_full_mgmt_pkey() is invoked.
7196 */
7197static void add_full_mgmt_pkey(struct hfi1_pportdata *ppd)
7198{
7199 struct hfi1_devdata *dd = ppd->dd;
7200
Dennis Dalessandroa498fbc2017-04-09 10:17:06 -07007201 /* Sanity check - ppd->pkeys[2] should be 0, or already initialized */
Dean Luick87645222015-12-01 15:38:21 -05007202 if (!((ppd->pkeys[2] == 0) || (ppd->pkeys[2] == FULL_MGMT_P_KEY)))
7203 dd_dev_warn(dd, "%s pkey[2] already set to 0x%x, resetting it to 0x%x\n",
7204 __func__, ppd->pkeys[2], FULL_MGMT_P_KEY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007205 ppd->pkeys[2] = FULL_MGMT_P_KEY;
7206 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007207 hfi1_event_pkey_change(ppd->dd, ppd->port);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007208}
7209
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007210static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd)
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007211{
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007212 if (ppd->pkeys[2] != 0) {
7213 ppd->pkeys[2] = 0;
7214 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007215 hfi1_event_pkey_change(ppd->dd, ppd->port);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007216 }
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007217}
7218
Mike Marciniszyn77241052015-07-30 15:17:43 -04007219/*
7220 * Convert the given link width to the OPA link width bitmask.
7221 */
7222static u16 link_width_to_bits(struct hfi1_devdata *dd, u16 width)
7223{
7224 switch (width) {
7225 case 0:
7226 /*
7227 * Simulator and quick linkup do not set the width.
7228 * Just set it to 4x without complaint.
7229 */
7230 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR || quick_linkup)
7231 return OPA_LINK_WIDTH_4X;
7232 return 0; /* no lanes up */
7233 case 1: return OPA_LINK_WIDTH_1X;
7234 case 2: return OPA_LINK_WIDTH_2X;
7235 case 3: return OPA_LINK_WIDTH_3X;
7236 default:
7237 dd_dev_info(dd, "%s: invalid width %d, using 4\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007238 __func__, width);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007239 /* fall through */
7240 case 4: return OPA_LINK_WIDTH_4X;
7241 }
7242}
7243
7244/*
7245 * Do a population count on the bottom nibble.
7246 */
7247static const u8 bit_counts[16] = {
7248 0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4
7249};
Jubin Johnf4d507c2016-02-14 20:20:25 -08007250
Mike Marciniszyn77241052015-07-30 15:17:43 -04007251static inline u8 nibble_to_count(u8 nibble)
7252{
7253 return bit_counts[nibble & 0xf];
7254}
7255
7256/*
7257 * Read the active lane information from the 8051 registers and return
7258 * their widths.
7259 *
7260 * Active lane information is found in these 8051 registers:
7261 * enable_lane_tx
7262 * enable_lane_rx
7263 */
7264static void get_link_widths(struct hfi1_devdata *dd, u16 *tx_width,
7265 u16 *rx_width)
7266{
7267 u16 tx, rx;
7268 u8 enable_lane_rx;
7269 u8 enable_lane_tx;
7270 u8 tx_polarity_inversion;
7271 u8 rx_polarity_inversion;
7272 u8 max_rate;
7273
7274 /* read the active lanes */
7275 read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08007276 &rx_polarity_inversion, &max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007277 read_local_lni(dd, &enable_lane_rx);
7278
7279 /* convert to counts */
7280 tx = nibble_to_count(enable_lane_tx);
7281 rx = nibble_to_count(enable_lane_rx);
7282
7283 /*
7284 * Set link_speed_active here, overriding what was set in
7285 * handle_verify_cap(). The ASIC 8051 firmware does not correctly
7286 * set the max_rate field in handle_verify_cap until v0.19.
7287 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007288 if ((dd->icode == ICODE_RTL_SILICON) &&
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007289 (dd->dc8051_ver < dc8051_ver(0, 19, 0))) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007290 /* max_rate: 0 = 12.5G, 1 = 25G */
7291 switch (max_rate) {
7292 case 0:
7293 dd->pport[0].link_speed_active = OPA_LINK_SPEED_12_5G;
7294 break;
7295 default:
7296 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007297 "%s: unexpected max rate %d, using 25Gb\n",
7298 __func__, (int)max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007299 /* fall through */
7300 case 1:
7301 dd->pport[0].link_speed_active = OPA_LINK_SPEED_25G;
7302 break;
7303 }
7304 }
7305
7306 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007307 "Fabric active lanes (width): tx 0x%x (%d), rx 0x%x (%d)\n",
7308 enable_lane_tx, tx, enable_lane_rx, rx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007309 *tx_width = link_width_to_bits(dd, tx);
7310 *rx_width = link_width_to_bits(dd, rx);
7311}
7312
7313/*
7314 * Read verify_cap_local_fm_link_width[1] to obtain the link widths.
7315 * Valid after the end of VerifyCap and during LinkUp. Does not change
7316 * after link up. I.e. look elsewhere for downgrade information.
7317 *
7318 * Bits are:
7319 * + bits [7:4] contain the number of active transmitters
7320 * + bits [3:0] contain the number of active receivers
7321 * These are numbers 1 through 4 and can be different values if the
7322 * link is asymmetric.
7323 *
7324 * verify_cap_local_fm_link_width[0] retains its original value.
7325 */
7326static void get_linkup_widths(struct hfi1_devdata *dd, u16 *tx_width,
7327 u16 *rx_width)
7328{
7329 u16 widths, tx, rx;
7330 u8 misc_bits, local_flags;
7331 u16 active_tx, active_rx;
7332
7333 read_vc_local_link_width(dd, &misc_bits, &local_flags, &widths);
7334 tx = widths >> 12;
7335 rx = (widths >> 8) & 0xf;
7336
7337 *tx_width = link_width_to_bits(dd, tx);
7338 *rx_width = link_width_to_bits(dd, rx);
7339
7340 /* print the active widths */
7341 get_link_widths(dd, &active_tx, &active_rx);
7342}
7343
7344/*
7345 * Set ppd->link_width_active and ppd->link_width_downgrade_active using
7346 * hardware information when the link first comes up.
7347 *
7348 * The link width is not available until after VerifyCap.AllFramesReceived
7349 * (the trigger for handle_verify_cap), so this is outside that routine
7350 * and should be called when the 8051 signals linkup.
7351 */
7352void get_linkup_link_widths(struct hfi1_pportdata *ppd)
7353{
7354 u16 tx_width, rx_width;
7355
7356 /* get end-of-LNI link widths */
7357 get_linkup_widths(ppd->dd, &tx_width, &rx_width);
7358
7359 /* use tx_width as the link is supposed to be symmetric on link up */
7360 ppd->link_width_active = tx_width;
7361 /* link width downgrade active (LWD.A) starts out matching LW.A */
7362 ppd->link_width_downgrade_tx_active = ppd->link_width_active;
7363 ppd->link_width_downgrade_rx_active = ppd->link_width_active;
7364 /* per OPA spec, on link up LWD.E resets to LWD.S */
7365 ppd->link_width_downgrade_enabled = ppd->link_width_downgrade_supported;
7366 /* cache the active egress rate (units {10^6 bits/sec]) */
7367 ppd->current_egress_rate = active_egress_rate(ppd);
7368}
7369
7370/*
7371 * Handle a verify capabilities interrupt from the 8051.
7372 *
7373 * This is a work-queue function outside of the interrupt.
7374 */
7375void handle_verify_cap(struct work_struct *work)
7376{
7377 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7378 link_vc_work);
7379 struct hfi1_devdata *dd = ppd->dd;
7380 u64 reg;
7381 u8 power_management;
7382 u8 continious;
7383 u8 vcu;
7384 u8 vau;
7385 u8 z;
7386 u16 vl15buf;
7387 u16 link_widths;
7388 u16 crc_mask;
7389 u16 crc_val;
7390 u16 device_id;
7391 u16 active_tx, active_rx;
7392 u8 partner_supported_crc;
7393 u8 remote_tx_rate;
7394 u8 device_rev;
7395
7396 set_link_state(ppd, HLS_VERIFY_CAP);
7397
7398 lcb_shutdown(dd, 0);
7399 adjust_lcb_for_fpga_serdes(dd);
7400
Mike Marciniszyn77241052015-07-30 15:17:43 -04007401 read_vc_remote_phy(dd, &power_management, &continious);
Jubin John17fb4f22016-02-14 20:21:52 -08007402 read_vc_remote_fabric(dd, &vau, &z, &vcu, &vl15buf,
7403 &partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007404 read_vc_remote_link_width(dd, &remote_tx_rate, &link_widths);
7405 read_remote_device_id(dd, &device_id, &device_rev);
7406 /*
7407 * And the 'MgmtAllowed' information, which is exchanged during
7408 * LNI, is also be available at this point.
7409 */
7410 read_mgmt_allowed(dd, &ppd->mgmt_allowed);
7411 /* print the active widths */
7412 get_link_widths(dd, &active_tx, &active_rx);
7413 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007414 "Peer PHY: power management 0x%x, continuous updates 0x%x\n",
7415 (int)power_management, (int)continious);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007416 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007417 "Peer Fabric: vAU %d, Z %d, vCU %d, vl15 credits 0x%x, CRC sizes 0x%x\n",
7418 (int)vau, (int)z, (int)vcu, (int)vl15buf,
7419 (int)partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007420 dd_dev_info(dd, "Peer Link Width: tx rate 0x%x, widths 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007421 (u32)remote_tx_rate, (u32)link_widths);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007422 dd_dev_info(dd, "Peer Device ID: 0x%04x, Revision 0x%02x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007423 (u32)device_id, (u32)device_rev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007424 /*
7425 * The peer vAU value just read is the peer receiver value. HFI does
7426 * not support a transmit vAU of 0 (AU == 8). We advertised that
7427 * with Z=1 in the fabric capabilities sent to the peer. The peer
7428 * will see our Z=1, and, if it advertised a vAU of 0, will move its
7429 * receive to vAU of 1 (AU == 16). Do the same here. We do not care
7430 * about the peer Z value - our sent vAU is 3 (hardwired) and is not
7431 * subject to the Z value exception.
7432 */
7433 if (vau == 0)
7434 vau = 1;
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07007435 set_up_vau(dd, vau);
7436
7437 /*
7438 * Set VL15 credits to 0 in global credit register. Cache remote VL15
7439 * credits value and wait for link-up interrupt ot set it.
7440 */
7441 set_up_vl15(dd, 0);
7442 dd->vl15buf_cached = vl15buf;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007443
7444 /* set up the LCB CRC mode */
7445 crc_mask = ppd->port_crc_mode_enabled & partner_supported_crc;
7446
7447 /* order is important: use the lowest bit in common */
7448 if (crc_mask & CAP_CRC_14B)
7449 crc_val = LCB_CRC_14B;
7450 else if (crc_mask & CAP_CRC_48B)
7451 crc_val = LCB_CRC_48B;
7452 else if (crc_mask & CAP_CRC_12B_16B_PER_LANE)
7453 crc_val = LCB_CRC_12B_16B_PER_LANE;
7454 else
7455 crc_val = LCB_CRC_16B;
7456
7457 dd_dev_info(dd, "Final LCB CRC mode: %d\n", (int)crc_val);
7458 write_csr(dd, DC_LCB_CFG_CRC_MODE,
7459 (u64)crc_val << DC_LCB_CFG_CRC_MODE_TX_VAL_SHIFT);
7460
7461 /* set (14b only) or clear sideband credit */
7462 reg = read_csr(dd, SEND_CM_CTRL);
7463 if (crc_val == LCB_CRC_14B && crc_14b_sideband) {
7464 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007465 reg | SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007466 } else {
7467 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007468 reg & ~SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007469 }
7470
7471 ppd->link_speed_active = 0; /* invalid value */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007472 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007473 /* remote_tx_rate: 0 = 12.5G, 1 = 25G */
7474 switch (remote_tx_rate) {
7475 case 0:
7476 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7477 break;
7478 case 1:
7479 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7480 break;
7481 }
7482 } else {
7483 /* actual rate is highest bit of the ANDed rates */
7484 u8 rate = remote_tx_rate & ppd->local_tx_rate;
7485
7486 if (rate & 2)
7487 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7488 else if (rate & 1)
7489 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7490 }
7491 if (ppd->link_speed_active == 0) {
7492 dd_dev_err(dd, "%s: unexpected remote tx rate %d, using 25Gb\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007493 __func__, (int)remote_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007494 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7495 }
7496
7497 /*
7498 * Cache the values of the supported, enabled, and active
7499 * LTP CRC modes to return in 'portinfo' queries. But the bit
7500 * flags that are returned in the portinfo query differ from
7501 * what's in the link_crc_mask, crc_sizes, and crc_val
7502 * variables. Convert these here.
7503 */
7504 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
7505 /* supported crc modes */
7506 ppd->port_ltp_crc_mode |=
7507 cap_to_port_ltp(ppd->port_crc_mode_enabled) << 4;
7508 /* enabled crc modes */
7509 ppd->port_ltp_crc_mode |= lcb_to_port_ltp(crc_val);
7510 /* active crc mode */
7511
7512 /* set up the remote credit return table */
7513 assign_remote_cm_au_table(dd, vcu);
7514
7515 /*
7516 * The LCB is reset on entry to handle_verify_cap(), so this must
7517 * be applied on every link up.
7518 *
7519 * Adjust LCB error kill enable to kill the link if
7520 * these RBUF errors are seen:
7521 * REPLAY_BUF_MBE_SMASK
7522 * FLIT_INPUT_BUF_MBE_SMASK
7523 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05007524 if (is_ax(dd)) { /* fixed in B0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04007525 reg = read_csr(dd, DC_LCB_CFG_LINK_KILL_EN);
7526 reg |= DC_LCB_CFG_LINK_KILL_EN_REPLAY_BUF_MBE_SMASK
7527 | DC_LCB_CFG_LINK_KILL_EN_FLIT_INPUT_BUF_MBE_SMASK;
7528 write_csr(dd, DC_LCB_CFG_LINK_KILL_EN, reg);
7529 }
7530
7531 /* pull LCB fifos out of reset - all fifo clocks must be stable */
7532 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
7533
7534 /* give 8051 access to the LCB CSRs */
7535 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
7536 set_8051_lcb_access(dd);
7537
Mike Marciniszyn77241052015-07-30 15:17:43 -04007538 if (ppd->mgmt_allowed)
7539 add_full_mgmt_pkey(ppd);
7540
7541 /* tell the 8051 to go to LinkUp */
7542 set_link_state(ppd, HLS_GOING_UP);
7543}
7544
7545/*
7546 * Apply the link width downgrade enabled policy against the current active
7547 * link widths.
7548 *
7549 * Called when the enabled policy changes or the active link widths change.
7550 */
7551void apply_link_downgrade_policy(struct hfi1_pportdata *ppd, int refresh_widths)
7552{
Mike Marciniszyn77241052015-07-30 15:17:43 -04007553 int do_bounce = 0;
Dean Luick323fd782015-11-16 21:59:24 -05007554 int tries;
7555 u16 lwde;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007556 u16 tx, rx;
7557
Dean Luick323fd782015-11-16 21:59:24 -05007558 /* use the hls lock to avoid a race with actual link up */
7559 tries = 0;
7560retry:
Mike Marciniszyn77241052015-07-30 15:17:43 -04007561 mutex_lock(&ppd->hls_lock);
7562 /* only apply if the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07007563 if (ppd->host_link_state & HLS_DOWN) {
Dean Luick323fd782015-11-16 21:59:24 -05007564 /* still going up..wait and retry */
7565 if (ppd->host_link_state & HLS_GOING_UP) {
7566 if (++tries < 1000) {
7567 mutex_unlock(&ppd->hls_lock);
7568 usleep_range(100, 120); /* arbitrary */
7569 goto retry;
7570 }
7571 dd_dev_err(ppd->dd,
7572 "%s: giving up waiting for link state change\n",
7573 __func__);
7574 }
7575 goto done;
7576 }
7577
7578 lwde = ppd->link_width_downgrade_enabled;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007579
7580 if (refresh_widths) {
7581 get_link_widths(ppd->dd, &tx, &rx);
7582 ppd->link_width_downgrade_tx_active = tx;
7583 ppd->link_width_downgrade_rx_active = rx;
7584 }
7585
Dean Luickf9b56352016-04-14 08:31:30 -07007586 if (ppd->link_width_downgrade_tx_active == 0 ||
7587 ppd->link_width_downgrade_rx_active == 0) {
7588 /* the 8051 reported a dead link as a downgrade */
7589 dd_dev_err(ppd->dd, "Link downgrade is really a link down, ignoring\n");
7590 } else if (lwde == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007591 /* downgrade is disabled */
7592
7593 /* bounce if not at starting active width */
7594 if ((ppd->link_width_active !=
Jubin John17fb4f22016-02-14 20:21:52 -08007595 ppd->link_width_downgrade_tx_active) ||
7596 (ppd->link_width_active !=
7597 ppd->link_width_downgrade_rx_active)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007598 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007599 "Link downgrade is disabled and link has downgraded, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007600 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007601 " original 0x%x, tx active 0x%x, rx active 0x%x\n",
7602 ppd->link_width_active,
7603 ppd->link_width_downgrade_tx_active,
7604 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007605 do_bounce = 1;
7606 }
Jubin Johnd0d236e2016-02-14 20:20:15 -08007607 } else if ((lwde & ppd->link_width_downgrade_tx_active) == 0 ||
7608 (lwde & ppd->link_width_downgrade_rx_active) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007609 /* Tx or Rx is outside the enabled policy */
7610 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007611 "Link is outside of downgrade allowed, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007612 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007613 " enabled 0x%x, tx active 0x%x, rx active 0x%x\n",
7614 lwde, ppd->link_width_downgrade_tx_active,
7615 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007616 do_bounce = 1;
7617 }
7618
Dean Luick323fd782015-11-16 21:59:24 -05007619done:
7620 mutex_unlock(&ppd->hls_lock);
7621
Mike Marciniszyn77241052015-07-30 15:17:43 -04007622 if (do_bounce) {
7623 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_WIDTH_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08007624 OPA_LINKDOWN_REASON_WIDTH_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007625 set_link_state(ppd, HLS_DN_OFFLINE);
7626 start_link(ppd);
7627 }
7628}
7629
7630/*
7631 * Handle a link downgrade interrupt from the 8051.
7632 *
7633 * This is a work-queue function outside of the interrupt.
7634 */
7635void handle_link_downgrade(struct work_struct *work)
7636{
7637 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7638 link_downgrade_work);
7639
7640 dd_dev_info(ppd->dd, "8051: Link width downgrade\n");
7641 apply_link_downgrade_policy(ppd, 1);
7642}
7643
7644static char *dcc_err_string(char *buf, int buf_len, u64 flags)
7645{
7646 return flag_string(buf, buf_len, flags, dcc_err_flags,
7647 ARRAY_SIZE(dcc_err_flags));
7648}
7649
7650static char *lcb_err_string(char *buf, int buf_len, u64 flags)
7651{
7652 return flag_string(buf, buf_len, flags, lcb_err_flags,
7653 ARRAY_SIZE(lcb_err_flags));
7654}
7655
7656static char *dc8051_err_string(char *buf, int buf_len, u64 flags)
7657{
7658 return flag_string(buf, buf_len, flags, dc8051_err_flags,
7659 ARRAY_SIZE(dc8051_err_flags));
7660}
7661
7662static char *dc8051_info_err_string(char *buf, int buf_len, u64 flags)
7663{
7664 return flag_string(buf, buf_len, flags, dc8051_info_err_flags,
7665 ARRAY_SIZE(dc8051_info_err_flags));
7666}
7667
7668static char *dc8051_info_host_msg_string(char *buf, int buf_len, u64 flags)
7669{
7670 return flag_string(buf, buf_len, flags, dc8051_info_host_msg_flags,
7671 ARRAY_SIZE(dc8051_info_host_msg_flags));
7672}
7673
7674static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg)
7675{
7676 struct hfi1_pportdata *ppd = dd->pport;
7677 u64 info, err, host_msg;
7678 int queue_link_down = 0;
7679 char buf[96];
7680
7681 /* look at the flags */
7682 if (reg & DC_DC8051_ERR_FLG_SET_BY_8051_SMASK) {
7683 /* 8051 information set by firmware */
7684 /* read DC8051_DBG_ERR_INFO_SET_BY_8051 for details */
7685 info = read_csr(dd, DC_DC8051_DBG_ERR_INFO_SET_BY_8051);
7686 err = (info >> DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_SHIFT)
7687 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_MASK;
7688 host_msg = (info >>
7689 DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_SHIFT)
7690 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_MASK;
7691
7692 /*
7693 * Handle error flags.
7694 */
7695 if (err & FAILED_LNI) {
7696 /*
7697 * LNI error indications are cleared by the 8051
7698 * only when starting polling. Only pay attention
7699 * to them when in the states that occur during
7700 * LNI.
7701 */
7702 if (ppd->host_link_state
7703 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
7704 queue_link_down = 1;
7705 dd_dev_info(dd, "Link error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007706 dc8051_info_err_string(buf,
7707 sizeof(buf),
7708 err &
7709 FAILED_LNI));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007710 }
7711 err &= ~(u64)FAILED_LNI;
7712 }
Dean Luick6d014532015-12-01 15:38:23 -05007713 /* unknown frames can happen durning LNI, just count */
7714 if (err & UNKNOWN_FRAME) {
7715 ppd->unknown_frame_count++;
7716 err &= ~(u64)UNKNOWN_FRAME;
7717 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007718 if (err) {
7719 /* report remaining errors, but do not do anything */
7720 dd_dev_err(dd, "8051 info error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007721 dc8051_info_err_string(buf, sizeof(buf),
7722 err));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007723 }
7724
7725 /*
7726 * Handle host message flags.
7727 */
7728 if (host_msg & HOST_REQ_DONE) {
7729 /*
7730 * Presently, the driver does a busy wait for
7731 * host requests to complete. This is only an
7732 * informational message.
7733 * NOTE: The 8051 clears the host message
7734 * information *on the next 8051 command*.
7735 * Therefore, when linkup is achieved,
7736 * this flag will still be set.
7737 */
7738 host_msg &= ~(u64)HOST_REQ_DONE;
7739 }
7740 if (host_msg & BC_SMA_MSG) {
7741 queue_work(ppd->hfi1_wq, &ppd->sma_message_work);
7742 host_msg &= ~(u64)BC_SMA_MSG;
7743 }
7744 if (host_msg & LINKUP_ACHIEVED) {
7745 dd_dev_info(dd, "8051: Link up\n");
7746 queue_work(ppd->hfi1_wq, &ppd->link_up_work);
7747 host_msg &= ~(u64)LINKUP_ACHIEVED;
7748 }
7749 if (host_msg & EXT_DEVICE_CFG_REQ) {
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07007750 handle_8051_request(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007751 host_msg &= ~(u64)EXT_DEVICE_CFG_REQ;
7752 }
7753 if (host_msg & VERIFY_CAP_FRAME) {
7754 queue_work(ppd->hfi1_wq, &ppd->link_vc_work);
7755 host_msg &= ~(u64)VERIFY_CAP_FRAME;
7756 }
7757 if (host_msg & LINK_GOING_DOWN) {
7758 const char *extra = "";
7759 /* no downgrade action needed if going down */
7760 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7761 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7762 extra = " (ignoring downgrade)";
7763 }
7764 dd_dev_info(dd, "8051: Link down%s\n", extra);
7765 queue_link_down = 1;
7766 host_msg &= ~(u64)LINK_GOING_DOWN;
7767 }
7768 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7769 queue_work(ppd->hfi1_wq, &ppd->link_downgrade_work);
7770 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7771 }
7772 if (host_msg) {
7773 /* report remaining messages, but do not do anything */
7774 dd_dev_info(dd, "8051 info host message: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007775 dc8051_info_host_msg_string(buf,
7776 sizeof(buf),
7777 host_msg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007778 }
7779
7780 reg &= ~DC_DC8051_ERR_FLG_SET_BY_8051_SMASK;
7781 }
7782 if (reg & DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK) {
7783 /*
7784 * Lost the 8051 heartbeat. If this happens, we
7785 * receive constant interrupts about it. Disable
7786 * the interrupt after the first.
7787 */
7788 dd_dev_err(dd, "Lost 8051 heartbeat\n");
7789 write_csr(dd, DC_DC8051_ERR_EN,
Jubin John17fb4f22016-02-14 20:21:52 -08007790 read_csr(dd, DC_DC8051_ERR_EN) &
7791 ~DC_DC8051_ERR_EN_LOST_8051_HEART_BEAT_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007792
7793 reg &= ~DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK;
7794 }
7795 if (reg) {
7796 /* report the error, but do not do anything */
7797 dd_dev_err(dd, "8051 error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007798 dc8051_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007799 }
7800
7801 if (queue_link_down) {
Jubin John4d114fd2016-02-14 20:21:43 -08007802 /*
7803 * if the link is already going down or disabled, do not
7804 * queue another
7805 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007806 if ((ppd->host_link_state &
7807 (HLS_GOING_OFFLINE | HLS_LINK_COOLDOWN)) ||
7808 ppd->link_enabled == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007809 dd_dev_info(dd, "%s: not queuing link down\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007810 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007811 } else {
7812 queue_work(ppd->hfi1_wq, &ppd->link_down_work);
7813 }
7814 }
7815}
7816
7817static const char * const fm_config_txt[] = {
7818[0] =
7819 "BadHeadDist: Distance violation between two head flits",
7820[1] =
7821 "BadTailDist: Distance violation between two tail flits",
7822[2] =
7823 "BadCtrlDist: Distance violation between two credit control flits",
7824[3] =
7825 "BadCrdAck: Credits return for unsupported VL",
7826[4] =
7827 "UnsupportedVLMarker: Received VL Marker",
7828[5] =
7829 "BadPreempt: Exceeded the preemption nesting level",
7830[6] =
7831 "BadControlFlit: Received unsupported control flit",
7832/* no 7 */
7833[8] =
7834 "UnsupportedVLMarker: Received VL Marker for unconfigured or disabled VL",
7835};
7836
7837static const char * const port_rcv_txt[] = {
7838[1] =
7839 "BadPktLen: Illegal PktLen",
7840[2] =
7841 "PktLenTooLong: Packet longer than PktLen",
7842[3] =
7843 "PktLenTooShort: Packet shorter than PktLen",
7844[4] =
7845 "BadSLID: Illegal SLID (0, using multicast as SLID, does not include security validation of SLID)",
7846[5] =
7847 "BadDLID: Illegal DLID (0, doesn't match HFI)",
7848[6] =
7849 "BadL2: Illegal L2 opcode",
7850[7] =
7851 "BadSC: Unsupported SC",
7852[9] =
7853 "BadRC: Illegal RC",
7854[11] =
7855 "PreemptError: Preempting with same VL",
7856[12] =
7857 "PreemptVL15: Preempting a VL15 packet",
7858};
7859
7860#define OPA_LDR_FMCONFIG_OFFSET 16
7861#define OPA_LDR_PORTRCV_OFFSET 0
7862static void handle_dcc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
7863{
7864 u64 info, hdr0, hdr1;
7865 const char *extra;
7866 char buf[96];
7867 struct hfi1_pportdata *ppd = dd->pport;
7868 u8 lcl_reason = 0;
7869 int do_bounce = 0;
7870
7871 if (reg & DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK) {
7872 if (!(dd->err_info_uncorrectable & OPA_EI_STATUS_SMASK)) {
7873 info = read_csr(dd, DCC_ERR_INFO_UNCORRECTABLE);
7874 dd->err_info_uncorrectable = info & OPA_EI_CODE_SMASK;
7875 /* set status bit */
7876 dd->err_info_uncorrectable |= OPA_EI_STATUS_SMASK;
7877 }
7878 reg &= ~DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK;
7879 }
7880
7881 if (reg & DCC_ERR_FLG_LINK_ERR_SMASK) {
7882 struct hfi1_pportdata *ppd = dd->pport;
7883 /* this counter saturates at (2^32) - 1 */
7884 if (ppd->link_downed < (u32)UINT_MAX)
7885 ppd->link_downed++;
7886 reg &= ~DCC_ERR_FLG_LINK_ERR_SMASK;
7887 }
7888
7889 if (reg & DCC_ERR_FLG_FMCONFIG_ERR_SMASK) {
7890 u8 reason_valid = 1;
7891
7892 info = read_csr(dd, DCC_ERR_INFO_FMCONFIG);
7893 if (!(dd->err_info_fmconfig & OPA_EI_STATUS_SMASK)) {
7894 dd->err_info_fmconfig = info & OPA_EI_CODE_SMASK;
7895 /* set status bit */
7896 dd->err_info_fmconfig |= OPA_EI_STATUS_SMASK;
7897 }
7898 switch (info) {
7899 case 0:
7900 case 1:
7901 case 2:
7902 case 3:
7903 case 4:
7904 case 5:
7905 case 6:
7906 extra = fm_config_txt[info];
7907 break;
7908 case 8:
7909 extra = fm_config_txt[info];
7910 if (ppd->port_error_action &
7911 OPA_PI_MASK_FM_CFG_UNSUPPORTED_VL_MARKER) {
7912 do_bounce = 1;
7913 /*
7914 * lcl_reason cannot be derived from info
7915 * for this error
7916 */
7917 lcl_reason =
7918 OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER;
7919 }
7920 break;
7921 default:
7922 reason_valid = 0;
7923 snprintf(buf, sizeof(buf), "reserved%lld", info);
7924 extra = buf;
7925 break;
7926 }
7927
7928 if (reason_valid && !do_bounce) {
7929 do_bounce = ppd->port_error_action &
7930 (1 << (OPA_LDR_FMCONFIG_OFFSET + info));
7931 lcl_reason = info + OPA_LINKDOWN_REASON_BAD_HEAD_DIST;
7932 }
7933
7934 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007935 dd_dev_info_ratelimited(dd, "DCC Error: fmconfig error: %s\n",
7936 extra);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007937 reg &= ~DCC_ERR_FLG_FMCONFIG_ERR_SMASK;
7938 }
7939
7940 if (reg & DCC_ERR_FLG_RCVPORT_ERR_SMASK) {
7941 u8 reason_valid = 1;
7942
7943 info = read_csr(dd, DCC_ERR_INFO_PORTRCV);
7944 hdr0 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR0);
7945 hdr1 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR1);
7946 if (!(dd->err_info_rcvport.status_and_code &
7947 OPA_EI_STATUS_SMASK)) {
7948 dd->err_info_rcvport.status_and_code =
7949 info & OPA_EI_CODE_SMASK;
7950 /* set status bit */
7951 dd->err_info_rcvport.status_and_code |=
7952 OPA_EI_STATUS_SMASK;
Jubin John4d114fd2016-02-14 20:21:43 -08007953 /*
7954 * save first 2 flits in the packet that caused
7955 * the error
7956 */
Bart Van Assche48a0cc132016-06-03 12:09:56 -07007957 dd->err_info_rcvport.packet_flit1 = hdr0;
7958 dd->err_info_rcvport.packet_flit2 = hdr1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007959 }
7960 switch (info) {
7961 case 1:
7962 case 2:
7963 case 3:
7964 case 4:
7965 case 5:
7966 case 6:
7967 case 7:
7968 case 9:
7969 case 11:
7970 case 12:
7971 extra = port_rcv_txt[info];
7972 break;
7973 default:
7974 reason_valid = 0;
7975 snprintf(buf, sizeof(buf), "reserved%lld", info);
7976 extra = buf;
7977 break;
7978 }
7979
7980 if (reason_valid && !do_bounce) {
7981 do_bounce = ppd->port_error_action &
7982 (1 << (OPA_LDR_PORTRCV_OFFSET + info));
7983 lcl_reason = info + OPA_LINKDOWN_REASON_RCV_ERROR_0;
7984 }
7985
7986 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007987 dd_dev_info_ratelimited(dd, "DCC Error: PortRcv error: %s\n"
7988 " hdr0 0x%llx, hdr1 0x%llx\n",
7989 extra, hdr0, hdr1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007990
7991 reg &= ~DCC_ERR_FLG_RCVPORT_ERR_SMASK;
7992 }
7993
7994 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK) {
7995 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007996 dd_dev_info_ratelimited(dd, "8051 access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007997 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK;
7998 }
7999 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK) {
8000 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008001 dd_dev_info_ratelimited(dd, "host access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04008002 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK;
8003 }
8004
Don Hiatt243d9f42017-03-20 17:26:20 -07008005 if (unlikely(hfi1_dbg_fault_suppress_err(&dd->verbs_dev)))
8006 reg &= ~DCC_ERR_FLG_LATE_EBP_ERR_SMASK;
8007
Mike Marciniszyn77241052015-07-30 15:17:43 -04008008 /* report any remaining errors */
8009 if (reg)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008010 dd_dev_info_ratelimited(dd, "DCC Error: %s\n",
8011 dcc_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008012
8013 if (lcl_reason == 0)
8014 lcl_reason = OPA_LINKDOWN_REASON_UNKNOWN;
8015
8016 if (do_bounce) {
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008017 dd_dev_info_ratelimited(dd, "%s: PortErrorAction bounce\n",
8018 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008019 set_link_down_reason(ppd, lcl_reason, 0, lcl_reason);
8020 queue_work(ppd->hfi1_wq, &ppd->link_bounce_work);
8021 }
8022}
8023
8024static void handle_lcb_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
8025{
8026 char buf[96];
8027
8028 dd_dev_info(dd, "LCB Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008029 lcb_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008030}
8031
8032/*
8033 * CCE block DC interrupt. Source is < 8.
8034 */
8035static void is_dc_int(struct hfi1_devdata *dd, unsigned int source)
8036{
8037 const struct err_reg_info *eri = &dc_errs[source];
8038
8039 if (eri->handler) {
8040 interrupt_clear_down(dd, 0, eri);
8041 } else if (source == 3 /* dc_lbm_int */) {
8042 /*
8043 * This indicates that a parity error has occurred on the
8044 * address/control lines presented to the LBM. The error
8045 * is a single pulse, there is no associated error flag,
8046 * and it is non-maskable. This is because if a parity
8047 * error occurs on the request the request is dropped.
8048 * This should never occur, but it is nice to know if it
8049 * ever does.
8050 */
8051 dd_dev_err(dd, "Parity error in DC LBM block\n");
8052 } else {
8053 dd_dev_err(dd, "Invalid DC interrupt %u\n", source);
8054 }
8055}
8056
8057/*
8058 * TX block send credit interrupt. Source is < 160.
8059 */
8060static void is_send_credit_int(struct hfi1_devdata *dd, unsigned int source)
8061{
8062 sc_group_release_update(dd, source);
8063}
8064
8065/*
8066 * TX block SDMA interrupt. Source is < 48.
8067 *
8068 * SDMA interrupts are grouped by type:
8069 *
8070 * 0 - N-1 = SDma
8071 * N - 2N-1 = SDmaProgress
8072 * 2N - 3N-1 = SDmaIdle
8073 */
8074static void is_sdma_eng_int(struct hfi1_devdata *dd, unsigned int source)
8075{
8076 /* what interrupt */
8077 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
8078 /* which engine */
8079 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
8080
8081#ifdef CONFIG_SDMA_VERBOSITY
8082 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", which,
8083 slashstrip(__FILE__), __LINE__, __func__);
8084 sdma_dumpstate(&dd->per_sdma[which]);
8085#endif
8086
8087 if (likely(what < 3 && which < dd->num_sdma)) {
8088 sdma_engine_interrupt(&dd->per_sdma[which], 1ull << source);
8089 } else {
8090 /* should not happen */
8091 dd_dev_err(dd, "Invalid SDMA interrupt 0x%x\n", source);
8092 }
8093}
8094
8095/*
8096 * RX block receive available interrupt. Source is < 160.
8097 */
8098static void is_rcv_avail_int(struct hfi1_devdata *dd, unsigned int source)
8099{
8100 struct hfi1_ctxtdata *rcd;
8101 char *err_detail;
8102
8103 if (likely(source < dd->num_rcv_contexts)) {
8104 rcd = dd->rcd[source];
8105 if (rcd) {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008106 /* Check for non-user contexts, including vnic */
8107 if ((source < dd->first_dyn_alloc_ctxt) ||
8108 (rcd->sc && (rcd->sc->type == SC_KERNEL)))
Dean Luickf4f30031c2015-10-26 10:28:44 -04008109 rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008110 else
8111 handle_user_interrupt(rcd);
8112 return; /* OK */
8113 }
8114 /* received an interrupt, but no rcd */
8115 err_detail = "dataless";
8116 } else {
8117 /* received an interrupt, but are not using that context */
8118 err_detail = "out of range";
8119 }
8120 dd_dev_err(dd, "unexpected %s receive available context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008121 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008122}
8123
8124/*
8125 * RX block receive urgent interrupt. Source is < 160.
8126 */
8127static void is_rcv_urgent_int(struct hfi1_devdata *dd, unsigned int source)
8128{
8129 struct hfi1_ctxtdata *rcd;
8130 char *err_detail;
8131
8132 if (likely(source < dd->num_rcv_contexts)) {
8133 rcd = dd->rcd[source];
8134 if (rcd) {
8135 /* only pay attention to user urgent interrupts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008136 if ((source >= dd->first_dyn_alloc_ctxt) &&
8137 (!rcd->sc || (rcd->sc->type == SC_USER)))
Mike Marciniszyn77241052015-07-30 15:17:43 -04008138 handle_user_interrupt(rcd);
8139 return; /* OK */
8140 }
8141 /* received an interrupt, but no rcd */
8142 err_detail = "dataless";
8143 } else {
8144 /* received an interrupt, but are not using that context */
8145 err_detail = "out of range";
8146 }
8147 dd_dev_err(dd, "unexpected %s receive urgent context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008148 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008149}
8150
8151/*
8152 * Reserved range interrupt. Should not be called in normal operation.
8153 */
8154static void is_reserved_int(struct hfi1_devdata *dd, unsigned int source)
8155{
8156 char name[64];
8157
8158 dd_dev_err(dd, "unexpected %s interrupt\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008159 is_reserved_name(name, sizeof(name), source));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008160}
8161
8162static const struct is_table is_table[] = {
Jubin John4d114fd2016-02-14 20:21:43 -08008163/*
8164 * start end
8165 * name func interrupt func
8166 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04008167{ IS_GENERAL_ERR_START, IS_GENERAL_ERR_END,
8168 is_misc_err_name, is_misc_err_int },
8169{ IS_SDMAENG_ERR_START, IS_SDMAENG_ERR_END,
8170 is_sdma_eng_err_name, is_sdma_eng_err_int },
8171{ IS_SENDCTXT_ERR_START, IS_SENDCTXT_ERR_END,
8172 is_sendctxt_err_name, is_sendctxt_err_int },
8173{ IS_SDMA_START, IS_SDMA_END,
8174 is_sdma_eng_name, is_sdma_eng_int },
8175{ IS_VARIOUS_START, IS_VARIOUS_END,
8176 is_various_name, is_various_int },
8177{ IS_DC_START, IS_DC_END,
8178 is_dc_name, is_dc_int },
8179{ IS_RCVAVAIL_START, IS_RCVAVAIL_END,
8180 is_rcv_avail_name, is_rcv_avail_int },
8181{ IS_RCVURGENT_START, IS_RCVURGENT_END,
8182 is_rcv_urgent_name, is_rcv_urgent_int },
8183{ IS_SENDCREDIT_START, IS_SENDCREDIT_END,
8184 is_send_credit_name, is_send_credit_int},
8185{ IS_RESERVED_START, IS_RESERVED_END,
8186 is_reserved_name, is_reserved_int},
8187};
8188
8189/*
8190 * Interrupt source interrupt - called when the given source has an interrupt.
8191 * Source is a bit index into an array of 64-bit integers.
8192 */
8193static void is_interrupt(struct hfi1_devdata *dd, unsigned int source)
8194{
8195 const struct is_table *entry;
8196
8197 /* avoids a double compare by walking the table in-order */
8198 for (entry = &is_table[0]; entry->is_name; entry++) {
8199 if (source < entry->end) {
8200 trace_hfi1_interrupt(dd, entry, source);
8201 entry->is_int(dd, source - entry->start);
8202 return;
8203 }
8204 }
8205 /* fell off the end */
8206 dd_dev_err(dd, "invalid interrupt source %u\n", source);
8207}
8208
8209/*
8210 * General interrupt handler. This is able to correctly handle
8211 * all interrupts in case INTx is used.
8212 */
8213static irqreturn_t general_interrupt(int irq, void *data)
8214{
8215 struct hfi1_devdata *dd = data;
8216 u64 regs[CCE_NUM_INT_CSRS];
8217 u32 bit;
8218 int i;
8219
8220 this_cpu_inc(*dd->int_counter);
8221
8222 /* phase 1: scan and clear all handled interrupts */
8223 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
8224 if (dd->gi_mask[i] == 0) {
8225 regs[i] = 0; /* used later */
8226 continue;
8227 }
8228 regs[i] = read_csr(dd, CCE_INT_STATUS + (8 * i)) &
8229 dd->gi_mask[i];
8230 /* only clear if anything is set */
8231 if (regs[i])
8232 write_csr(dd, CCE_INT_CLEAR + (8 * i), regs[i]);
8233 }
8234
8235 /* phase 2: call the appropriate handler */
8236 for_each_set_bit(bit, (unsigned long *)&regs[0],
Jubin John17fb4f22016-02-14 20:21:52 -08008237 CCE_NUM_INT_CSRS * 64) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04008238 is_interrupt(dd, bit);
8239 }
8240
8241 return IRQ_HANDLED;
8242}
8243
8244static irqreturn_t sdma_interrupt(int irq, void *data)
8245{
8246 struct sdma_engine *sde = data;
8247 struct hfi1_devdata *dd = sde->dd;
8248 u64 status;
8249
8250#ifdef CONFIG_SDMA_VERBOSITY
8251 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
8252 slashstrip(__FILE__), __LINE__, __func__);
8253 sdma_dumpstate(sde);
8254#endif
8255
8256 this_cpu_inc(*dd->int_counter);
8257
8258 /* This read_csr is really bad in the hot path */
8259 status = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008260 CCE_INT_STATUS + (8 * (IS_SDMA_START / 64)))
8261 & sde->imask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008262 if (likely(status)) {
8263 /* clear the interrupt(s) */
8264 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008265 CCE_INT_CLEAR + (8 * (IS_SDMA_START / 64)),
8266 status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008267
8268 /* handle the interrupt(s) */
8269 sdma_engine_interrupt(sde, status);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008270 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -04008271 dd_dev_err(dd, "SDMA engine %u interrupt, but no status bits set\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008272 sde->this_idx);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008273 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04008274 return IRQ_HANDLED;
8275}
8276
8277/*
Dean Luickecd42f82016-02-03 14:35:14 -08008278 * Clear the receive interrupt. Use a read of the interrupt clear CSR
8279 * to insure that the write completed. This does NOT guarantee that
8280 * queued DMA writes to memory from the chip are pushed.
Dean Luickf4f30031c2015-10-26 10:28:44 -04008281 */
8282static inline void clear_recv_intr(struct hfi1_ctxtdata *rcd)
8283{
8284 struct hfi1_devdata *dd = rcd->dd;
8285 u32 addr = CCE_INT_CLEAR + (8 * rcd->ireg);
8286
8287 mmiowb(); /* make sure everything before is written */
8288 write_csr(dd, addr, rcd->imask);
8289 /* force the above write on the chip and get a value back */
8290 (void)read_csr(dd, addr);
8291}
8292
8293/* force the receive interrupt */
Jim Snowfb9036d2016-01-11 18:32:21 -05008294void force_recv_intr(struct hfi1_ctxtdata *rcd)
Dean Luickf4f30031c2015-10-26 10:28:44 -04008295{
8296 write_csr(rcd->dd, CCE_INT_FORCE + (8 * rcd->ireg), rcd->imask);
8297}
8298
Dean Luickecd42f82016-02-03 14:35:14 -08008299/*
8300 * Return non-zero if a packet is present.
8301 *
8302 * This routine is called when rechecking for packets after the RcvAvail
8303 * interrupt has been cleared down. First, do a quick check of memory for
8304 * a packet present. If not found, use an expensive CSR read of the context
8305 * tail to determine the actual tail. The CSR read is necessary because there
8306 * is no method to push pending DMAs to memory other than an interrupt and we
8307 * are trying to determine if we need to force an interrupt.
8308 */
Dean Luickf4f30031c2015-10-26 10:28:44 -04008309static inline int check_packet_present(struct hfi1_ctxtdata *rcd)
8310{
Dean Luickecd42f82016-02-03 14:35:14 -08008311 u32 tail;
8312 int present;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008313
Dean Luickecd42f82016-02-03 14:35:14 -08008314 if (!HFI1_CAP_IS_KSET(DMA_RTAIL))
8315 present = (rcd->seq_cnt ==
8316 rhf_rcv_seq(rhf_to_cpu(get_rhf_addr(rcd))));
8317 else /* is RDMA rtail */
8318 present = (rcd->head != get_rcvhdrtail(rcd));
8319
8320 if (present)
8321 return 1;
8322
8323 /* fall back to a CSR read, correct indpendent of DMA_RTAIL */
8324 tail = (u32)read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
8325 return rcd->head != tail;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008326}
8327
8328/*
8329 * Receive packet IRQ handler. This routine expects to be on its own IRQ.
8330 * This routine will try to handle packets immediately (latency), but if
8331 * it finds too many, it will invoke the thread handler (bandwitdh). The
Jubin John16733b82016-02-14 20:20:58 -08008332 * chip receive interrupt is *not* cleared down until this or the thread (if
Dean Luickf4f30031c2015-10-26 10:28:44 -04008333 * invoked) is finished. The intent is to avoid extra interrupts while we
8334 * are processing packets anyway.
Mike Marciniszyn77241052015-07-30 15:17:43 -04008335 */
8336static irqreturn_t receive_context_interrupt(int irq, void *data)
8337{
8338 struct hfi1_ctxtdata *rcd = data;
8339 struct hfi1_devdata *dd = rcd->dd;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008340 int disposition;
8341 int present;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008342
8343 trace_hfi1_receive_interrupt(dd, rcd->ctxt);
8344 this_cpu_inc(*dd->int_counter);
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08008345 aspm_ctx_disable(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008346
Dean Luickf4f30031c2015-10-26 10:28:44 -04008347 /* receive interrupt remains blocked while processing packets */
8348 disposition = rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008349
Dean Luickf4f30031c2015-10-26 10:28:44 -04008350 /*
8351 * Too many packets were seen while processing packets in this
8352 * IRQ handler. Invoke the handler thread. The receive interrupt
8353 * remains blocked.
8354 */
8355 if (disposition == RCV_PKT_LIMIT)
8356 return IRQ_WAKE_THREAD;
8357
8358 /*
8359 * The packet processor detected no more packets. Clear the receive
8360 * interrupt and recheck for a packet packet that may have arrived
8361 * after the previous check and interrupt clear. If a packet arrived,
8362 * force another interrupt.
8363 */
8364 clear_recv_intr(rcd);
8365 present = check_packet_present(rcd);
8366 if (present)
8367 force_recv_intr(rcd);
8368
8369 return IRQ_HANDLED;
8370}
8371
8372/*
8373 * Receive packet thread handler. This expects to be invoked with the
8374 * receive interrupt still blocked.
8375 */
8376static irqreturn_t receive_context_thread(int irq, void *data)
8377{
8378 struct hfi1_ctxtdata *rcd = data;
8379 int present;
8380
8381 /* receive interrupt is still blocked from the IRQ handler */
8382 (void)rcd->do_interrupt(rcd, 1);
8383
8384 /*
8385 * The packet processor will only return if it detected no more
8386 * packets. Hold IRQs here so we can safely clear the interrupt and
8387 * recheck for a packet that may have arrived after the previous
8388 * check and the interrupt clear. If a packet arrived, force another
8389 * interrupt.
8390 */
8391 local_irq_disable();
8392 clear_recv_intr(rcd);
8393 present = check_packet_present(rcd);
8394 if (present)
8395 force_recv_intr(rcd);
8396 local_irq_enable();
Mike Marciniszyn77241052015-07-30 15:17:43 -04008397
8398 return IRQ_HANDLED;
8399}
8400
8401/* ========================================================================= */
8402
8403u32 read_physical_state(struct hfi1_devdata *dd)
8404{
8405 u64 reg;
8406
8407 reg = read_csr(dd, DC_DC8051_STS_CUR_STATE);
8408 return (reg >> DC_DC8051_STS_CUR_STATE_PORT_SHIFT)
8409 & DC_DC8051_STS_CUR_STATE_PORT_MASK;
8410}
8411
Jim Snowfb9036d2016-01-11 18:32:21 -05008412u32 read_logical_state(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008413{
8414 u64 reg;
8415
8416 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8417 return (reg >> DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT)
8418 & DCC_CFG_PORT_CONFIG_LINK_STATE_MASK;
8419}
8420
8421static void set_logical_state(struct hfi1_devdata *dd, u32 chip_lstate)
8422{
8423 u64 reg;
8424
8425 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8426 /* clear current state, set new state */
8427 reg &= ~DCC_CFG_PORT_CONFIG_LINK_STATE_SMASK;
8428 reg |= (u64)chip_lstate << DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT;
8429 write_csr(dd, DCC_CFG_PORT_CONFIG, reg);
8430}
8431
8432/*
8433 * Use the 8051 to read a LCB CSR.
8434 */
8435static int read_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 *data)
8436{
8437 u32 regno;
8438 int ret;
8439
8440 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
8441 if (acquire_lcb_access(dd, 0) == 0) {
8442 *data = read_csr(dd, addr);
8443 release_lcb_access(dd, 0);
8444 return 0;
8445 }
8446 return -EBUSY;
8447 }
8448
8449 /* register is an index of LCB registers: (offset - base) / 8 */
8450 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8451 ret = do_8051_command(dd, HCMD_READ_LCB_CSR, regno, data);
8452 if (ret != HCMD_SUCCESS)
8453 return -EBUSY;
8454 return 0;
8455}
8456
8457/*
Michael J. Ruhl86884262017-03-20 17:24:51 -07008458 * Provide a cache for some of the LCB registers in case the LCB is
8459 * unavailable.
8460 * (The LCB is unavailable in certain link states, for example.)
8461 */
8462struct lcb_datum {
8463 u32 off;
8464 u64 val;
8465};
8466
8467static struct lcb_datum lcb_cache[] = {
8468 { DC_LCB_ERR_INFO_RX_REPLAY_CNT, 0},
8469 { DC_LCB_ERR_INFO_SEQ_CRC_CNT, 0 },
8470 { DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT, 0 },
8471};
8472
8473static void update_lcb_cache(struct hfi1_devdata *dd)
8474{
8475 int i;
8476 int ret;
8477 u64 val;
8478
8479 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8480 ret = read_lcb_csr(dd, lcb_cache[i].off, &val);
8481
8482 /* Update if we get good data */
8483 if (likely(ret != -EBUSY))
8484 lcb_cache[i].val = val;
8485 }
8486}
8487
8488static int read_lcb_cache(u32 off, u64 *val)
8489{
8490 int i;
8491
8492 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8493 if (lcb_cache[i].off == off) {
8494 *val = lcb_cache[i].val;
8495 return 0;
8496 }
8497 }
8498
8499 pr_warn("%s bad offset 0x%x\n", __func__, off);
8500 return -1;
8501}
8502
8503/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008504 * Read an LCB CSR. Access may not be in host control, so check.
8505 * Return 0 on success, -EBUSY on failure.
8506 */
8507int read_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 *data)
8508{
8509 struct hfi1_pportdata *ppd = dd->pport;
8510
8511 /* if up, go through the 8051 for the value */
8512 if (ppd->host_link_state & HLS_UP)
8513 return read_lcb_via_8051(dd, addr, data);
Michael J. Ruhl86884262017-03-20 17:24:51 -07008514 /* if going up or down, check the cache, otherwise, no access */
8515 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE)) {
8516 if (read_lcb_cache(addr, data))
8517 return -EBUSY;
8518 return 0;
8519 }
8520
Mike Marciniszyn77241052015-07-30 15:17:43 -04008521 /* otherwise, host has access */
8522 *data = read_csr(dd, addr);
8523 return 0;
8524}
8525
8526/*
8527 * Use the 8051 to write a LCB CSR.
8528 */
8529static int write_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 data)
8530{
Dean Luick3bf40d62015-11-06 20:07:04 -05008531 u32 regno;
8532 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008533
Dean Luick3bf40d62015-11-06 20:07:04 -05008534 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR ||
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008535 (dd->dc8051_ver < dc8051_ver(0, 20, 0))) {
Dean Luick3bf40d62015-11-06 20:07:04 -05008536 if (acquire_lcb_access(dd, 0) == 0) {
8537 write_csr(dd, addr, data);
8538 release_lcb_access(dd, 0);
8539 return 0;
8540 }
8541 return -EBUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008542 }
Dean Luick3bf40d62015-11-06 20:07:04 -05008543
8544 /* register is an index of LCB registers: (offset - base) / 8 */
8545 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8546 ret = do_8051_command(dd, HCMD_WRITE_LCB_CSR, regno, &data);
8547 if (ret != HCMD_SUCCESS)
8548 return -EBUSY;
8549 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008550}
8551
8552/*
8553 * Write an LCB CSR. Access may not be in host control, so check.
8554 * Return 0 on success, -EBUSY on failure.
8555 */
8556int write_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 data)
8557{
8558 struct hfi1_pportdata *ppd = dd->pport;
8559
8560 /* if up, go through the 8051 for the value */
8561 if (ppd->host_link_state & HLS_UP)
8562 return write_lcb_via_8051(dd, addr, data);
8563 /* if going up or down, no access */
8564 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE))
8565 return -EBUSY;
8566 /* otherwise, host has access */
8567 write_csr(dd, addr, data);
8568 return 0;
8569}
8570
8571/*
8572 * Returns:
8573 * < 0 = Linux error, not able to get access
8574 * > 0 = 8051 command RETURN_CODE
8575 */
8576static int do_8051_command(
8577 struct hfi1_devdata *dd,
8578 u32 type,
8579 u64 in_data,
8580 u64 *out_data)
8581{
8582 u64 reg, completed;
8583 int return_code;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008584 unsigned long timeout;
8585
8586 hfi1_cdbg(DC8051, "type %d, data 0x%012llx", type, in_data);
8587
Tadeusz Struk22546b72017-04-28 10:40:02 -07008588 mutex_lock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008589
8590 /* We can't send any commands to the 8051 if it's in reset */
8591 if (dd->dc_shutdown) {
8592 return_code = -ENODEV;
8593 goto fail;
8594 }
8595
8596 /*
8597 * If an 8051 host command timed out previously, then the 8051 is
8598 * stuck.
8599 *
8600 * On first timeout, attempt to reset and restart the entire DC
8601 * block (including 8051). (Is this too big of a hammer?)
8602 *
8603 * If the 8051 times out a second time, the reset did not bring it
8604 * back to healthy life. In that case, fail any subsequent commands.
8605 */
8606 if (dd->dc8051_timed_out) {
8607 if (dd->dc8051_timed_out > 1) {
8608 dd_dev_err(dd,
8609 "Previous 8051 host command timed out, skipping command %u\n",
8610 type);
8611 return_code = -ENXIO;
8612 goto fail;
8613 }
Tadeusz Struk22546b72017-04-28 10:40:02 -07008614 _dc_shutdown(dd);
8615 _dc_start(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008616 }
8617
8618 /*
8619 * If there is no timeout, then the 8051 command interface is
8620 * waiting for a command.
8621 */
8622
8623 /*
Dean Luick3bf40d62015-11-06 20:07:04 -05008624 * When writing a LCB CSR, out_data contains the full value to
8625 * to be written, while in_data contains the relative LCB
8626 * address in 7:0. Do the work here, rather than the caller,
8627 * of distrubting the write data to where it needs to go:
8628 *
8629 * Write data
8630 * 39:00 -> in_data[47:8]
8631 * 47:40 -> DC8051_CFG_EXT_DEV_0.RETURN_CODE
8632 * 63:48 -> DC8051_CFG_EXT_DEV_0.RSP_DATA
8633 */
8634 if (type == HCMD_WRITE_LCB_CSR) {
8635 in_data |= ((*out_data) & 0xffffffffffull) << 8;
Dean Luick00801672016-12-07 19:33:40 -08008636 /* must preserve COMPLETED - it is tied to hardware */
8637 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_0);
8638 reg &= DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK;
8639 reg |= ((((*out_data) >> 40) & 0xff) <<
Dean Luick3bf40d62015-11-06 20:07:04 -05008640 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT)
8641 | ((((*out_data) >> 48) & 0xffff) <<
8642 DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
8643 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, reg);
8644 }
8645
8646 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008647 * Do two writes: the first to stabilize the type and req_data, the
8648 * second to activate.
8649 */
8650 reg = ((u64)type & DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_MASK)
8651 << DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_SHIFT
8652 | (in_data & DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_MASK)
8653 << DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_SHIFT;
8654 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8655 reg |= DC_DC8051_CFG_HOST_CMD_0_REQ_NEW_SMASK;
8656 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8657
8658 /* wait for completion, alternate: interrupt */
8659 timeout = jiffies + msecs_to_jiffies(DC8051_COMMAND_TIMEOUT);
8660 while (1) {
8661 reg = read_csr(dd, DC_DC8051_CFG_HOST_CMD_1);
8662 completed = reg & DC_DC8051_CFG_HOST_CMD_1_COMPLETED_SMASK;
8663 if (completed)
8664 break;
8665 if (time_after(jiffies, timeout)) {
8666 dd->dc8051_timed_out++;
8667 dd_dev_err(dd, "8051 host command %u timeout\n", type);
8668 if (out_data)
8669 *out_data = 0;
8670 return_code = -ETIMEDOUT;
8671 goto fail;
8672 }
8673 udelay(2);
8674 }
8675
8676 if (out_data) {
8677 *out_data = (reg >> DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_SHIFT)
8678 & DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_MASK;
8679 if (type == HCMD_READ_LCB_CSR) {
8680 /* top 16 bits are in a different register */
8681 *out_data |= (read_csr(dd, DC_DC8051_CFG_EXT_DEV_1)
8682 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SMASK)
8683 << (48
8684 - DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT);
8685 }
8686 }
8687 return_code = (reg >> DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_SHIFT)
8688 & DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_MASK;
8689 dd->dc8051_timed_out = 0;
8690 /*
8691 * Clear command for next user.
8692 */
8693 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, 0);
8694
8695fail:
Tadeusz Struk22546b72017-04-28 10:40:02 -07008696 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008697 return return_code;
8698}
8699
8700static int set_physical_link_state(struct hfi1_devdata *dd, u64 state)
8701{
8702 return do_8051_command(dd, HCMD_CHANGE_PHY_STATE, state, NULL);
8703}
8704
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008705int load_8051_config(struct hfi1_devdata *dd, u8 field_id,
8706 u8 lane_id, u32 config_data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008707{
8708 u64 data;
8709 int ret;
8710
8711 data = (u64)field_id << LOAD_DATA_FIELD_ID_SHIFT
8712 | (u64)lane_id << LOAD_DATA_LANE_ID_SHIFT
8713 | (u64)config_data << LOAD_DATA_DATA_SHIFT;
8714 ret = do_8051_command(dd, HCMD_LOAD_CONFIG_DATA, data, NULL);
8715 if (ret != HCMD_SUCCESS) {
8716 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008717 "load 8051 config: field id %d, lane %d, err %d\n",
8718 (int)field_id, (int)lane_id, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008719 }
8720 return ret;
8721}
8722
8723/*
8724 * Read the 8051 firmware "registers". Use the RAM directly. Always
8725 * set the result, even on error.
8726 * Return 0 on success, -errno on failure
8727 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008728int read_8051_config(struct hfi1_devdata *dd, u8 field_id, u8 lane_id,
8729 u32 *result)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008730{
8731 u64 big_data;
8732 u32 addr;
8733 int ret;
8734
8735 /* address start depends on the lane_id */
8736 if (lane_id < 4)
8737 addr = (4 * NUM_GENERAL_FIELDS)
8738 + (lane_id * 4 * NUM_LANE_FIELDS);
8739 else
8740 addr = 0;
8741 addr += field_id * 4;
8742
8743 /* read is in 8-byte chunks, hardware will truncate the address down */
8744 ret = read_8051_data(dd, addr, 8, &big_data);
8745
8746 if (ret == 0) {
8747 /* extract the 4 bytes we want */
8748 if (addr & 0x4)
8749 *result = (u32)(big_data >> 32);
8750 else
8751 *result = (u32)big_data;
8752 } else {
8753 *result = 0;
8754 dd_dev_err(dd, "%s: direct read failed, lane %d, field %d!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008755 __func__, lane_id, field_id);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008756 }
8757
8758 return ret;
8759}
8760
8761static int write_vc_local_phy(struct hfi1_devdata *dd, u8 power_management,
8762 u8 continuous)
8763{
8764 u32 frame;
8765
8766 frame = continuous << CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT
8767 | power_management << POWER_MANAGEMENT_SHIFT;
8768 return load_8051_config(dd, VERIFY_CAP_LOCAL_PHY,
8769 GENERAL_CONFIG, frame);
8770}
8771
8772static int write_vc_local_fabric(struct hfi1_devdata *dd, u8 vau, u8 z, u8 vcu,
8773 u16 vl15buf, u8 crc_sizes)
8774{
8775 u32 frame;
8776
8777 frame = (u32)vau << VAU_SHIFT
8778 | (u32)z << Z_SHIFT
8779 | (u32)vcu << VCU_SHIFT
8780 | (u32)vl15buf << VL15BUF_SHIFT
8781 | (u32)crc_sizes << CRC_SIZES_SHIFT;
8782 return load_8051_config(dd, VERIFY_CAP_LOCAL_FABRIC,
8783 GENERAL_CONFIG, frame);
8784}
8785
8786static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
8787 u8 *flag_bits, u16 *link_widths)
8788{
8789 u32 frame;
8790
8791 read_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008792 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008793 *misc_bits = (frame >> MISC_CONFIG_BITS_SHIFT) & MISC_CONFIG_BITS_MASK;
8794 *flag_bits = (frame >> LOCAL_FLAG_BITS_SHIFT) & LOCAL_FLAG_BITS_MASK;
8795 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8796}
8797
8798static int write_vc_local_link_width(struct hfi1_devdata *dd,
8799 u8 misc_bits,
8800 u8 flag_bits,
8801 u16 link_widths)
8802{
8803 u32 frame;
8804
8805 frame = (u32)misc_bits << MISC_CONFIG_BITS_SHIFT
8806 | (u32)flag_bits << LOCAL_FLAG_BITS_SHIFT
8807 | (u32)link_widths << LINK_WIDTH_SHIFT;
8808 return load_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
8809 frame);
8810}
8811
8812static int write_local_device_id(struct hfi1_devdata *dd, u16 device_id,
8813 u8 device_rev)
8814{
8815 u32 frame;
8816
8817 frame = ((u32)device_id << LOCAL_DEVICE_ID_SHIFT)
8818 | ((u32)device_rev << LOCAL_DEVICE_REV_SHIFT);
8819 return load_8051_config(dd, LOCAL_DEVICE_ID, GENERAL_CONFIG, frame);
8820}
8821
8822static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
8823 u8 *device_rev)
8824{
8825 u32 frame;
8826
8827 read_8051_config(dd, REMOTE_DEVICE_ID, GENERAL_CONFIG, &frame);
8828 *device_id = (frame >> REMOTE_DEVICE_ID_SHIFT) & REMOTE_DEVICE_ID_MASK;
8829 *device_rev = (frame >> REMOTE_DEVICE_REV_SHIFT)
8830 & REMOTE_DEVICE_REV_MASK;
8831}
8832
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008833void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
8834 u8 *ver_patch)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008835{
8836 u32 frame;
8837
8838 read_8051_config(dd, MISC_STATUS, GENERAL_CONFIG, &frame);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008839 *ver_major = (frame >> STS_FM_VERSION_MAJOR_SHIFT) &
8840 STS_FM_VERSION_MAJOR_MASK;
8841 *ver_minor = (frame >> STS_FM_VERSION_MINOR_SHIFT) &
8842 STS_FM_VERSION_MINOR_MASK;
8843
8844 read_8051_config(dd, VERSION_PATCH, GENERAL_CONFIG, &frame);
8845 *ver_patch = (frame >> STS_FM_VERSION_PATCH_SHIFT) &
8846 STS_FM_VERSION_PATCH_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008847}
8848
8849static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
8850 u8 *continuous)
8851{
8852 u32 frame;
8853
8854 read_8051_config(dd, VERIFY_CAP_REMOTE_PHY, GENERAL_CONFIG, &frame);
8855 *power_management = (frame >> POWER_MANAGEMENT_SHIFT)
8856 & POWER_MANAGEMENT_MASK;
8857 *continuous = (frame >> CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT)
8858 & CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK;
8859}
8860
8861static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
8862 u8 *vcu, u16 *vl15buf, u8 *crc_sizes)
8863{
8864 u32 frame;
8865
8866 read_8051_config(dd, VERIFY_CAP_REMOTE_FABRIC, GENERAL_CONFIG, &frame);
8867 *vau = (frame >> VAU_SHIFT) & VAU_MASK;
8868 *z = (frame >> Z_SHIFT) & Z_MASK;
8869 *vcu = (frame >> VCU_SHIFT) & VCU_MASK;
8870 *vl15buf = (frame >> VL15BUF_SHIFT) & VL15BUF_MASK;
8871 *crc_sizes = (frame >> CRC_SIZES_SHIFT) & CRC_SIZES_MASK;
8872}
8873
8874static void read_vc_remote_link_width(struct hfi1_devdata *dd,
8875 u8 *remote_tx_rate,
8876 u16 *link_widths)
8877{
8878 u32 frame;
8879
8880 read_8051_config(dd, VERIFY_CAP_REMOTE_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008881 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008882 *remote_tx_rate = (frame >> REMOTE_TX_RATE_SHIFT)
8883 & REMOTE_TX_RATE_MASK;
8884 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8885}
8886
8887static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx)
8888{
8889 u32 frame;
8890
8891 read_8051_config(dd, LOCAL_LNI_INFO, GENERAL_CONFIG, &frame);
8892 *enable_lane_rx = (frame >> ENABLE_LANE_RX_SHIFT) & ENABLE_LANE_RX_MASK;
8893}
8894
8895static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed)
8896{
8897 u32 frame;
8898
8899 read_8051_config(dd, REMOTE_LNI_INFO, GENERAL_CONFIG, &frame);
8900 *mgmt_allowed = (frame >> MGMT_ALLOWED_SHIFT) & MGMT_ALLOWED_MASK;
8901}
8902
8903static void read_last_local_state(struct hfi1_devdata *dd, u32 *lls)
8904{
8905 read_8051_config(dd, LAST_LOCAL_STATE_COMPLETE, GENERAL_CONFIG, lls);
8906}
8907
8908static void read_last_remote_state(struct hfi1_devdata *dd, u32 *lrs)
8909{
8910 read_8051_config(dd, LAST_REMOTE_STATE_COMPLETE, GENERAL_CONFIG, lrs);
8911}
8912
8913void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality)
8914{
8915 u32 frame;
8916 int ret;
8917
8918 *link_quality = 0;
8919 if (dd->pport->host_link_state & HLS_UP) {
8920 ret = read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008921 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008922 if (ret == 0)
8923 *link_quality = (frame >> LINK_QUALITY_SHIFT)
8924 & LINK_QUALITY_MASK;
8925 }
8926}
8927
8928static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc)
8929{
8930 u32 frame;
8931
8932 read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG, &frame);
8933 *pdrrc = (frame >> DOWN_REMOTE_REASON_SHIFT) & DOWN_REMOTE_REASON_MASK;
8934}
8935
Dean Luickfeb831d2016-04-14 08:31:36 -07008936static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr)
8937{
8938 u32 frame;
8939
8940 read_8051_config(dd, LINK_DOWN_REASON, GENERAL_CONFIG, &frame);
8941 *ldr = (frame & 0xff);
8942}
8943
Mike Marciniszyn77241052015-07-30 15:17:43 -04008944static int read_tx_settings(struct hfi1_devdata *dd,
8945 u8 *enable_lane_tx,
8946 u8 *tx_polarity_inversion,
8947 u8 *rx_polarity_inversion,
8948 u8 *max_rate)
8949{
8950 u32 frame;
8951 int ret;
8952
8953 ret = read_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, &frame);
8954 *enable_lane_tx = (frame >> ENABLE_LANE_TX_SHIFT)
8955 & ENABLE_LANE_TX_MASK;
8956 *tx_polarity_inversion = (frame >> TX_POLARITY_INVERSION_SHIFT)
8957 & TX_POLARITY_INVERSION_MASK;
8958 *rx_polarity_inversion = (frame >> RX_POLARITY_INVERSION_SHIFT)
8959 & RX_POLARITY_INVERSION_MASK;
8960 *max_rate = (frame >> MAX_RATE_SHIFT) & MAX_RATE_MASK;
8961 return ret;
8962}
8963
8964static int write_tx_settings(struct hfi1_devdata *dd,
8965 u8 enable_lane_tx,
8966 u8 tx_polarity_inversion,
8967 u8 rx_polarity_inversion,
8968 u8 max_rate)
8969{
8970 u32 frame;
8971
8972 /* no need to mask, all variable sizes match field widths */
8973 frame = enable_lane_tx << ENABLE_LANE_TX_SHIFT
8974 | tx_polarity_inversion << TX_POLARITY_INVERSION_SHIFT
8975 | rx_polarity_inversion << RX_POLARITY_INVERSION_SHIFT
8976 | max_rate << MAX_RATE_SHIFT;
8977 return load_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, frame);
8978}
8979
Mike Marciniszyn77241052015-07-30 15:17:43 -04008980/*
8981 * Read an idle LCB message.
8982 *
8983 * Returns 0 on success, -EINVAL on error
8984 */
8985static int read_idle_message(struct hfi1_devdata *dd, u64 type, u64 *data_out)
8986{
8987 int ret;
8988
Jubin John17fb4f22016-02-14 20:21:52 -08008989 ret = do_8051_command(dd, HCMD_READ_LCB_IDLE_MSG, type, data_out);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008990 if (ret != HCMD_SUCCESS) {
8991 dd_dev_err(dd, "read idle message: type %d, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008992 (u32)type, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008993 return -EINVAL;
8994 }
8995 dd_dev_info(dd, "%s: read idle message 0x%llx\n", __func__, *data_out);
8996 /* return only the payload as we already know the type */
8997 *data_out >>= IDLE_PAYLOAD_SHIFT;
8998 return 0;
8999}
9000
9001/*
9002 * Read an idle SMA message. To be done in response to a notification from
9003 * the 8051.
9004 *
9005 * Returns 0 on success, -EINVAL on error
9006 */
9007static int read_idle_sma(struct hfi1_devdata *dd, u64 *data)
9008{
Jubin John17fb4f22016-02-14 20:21:52 -08009009 return read_idle_message(dd, (u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT,
9010 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009011}
9012
9013/*
9014 * Send an idle LCB message.
9015 *
9016 * Returns 0 on success, -EINVAL on error
9017 */
9018static int send_idle_message(struct hfi1_devdata *dd, u64 data)
9019{
9020 int ret;
9021
9022 dd_dev_info(dd, "%s: sending idle message 0x%llx\n", __func__, data);
9023 ret = do_8051_command(dd, HCMD_SEND_LCB_IDLE_MSG, data, NULL);
9024 if (ret != HCMD_SUCCESS) {
9025 dd_dev_err(dd, "send idle message: data 0x%llx, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08009026 data, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009027 return -EINVAL;
9028 }
9029 return 0;
9030}
9031
9032/*
9033 * Send an idle SMA message.
9034 *
9035 * Returns 0 on success, -EINVAL on error
9036 */
9037int send_idle_sma(struct hfi1_devdata *dd, u64 message)
9038{
9039 u64 data;
9040
Jubin John17fb4f22016-02-14 20:21:52 -08009041 data = ((message & IDLE_PAYLOAD_MASK) << IDLE_PAYLOAD_SHIFT) |
9042 ((u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009043 return send_idle_message(dd, data);
9044}
9045
9046/*
9047 * Initialize the LCB then do a quick link up. This may or may not be
9048 * in loopback.
9049 *
9050 * return 0 on success, -errno on error
9051 */
9052static int do_quick_linkup(struct hfi1_devdata *dd)
9053{
Mike Marciniszyn77241052015-07-30 15:17:43 -04009054 int ret;
9055
9056 lcb_shutdown(dd, 0);
9057
9058 if (loopback) {
9059 /* LCB_CFG_LOOPBACK.VAL = 2 */
9060 /* LCB_CFG_LANE_WIDTH.VAL = 0 */
9061 write_csr(dd, DC_LCB_CFG_LOOPBACK,
Jubin John17fb4f22016-02-14 20:21:52 -08009062 IB_PACKET_TYPE << DC_LCB_CFG_LOOPBACK_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009063 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
9064 }
9065
9066 /* start the LCBs */
9067 /* LCB_CFG_TX_FIFOS_RESET.VAL = 0 */
9068 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
9069
9070 /* simulator only loopback steps */
9071 if (loopback && dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
9072 /* LCB_CFG_RUN.EN = 1 */
9073 write_csr(dd, DC_LCB_CFG_RUN,
Jubin John17fb4f22016-02-14 20:21:52 -08009074 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009075
Dean Luickec8a1422017-03-20 17:24:39 -07009076 ret = wait_link_transfer_active(dd, 10);
9077 if (ret)
9078 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009079
9080 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP,
Jubin John17fb4f22016-02-14 20:21:52 -08009081 1ull << DC_LCB_CFG_ALLOW_LINK_UP_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009082 }
9083
9084 if (!loopback) {
9085 /*
9086 * When doing quick linkup and not in loopback, both
9087 * sides must be done with LCB set-up before either
9088 * starts the quick linkup. Put a delay here so that
9089 * both sides can be started and have a chance to be
9090 * done with LCB set up before resuming.
9091 */
9092 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009093 "Pausing for peer to be finished with LCB set up\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009094 msleep(5000);
Jubin John17fb4f22016-02-14 20:21:52 -08009095 dd_dev_err(dd, "Continuing with quick linkup\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009096 }
9097
9098 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
9099 set_8051_lcb_access(dd);
9100
9101 /*
9102 * State "quick" LinkUp request sets the physical link state to
9103 * LinkUp without a verify capability sequence.
9104 * This state is in simulator v37 and later.
9105 */
9106 ret = set_physical_link_state(dd, PLS_QUICK_LINKUP);
9107 if (ret != HCMD_SUCCESS) {
9108 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009109 "%s: set physical link state to quick LinkUp failed with return %d\n",
9110 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009111
9112 set_host_lcb_access(dd);
9113 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
9114
9115 if (ret >= 0)
9116 ret = -EINVAL;
9117 return ret;
9118 }
9119
9120 return 0; /* success */
9121}
9122
9123/*
9124 * Set the SerDes to internal loopback mode.
9125 * Returns 0 on success, -errno on error.
9126 */
9127static int set_serdes_loopback_mode(struct hfi1_devdata *dd)
9128{
9129 int ret;
9130
9131 ret = set_physical_link_state(dd, PLS_INTERNAL_SERDES_LOOPBACK);
9132 if (ret == HCMD_SUCCESS)
9133 return 0;
9134 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009135 "Set physical link state to SerDes Loopback failed with return %d\n",
9136 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009137 if (ret >= 0)
9138 ret = -EINVAL;
9139 return ret;
9140}
9141
9142/*
9143 * Do all special steps to set up loopback.
9144 */
9145static int init_loopback(struct hfi1_devdata *dd)
9146{
9147 dd_dev_info(dd, "Entering loopback mode\n");
9148
9149 /* all loopbacks should disable self GUID check */
9150 write_csr(dd, DC_DC8051_CFG_MODE,
Jubin John17fb4f22016-02-14 20:21:52 -08009151 (read_csr(dd, DC_DC8051_CFG_MODE) | DISABLE_SELF_GUID_CHECK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009152
9153 /*
9154 * The simulator has only one loopback option - LCB. Switch
9155 * to that option, which includes quick link up.
9156 *
9157 * Accept all valid loopback values.
9158 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08009159 if ((dd->icode == ICODE_FUNCTIONAL_SIMULATOR) &&
9160 (loopback == LOOPBACK_SERDES || loopback == LOOPBACK_LCB ||
9161 loopback == LOOPBACK_CABLE)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009162 loopback = LOOPBACK_LCB;
9163 quick_linkup = 1;
9164 return 0;
9165 }
9166
9167 /* handle serdes loopback */
9168 if (loopback == LOOPBACK_SERDES) {
9169 /* internal serdes loopack needs quick linkup on RTL */
9170 if (dd->icode == ICODE_RTL_SILICON)
9171 quick_linkup = 1;
9172 return set_serdes_loopback_mode(dd);
9173 }
9174
9175 /* LCB loopback - handled at poll time */
9176 if (loopback == LOOPBACK_LCB) {
9177 quick_linkup = 1; /* LCB is always quick linkup */
9178
9179 /* not supported in emulation due to emulation RTL changes */
9180 if (dd->icode == ICODE_FPGA_EMULATION) {
9181 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009182 "LCB loopback not supported in emulation\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009183 return -EINVAL;
9184 }
9185 return 0;
9186 }
9187
9188 /* external cable loopback requires no extra steps */
9189 if (loopback == LOOPBACK_CABLE)
9190 return 0;
9191
9192 dd_dev_err(dd, "Invalid loopback mode %d\n", loopback);
9193 return -EINVAL;
9194}
9195
9196/*
9197 * Translate from the OPA_LINK_WIDTH handed to us by the FM to bits
9198 * used in the Verify Capability link width attribute.
9199 */
9200static u16 opa_to_vc_link_widths(u16 opa_widths)
9201{
9202 int i;
9203 u16 result = 0;
9204
9205 static const struct link_bits {
9206 u16 from;
9207 u16 to;
9208 } opa_link_xlate[] = {
Jubin John8638b772016-02-14 20:19:24 -08009209 { OPA_LINK_WIDTH_1X, 1 << (1 - 1) },
9210 { OPA_LINK_WIDTH_2X, 1 << (2 - 1) },
9211 { OPA_LINK_WIDTH_3X, 1 << (3 - 1) },
9212 { OPA_LINK_WIDTH_4X, 1 << (4 - 1) },
Mike Marciniszyn77241052015-07-30 15:17:43 -04009213 };
9214
9215 for (i = 0; i < ARRAY_SIZE(opa_link_xlate); i++) {
9216 if (opa_widths & opa_link_xlate[i].from)
9217 result |= opa_link_xlate[i].to;
9218 }
9219 return result;
9220}
9221
9222/*
9223 * Set link attributes before moving to polling.
9224 */
9225static int set_local_link_attributes(struct hfi1_pportdata *ppd)
9226{
9227 struct hfi1_devdata *dd = ppd->dd;
9228 u8 enable_lane_tx;
9229 u8 tx_polarity_inversion;
9230 u8 rx_polarity_inversion;
9231 int ret;
9232
9233 /* reset our fabric serdes to clear any lingering problems */
9234 fabric_serdes_reset(dd);
9235
9236 /* set the local tx rate - need to read-modify-write */
9237 ret = read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009238 &rx_polarity_inversion, &ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009239 if (ret)
9240 goto set_local_link_attributes_fail;
9241
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07009242 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009243 /* set the tx rate to the fastest enabled */
9244 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9245 ppd->local_tx_rate = 1;
9246 else
9247 ppd->local_tx_rate = 0;
9248 } else {
9249 /* set the tx rate to all enabled */
9250 ppd->local_tx_rate = 0;
9251 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9252 ppd->local_tx_rate |= 2;
9253 if (ppd->link_speed_enabled & OPA_LINK_SPEED_12_5G)
9254 ppd->local_tx_rate |= 1;
9255 }
Easwar Hariharanfebffe22015-10-26 10:28:36 -04009256
9257 enable_lane_tx = 0xF; /* enable all four lanes */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009258 ret = write_tx_settings(dd, enable_lane_tx, tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009259 rx_polarity_inversion, ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009260 if (ret != HCMD_SUCCESS)
9261 goto set_local_link_attributes_fail;
9262
9263 /*
9264 * DC supports continuous updates.
9265 */
Jubin John17fb4f22016-02-14 20:21:52 -08009266 ret = write_vc_local_phy(dd,
9267 0 /* no power management */,
9268 1 /* continuous updates */);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009269 if (ret != HCMD_SUCCESS)
9270 goto set_local_link_attributes_fail;
9271
9272 /* z=1 in the next call: AU of 0 is not supported by the hardware */
9273 ret = write_vc_local_fabric(dd, dd->vau, 1, dd->vcu, dd->vl15_init,
9274 ppd->port_crc_mode_enabled);
9275 if (ret != HCMD_SUCCESS)
9276 goto set_local_link_attributes_fail;
9277
9278 ret = write_vc_local_link_width(dd, 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009279 opa_to_vc_link_widths(
9280 ppd->link_width_enabled));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009281 if (ret != HCMD_SUCCESS)
9282 goto set_local_link_attributes_fail;
9283
9284 /* let peer know who we are */
9285 ret = write_local_device_id(dd, dd->pcidev->device, dd->minrev);
9286 if (ret == HCMD_SUCCESS)
9287 return 0;
9288
9289set_local_link_attributes_fail:
9290 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009291 "Failed to set local link attributes, return 0x%x\n",
9292 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009293 return ret;
9294}
9295
9296/*
Easwar Hariharan623bba22016-04-12 11:25:57 -07009297 * Call this to start the link.
9298 * Do not do anything if the link is disabled.
9299 * Returns 0 if link is disabled, moved to polling, or the driver is not ready.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009300 */
9301int start_link(struct hfi1_pportdata *ppd)
9302{
Dean Luick0db9dec2016-09-06 04:35:20 -07009303 /*
9304 * Tune the SerDes to a ballpark setting for optimal signal and bit
9305 * error rate. Needs to be done before starting the link.
9306 */
9307 tune_serdes(ppd);
9308
Mike Marciniszyn77241052015-07-30 15:17:43 -04009309 if (!ppd->link_enabled) {
9310 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009311 "%s: stopping link start because link is disabled\n",
9312 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009313 return 0;
9314 }
9315 if (!ppd->driver_link_ready) {
9316 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009317 "%s: stopping link start because driver is not ready\n",
9318 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009319 return 0;
9320 }
9321
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07009322 /*
9323 * FULL_MGMT_P_KEY is cleared from the pkey table, so that the
9324 * pkey table can be configured properly if the HFI unit is connected
9325 * to switch port with MgmtAllowed=NO
9326 */
9327 clear_full_mgmt_pkey(ppd);
9328
Easwar Hariharan623bba22016-04-12 11:25:57 -07009329 return set_link_state(ppd, HLS_DN_POLL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009330}
9331
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009332static void wait_for_qsfp_init(struct hfi1_pportdata *ppd)
9333{
9334 struct hfi1_devdata *dd = ppd->dd;
9335 u64 mask;
9336 unsigned long timeout;
9337
9338 /*
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009339 * Some QSFP cables have a quirk that asserts the IntN line as a side
9340 * effect of power up on plug-in. We ignore this false positive
9341 * interrupt until the module has finished powering up by waiting for
9342 * a minimum timeout of the module inrush initialization time of
9343 * 500 ms (SFF 8679 Table 5-6) to ensure the voltage rails in the
9344 * module have stabilized.
9345 */
9346 msleep(500);
9347
9348 /*
9349 * Check for QSFP interrupt for t_init (SFF 8679 Table 8-1)
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009350 */
9351 timeout = jiffies + msecs_to_jiffies(2000);
9352 while (1) {
9353 mask = read_csr(dd, dd->hfi1_id ?
9354 ASIC_QSFP2_IN : ASIC_QSFP1_IN);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009355 if (!(mask & QSFP_HFI0_INT_N))
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009356 break;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009357 if (time_after(jiffies, timeout)) {
9358 dd_dev_info(dd, "%s: No IntN detected, reset complete\n",
9359 __func__);
9360 break;
9361 }
9362 udelay(2);
9363 }
9364}
9365
9366static void set_qsfp_int_n(struct hfi1_pportdata *ppd, u8 enable)
9367{
9368 struct hfi1_devdata *dd = ppd->dd;
9369 u64 mask;
9370
9371 mask = read_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009372 if (enable) {
9373 /*
9374 * Clear the status register to avoid an immediate interrupt
9375 * when we re-enable the IntN pin
9376 */
9377 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9378 QSFP_HFI0_INT_N);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009379 mask |= (u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009380 } else {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009381 mask &= ~(u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009382 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009383 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK, mask);
9384}
9385
9386void reset_qsfp(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009387{
9388 struct hfi1_devdata *dd = ppd->dd;
9389 u64 mask, qsfp_mask;
9390
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009391 /* Disable INT_N from triggering QSFP interrupts */
9392 set_qsfp_int_n(ppd, 0);
9393
9394 /* Reset the QSFP */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009395 mask = (u64)QSFP_HFI0_RESET_N;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009396
9397 qsfp_mask = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009398 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009399 qsfp_mask &= ~mask;
9400 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009401 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009402
9403 udelay(10);
9404
9405 qsfp_mask |= mask;
9406 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009407 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009408
9409 wait_for_qsfp_init(ppd);
9410
9411 /*
9412 * Allow INT_N to trigger the QSFP interrupt to watch
9413 * for alarms and warnings
9414 */
9415 set_qsfp_int_n(ppd, 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009416}
9417
9418static int handle_qsfp_error_conditions(struct hfi1_pportdata *ppd,
9419 u8 *qsfp_interrupt_status)
9420{
9421 struct hfi1_devdata *dd = ppd->dd;
9422
9423 if ((qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009424 (qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009425 dd_dev_err(dd, "%s: QSFP cable temperature too high\n",
9426 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009427
9428 if ((qsfp_interrupt_status[0] & QSFP_LOW_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009429 (qsfp_interrupt_status[0] & QSFP_LOW_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009430 dd_dev_err(dd, "%s: QSFP cable temperature too low\n",
9431 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009432
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009433 /*
9434 * The remaining alarms/warnings don't matter if the link is down.
9435 */
9436 if (ppd->host_link_state & HLS_DOWN)
9437 return 0;
9438
Mike Marciniszyn77241052015-07-30 15:17:43 -04009439 if ((qsfp_interrupt_status[1] & QSFP_HIGH_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009440 (qsfp_interrupt_status[1] & QSFP_HIGH_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009441 dd_dev_err(dd, "%s: QSFP supply voltage too high\n",
9442 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009443
9444 if ((qsfp_interrupt_status[1] & QSFP_LOW_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009445 (qsfp_interrupt_status[1] & QSFP_LOW_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009446 dd_dev_err(dd, "%s: QSFP supply voltage too low\n",
9447 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009448
9449 /* Byte 2 is vendor specific */
9450
9451 if ((qsfp_interrupt_status[3] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009452 (qsfp_interrupt_status[3] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009453 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too high\n",
9454 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009455
9456 if ((qsfp_interrupt_status[3] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009457 (qsfp_interrupt_status[3] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009458 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too low\n",
9459 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009460
9461 if ((qsfp_interrupt_status[4] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009462 (qsfp_interrupt_status[4] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009463 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too high\n",
9464 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009465
9466 if ((qsfp_interrupt_status[4] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009467 (qsfp_interrupt_status[4] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009468 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too low\n",
9469 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009470
9471 if ((qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009472 (qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009473 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too high\n",
9474 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009475
9476 if ((qsfp_interrupt_status[5] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009477 (qsfp_interrupt_status[5] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009478 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too low\n",
9479 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009480
9481 if ((qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009482 (qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009483 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too high\n",
9484 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009485
9486 if ((qsfp_interrupt_status[6] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009487 (qsfp_interrupt_status[6] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009488 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too low\n",
9489 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009490
9491 if ((qsfp_interrupt_status[7] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009492 (qsfp_interrupt_status[7] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009493 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too high\n",
9494 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009495
9496 if ((qsfp_interrupt_status[7] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009497 (qsfp_interrupt_status[7] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009498 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too low\n",
9499 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009500
9501 if ((qsfp_interrupt_status[8] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009502 (qsfp_interrupt_status[8] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009503 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too high\n",
9504 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009505
9506 if ((qsfp_interrupt_status[8] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009507 (qsfp_interrupt_status[8] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009508 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too low\n",
9509 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009510
9511 /* Bytes 9-10 and 11-12 are reserved */
9512 /* Bytes 13-15 are vendor specific */
9513
9514 return 0;
9515}
9516
Easwar Hariharan623bba22016-04-12 11:25:57 -07009517/* This routine will only be scheduled if the QSFP module present is asserted */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009518void qsfp_event(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009519{
9520 struct qsfp_data *qd;
9521 struct hfi1_pportdata *ppd;
9522 struct hfi1_devdata *dd;
9523
9524 qd = container_of(work, struct qsfp_data, qsfp_work);
9525 ppd = qd->ppd;
9526 dd = ppd->dd;
9527
9528 /* Sanity check */
9529 if (!qsfp_mod_present(ppd))
9530 return;
9531
9532 /*
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009533 * Turn DC back on after cable has been re-inserted. Up until
9534 * now, the DC has been in reset to save power.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009535 */
9536 dc_start(dd);
9537
9538 if (qd->cache_refresh_required) {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009539 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009540
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009541 wait_for_qsfp_init(ppd);
9542
9543 /*
9544 * Allow INT_N to trigger the QSFP interrupt to watch
9545 * for alarms and warnings
Mike Marciniszyn77241052015-07-30 15:17:43 -04009546 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009547 set_qsfp_int_n(ppd, 1);
9548
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009549 start_link(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009550 }
9551
9552 if (qd->check_interrupt_flags) {
9553 u8 qsfp_interrupt_status[16] = {0,};
9554
Dean Luick765a6fa2016-03-05 08:50:06 -08009555 if (one_qsfp_read(ppd, dd->hfi1_id, 6,
9556 &qsfp_interrupt_status[0], 16) != 16) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009557 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009558 "%s: Failed to read status of QSFP module\n",
9559 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009560 } else {
9561 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009562
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009563 handle_qsfp_error_conditions(
9564 ppd, qsfp_interrupt_status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009565 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
9566 ppd->qsfp_info.check_interrupt_flags = 0;
9567 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08009568 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009569 }
9570 }
9571}
9572
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009573static void init_qsfp_int(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009574{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009575 struct hfi1_pportdata *ppd = dd->pport;
9576 u64 qsfp_mask, cce_int_mask;
9577 const int qsfp1_int_smask = QSFP1_INT % 64;
9578 const int qsfp2_int_smask = QSFP2_INT % 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009579
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009580 /*
9581 * disable QSFP1 interrupts for HFI1, QSFP2 interrupts for HFI0
9582 * Qsfp1Int and Qsfp2Int are adjacent bits in the same CSR,
9583 * therefore just one of QSFP1_INT/QSFP2_INT can be used to find
9584 * the index of the appropriate CSR in the CCEIntMask CSR array
9585 */
9586 cce_int_mask = read_csr(dd, CCE_INT_MASK +
9587 (8 * (QSFP1_INT / 64)));
9588 if (dd->hfi1_id) {
9589 cce_int_mask &= ~((u64)1 << qsfp1_int_smask);
9590 write_csr(dd, CCE_INT_MASK + (8 * (QSFP1_INT / 64)),
9591 cce_int_mask);
9592 } else {
9593 cce_int_mask &= ~((u64)1 << qsfp2_int_smask);
9594 write_csr(dd, CCE_INT_MASK + (8 * (QSFP2_INT / 64)),
9595 cce_int_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009596 }
9597
Mike Marciniszyn77241052015-07-30 15:17:43 -04009598 qsfp_mask = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
9599 /* Clear current status to avoid spurious interrupts */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009600 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9601 qsfp_mask);
9602 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK,
9603 qsfp_mask);
9604
9605 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009606
9607 /* Handle active low nature of INT_N and MODPRST_N pins */
9608 if (qsfp_mod_present(ppd))
9609 qsfp_mask &= ~(u64)QSFP_HFI0_MODPRST_N;
9610 write_csr(dd,
9611 dd->hfi1_id ? ASIC_QSFP2_INVERT : ASIC_QSFP1_INVERT,
9612 qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009613}
9614
Dean Luickbbdeb332015-12-01 15:38:15 -05009615/*
9616 * Do a one-time initialize of the LCB block.
9617 */
9618static void init_lcb(struct hfi1_devdata *dd)
9619{
Dean Luicka59329d2016-02-03 14:32:31 -08009620 /* simulator does not correctly handle LCB cclk loopback, skip */
9621 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
9622 return;
9623
Dean Luickbbdeb332015-12-01 15:38:15 -05009624 /* the DC has been reset earlier in the driver load */
9625
9626 /* set LCB for cclk loopback on the port */
9627 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x01);
9628 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0x00);
9629 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0x00);
9630 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
9631 write_csr(dd, DC_LCB_CFG_CLK_CNTR, 0x08);
9632 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x02);
9633 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x00);
9634}
9635
Dean Luick673b9752016-08-31 07:24:33 -07009636/*
9637 * Perform a test read on the QSFP. Return 0 on success, -ERRNO
9638 * on error.
9639 */
9640static int test_qsfp_read(struct hfi1_pportdata *ppd)
9641{
9642 int ret;
9643 u8 status;
9644
Easwar Hariharanfb897ad2017-03-20 17:25:42 -07009645 /*
9646 * Report success if not a QSFP or, if it is a QSFP, but the cable is
9647 * not present
9648 */
9649 if (ppd->port_type != PORT_TYPE_QSFP || !qsfp_mod_present(ppd))
Dean Luick673b9752016-08-31 07:24:33 -07009650 return 0;
9651
9652 /* read byte 2, the status byte */
9653 ret = one_qsfp_read(ppd, ppd->dd->hfi1_id, 2, &status, 1);
9654 if (ret < 0)
9655 return ret;
9656 if (ret != 1)
9657 return -EIO;
9658
9659 return 0; /* success */
9660}
9661
9662/*
9663 * Values for QSFP retry.
9664 *
9665 * Give up after 10s (20 x 500ms). The overall timeout was empirically
9666 * arrived at from experience on a large cluster.
9667 */
9668#define MAX_QSFP_RETRIES 20
9669#define QSFP_RETRY_WAIT 500 /* msec */
9670
9671/*
9672 * Try a QSFP read. If it fails, schedule a retry for later.
9673 * Called on first link activation after driver load.
9674 */
9675static void try_start_link(struct hfi1_pportdata *ppd)
9676{
9677 if (test_qsfp_read(ppd)) {
9678 /* read failed */
9679 if (ppd->qsfp_retry_count >= MAX_QSFP_RETRIES) {
9680 dd_dev_err(ppd->dd, "QSFP not responding, giving up\n");
9681 return;
9682 }
9683 dd_dev_info(ppd->dd,
9684 "QSFP not responding, waiting and retrying %d\n",
9685 (int)ppd->qsfp_retry_count);
9686 ppd->qsfp_retry_count++;
9687 queue_delayed_work(ppd->hfi1_wq, &ppd->start_link_work,
9688 msecs_to_jiffies(QSFP_RETRY_WAIT));
9689 return;
9690 }
9691 ppd->qsfp_retry_count = 0;
9692
Dean Luick673b9752016-08-31 07:24:33 -07009693 start_link(ppd);
9694}
9695
9696/*
9697 * Workqueue function to start the link after a delay.
9698 */
9699void handle_start_link(struct work_struct *work)
9700{
9701 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
9702 start_link_work.work);
9703 try_start_link(ppd);
9704}
9705
Mike Marciniszyn77241052015-07-30 15:17:43 -04009706int bringup_serdes(struct hfi1_pportdata *ppd)
9707{
9708 struct hfi1_devdata *dd = ppd->dd;
9709 u64 guid;
9710 int ret;
9711
9712 if (HFI1_CAP_IS_KSET(EXTENDED_PSN))
9713 add_rcvctrl(dd, RCV_CTRL_RCV_EXTENDED_PSN_ENABLE_SMASK);
9714
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009715 guid = ppd->guids[HFI1_PORT_GUID_INDEX];
Mike Marciniszyn77241052015-07-30 15:17:43 -04009716 if (!guid) {
9717 if (dd->base_guid)
9718 guid = dd->base_guid + ppd->port - 1;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009719 ppd->guids[HFI1_PORT_GUID_INDEX] = guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009720 }
9721
Mike Marciniszyn77241052015-07-30 15:17:43 -04009722 /* Set linkinit_reason on power up per OPA spec */
9723 ppd->linkinit_reason = OPA_LINKINIT_REASON_LINKUP;
9724
Dean Luickbbdeb332015-12-01 15:38:15 -05009725 /* one-time init of the LCB */
9726 init_lcb(dd);
9727
Mike Marciniszyn77241052015-07-30 15:17:43 -04009728 if (loopback) {
9729 ret = init_loopback(dd);
9730 if (ret < 0)
9731 return ret;
9732 }
9733
Easwar Hariharan9775a992016-05-12 10:22:39 -07009734 get_port_type(ppd);
9735 if (ppd->port_type == PORT_TYPE_QSFP) {
9736 set_qsfp_int_n(ppd, 0);
9737 wait_for_qsfp_init(ppd);
9738 set_qsfp_int_n(ppd, 1);
9739 }
9740
Dean Luick673b9752016-08-31 07:24:33 -07009741 try_start_link(ppd);
9742 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009743}
9744
9745void hfi1_quiet_serdes(struct hfi1_pportdata *ppd)
9746{
9747 struct hfi1_devdata *dd = ppd->dd;
9748
9749 /*
9750 * Shut down the link and keep it down. First turn off that the
9751 * driver wants to allow the link to be up (driver_link_ready).
9752 * Then make sure the link is not automatically restarted
9753 * (link_enabled). Cancel any pending restart. And finally
9754 * go offline.
9755 */
9756 ppd->driver_link_ready = 0;
9757 ppd->link_enabled = 0;
9758
Dean Luick673b9752016-08-31 07:24:33 -07009759 ppd->qsfp_retry_count = MAX_QSFP_RETRIES; /* prevent more retries */
9760 flush_delayed_work(&ppd->start_link_work);
9761 cancel_delayed_work_sync(&ppd->start_link_work);
9762
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009763 ppd->offline_disabled_reason =
9764 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009765 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SMA_DISABLED, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009766 OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009767 set_link_state(ppd, HLS_DN_OFFLINE);
9768
9769 /* disable the port */
9770 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
9771}
9772
9773static inline int init_cpu_counters(struct hfi1_devdata *dd)
9774{
9775 struct hfi1_pportdata *ppd;
9776 int i;
9777
9778 ppd = (struct hfi1_pportdata *)(dd + 1);
9779 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08009780 ppd->ibport_data.rvp.rc_acks = NULL;
9781 ppd->ibport_data.rvp.rc_qacks = NULL;
9782 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
9783 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
9784 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
9785 if (!ppd->ibport_data.rvp.rc_acks ||
9786 !ppd->ibport_data.rvp.rc_delayed_comp ||
9787 !ppd->ibport_data.rvp.rc_qacks)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009788 return -ENOMEM;
9789 }
9790
9791 return 0;
9792}
9793
Mike Marciniszyn77241052015-07-30 15:17:43 -04009794/*
9795 * index is the index into the receive array
9796 */
9797void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
9798 u32 type, unsigned long pa, u16 order)
9799{
9800 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009801
9802 if (!(dd->flags & HFI1_PRESENT))
9803 goto done;
9804
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009805 if (type == PT_INVALID || type == PT_INVALID_FLUSH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009806 pa = 0;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009807 order = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009808 } else if (type > PT_INVALID) {
9809 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009810 "unexpected receive array type %u for index %u, not handled\n",
9811 type, index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009812 goto done;
9813 }
Mike Marciniszyn8cb10212017-06-09 15:59:59 -07009814 trace_hfi1_put_tid(dd, index, type, pa, order);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009815
9816#define RT_ADDR_SHIFT 12 /* 4KB kernel address boundary */
9817 reg = RCV_ARRAY_RT_WRITE_ENABLE_SMASK
9818 | (u64)order << RCV_ARRAY_RT_BUF_SIZE_SHIFT
9819 | ((pa >> RT_ADDR_SHIFT) & RCV_ARRAY_RT_ADDR_MASK)
9820 << RCV_ARRAY_RT_ADDR_SHIFT;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009821 trace_hfi1_write_rcvarray(dd->rcvarray_wc + (index * 8), reg);
9822 writeq(reg, dd->rcvarray_wc + (index * 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009823
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009824 if (type == PT_EAGER || type == PT_INVALID_FLUSH || (index & 3) == 3)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009825 /*
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009826 * Eager entries are written and flushed
9827 *
9828 * Expected entries are flushed every 4 writes
Mike Marciniszyn77241052015-07-30 15:17:43 -04009829 */
9830 flush_wc();
9831done:
9832 return;
9833}
9834
9835void hfi1_clear_tids(struct hfi1_ctxtdata *rcd)
9836{
9837 struct hfi1_devdata *dd = rcd->dd;
9838 u32 i;
9839
9840 /* this could be optimized */
9841 for (i = rcd->eager_base; i < rcd->eager_base +
9842 rcd->egrbufs.alloced; i++)
9843 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9844
9845 for (i = rcd->expected_base;
9846 i < rcd->expected_base + rcd->expected_count; i++)
9847 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9848}
9849
Mike Marciniszyn77241052015-07-30 15:17:43 -04009850static const char * const ib_cfg_name_strings[] = {
9851 "HFI1_IB_CFG_LIDLMC",
9852 "HFI1_IB_CFG_LWID_DG_ENB",
9853 "HFI1_IB_CFG_LWID_ENB",
9854 "HFI1_IB_CFG_LWID",
9855 "HFI1_IB_CFG_SPD_ENB",
9856 "HFI1_IB_CFG_SPD",
9857 "HFI1_IB_CFG_RXPOL_ENB",
9858 "HFI1_IB_CFG_LREV_ENB",
9859 "HFI1_IB_CFG_LINKLATENCY",
9860 "HFI1_IB_CFG_HRTBT",
9861 "HFI1_IB_CFG_OP_VLS",
9862 "HFI1_IB_CFG_VL_HIGH_CAP",
9863 "HFI1_IB_CFG_VL_LOW_CAP",
9864 "HFI1_IB_CFG_OVERRUN_THRESH",
9865 "HFI1_IB_CFG_PHYERR_THRESH",
9866 "HFI1_IB_CFG_LINKDEFAULT",
9867 "HFI1_IB_CFG_PKEYS",
9868 "HFI1_IB_CFG_MTU",
9869 "HFI1_IB_CFG_LSTATE",
9870 "HFI1_IB_CFG_VL_HIGH_LIMIT",
9871 "HFI1_IB_CFG_PMA_TICKS",
9872 "HFI1_IB_CFG_PORT"
9873};
9874
9875static const char *ib_cfg_name(int which)
9876{
9877 if (which < 0 || which >= ARRAY_SIZE(ib_cfg_name_strings))
9878 return "invalid";
9879 return ib_cfg_name_strings[which];
9880}
9881
9882int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which)
9883{
9884 struct hfi1_devdata *dd = ppd->dd;
9885 int val = 0;
9886
9887 switch (which) {
9888 case HFI1_IB_CFG_LWID_ENB: /* allowed Link-width */
9889 val = ppd->link_width_enabled;
9890 break;
9891 case HFI1_IB_CFG_LWID: /* currently active Link-width */
9892 val = ppd->link_width_active;
9893 break;
9894 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
9895 val = ppd->link_speed_enabled;
9896 break;
9897 case HFI1_IB_CFG_SPD: /* current Link speed */
9898 val = ppd->link_speed_active;
9899 break;
9900
9901 case HFI1_IB_CFG_RXPOL_ENB: /* Auto-RX-polarity enable */
9902 case HFI1_IB_CFG_LREV_ENB: /* Auto-Lane-reversal enable */
9903 case HFI1_IB_CFG_LINKLATENCY:
9904 goto unimplemented;
9905
9906 case HFI1_IB_CFG_OP_VLS:
9907 val = ppd->vls_operational;
9908 break;
9909 case HFI1_IB_CFG_VL_HIGH_CAP: /* VL arb high priority table size */
9910 val = VL_ARB_HIGH_PRIO_TABLE_SIZE;
9911 break;
9912 case HFI1_IB_CFG_VL_LOW_CAP: /* VL arb low priority table size */
9913 val = VL_ARB_LOW_PRIO_TABLE_SIZE;
9914 break;
9915 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
9916 val = ppd->overrun_threshold;
9917 break;
9918 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
9919 val = ppd->phy_error_threshold;
9920 break;
9921 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
9922 val = dd->link_default;
9923 break;
9924
9925 case HFI1_IB_CFG_HRTBT: /* Heartbeat off/enable/auto */
9926 case HFI1_IB_CFG_PMA_TICKS:
9927 default:
9928unimplemented:
9929 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
9930 dd_dev_info(
9931 dd,
9932 "%s: which %s: not implemented\n",
9933 __func__,
9934 ib_cfg_name(which));
9935 break;
9936 }
9937
9938 return val;
9939}
9940
9941/*
9942 * The largest MAD packet size.
9943 */
9944#define MAX_MAD_PACKET 2048
9945
9946/*
9947 * Return the maximum header bytes that can go on the _wire_
9948 * for this device. This count includes the ICRC which is
9949 * not part of the packet held in memory but it is appended
9950 * by the HW.
9951 * This is dependent on the device's receive header entry size.
9952 * HFI allows this to be set per-receive context, but the
9953 * driver presently enforces a global value.
9954 */
9955u32 lrh_max_header_bytes(struct hfi1_devdata *dd)
9956{
9957 /*
9958 * The maximum non-payload (MTU) bytes in LRH.PktLen are
9959 * the Receive Header Entry Size minus the PBC (or RHF) size
9960 * plus one DW for the ICRC appended by HW.
9961 *
9962 * dd->rcd[0].rcvhdrqentsize is in DW.
9963 * We use rcd[0] as all context will have the same value. Also,
9964 * the first kernel context would have been allocated by now so
9965 * we are guaranteed a valid value.
9966 */
9967 return (dd->rcd[0]->rcvhdrqentsize - 2/*PBC/RHF*/ + 1/*ICRC*/) << 2;
9968}
9969
9970/*
9971 * Set Send Length
9972 * @ppd - per port data
9973 *
9974 * Set the MTU by limiting how many DWs may be sent. The SendLenCheck*
9975 * registers compare against LRH.PktLen, so use the max bytes included
9976 * in the LRH.
9977 *
9978 * This routine changes all VL values except VL15, which it maintains at
9979 * the same value.
9980 */
9981static void set_send_length(struct hfi1_pportdata *ppd)
9982{
9983 struct hfi1_devdata *dd = ppd->dd;
Harish Chegondi6cc6ad22015-12-01 15:38:24 -05009984 u32 max_hb = lrh_max_header_bytes(dd), dcmtu;
9985 u32 maxvlmtu = dd->vld[15].mtu;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009986 u64 len1 = 0, len2 = (((dd->vld[15].mtu + max_hb) >> 2)
9987 & SEND_LEN_CHECK1_LEN_VL15_MASK) <<
9988 SEND_LEN_CHECK1_LEN_VL15_SHIFT;
Jubin Johnb4ba6632016-06-09 07:51:08 -07009989 int i, j;
Jianxin Xiong44306f12016-04-12 11:30:28 -07009990 u32 thres;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009991
9992 for (i = 0; i < ppd->vls_supported; i++) {
9993 if (dd->vld[i].mtu > maxvlmtu)
9994 maxvlmtu = dd->vld[i].mtu;
9995 if (i <= 3)
9996 len1 |= (((dd->vld[i].mtu + max_hb) >> 2)
9997 & SEND_LEN_CHECK0_LEN_VL0_MASK) <<
9998 ((i % 4) * SEND_LEN_CHECK0_LEN_VL1_SHIFT);
9999 else
10000 len2 |= (((dd->vld[i].mtu + max_hb) >> 2)
10001 & SEND_LEN_CHECK1_LEN_VL4_MASK) <<
10002 ((i % 4) * SEND_LEN_CHECK1_LEN_VL5_SHIFT);
10003 }
10004 write_csr(dd, SEND_LEN_CHECK0, len1);
10005 write_csr(dd, SEND_LEN_CHECK1, len2);
10006 /* adjust kernel credit return thresholds based on new MTUs */
10007 /* all kernel receive contexts have the same hdrqentsize */
10008 for (i = 0; i < ppd->vls_supported; i++) {
Jianxin Xiong44306f12016-04-12 11:30:28 -070010009 thres = min(sc_percent_to_threshold(dd->vld[i].sc, 50),
10010 sc_mtu_to_threshold(dd->vld[i].sc,
10011 dd->vld[i].mtu,
Jubin John17fb4f22016-02-14 20:21:52 -080010012 dd->rcd[0]->rcvhdrqentsize));
Jubin Johnb4ba6632016-06-09 07:51:08 -070010013 for (j = 0; j < INIT_SC_PER_VL; j++)
10014 sc_set_cr_threshold(
10015 pio_select_send_context_vl(dd, j, i),
10016 thres);
Jianxin Xiong44306f12016-04-12 11:30:28 -070010017 }
10018 thres = min(sc_percent_to_threshold(dd->vld[15].sc, 50),
10019 sc_mtu_to_threshold(dd->vld[15].sc,
10020 dd->vld[15].mtu,
10021 dd->rcd[0]->rcvhdrqentsize));
10022 sc_set_cr_threshold(dd->vld[15].sc, thres);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010023
10024 /* Adjust maximum MTU for the port in DC */
10025 dcmtu = maxvlmtu == 10240 ? DCC_CFG_PORT_MTU_CAP_10240 :
10026 (ilog2(maxvlmtu >> 8) + 1);
10027 len1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG);
10028 len1 &= ~DCC_CFG_PORT_CONFIG_MTU_CAP_SMASK;
10029 len1 |= ((u64)dcmtu & DCC_CFG_PORT_CONFIG_MTU_CAP_MASK) <<
10030 DCC_CFG_PORT_CONFIG_MTU_CAP_SHIFT;
10031 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG, len1);
10032}
10033
10034static void set_lidlmc(struct hfi1_pportdata *ppd)
10035{
10036 int i;
10037 u64 sreg = 0;
10038 struct hfi1_devdata *dd = ppd->dd;
10039 u32 mask = ~((1U << ppd->lmc) - 1);
10040 u64 c1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG1);
10041
Mike Marciniszyn77241052015-07-30 15:17:43 -040010042 c1 &= ~(DCC_CFG_PORT_CONFIG1_TARGET_DLID_SMASK
10043 | DCC_CFG_PORT_CONFIG1_DLID_MASK_SMASK);
10044 c1 |= ((ppd->lid & DCC_CFG_PORT_CONFIG1_TARGET_DLID_MASK)
Jubin John8638b772016-02-14 20:19:24 -080010045 << DCC_CFG_PORT_CONFIG1_TARGET_DLID_SHIFT) |
Mike Marciniszyn77241052015-07-30 15:17:43 -040010046 ((mask & DCC_CFG_PORT_CONFIG1_DLID_MASK_MASK)
10047 << DCC_CFG_PORT_CONFIG1_DLID_MASK_SHIFT);
10048 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG1, c1);
10049
10050 /*
10051 * Iterate over all the send contexts and set their SLID check
10052 */
10053 sreg = ((mask & SEND_CTXT_CHECK_SLID_MASK_MASK) <<
10054 SEND_CTXT_CHECK_SLID_MASK_SHIFT) |
10055 (((ppd->lid & mask) & SEND_CTXT_CHECK_SLID_VALUE_MASK) <<
10056 SEND_CTXT_CHECK_SLID_VALUE_SHIFT);
10057
10058 for (i = 0; i < dd->chip_send_contexts; i++) {
10059 hfi1_cdbg(LINKVERB, "SendContext[%d].SLID_CHECK = 0x%x",
10060 i, (u32)sreg);
10061 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, sreg);
10062 }
10063
10064 /* Now we have to do the same thing for the sdma engines */
10065 sdma_update_lmc(dd, mask, ppd->lid);
10066}
10067
Dean Luick6854c692016-07-25 13:38:56 -070010068static const char *state_completed_string(u32 completed)
10069{
10070 static const char * const state_completed[] = {
10071 "EstablishComm",
10072 "OptimizeEQ",
10073 "VerifyCap"
10074 };
10075
10076 if (completed < ARRAY_SIZE(state_completed))
10077 return state_completed[completed];
10078
10079 return "unknown";
10080}
10081
10082static const char all_lanes_dead_timeout_expired[] =
10083 "All lanes were inactive – was the interconnect media removed?";
10084static const char tx_out_of_policy[] =
10085 "Passing lanes on local port do not meet the local link width policy";
10086static const char no_state_complete[] =
10087 "State timeout occurred before link partner completed the state";
10088static const char * const state_complete_reasons[] = {
10089 [0x00] = "Reason unknown",
10090 [0x01] = "Link was halted by driver, refer to LinkDownReason",
10091 [0x02] = "Link partner reported failure",
10092 [0x10] = "Unable to achieve frame sync on any lane",
10093 [0x11] =
10094 "Unable to find a common bit rate with the link partner",
10095 [0x12] =
10096 "Unable to achieve frame sync on sufficient lanes to meet the local link width policy",
10097 [0x13] =
10098 "Unable to identify preset equalization on sufficient lanes to meet the local link width policy",
10099 [0x14] = no_state_complete,
10100 [0x15] =
10101 "State timeout occurred before link partner identified equalization presets",
10102 [0x16] =
10103 "Link partner completed the EstablishComm state, but the passing lanes do not meet the local link width policy",
10104 [0x17] = tx_out_of_policy,
10105 [0x20] = all_lanes_dead_timeout_expired,
10106 [0x21] =
10107 "Unable to achieve acceptable BER on sufficient lanes to meet the local link width policy",
10108 [0x22] = no_state_complete,
10109 [0x23] =
10110 "Link partner completed the OptimizeEq state, but the passing lanes do not meet the local link width policy",
10111 [0x24] = tx_out_of_policy,
10112 [0x30] = all_lanes_dead_timeout_expired,
10113 [0x31] =
10114 "State timeout occurred waiting for host to process received frames",
10115 [0x32] = no_state_complete,
10116 [0x33] =
10117 "Link partner completed the VerifyCap state, but the passing lanes do not meet the local link width policy",
10118 [0x34] = tx_out_of_policy,
10119};
10120
10121static const char *state_complete_reason_code_string(struct hfi1_pportdata *ppd,
10122 u32 code)
10123{
10124 const char *str = NULL;
10125
10126 if (code < ARRAY_SIZE(state_complete_reasons))
10127 str = state_complete_reasons[code];
10128
10129 if (str)
10130 return str;
10131 return "Reserved";
10132}
10133
10134/* describe the given last state complete frame */
10135static void decode_state_complete(struct hfi1_pportdata *ppd, u32 frame,
10136 const char *prefix)
10137{
10138 struct hfi1_devdata *dd = ppd->dd;
10139 u32 success;
10140 u32 state;
10141 u32 reason;
10142 u32 lanes;
10143
10144 /*
10145 * Decode frame:
10146 * [ 0: 0] - success
10147 * [ 3: 1] - state
10148 * [ 7: 4] - next state timeout
10149 * [15: 8] - reason code
10150 * [31:16] - lanes
10151 */
10152 success = frame & 0x1;
10153 state = (frame >> 1) & 0x7;
10154 reason = (frame >> 8) & 0xff;
10155 lanes = (frame >> 16) & 0xffff;
10156
10157 dd_dev_err(dd, "Last %s LNI state complete frame 0x%08x:\n",
10158 prefix, frame);
10159 dd_dev_err(dd, " last reported state state: %s (0x%x)\n",
10160 state_completed_string(state), state);
10161 dd_dev_err(dd, " state successfully completed: %s\n",
10162 success ? "yes" : "no");
10163 dd_dev_err(dd, " fail reason 0x%x: %s\n",
10164 reason, state_complete_reason_code_string(ppd, reason));
10165 dd_dev_err(dd, " passing lane mask: 0x%x", lanes);
10166}
10167
10168/*
10169 * Read the last state complete frames and explain them. This routine
10170 * expects to be called if the link went down during link negotiation
10171 * and initialization (LNI). That is, anywhere between polling and link up.
10172 */
10173static void check_lni_states(struct hfi1_pportdata *ppd)
10174{
10175 u32 last_local_state;
10176 u32 last_remote_state;
10177
10178 read_last_local_state(ppd->dd, &last_local_state);
10179 read_last_remote_state(ppd->dd, &last_remote_state);
10180
10181 /*
10182 * Don't report anything if there is nothing to report. A value of
10183 * 0 means the link was taken down while polling and there was no
10184 * training in-process.
10185 */
10186 if (last_local_state == 0 && last_remote_state == 0)
10187 return;
10188
10189 decode_state_complete(ppd, last_local_state, "transmitted");
10190 decode_state_complete(ppd, last_remote_state, "received");
10191}
10192
Dean Luickec8a1422017-03-20 17:24:39 -070010193/* wait for wait_ms for LINK_TRANSFER_ACTIVE to go to 1 */
10194static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms)
10195{
10196 u64 reg;
10197 unsigned long timeout;
10198
10199 /* watch LCB_STS_LINK_TRANSFER_ACTIVE */
10200 timeout = jiffies + msecs_to_jiffies(wait_ms);
10201 while (1) {
10202 reg = read_csr(dd, DC_LCB_STS_LINK_TRANSFER_ACTIVE);
10203 if (reg)
10204 break;
10205 if (time_after(jiffies, timeout)) {
10206 dd_dev_err(dd,
10207 "timeout waiting for LINK_TRANSFER_ACTIVE\n");
10208 return -ETIMEDOUT;
10209 }
10210 udelay(2);
10211 }
10212 return 0;
10213}
10214
10215/* called when the logical link state is not down as it should be */
10216static void force_logical_link_state_down(struct hfi1_pportdata *ppd)
10217{
10218 struct hfi1_devdata *dd = ppd->dd;
10219
10220 /*
10221 * Bring link up in LCB loopback
10222 */
10223 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10224 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
10225 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
10226
10227 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
10228 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0);
10229 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
10230 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x2);
10231
10232 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
10233 (void)read_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET);
10234 udelay(3);
10235 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 1);
10236 write_csr(dd, DC_LCB_CFG_RUN, 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
10237
10238 wait_link_transfer_active(dd, 100);
10239
10240 /*
10241 * Bring the link down again.
10242 */
10243 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10244 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 0);
10245 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK, 0);
10246
10247 /* call again to adjust ppd->statusp, if needed */
10248 get_logical_state(ppd);
10249}
10250
Mike Marciniszyn77241052015-07-30 15:17:43 -040010251/*
10252 * Helper for set_link_state(). Do not call except from that routine.
10253 * Expects ppd->hls_mutex to be held.
10254 *
10255 * @rem_reason value to be sent to the neighbor
10256 *
10257 * LinkDownReasons only set if transition succeeds.
10258 */
10259static int goto_offline(struct hfi1_pportdata *ppd, u8 rem_reason)
10260{
10261 struct hfi1_devdata *dd = ppd->dd;
10262 u32 pstate, previous_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010263 int ret;
10264 int do_transition;
10265 int do_wait;
10266
Michael J. Ruhl86884262017-03-20 17:24:51 -070010267 update_lcb_cache(dd);
10268
Mike Marciniszyn77241052015-07-30 15:17:43 -040010269 previous_state = ppd->host_link_state;
10270 ppd->host_link_state = HLS_GOING_OFFLINE;
10271 pstate = read_physical_state(dd);
10272 if (pstate == PLS_OFFLINE) {
10273 do_transition = 0; /* in right state */
10274 do_wait = 0; /* ...no need to wait */
Jakub Byczkowski02d10082017-05-04 05:13:58 -070010275 } else if ((pstate & 0xf0) == PLS_OFFLINE) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010276 do_transition = 0; /* in an offline transient state */
10277 do_wait = 1; /* ...wait for it to settle */
10278 } else {
10279 do_transition = 1; /* need to move to offline */
10280 do_wait = 1; /* ...will need to wait */
10281 }
10282
10283 if (do_transition) {
10284 ret = set_physical_link_state(dd,
Harish Chegondibf640092016-03-05 08:49:29 -080010285 (rem_reason << 8) | PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010286
10287 if (ret != HCMD_SUCCESS) {
10288 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010289 "Failed to transition to Offline link state, return %d\n",
10290 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010291 return -EINVAL;
10292 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010293 if (ppd->offline_disabled_reason ==
10294 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010295 ppd->offline_disabled_reason =
Bryan Morgana9c05e32016-02-03 14:30:49 -080010296 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010297 }
10298
10299 if (do_wait) {
10300 /* it can take a while for the link to go down */
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010301 ret = wait_physical_linkstate(ppd, PLS_OFFLINE, 10000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010302 if (ret < 0)
10303 return ret;
10304 }
10305
Mike Marciniszyn77241052015-07-30 15:17:43 -040010306 /*
10307 * Now in charge of LCB - must be after the physical state is
10308 * offline.quiet and before host_link_state is changed.
10309 */
10310 set_host_lcb_access(dd);
10311 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
Dean Luickec8a1422017-03-20 17:24:39 -070010312
10313 /* make sure the logical state is also down */
10314 ret = wait_logical_linkstate(ppd, IB_PORT_DOWN, 1000);
10315 if (ret)
10316 force_logical_link_state_down(ppd);
10317
Mike Marciniszyn77241052015-07-30 15:17:43 -040010318 ppd->host_link_state = HLS_LINK_COOLDOWN; /* LCB access allowed */
10319
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010320 if (ppd->port_type == PORT_TYPE_QSFP &&
10321 ppd->qsfp_info.limiting_active &&
10322 qsfp_mod_present(ppd)) {
Dean Luick765a6fa2016-03-05 08:50:06 -080010323 int ret;
10324
10325 ret = acquire_chip_resource(dd, qsfp_resource(dd), QSFP_WAIT);
10326 if (ret == 0) {
10327 set_qsfp_tx(ppd, 0);
10328 release_chip_resource(dd, qsfp_resource(dd));
10329 } else {
10330 /* not fatal, but should warn */
10331 dd_dev_err(dd,
10332 "Unable to acquire lock to turn off QSFP TX\n");
10333 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010334 }
10335
Mike Marciniszyn77241052015-07-30 15:17:43 -040010336 /*
10337 * The LNI has a mandatory wait time after the physical state
10338 * moves to Offline.Quiet. The wait time may be different
10339 * depending on how the link went down. The 8051 firmware
10340 * will observe the needed wait time and only move to ready
10341 * when that is completed. The largest of the quiet timeouts
Dean Luick05087f3b2015-12-01 15:38:16 -050010342 * is 6s, so wait that long and then at least 0.5s more for
10343 * other transitions, and another 0.5s for a buffer.
Mike Marciniszyn77241052015-07-30 15:17:43 -040010344 */
Dean Luick05087f3b2015-12-01 15:38:16 -050010345 ret = wait_fm_ready(dd, 7000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010346 if (ret) {
10347 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010348 "After going offline, timed out waiting for the 8051 to become ready to accept host requests\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040010349 /* state is really offline, so make it so */
10350 ppd->host_link_state = HLS_DN_OFFLINE;
10351 return ret;
10352 }
10353
10354 /*
10355 * The state is now offline and the 8051 is ready to accept host
10356 * requests.
10357 * - change our state
10358 * - notify others if we were previously in a linkup state
10359 */
10360 ppd->host_link_state = HLS_DN_OFFLINE;
10361 if (previous_state & HLS_UP) {
10362 /* went down while link was up */
10363 handle_linkup_change(dd, 0);
10364 } else if (previous_state
10365 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
10366 /* went down while attempting link up */
Dean Luick6854c692016-07-25 13:38:56 -070010367 check_lni_states(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010368 }
10369
10370 /* the active link width (downgrade) is 0 on link down */
10371 ppd->link_width_active = 0;
10372 ppd->link_width_downgrade_tx_active = 0;
10373 ppd->link_width_downgrade_rx_active = 0;
10374 ppd->current_egress_rate = 0;
10375 return 0;
10376}
10377
10378/* return the link state name */
10379static const char *link_state_name(u32 state)
10380{
10381 const char *name;
10382 int n = ilog2(state);
10383 static const char * const names[] = {
10384 [__HLS_UP_INIT_BP] = "INIT",
10385 [__HLS_UP_ARMED_BP] = "ARMED",
10386 [__HLS_UP_ACTIVE_BP] = "ACTIVE",
10387 [__HLS_DN_DOWNDEF_BP] = "DOWNDEF",
10388 [__HLS_DN_POLL_BP] = "POLL",
10389 [__HLS_DN_DISABLE_BP] = "DISABLE",
10390 [__HLS_DN_OFFLINE_BP] = "OFFLINE",
10391 [__HLS_VERIFY_CAP_BP] = "VERIFY_CAP",
10392 [__HLS_GOING_UP_BP] = "GOING_UP",
10393 [__HLS_GOING_OFFLINE_BP] = "GOING_OFFLINE",
10394 [__HLS_LINK_COOLDOWN_BP] = "LINK_COOLDOWN"
10395 };
10396
10397 name = n < ARRAY_SIZE(names) ? names[n] : NULL;
10398 return name ? name : "unknown";
10399}
10400
10401/* return the link state reason name */
10402static const char *link_state_reason_name(struct hfi1_pportdata *ppd, u32 state)
10403{
10404 if (state == HLS_UP_INIT) {
10405 switch (ppd->linkinit_reason) {
10406 case OPA_LINKINIT_REASON_LINKUP:
10407 return "(LINKUP)";
10408 case OPA_LINKINIT_REASON_FLAPPING:
10409 return "(FLAPPING)";
10410 case OPA_LINKINIT_OUTSIDE_POLICY:
10411 return "(OUTSIDE_POLICY)";
10412 case OPA_LINKINIT_QUARANTINED:
10413 return "(QUARANTINED)";
10414 case OPA_LINKINIT_INSUFIC_CAPABILITY:
10415 return "(INSUFIC_CAPABILITY)";
10416 default:
10417 break;
10418 }
10419 }
10420 return "";
10421}
10422
10423/*
10424 * driver_physical_state - convert the driver's notion of a port's
10425 * state (an HLS_*) into a physical state (a {IB,OPA}_PORTPHYSSTATE_*).
10426 * Return -1 (converted to a u32) to indicate error.
10427 */
10428u32 driver_physical_state(struct hfi1_pportdata *ppd)
10429{
10430 switch (ppd->host_link_state) {
10431 case HLS_UP_INIT:
10432 case HLS_UP_ARMED:
10433 case HLS_UP_ACTIVE:
10434 return IB_PORTPHYSSTATE_LINKUP;
10435 case HLS_DN_POLL:
10436 return IB_PORTPHYSSTATE_POLLING;
10437 case HLS_DN_DISABLE:
10438 return IB_PORTPHYSSTATE_DISABLED;
10439 case HLS_DN_OFFLINE:
10440 return OPA_PORTPHYSSTATE_OFFLINE;
10441 case HLS_VERIFY_CAP:
10442 return IB_PORTPHYSSTATE_POLLING;
10443 case HLS_GOING_UP:
10444 return IB_PORTPHYSSTATE_POLLING;
10445 case HLS_GOING_OFFLINE:
10446 return OPA_PORTPHYSSTATE_OFFLINE;
10447 case HLS_LINK_COOLDOWN:
10448 return OPA_PORTPHYSSTATE_OFFLINE;
10449 case HLS_DN_DOWNDEF:
10450 default:
10451 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10452 ppd->host_link_state);
10453 return -1;
10454 }
10455}
10456
10457/*
10458 * driver_logical_state - convert the driver's notion of a port's
10459 * state (an HLS_*) into a logical state (a IB_PORT_*). Return -1
10460 * (converted to a u32) to indicate error.
10461 */
10462u32 driver_logical_state(struct hfi1_pportdata *ppd)
10463{
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -070010464 if (ppd->host_link_state && (ppd->host_link_state & HLS_DOWN))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010465 return IB_PORT_DOWN;
10466
10467 switch (ppd->host_link_state & HLS_UP) {
10468 case HLS_UP_INIT:
10469 return IB_PORT_INIT;
10470 case HLS_UP_ARMED:
10471 return IB_PORT_ARMED;
10472 case HLS_UP_ACTIVE:
10473 return IB_PORT_ACTIVE;
10474 default:
10475 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10476 ppd->host_link_state);
10477 return -1;
10478 }
10479}
10480
10481void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
10482 u8 neigh_reason, u8 rem_reason)
10483{
10484 if (ppd->local_link_down_reason.latest == 0 &&
10485 ppd->neigh_link_down_reason.latest == 0) {
10486 ppd->local_link_down_reason.latest = lcl_reason;
10487 ppd->neigh_link_down_reason.latest = neigh_reason;
10488 ppd->remote_link_down_reason = rem_reason;
10489 }
10490}
10491
10492/*
Alex Estrin5e2d6762017-07-24 07:46:36 -070010493 * Verify if BCT for data VLs is non-zero.
10494 */
10495static inline bool data_vls_operational(struct hfi1_pportdata *ppd)
10496{
10497 return !!ppd->actual_vls_operational;
10498}
10499
10500/*
Mike Marciniszyn77241052015-07-30 15:17:43 -040010501 * Change the physical and/or logical link state.
10502 *
10503 * Do not call this routine while inside an interrupt. It contains
10504 * calls to routines that can take multiple seconds to finish.
10505 *
10506 * Returns 0 on success, -errno on failure.
10507 */
10508int set_link_state(struct hfi1_pportdata *ppd, u32 state)
10509{
10510 struct hfi1_devdata *dd = ppd->dd;
10511 struct ib_event event = {.device = NULL};
10512 int ret1, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010513 int orig_new_state, poll_bounce;
10514
10515 mutex_lock(&ppd->hls_lock);
10516
10517 orig_new_state = state;
10518 if (state == HLS_DN_DOWNDEF)
10519 state = dd->link_default;
10520
10521 /* interpret poll -> poll as a link bounce */
Jubin Johnd0d236e2016-02-14 20:20:15 -080010522 poll_bounce = ppd->host_link_state == HLS_DN_POLL &&
10523 state == HLS_DN_POLL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010524
10525 dd_dev_info(dd, "%s: current %s, new %s %s%s\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -080010526 link_state_name(ppd->host_link_state),
10527 link_state_name(orig_new_state),
10528 poll_bounce ? "(bounce) " : "",
10529 link_state_reason_name(ppd, state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010530
Mike Marciniszyn77241052015-07-30 15:17:43 -040010531 /*
10532 * If we're going to a (HLS_*) link state that implies the logical
10533 * link state is neither of (IB_PORT_ARMED, IB_PORT_ACTIVE), then
10534 * reset is_sm_config_started to 0.
10535 */
10536 if (!(state & (HLS_UP_ARMED | HLS_UP_ACTIVE)))
10537 ppd->is_sm_config_started = 0;
10538
10539 /*
10540 * Do nothing if the states match. Let a poll to poll link bounce
10541 * go through.
10542 */
10543 if (ppd->host_link_state == state && !poll_bounce)
10544 goto done;
10545
10546 switch (state) {
10547 case HLS_UP_INIT:
Jubin Johnd0d236e2016-02-14 20:20:15 -080010548 if (ppd->host_link_state == HLS_DN_POLL &&
10549 (quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010550 /*
10551 * Quick link up jumps from polling to here.
10552 *
10553 * Whether in normal or loopback mode, the
10554 * simulator jumps from polling to link up.
10555 * Accept that here.
10556 */
Jubin John17fb4f22016-02-14 20:21:52 -080010557 /* OK */
Mike Marciniszyn77241052015-07-30 15:17:43 -040010558 } else if (ppd->host_link_state != HLS_GOING_UP) {
10559 goto unexpected;
10560 }
10561
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010562 /*
10563 * Wait for Link_Up physical state.
10564 * Physical and Logical states should already be
10565 * be transitioned to LinkUp and LinkInit respectively.
10566 */
10567 ret = wait_physical_linkstate(ppd, PLS_LINKUP, 1000);
10568 if (ret) {
10569 dd_dev_err(dd,
10570 "%s: physical state did not change to LINK-UP\n",
10571 __func__);
10572 break;
10573 }
10574
Mike Marciniszyn77241052015-07-30 15:17:43 -040010575 ret = wait_logical_linkstate(ppd, IB_PORT_INIT, 1000);
10576 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010577 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010578 "%s: logical state did not change to INIT\n",
10579 __func__);
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010580 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010581 }
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010582
10583 /* clear old transient LINKINIT_REASON code */
10584 if (ppd->linkinit_reason >= OPA_LINKINIT_REASON_CLEAR)
10585 ppd->linkinit_reason =
10586 OPA_LINKINIT_REASON_LINKUP;
10587
10588 /* enable the port */
10589 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
10590
10591 handle_linkup_change(dd, 1);
10592 ppd->host_link_state = HLS_UP_INIT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010593 break;
10594 case HLS_UP_ARMED:
10595 if (ppd->host_link_state != HLS_UP_INIT)
10596 goto unexpected;
10597
Alex Estrin5e2d6762017-07-24 07:46:36 -070010598 if (!data_vls_operational(ppd)) {
10599 dd_dev_err(dd,
10600 "%s: data VLs not operational\n", __func__);
10601 ret = -EINVAL;
10602 break;
10603 }
10604
Mike Marciniszyn77241052015-07-30 15:17:43 -040010605 set_logical_state(dd, LSTATE_ARMED);
10606 ret = wait_logical_linkstate(ppd, IB_PORT_ARMED, 1000);
10607 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010608 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010609 "%s: logical state did not change to ARMED\n",
10610 __func__);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010611 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010612 }
Alex Estrin5efd40c2017-07-29 08:43:20 -070010613 ppd->host_link_state = HLS_UP_ARMED;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010614 /*
10615 * The simulator does not currently implement SMA messages,
10616 * so neighbor_normal is not set. Set it here when we first
10617 * move to Armed.
10618 */
10619 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
10620 ppd->neighbor_normal = 1;
10621 break;
10622 case HLS_UP_ACTIVE:
10623 if (ppd->host_link_state != HLS_UP_ARMED)
10624 goto unexpected;
10625
Mike Marciniszyn77241052015-07-30 15:17:43 -040010626 set_logical_state(dd, LSTATE_ACTIVE);
10627 ret = wait_logical_linkstate(ppd, IB_PORT_ACTIVE, 1000);
10628 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010629 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010630 "%s: logical state did not change to ACTIVE\n",
10631 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010632 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010633 /* tell all engines to go running */
10634 sdma_all_running(dd);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010635 ppd->host_link_state = HLS_UP_ACTIVE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010636
10637 /* Signal the IB layer that the port has went active */
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080010638 event.device = &dd->verbs_dev.rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010639 event.element.port_num = ppd->port;
10640 event.event = IB_EVENT_PORT_ACTIVE;
10641 }
10642 break;
10643 case HLS_DN_POLL:
10644 if ((ppd->host_link_state == HLS_DN_DISABLE ||
10645 ppd->host_link_state == HLS_DN_OFFLINE) &&
10646 dd->dc_shutdown)
10647 dc_start(dd);
10648 /* Hand LED control to the DC */
10649 write_csr(dd, DCC_CFG_LED_CNTRL, 0);
10650
10651 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10652 u8 tmp = ppd->link_enabled;
10653
10654 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10655 if (ret) {
10656 ppd->link_enabled = tmp;
10657 break;
10658 }
10659 ppd->remote_link_down_reason = 0;
10660
10661 if (ppd->driver_link_ready)
10662 ppd->link_enabled = 1;
10663 }
10664
Jim Snowfb9036d2016-01-11 18:32:21 -050010665 set_all_slowpath(ppd->dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010666 ret = set_local_link_attributes(ppd);
10667 if (ret)
10668 break;
10669
10670 ppd->port_error_action = 0;
10671 ppd->host_link_state = HLS_DN_POLL;
10672
10673 if (quick_linkup) {
10674 /* quick linkup does not go into polling */
10675 ret = do_quick_linkup(dd);
10676 } else {
10677 ret1 = set_physical_link_state(dd, PLS_POLLING);
10678 if (ret1 != HCMD_SUCCESS) {
10679 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010680 "Failed to transition to Polling link state, return 0x%x\n",
10681 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010682 ret = -EINVAL;
10683 }
10684 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010685 ppd->offline_disabled_reason =
10686 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010687 /*
10688 * If an error occurred above, go back to offline. The
10689 * caller may reschedule another attempt.
10690 */
10691 if (ret)
10692 goto_offline(ppd, 0);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010693 else
10694 cache_physical_state(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010695 break;
10696 case HLS_DN_DISABLE:
10697 /* link is disabled */
10698 ppd->link_enabled = 0;
10699
10700 /* allow any state to transition to disabled */
10701
10702 /* must transition to offline first */
10703 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10704 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10705 if (ret)
10706 break;
10707 ppd->remote_link_down_reason = 0;
10708 }
10709
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010710 if (!dd->dc_shutdown) {
10711 ret1 = set_physical_link_state(dd, PLS_DISABLED);
10712 if (ret1 != HCMD_SUCCESS) {
10713 dd_dev_err(dd,
10714 "Failed to transition to Disabled link state, return 0x%x\n",
10715 ret1);
10716 ret = -EINVAL;
10717 break;
10718 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010719 ret = wait_physical_linkstate(ppd, PLS_DISABLED, 10000);
10720 if (ret) {
10721 dd_dev_err(dd,
10722 "%s: physical state did not change to DISABLED\n",
10723 __func__);
10724 break;
10725 }
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010726 dc_shutdown(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010727 }
10728 ppd->host_link_state = HLS_DN_DISABLE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010729 break;
10730 case HLS_DN_OFFLINE:
10731 if (ppd->host_link_state == HLS_DN_DISABLE)
10732 dc_start(dd);
10733
10734 /* allow any state to transition to offline */
10735 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10736 if (!ret)
10737 ppd->remote_link_down_reason = 0;
10738 break;
10739 case HLS_VERIFY_CAP:
10740 if (ppd->host_link_state != HLS_DN_POLL)
10741 goto unexpected;
10742 ppd->host_link_state = HLS_VERIFY_CAP;
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010743 cache_physical_state(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010744 break;
10745 case HLS_GOING_UP:
10746 if (ppd->host_link_state != HLS_VERIFY_CAP)
10747 goto unexpected;
10748
10749 ret1 = set_physical_link_state(dd, PLS_LINKUP);
10750 if (ret1 != HCMD_SUCCESS) {
10751 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010752 "Failed to transition to link up state, return 0x%x\n",
10753 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010754 ret = -EINVAL;
10755 break;
10756 }
10757 ppd->host_link_state = HLS_GOING_UP;
10758 break;
10759
10760 case HLS_GOING_OFFLINE: /* transient within goto_offline() */
10761 case HLS_LINK_COOLDOWN: /* transient within goto_offline() */
10762 default:
10763 dd_dev_info(dd, "%s: state 0x%x: not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010764 __func__, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010765 ret = -EINVAL;
10766 break;
10767 }
10768
Mike Marciniszyn77241052015-07-30 15:17:43 -040010769 goto done;
10770
10771unexpected:
10772 dd_dev_err(dd, "%s: unexpected state transition from %s to %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010773 __func__, link_state_name(ppd->host_link_state),
10774 link_state_name(state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010775 ret = -EINVAL;
10776
10777done:
10778 mutex_unlock(&ppd->hls_lock);
10779
10780 if (event.device)
10781 ib_dispatch_event(&event);
10782
10783 return ret;
10784}
10785
10786int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val)
10787{
10788 u64 reg;
10789 int ret = 0;
10790
10791 switch (which) {
10792 case HFI1_IB_CFG_LIDLMC:
10793 set_lidlmc(ppd);
10794 break;
10795 case HFI1_IB_CFG_VL_HIGH_LIMIT:
10796 /*
10797 * The VL Arbitrator high limit is sent in units of 4k
10798 * bytes, while HFI stores it in units of 64 bytes.
10799 */
Jubin John8638b772016-02-14 20:19:24 -080010800 val *= 4096 / 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010801 reg = ((u64)val & SEND_HIGH_PRIORITY_LIMIT_LIMIT_MASK)
10802 << SEND_HIGH_PRIORITY_LIMIT_LIMIT_SHIFT;
10803 write_csr(ppd->dd, SEND_HIGH_PRIORITY_LIMIT, reg);
10804 break;
10805 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
10806 /* HFI only supports POLL as the default link down state */
10807 if (val != HLS_DN_POLL)
10808 ret = -EINVAL;
10809 break;
10810 case HFI1_IB_CFG_OP_VLS:
10811 if (ppd->vls_operational != val) {
10812 ppd->vls_operational = val;
10813 if (!ppd->port)
10814 ret = -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010815 }
10816 break;
10817 /*
10818 * For link width, link width downgrade, and speed enable, always AND
10819 * the setting with what is actually supported. This has two benefits.
10820 * First, enabled can't have unsupported values, no matter what the
10821 * SM or FM might want. Second, the ALL_SUPPORTED wildcards that mean
10822 * "fill in with your supported value" have all the bits in the
10823 * field set, so simply ANDing with supported has the desired result.
10824 */
10825 case HFI1_IB_CFG_LWID_ENB: /* set allowed Link-width */
10826 ppd->link_width_enabled = val & ppd->link_width_supported;
10827 break;
10828 case HFI1_IB_CFG_LWID_DG_ENB: /* set allowed link width downgrade */
10829 ppd->link_width_downgrade_enabled =
10830 val & ppd->link_width_downgrade_supported;
10831 break;
10832 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
10833 ppd->link_speed_enabled = val & ppd->link_speed_supported;
10834 break;
10835 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
10836 /*
10837 * HFI does not follow IB specs, save this value
10838 * so we can report it, if asked.
10839 */
10840 ppd->overrun_threshold = val;
10841 break;
10842 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
10843 /*
10844 * HFI does not follow IB specs, save this value
10845 * so we can report it, if asked.
10846 */
10847 ppd->phy_error_threshold = val;
10848 break;
10849
10850 case HFI1_IB_CFG_MTU:
10851 set_send_length(ppd);
10852 break;
10853
10854 case HFI1_IB_CFG_PKEYS:
10855 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
10856 set_partition_keys(ppd);
10857 break;
10858
10859 default:
10860 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
10861 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010862 "%s: which %s, val 0x%x: not implemented\n",
10863 __func__, ib_cfg_name(which), val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010864 break;
10865 }
10866 return ret;
10867}
10868
10869/* begin functions related to vl arbitration table caching */
10870static void init_vl_arb_caches(struct hfi1_pportdata *ppd)
10871{
10872 int i;
10873
10874 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10875 VL_ARB_LOW_PRIO_TABLE_SIZE);
10876 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10877 VL_ARB_HIGH_PRIO_TABLE_SIZE);
10878
10879 /*
10880 * Note that we always return values directly from the
10881 * 'vl_arb_cache' (and do no CSR reads) in response to a
10882 * 'Get(VLArbTable)'. This is obviously correct after a
10883 * 'Set(VLArbTable)', since the cache will then be up to
10884 * date. But it's also correct prior to any 'Set(VLArbTable)'
10885 * since then both the cache, and the relevant h/w registers
10886 * will be zeroed.
10887 */
10888
10889 for (i = 0; i < MAX_PRIO_TABLE; i++)
10890 spin_lock_init(&ppd->vl_arb_cache[i].lock);
10891}
10892
10893/*
10894 * vl_arb_lock_cache
10895 *
10896 * All other vl_arb_* functions should be called only after locking
10897 * the cache.
10898 */
10899static inline struct vl_arb_cache *
10900vl_arb_lock_cache(struct hfi1_pportdata *ppd, int idx)
10901{
10902 if (idx != LO_PRIO_TABLE && idx != HI_PRIO_TABLE)
10903 return NULL;
10904 spin_lock(&ppd->vl_arb_cache[idx].lock);
10905 return &ppd->vl_arb_cache[idx];
10906}
10907
10908static inline void vl_arb_unlock_cache(struct hfi1_pportdata *ppd, int idx)
10909{
10910 spin_unlock(&ppd->vl_arb_cache[idx].lock);
10911}
10912
10913static void vl_arb_get_cache(struct vl_arb_cache *cache,
10914 struct ib_vl_weight_elem *vl)
10915{
10916 memcpy(vl, cache->table, VL_ARB_TABLE_SIZE * sizeof(*vl));
10917}
10918
10919static void vl_arb_set_cache(struct vl_arb_cache *cache,
10920 struct ib_vl_weight_elem *vl)
10921{
10922 memcpy(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10923}
10924
10925static int vl_arb_match_cache(struct vl_arb_cache *cache,
10926 struct ib_vl_weight_elem *vl)
10927{
10928 return !memcmp(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10929}
Jubin Johnf4d507c2016-02-14 20:20:25 -080010930
Mike Marciniszyn77241052015-07-30 15:17:43 -040010931/* end functions related to vl arbitration table caching */
10932
10933static int set_vl_weights(struct hfi1_pportdata *ppd, u32 target,
10934 u32 size, struct ib_vl_weight_elem *vl)
10935{
10936 struct hfi1_devdata *dd = ppd->dd;
10937 u64 reg;
10938 unsigned int i, is_up = 0;
10939 int drain, ret = 0;
10940
10941 mutex_lock(&ppd->hls_lock);
10942
10943 if (ppd->host_link_state & HLS_UP)
10944 is_up = 1;
10945
10946 drain = !is_ax(dd) && is_up;
10947
10948 if (drain)
10949 /*
10950 * Before adjusting VL arbitration weights, empty per-VL
10951 * FIFOs, otherwise a packet whose VL weight is being
10952 * set to 0 could get stuck in a FIFO with no chance to
10953 * egress.
10954 */
10955 ret = stop_drain_data_vls(dd);
10956
10957 if (ret) {
10958 dd_dev_err(
10959 dd,
10960 "%s: cannot stop/drain VLs - refusing to change VL arbitration weights\n",
10961 __func__);
10962 goto err;
10963 }
10964
10965 for (i = 0; i < size; i++, vl++) {
10966 /*
10967 * NOTE: The low priority shift and mask are used here, but
10968 * they are the same for both the low and high registers.
10969 */
10970 reg = (((u64)vl->vl & SEND_LOW_PRIORITY_LIST_VL_MASK)
10971 << SEND_LOW_PRIORITY_LIST_VL_SHIFT)
10972 | (((u64)vl->weight
10973 & SEND_LOW_PRIORITY_LIST_WEIGHT_MASK)
10974 << SEND_LOW_PRIORITY_LIST_WEIGHT_SHIFT);
10975 write_csr(dd, target + (i * 8), reg);
10976 }
10977 pio_send_control(dd, PSC_GLOBAL_VLARB_ENABLE);
10978
10979 if (drain)
10980 open_fill_data_vls(dd); /* reopen all VLs */
10981
10982err:
10983 mutex_unlock(&ppd->hls_lock);
10984
10985 return ret;
10986}
10987
10988/*
10989 * Read one credit merge VL register.
10990 */
10991static void read_one_cm_vl(struct hfi1_devdata *dd, u32 csr,
10992 struct vl_limit *vll)
10993{
10994 u64 reg = read_csr(dd, csr);
10995
10996 vll->dedicated = cpu_to_be16(
10997 (reg >> SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT)
10998 & SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_MASK);
10999 vll->shared = cpu_to_be16(
11000 (reg >> SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT)
11001 & SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_MASK);
11002}
11003
11004/*
11005 * Read the current credit merge limits.
11006 */
11007static int get_buffer_control(struct hfi1_devdata *dd,
11008 struct buffer_control *bc, u16 *overall_limit)
11009{
11010 u64 reg;
11011 int i;
11012
11013 /* not all entries are filled in */
11014 memset(bc, 0, sizeof(*bc));
11015
11016 /* OPA and HFI have a 1-1 mapping */
11017 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080011018 read_one_cm_vl(dd, SEND_CM_CREDIT_VL + (8 * i), &bc->vl[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011019
11020 /* NOTE: assumes that VL* and VL15 CSRs are bit-wise identical */
11021 read_one_cm_vl(dd, SEND_CM_CREDIT_VL15, &bc->vl[15]);
11022
11023 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11024 bc->overall_shared_limit = cpu_to_be16(
11025 (reg >> SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT)
11026 & SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_MASK);
11027 if (overall_limit)
11028 *overall_limit = (reg
11029 >> SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT)
11030 & SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_MASK;
11031 return sizeof(struct buffer_control);
11032}
11033
11034static int get_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11035{
11036 u64 reg;
11037 int i;
11038
11039 /* each register contains 16 SC->VLnt mappings, 4 bits each */
11040 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_15_0);
11041 for (i = 0; i < sizeof(u64); i++) {
11042 u8 byte = *(((u8 *)&reg) + i);
11043
11044 dp->vlnt[2 * i] = byte & 0xf;
11045 dp->vlnt[(2 * i) + 1] = (byte & 0xf0) >> 4;
11046 }
11047
11048 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_31_16);
11049 for (i = 0; i < sizeof(u64); i++) {
11050 u8 byte = *(((u8 *)&reg) + i);
11051
11052 dp->vlnt[16 + (2 * i)] = byte & 0xf;
11053 dp->vlnt[16 + (2 * i) + 1] = (byte & 0xf0) >> 4;
11054 }
11055 return sizeof(struct sc2vlnt);
11056}
11057
11058static void get_vlarb_preempt(struct hfi1_devdata *dd, u32 nelems,
11059 struct ib_vl_weight_elem *vl)
11060{
11061 unsigned int i;
11062
11063 for (i = 0; i < nelems; i++, vl++) {
11064 vl->vl = 0xf;
11065 vl->weight = 0;
11066 }
11067}
11068
11069static void set_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11070{
11071 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0,
Jubin John17fb4f22016-02-14 20:21:52 -080011072 DC_SC_VL_VAL(15_0,
11073 0, dp->vlnt[0] & 0xf,
11074 1, dp->vlnt[1] & 0xf,
11075 2, dp->vlnt[2] & 0xf,
11076 3, dp->vlnt[3] & 0xf,
11077 4, dp->vlnt[4] & 0xf,
11078 5, dp->vlnt[5] & 0xf,
11079 6, dp->vlnt[6] & 0xf,
11080 7, dp->vlnt[7] & 0xf,
11081 8, dp->vlnt[8] & 0xf,
11082 9, dp->vlnt[9] & 0xf,
11083 10, dp->vlnt[10] & 0xf,
11084 11, dp->vlnt[11] & 0xf,
11085 12, dp->vlnt[12] & 0xf,
11086 13, dp->vlnt[13] & 0xf,
11087 14, dp->vlnt[14] & 0xf,
11088 15, dp->vlnt[15] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011089 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16,
Jubin John17fb4f22016-02-14 20:21:52 -080011090 DC_SC_VL_VAL(31_16,
11091 16, dp->vlnt[16] & 0xf,
11092 17, dp->vlnt[17] & 0xf,
11093 18, dp->vlnt[18] & 0xf,
11094 19, dp->vlnt[19] & 0xf,
11095 20, dp->vlnt[20] & 0xf,
11096 21, dp->vlnt[21] & 0xf,
11097 22, dp->vlnt[22] & 0xf,
11098 23, dp->vlnt[23] & 0xf,
11099 24, dp->vlnt[24] & 0xf,
11100 25, dp->vlnt[25] & 0xf,
11101 26, dp->vlnt[26] & 0xf,
11102 27, dp->vlnt[27] & 0xf,
11103 28, dp->vlnt[28] & 0xf,
11104 29, dp->vlnt[29] & 0xf,
11105 30, dp->vlnt[30] & 0xf,
11106 31, dp->vlnt[31] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011107}
11108
11109static void nonzero_msg(struct hfi1_devdata *dd, int idx, const char *what,
11110 u16 limit)
11111{
11112 if (limit != 0)
11113 dd_dev_info(dd, "Invalid %s limit %d on VL %d, ignoring\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011114 what, (int)limit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011115}
11116
11117/* change only the shared limit portion of SendCmGLobalCredit */
11118static void set_global_shared(struct hfi1_devdata *dd, u16 limit)
11119{
11120 u64 reg;
11121
11122 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11123 reg &= ~SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK;
11124 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT;
11125 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11126}
11127
11128/* change only the total credit limit portion of SendCmGLobalCredit */
11129static void set_global_limit(struct hfi1_devdata *dd, u16 limit)
11130{
11131 u64 reg;
11132
11133 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11134 reg &= ~SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK;
11135 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
11136 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11137}
11138
11139/* set the given per-VL shared limit */
11140static void set_vl_shared(struct hfi1_devdata *dd, int vl, u16 limit)
11141{
11142 u64 reg;
11143 u32 addr;
11144
11145 if (vl < TXE_NUM_DATA_VL)
11146 addr = SEND_CM_CREDIT_VL + (8 * vl);
11147 else
11148 addr = SEND_CM_CREDIT_VL15;
11149
11150 reg = read_csr(dd, addr);
11151 reg &= ~SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SMASK;
11152 reg |= (u64)limit << SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT;
11153 write_csr(dd, addr, reg);
11154}
11155
11156/* set the given per-VL dedicated limit */
11157static void set_vl_dedicated(struct hfi1_devdata *dd, int vl, u16 limit)
11158{
11159 u64 reg;
11160 u32 addr;
11161
11162 if (vl < TXE_NUM_DATA_VL)
11163 addr = SEND_CM_CREDIT_VL + (8 * vl);
11164 else
11165 addr = SEND_CM_CREDIT_VL15;
11166
11167 reg = read_csr(dd, addr);
11168 reg &= ~SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SMASK;
11169 reg |= (u64)limit << SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT;
11170 write_csr(dd, addr, reg);
11171}
11172
11173/* spin until the given per-VL status mask bits clear */
11174static void wait_for_vl_status_clear(struct hfi1_devdata *dd, u64 mask,
11175 const char *which)
11176{
11177 unsigned long timeout;
11178 u64 reg;
11179
11180 timeout = jiffies + msecs_to_jiffies(VL_STATUS_CLEAR_TIMEOUT);
11181 while (1) {
11182 reg = read_csr(dd, SEND_CM_CREDIT_USED_STATUS) & mask;
11183
11184 if (reg == 0)
11185 return; /* success */
11186 if (time_after(jiffies, timeout))
11187 break; /* timed out */
11188 udelay(1);
11189 }
11190
11191 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011192 "%s credit change status not clearing after %dms, mask 0x%llx, not clear 0x%llx\n",
11193 which, VL_STATUS_CLEAR_TIMEOUT, mask, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011194 /*
11195 * If this occurs, it is likely there was a credit loss on the link.
11196 * The only recovery from that is a link bounce.
11197 */
11198 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011199 "Continuing anyway. A credit loss may occur. Suggest a link bounce\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011200}
11201
11202/*
11203 * The number of credits on the VLs may be changed while everything
11204 * is "live", but the following algorithm must be followed due to
11205 * how the hardware is actually implemented. In particular,
11206 * Return_Credit_Status[] is the only correct status check.
11207 *
11208 * if (reducing Global_Shared_Credit_Limit or any shared limit changing)
11209 * set Global_Shared_Credit_Limit = 0
11210 * use_all_vl = 1
11211 * mask0 = all VLs that are changing either dedicated or shared limits
11212 * set Shared_Limit[mask0] = 0
11213 * spin until Return_Credit_Status[use_all_vl ? all VL : mask0] == 0
11214 * if (changing any dedicated limit)
11215 * mask1 = all VLs that are lowering dedicated limits
11216 * lower Dedicated_Limit[mask1]
11217 * spin until Return_Credit_Status[mask1] == 0
11218 * raise Dedicated_Limits
11219 * raise Shared_Limits
11220 * raise Global_Shared_Credit_Limit
11221 *
11222 * lower = if the new limit is lower, set the limit to the new value
11223 * raise = if the new limit is higher than the current value (may be changed
11224 * earlier in the algorithm), set the new limit to the new value
11225 */
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011226int set_buffer_control(struct hfi1_pportdata *ppd,
11227 struct buffer_control *new_bc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011228{
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011229 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011230 u64 changing_mask, ld_mask, stat_mask;
11231 int change_count;
11232 int i, use_all_mask;
11233 int this_shared_changing;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011234 int vl_count = 0, ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011235 /*
11236 * A0: add the variable any_shared_limit_changing below and in the
11237 * algorithm above. If removing A0 support, it can be removed.
11238 */
11239 int any_shared_limit_changing;
11240 struct buffer_control cur_bc;
11241 u8 changing[OPA_MAX_VLS];
11242 u8 lowering_dedicated[OPA_MAX_VLS];
11243 u16 cur_total;
11244 u32 new_total = 0;
11245 const u64 all_mask =
11246 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK
11247 | SEND_CM_CREDIT_USED_STATUS_VL1_RETURN_CREDIT_STATUS_SMASK
11248 | SEND_CM_CREDIT_USED_STATUS_VL2_RETURN_CREDIT_STATUS_SMASK
11249 | SEND_CM_CREDIT_USED_STATUS_VL3_RETURN_CREDIT_STATUS_SMASK
11250 | SEND_CM_CREDIT_USED_STATUS_VL4_RETURN_CREDIT_STATUS_SMASK
11251 | SEND_CM_CREDIT_USED_STATUS_VL5_RETURN_CREDIT_STATUS_SMASK
11252 | SEND_CM_CREDIT_USED_STATUS_VL6_RETURN_CREDIT_STATUS_SMASK
11253 | SEND_CM_CREDIT_USED_STATUS_VL7_RETURN_CREDIT_STATUS_SMASK
11254 | SEND_CM_CREDIT_USED_STATUS_VL15_RETURN_CREDIT_STATUS_SMASK;
11255
11256#define valid_vl(idx) ((idx) < TXE_NUM_DATA_VL || (idx) == 15)
11257#define NUM_USABLE_VLS 16 /* look at VL15 and less */
11258
Mike Marciniszyn77241052015-07-30 15:17:43 -040011259 /* find the new total credits, do sanity check on unused VLs */
11260 for (i = 0; i < OPA_MAX_VLS; i++) {
11261 if (valid_vl(i)) {
11262 new_total += be16_to_cpu(new_bc->vl[i].dedicated);
11263 continue;
11264 }
11265 nonzero_msg(dd, i, "dedicated",
Jubin John17fb4f22016-02-14 20:21:52 -080011266 be16_to_cpu(new_bc->vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011267 nonzero_msg(dd, i, "shared",
Jubin John17fb4f22016-02-14 20:21:52 -080011268 be16_to_cpu(new_bc->vl[i].shared));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011269 new_bc->vl[i].dedicated = 0;
11270 new_bc->vl[i].shared = 0;
11271 }
11272 new_total += be16_to_cpu(new_bc->overall_shared_limit);
Dean Luickbff14bb2015-12-17 19:24:13 -050011273
Mike Marciniszyn77241052015-07-30 15:17:43 -040011274 /* fetch the current values */
11275 get_buffer_control(dd, &cur_bc, &cur_total);
11276
11277 /*
11278 * Create the masks we will use.
11279 */
11280 memset(changing, 0, sizeof(changing));
11281 memset(lowering_dedicated, 0, sizeof(lowering_dedicated));
Jubin John4d114fd2016-02-14 20:21:43 -080011282 /*
11283 * NOTE: Assumes that the individual VL bits are adjacent and in
11284 * increasing order
11285 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011286 stat_mask =
11287 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK;
11288 changing_mask = 0;
11289 ld_mask = 0;
11290 change_count = 0;
11291 any_shared_limit_changing = 0;
11292 for (i = 0; i < NUM_USABLE_VLS; i++, stat_mask <<= 1) {
11293 if (!valid_vl(i))
11294 continue;
11295 this_shared_changing = new_bc->vl[i].shared
11296 != cur_bc.vl[i].shared;
11297 if (this_shared_changing)
11298 any_shared_limit_changing = 1;
Jubin Johnd0d236e2016-02-14 20:20:15 -080011299 if (new_bc->vl[i].dedicated != cur_bc.vl[i].dedicated ||
11300 this_shared_changing) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011301 changing[i] = 1;
11302 changing_mask |= stat_mask;
11303 change_count++;
11304 }
11305 if (be16_to_cpu(new_bc->vl[i].dedicated) <
11306 be16_to_cpu(cur_bc.vl[i].dedicated)) {
11307 lowering_dedicated[i] = 1;
11308 ld_mask |= stat_mask;
11309 }
11310 }
11311
11312 /* bracket the credit change with a total adjustment */
11313 if (new_total > cur_total)
11314 set_global_limit(dd, new_total);
11315
11316 /*
11317 * Start the credit change algorithm.
11318 */
11319 use_all_mask = 0;
11320 if ((be16_to_cpu(new_bc->overall_shared_limit) <
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011321 be16_to_cpu(cur_bc.overall_shared_limit)) ||
11322 (is_ax(dd) && any_shared_limit_changing)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011323 set_global_shared(dd, 0);
11324 cur_bc.overall_shared_limit = 0;
11325 use_all_mask = 1;
11326 }
11327
11328 for (i = 0; i < NUM_USABLE_VLS; i++) {
11329 if (!valid_vl(i))
11330 continue;
11331
11332 if (changing[i]) {
11333 set_vl_shared(dd, i, 0);
11334 cur_bc.vl[i].shared = 0;
11335 }
11336 }
11337
11338 wait_for_vl_status_clear(dd, use_all_mask ? all_mask : changing_mask,
Jubin John17fb4f22016-02-14 20:21:52 -080011339 "shared");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011340
11341 if (change_count > 0) {
11342 for (i = 0; i < NUM_USABLE_VLS; i++) {
11343 if (!valid_vl(i))
11344 continue;
11345
11346 if (lowering_dedicated[i]) {
11347 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011348 be16_to_cpu(new_bc->
11349 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011350 cur_bc.vl[i].dedicated =
11351 new_bc->vl[i].dedicated;
11352 }
11353 }
11354
11355 wait_for_vl_status_clear(dd, ld_mask, "dedicated");
11356
11357 /* now raise all dedicated that are going up */
11358 for (i = 0; i < NUM_USABLE_VLS; i++) {
11359 if (!valid_vl(i))
11360 continue;
11361
11362 if (be16_to_cpu(new_bc->vl[i].dedicated) >
11363 be16_to_cpu(cur_bc.vl[i].dedicated))
11364 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011365 be16_to_cpu(new_bc->
11366 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011367 }
11368 }
11369
11370 /* next raise all shared that are going up */
11371 for (i = 0; i < NUM_USABLE_VLS; i++) {
11372 if (!valid_vl(i))
11373 continue;
11374
11375 if (be16_to_cpu(new_bc->vl[i].shared) >
11376 be16_to_cpu(cur_bc.vl[i].shared))
11377 set_vl_shared(dd, i, be16_to_cpu(new_bc->vl[i].shared));
11378 }
11379
11380 /* finally raise the global shared */
11381 if (be16_to_cpu(new_bc->overall_shared_limit) >
Jubin John17fb4f22016-02-14 20:21:52 -080011382 be16_to_cpu(cur_bc.overall_shared_limit))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011383 set_global_shared(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011384 be16_to_cpu(new_bc->overall_shared_limit));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011385
11386 /* bracket the credit change with a total adjustment */
11387 if (new_total < cur_total)
11388 set_global_limit(dd, new_total);
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011389
11390 /*
11391 * Determine the actual number of operational VLS using the number of
11392 * dedicated and shared credits for each VL.
11393 */
11394 if (change_count > 0) {
11395 for (i = 0; i < TXE_NUM_DATA_VL; i++)
11396 if (be16_to_cpu(new_bc->vl[i].dedicated) > 0 ||
11397 be16_to_cpu(new_bc->vl[i].shared) > 0)
11398 vl_count++;
11399 ppd->actual_vls_operational = vl_count;
11400 ret = sdma_map_init(dd, ppd->port - 1, vl_count ?
11401 ppd->actual_vls_operational :
11402 ppd->vls_operational,
11403 NULL);
11404 if (ret == 0)
11405 ret = pio_map_init(dd, ppd->port - 1, vl_count ?
11406 ppd->actual_vls_operational :
11407 ppd->vls_operational, NULL);
11408 if (ret)
11409 return ret;
11410 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011411 return 0;
11412}
11413
11414/*
11415 * Read the given fabric manager table. Return the size of the
11416 * table (in bytes) on success, and a negative error code on
11417 * failure.
11418 */
11419int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t)
11420
11421{
11422 int size;
11423 struct vl_arb_cache *vlc;
11424
11425 switch (which) {
11426 case FM_TBL_VL_HIGH_ARB:
11427 size = 256;
11428 /*
11429 * OPA specifies 128 elements (of 2 bytes each), though
11430 * HFI supports only 16 elements in h/w.
11431 */
11432 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11433 vl_arb_get_cache(vlc, t);
11434 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11435 break;
11436 case FM_TBL_VL_LOW_ARB:
11437 size = 256;
11438 /*
11439 * OPA specifies 128 elements (of 2 bytes each), though
11440 * HFI supports only 16 elements in h/w.
11441 */
11442 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11443 vl_arb_get_cache(vlc, t);
11444 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11445 break;
11446 case FM_TBL_BUFFER_CONTROL:
11447 size = get_buffer_control(ppd->dd, t, NULL);
11448 break;
11449 case FM_TBL_SC2VLNT:
11450 size = get_sc2vlnt(ppd->dd, t);
11451 break;
11452 case FM_TBL_VL_PREEMPT_ELEMS:
11453 size = 256;
11454 /* OPA specifies 128 elements, of 2 bytes each */
11455 get_vlarb_preempt(ppd->dd, OPA_MAX_VLS, t);
11456 break;
11457 case FM_TBL_VL_PREEMPT_MATRIX:
11458 size = 256;
11459 /*
11460 * OPA specifies that this is the same size as the VL
11461 * arbitration tables (i.e., 256 bytes).
11462 */
11463 break;
11464 default:
11465 return -EINVAL;
11466 }
11467 return size;
11468}
11469
11470/*
11471 * Write the given fabric manager table.
11472 */
11473int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t)
11474{
11475 int ret = 0;
11476 struct vl_arb_cache *vlc;
11477
11478 switch (which) {
11479 case FM_TBL_VL_HIGH_ARB:
11480 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11481 if (vl_arb_match_cache(vlc, t)) {
11482 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11483 break;
11484 }
11485 vl_arb_set_cache(vlc, t);
11486 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11487 ret = set_vl_weights(ppd, SEND_HIGH_PRIORITY_LIST,
11488 VL_ARB_HIGH_PRIO_TABLE_SIZE, t);
11489 break;
11490 case FM_TBL_VL_LOW_ARB:
11491 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11492 if (vl_arb_match_cache(vlc, t)) {
11493 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11494 break;
11495 }
11496 vl_arb_set_cache(vlc, t);
11497 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11498 ret = set_vl_weights(ppd, SEND_LOW_PRIORITY_LIST,
11499 VL_ARB_LOW_PRIO_TABLE_SIZE, t);
11500 break;
11501 case FM_TBL_BUFFER_CONTROL:
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011502 ret = set_buffer_control(ppd, t);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011503 break;
11504 case FM_TBL_SC2VLNT:
11505 set_sc2vlnt(ppd->dd, t);
11506 break;
11507 default:
11508 ret = -EINVAL;
11509 }
11510 return ret;
11511}
11512
11513/*
11514 * Disable all data VLs.
11515 *
11516 * Return 0 if disabled, non-zero if the VLs cannot be disabled.
11517 */
11518static int disable_data_vls(struct hfi1_devdata *dd)
11519{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011520 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011521 return 1;
11522
11523 pio_send_control(dd, PSC_DATA_VL_DISABLE);
11524
11525 return 0;
11526}
11527
11528/*
11529 * open_fill_data_vls() - the counterpart to stop_drain_data_vls().
11530 * Just re-enables all data VLs (the "fill" part happens
11531 * automatically - the name was chosen for symmetry with
11532 * stop_drain_data_vls()).
11533 *
11534 * Return 0 if successful, non-zero if the VLs cannot be enabled.
11535 */
11536int open_fill_data_vls(struct hfi1_devdata *dd)
11537{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011538 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011539 return 1;
11540
11541 pio_send_control(dd, PSC_DATA_VL_ENABLE);
11542
11543 return 0;
11544}
11545
11546/*
11547 * drain_data_vls() - assumes that disable_data_vls() has been called,
11548 * wait for occupancy (of per-VL FIFOs) for all contexts, and SDMA
11549 * engines to drop to 0.
11550 */
11551static void drain_data_vls(struct hfi1_devdata *dd)
11552{
11553 sc_wait(dd);
11554 sdma_wait(dd);
11555 pause_for_credit_return(dd);
11556}
11557
11558/*
11559 * stop_drain_data_vls() - disable, then drain all per-VL fifos.
11560 *
11561 * Use open_fill_data_vls() to resume using data VLs. This pair is
11562 * meant to be used like this:
11563 *
11564 * stop_drain_data_vls(dd);
11565 * // do things with per-VL resources
11566 * open_fill_data_vls(dd);
11567 */
11568int stop_drain_data_vls(struct hfi1_devdata *dd)
11569{
11570 int ret;
11571
11572 ret = disable_data_vls(dd);
11573 if (ret == 0)
11574 drain_data_vls(dd);
11575
11576 return ret;
11577}
11578
11579/*
11580 * Convert a nanosecond time to a cclock count. No matter how slow
11581 * the cclock, a non-zero ns will always have a non-zero result.
11582 */
11583u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns)
11584{
11585 u32 cclocks;
11586
11587 if (dd->icode == ICODE_FPGA_EMULATION)
11588 cclocks = (ns * 1000) / FPGA_CCLOCK_PS;
11589 else /* simulation pretends to be ASIC */
11590 cclocks = (ns * 1000) / ASIC_CCLOCK_PS;
11591 if (ns && !cclocks) /* if ns nonzero, must be at least 1 */
11592 cclocks = 1;
11593 return cclocks;
11594}
11595
11596/*
11597 * Convert a cclock count to nanoseconds. Not matter how slow
11598 * the cclock, a non-zero cclocks will always have a non-zero result.
11599 */
11600u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclocks)
11601{
11602 u32 ns;
11603
11604 if (dd->icode == ICODE_FPGA_EMULATION)
11605 ns = (cclocks * FPGA_CCLOCK_PS) / 1000;
11606 else /* simulation pretends to be ASIC */
11607 ns = (cclocks * ASIC_CCLOCK_PS) / 1000;
11608 if (cclocks && !ns)
11609 ns = 1;
11610 return ns;
11611}
11612
11613/*
11614 * Dynamically adjust the receive interrupt timeout for a context based on
11615 * incoming packet rate.
11616 *
11617 * NOTE: Dynamic adjustment does not allow rcv_intr_count to be zero.
11618 */
11619static void adjust_rcv_timeout(struct hfi1_ctxtdata *rcd, u32 npkts)
11620{
11621 struct hfi1_devdata *dd = rcd->dd;
11622 u32 timeout = rcd->rcvavail_timeout;
11623
11624 /*
11625 * This algorithm doubles or halves the timeout depending on whether
11626 * the number of packets received in this interrupt were less than or
11627 * greater equal the interrupt count.
11628 *
11629 * The calculations below do not allow a steady state to be achieved.
11630 * Only at the endpoints it is possible to have an unchanging
11631 * timeout.
11632 */
11633 if (npkts < rcv_intr_count) {
11634 /*
11635 * Not enough packets arrived before the timeout, adjust
11636 * timeout downward.
11637 */
11638 if (timeout < 2) /* already at minimum? */
11639 return;
11640 timeout >>= 1;
11641 } else {
11642 /*
11643 * More than enough packets arrived before the timeout, adjust
11644 * timeout upward.
11645 */
11646 if (timeout >= dd->rcv_intr_timeout_csr) /* already at max? */
11647 return;
11648 timeout = min(timeout << 1, dd->rcv_intr_timeout_csr);
11649 }
11650
11651 rcd->rcvavail_timeout = timeout;
Jubin John4d114fd2016-02-14 20:21:43 -080011652 /*
11653 * timeout cannot be larger than rcv_intr_timeout_csr which has already
11654 * been verified to be in range
11655 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011656 write_kctxt_csr(dd, rcd->ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011657 (u64)timeout <<
11658 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011659}
11660
11661void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
11662 u32 intr_adjust, u32 npkts)
11663{
11664 struct hfi1_devdata *dd = rcd->dd;
11665 u64 reg;
11666 u32 ctxt = rcd->ctxt;
11667
11668 /*
11669 * Need to write timeout register before updating RcvHdrHead to ensure
11670 * that a new value is used when the HW decides to restart counting.
11671 */
11672 if (intr_adjust)
11673 adjust_rcv_timeout(rcd, npkts);
11674 if (updegr) {
11675 reg = (egrhd & RCV_EGR_INDEX_HEAD_HEAD_MASK)
11676 << RCV_EGR_INDEX_HEAD_HEAD_SHIFT;
11677 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, reg);
11678 }
11679 mmiowb();
11680 reg = ((u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT) |
11681 (((u64)hd & RCV_HDR_HEAD_HEAD_MASK)
11682 << RCV_HDR_HEAD_HEAD_SHIFT);
11683 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11684 mmiowb();
11685}
11686
11687u32 hdrqempty(struct hfi1_ctxtdata *rcd)
11688{
11689 u32 head, tail;
11690
11691 head = (read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_HEAD)
11692 & RCV_HDR_HEAD_HEAD_SMASK) >> RCV_HDR_HEAD_HEAD_SHIFT;
11693
11694 if (rcd->rcvhdrtail_kvaddr)
11695 tail = get_rcvhdrtail(rcd);
11696 else
11697 tail = read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
11698
11699 return head == tail;
11700}
11701
11702/*
11703 * Context Control and Receive Array encoding for buffer size:
11704 * 0x0 invalid
11705 * 0x1 4 KB
11706 * 0x2 8 KB
11707 * 0x3 16 KB
11708 * 0x4 32 KB
11709 * 0x5 64 KB
11710 * 0x6 128 KB
11711 * 0x7 256 KB
11712 * 0x8 512 KB (Receive Array only)
11713 * 0x9 1 MB (Receive Array only)
11714 * 0xa 2 MB (Receive Array only)
11715 *
11716 * 0xB-0xF - reserved (Receive Array only)
11717 *
11718 *
11719 * This routine assumes that the value has already been sanity checked.
11720 */
11721static u32 encoded_size(u32 size)
11722{
11723 switch (size) {
Jubin John8638b772016-02-14 20:19:24 -080011724 case 4 * 1024: return 0x1;
11725 case 8 * 1024: return 0x2;
11726 case 16 * 1024: return 0x3;
11727 case 32 * 1024: return 0x4;
11728 case 64 * 1024: return 0x5;
11729 case 128 * 1024: return 0x6;
11730 case 256 * 1024: return 0x7;
11731 case 512 * 1024: return 0x8;
11732 case 1 * 1024 * 1024: return 0x9;
11733 case 2 * 1024 * 1024: return 0xa;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011734 }
11735 return 0x1; /* if invalid, go with the minimum size */
11736}
11737
Michael J. Ruhl22505632017-07-24 07:46:06 -070011738void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op,
11739 struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011740{
Mike Marciniszyn77241052015-07-30 15:17:43 -040011741 u64 rcvctrl, reg;
11742 int did_enable = 0;
Michael J. Ruhl22505632017-07-24 07:46:06 -070011743 u16 ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011744
Mike Marciniszyn77241052015-07-30 15:17:43 -040011745 if (!rcd)
11746 return;
11747
Michael J. Ruhl22505632017-07-24 07:46:06 -070011748 ctxt = rcd->ctxt;
11749
Mike Marciniszyn77241052015-07-30 15:17:43 -040011750 hfi1_cdbg(RCVCTRL, "ctxt %d op 0x%x", ctxt, op);
11751
11752 rcvctrl = read_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL);
11753 /* if the context already enabled, don't do the extra steps */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011754 if ((op & HFI1_RCVCTRL_CTXT_ENB) &&
11755 !(rcvctrl & RCV_CTXT_CTRL_ENABLE_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011756 /* reset the tail and hdr addresses, and sequence count */
11757 write_kctxt_csr(dd, ctxt, RCV_HDR_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011758 rcd->rcvhdrq_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011759 if (HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL))
11760 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011761 rcd->rcvhdrqtailaddr_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011762 rcd->seq_cnt = 1;
11763
11764 /* reset the cached receive header queue head value */
11765 rcd->head = 0;
11766
11767 /*
11768 * Zero the receive header queue so we don't get false
11769 * positives when checking the sequence number. The
11770 * sequence numbers could land exactly on the same spot.
11771 * E.g. a rcd restart before the receive header wrapped.
11772 */
11773 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
11774
11775 /* starting timeout */
11776 rcd->rcvavail_timeout = dd->rcv_intr_timeout_csr;
11777
11778 /* enable the context */
11779 rcvctrl |= RCV_CTXT_CTRL_ENABLE_SMASK;
11780
11781 /* clean the egr buffer size first */
11782 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11783 rcvctrl |= ((u64)encoded_size(rcd->egrbufs.rcvtid_size)
11784 & RCV_CTXT_CTRL_EGR_BUF_SIZE_MASK)
11785 << RCV_CTXT_CTRL_EGR_BUF_SIZE_SHIFT;
11786
11787 /* zero RcvHdrHead - set RcvHdrHead.Counter after enable */
11788 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0);
11789 did_enable = 1;
11790
11791 /* zero RcvEgrIndexHead */
11792 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, 0);
11793
11794 /* set eager count and base index */
11795 reg = (((u64)(rcd->egrbufs.alloced >> RCV_SHIFT)
11796 & RCV_EGR_CTRL_EGR_CNT_MASK)
11797 << RCV_EGR_CTRL_EGR_CNT_SHIFT) |
11798 (((rcd->eager_base >> RCV_SHIFT)
11799 & RCV_EGR_CTRL_EGR_BASE_INDEX_MASK)
11800 << RCV_EGR_CTRL_EGR_BASE_INDEX_SHIFT);
11801 write_kctxt_csr(dd, ctxt, RCV_EGR_CTRL, reg);
11802
11803 /*
11804 * Set TID (expected) count and base index.
11805 * rcd->expected_count is set to individual RcvArray entries,
11806 * not pairs, and the CSR takes a pair-count in groups of
11807 * four, so divide by 8.
11808 */
11809 reg = (((rcd->expected_count >> RCV_SHIFT)
11810 & RCV_TID_CTRL_TID_PAIR_CNT_MASK)
11811 << RCV_TID_CTRL_TID_PAIR_CNT_SHIFT) |
11812 (((rcd->expected_base >> RCV_SHIFT)
11813 & RCV_TID_CTRL_TID_BASE_INDEX_MASK)
11814 << RCV_TID_CTRL_TID_BASE_INDEX_SHIFT);
11815 write_kctxt_csr(dd, ctxt, RCV_TID_CTRL, reg);
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050011816 if (ctxt == HFI1_CTRL_CTXT)
11817 write_csr(dd, RCV_VL15, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011818 }
11819 if (op & HFI1_RCVCTRL_CTXT_DIS) {
11820 write_csr(dd, RCV_VL15, 0);
Mark F. Brown46b010d2015-11-09 19:18:20 -050011821 /*
11822 * When receive context is being disabled turn on tail
11823 * update with a dummy tail address and then disable
11824 * receive context.
11825 */
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011826 if (dd->rcvhdrtail_dummy_dma) {
Mark F. Brown46b010d2015-11-09 19:18:20 -050011827 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011828 dd->rcvhdrtail_dummy_dma);
Mitko Haralanov566c1572016-02-03 14:32:49 -080011829 /* Enabling RcvCtxtCtrl.TailUpd is intentional. */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011830 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11831 }
11832
Mike Marciniszyn77241052015-07-30 15:17:43 -040011833 rcvctrl &= ~RCV_CTXT_CTRL_ENABLE_SMASK;
11834 }
11835 if (op & HFI1_RCVCTRL_INTRAVAIL_ENB)
11836 rcvctrl |= RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
11837 if (op & HFI1_RCVCTRL_INTRAVAIL_DIS)
11838 rcvctrl &= ~RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011839 if (op & HFI1_RCVCTRL_TAILUPD_ENB && rcd->rcvhdrqtailaddr_dma)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011840 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
Mitko Haralanov566c1572016-02-03 14:32:49 -080011841 if (op & HFI1_RCVCTRL_TAILUPD_DIS) {
11842 /* See comment on RcvCtxtCtrl.TailUpd above */
11843 if (!(op & HFI1_RCVCTRL_CTXT_DIS))
11844 rcvctrl &= ~RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11845 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011846 if (op & HFI1_RCVCTRL_TIDFLOW_ENB)
11847 rcvctrl |= RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11848 if (op & HFI1_RCVCTRL_TIDFLOW_DIS)
11849 rcvctrl &= ~RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11850 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_ENB) {
Jubin John4d114fd2016-02-14 20:21:43 -080011851 /*
11852 * In one-packet-per-eager mode, the size comes from
11853 * the RcvArray entry.
11854 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011855 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11856 rcvctrl |= RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11857 }
11858 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_DIS)
11859 rcvctrl &= ~RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11860 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_ENB)
11861 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11862 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_DIS)
11863 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11864 if (op & HFI1_RCVCTRL_NO_EGR_DROP_ENB)
11865 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11866 if (op & HFI1_RCVCTRL_NO_EGR_DROP_DIS)
11867 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11868 rcd->rcvctrl = rcvctrl;
11869 hfi1_cdbg(RCVCTRL, "ctxt %d rcvctrl 0x%llx\n", ctxt, rcvctrl);
11870 write_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL, rcd->rcvctrl);
11871
11872 /* work around sticky RcvCtxtStatus.BlockedRHQFull */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011873 if (did_enable &&
11874 (rcvctrl & RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011875 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11876 if (reg != 0) {
11877 dd_dev_info(dd, "ctxt %d status %lld (blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011878 ctxt, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011879 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11880 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x10);
11881 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x00);
11882 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11883 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11884 dd_dev_info(dd, "ctxt %d status %lld (%s blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011885 ctxt, reg, reg == 0 ? "not" : "still");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011886 }
11887 }
11888
11889 if (did_enable) {
11890 /*
11891 * The interrupt timeout and count must be set after
11892 * the context is enabled to take effect.
11893 */
11894 /* set interrupt timeout */
11895 write_kctxt_csr(dd, ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011896 (u64)rcd->rcvavail_timeout <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040011897 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
11898
11899 /* set RcvHdrHead.Counter, zero RcvHdrHead.Head (again) */
11900 reg = (u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT;
11901 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11902 }
11903
11904 if (op & (HFI1_RCVCTRL_TAILUPD_DIS | HFI1_RCVCTRL_CTXT_DIS))
11905 /*
11906 * If the context has been disabled and the Tail Update has
Mark F. Brown46b010d2015-11-09 19:18:20 -050011907 * been cleared, set the RCV_HDR_TAIL_ADDR CSR to dummy address
11908 * so it doesn't contain an address that is invalid.
Mike Marciniszyn77241052015-07-30 15:17:43 -040011909 */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011910 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011911 dd->rcvhdrtail_dummy_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011912}
11913
Dean Luick582e05c2016-02-18 11:13:01 -080011914u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011915{
11916 int ret;
11917 u64 val = 0;
11918
11919 if (namep) {
11920 ret = dd->cntrnameslen;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011921 *namep = dd->cntrnames;
11922 } else {
11923 const struct cntr_entry *entry;
11924 int i, j;
11925
11926 ret = (dd->ndevcntrs) * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011927
11928 /* Get the start of the block of counters */
11929 *cntrp = dd->cntrs;
11930
11931 /*
11932 * Now go and fill in each counter in the block.
11933 */
11934 for (i = 0; i < DEV_CNTR_LAST; i++) {
11935 entry = &dev_cntrs[i];
11936 hfi1_cdbg(CNTR, "reading %s", entry->name);
11937 if (entry->flags & CNTR_DISABLED) {
11938 /* Nothing */
11939 hfi1_cdbg(CNTR, "\tDisabled\n");
11940 } else {
11941 if (entry->flags & CNTR_VL) {
11942 hfi1_cdbg(CNTR, "\tPer VL\n");
11943 for (j = 0; j < C_VL_COUNT; j++) {
11944 val = entry->rw_cntr(entry,
11945 dd, j,
11946 CNTR_MODE_R,
11947 0);
11948 hfi1_cdbg(
11949 CNTR,
11950 "\t\tRead 0x%llx for %d\n",
11951 val, j);
11952 dd->cntrs[entry->offset + j] =
11953 val;
11954 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050011955 } else if (entry->flags & CNTR_SDMA) {
11956 hfi1_cdbg(CNTR,
11957 "\t Per SDMA Engine\n");
11958 for (j = 0; j < dd->chip_sdma_engines;
11959 j++) {
11960 val =
11961 entry->rw_cntr(entry, dd, j,
11962 CNTR_MODE_R, 0);
11963 hfi1_cdbg(CNTR,
11964 "\t\tRead 0x%llx for %d\n",
11965 val, j);
11966 dd->cntrs[entry->offset + j] =
11967 val;
11968 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011969 } else {
11970 val = entry->rw_cntr(entry, dd,
11971 CNTR_INVALID_VL,
11972 CNTR_MODE_R, 0);
11973 dd->cntrs[entry->offset] = val;
11974 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
11975 }
11976 }
11977 }
11978 }
11979 return ret;
11980}
11981
11982/*
11983 * Used by sysfs to create files for hfi stats to read
11984 */
Dean Luick582e05c2016-02-18 11:13:01 -080011985u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011986{
11987 int ret;
11988 u64 val = 0;
11989
11990 if (namep) {
Dean Luick582e05c2016-02-18 11:13:01 -080011991 ret = ppd->dd->portcntrnameslen;
11992 *namep = ppd->dd->portcntrnames;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011993 } else {
11994 const struct cntr_entry *entry;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011995 int i, j;
11996
Dean Luick582e05c2016-02-18 11:13:01 -080011997 ret = ppd->dd->nportcntrs * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011998 *cntrp = ppd->cntrs;
11999
12000 for (i = 0; i < PORT_CNTR_LAST; i++) {
12001 entry = &port_cntrs[i];
12002 hfi1_cdbg(CNTR, "reading %s", entry->name);
12003 if (entry->flags & CNTR_DISABLED) {
12004 /* Nothing */
12005 hfi1_cdbg(CNTR, "\tDisabled\n");
12006 continue;
12007 }
12008
12009 if (entry->flags & CNTR_VL) {
12010 hfi1_cdbg(CNTR, "\tPer VL");
12011 for (j = 0; j < C_VL_COUNT; j++) {
12012 val = entry->rw_cntr(entry, ppd, j,
12013 CNTR_MODE_R,
12014 0);
12015 hfi1_cdbg(
12016 CNTR,
12017 "\t\tRead 0x%llx for %d",
12018 val, j);
12019 ppd->cntrs[entry->offset + j] = val;
12020 }
12021 } else {
12022 val = entry->rw_cntr(entry, ppd,
12023 CNTR_INVALID_VL,
12024 CNTR_MODE_R,
12025 0);
12026 ppd->cntrs[entry->offset] = val;
12027 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
12028 }
12029 }
12030 }
12031 return ret;
12032}
12033
12034static void free_cntrs(struct hfi1_devdata *dd)
12035{
12036 struct hfi1_pportdata *ppd;
12037 int i;
12038
12039 if (dd->synth_stats_timer.data)
12040 del_timer_sync(&dd->synth_stats_timer);
12041 dd->synth_stats_timer.data = 0;
12042 ppd = (struct hfi1_pportdata *)(dd + 1);
12043 for (i = 0; i < dd->num_pports; i++, ppd++) {
12044 kfree(ppd->cntrs);
12045 kfree(ppd->scntrs);
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012046 free_percpu(ppd->ibport_data.rvp.rc_acks);
12047 free_percpu(ppd->ibport_data.rvp.rc_qacks);
12048 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012049 ppd->cntrs = NULL;
12050 ppd->scntrs = NULL;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012051 ppd->ibport_data.rvp.rc_acks = NULL;
12052 ppd->ibport_data.rvp.rc_qacks = NULL;
12053 ppd->ibport_data.rvp.rc_delayed_comp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012054 }
12055 kfree(dd->portcntrnames);
12056 dd->portcntrnames = NULL;
12057 kfree(dd->cntrs);
12058 dd->cntrs = NULL;
12059 kfree(dd->scntrs);
12060 dd->scntrs = NULL;
12061 kfree(dd->cntrnames);
12062 dd->cntrnames = NULL;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012063 if (dd->update_cntr_wq) {
12064 destroy_workqueue(dd->update_cntr_wq);
12065 dd->update_cntr_wq = NULL;
12066 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012067}
12068
Mike Marciniszyn77241052015-07-30 15:17:43 -040012069static u64 read_dev_port_cntr(struct hfi1_devdata *dd, struct cntr_entry *entry,
12070 u64 *psval, void *context, int vl)
12071{
12072 u64 val;
12073 u64 sval = *psval;
12074
12075 if (entry->flags & CNTR_DISABLED) {
12076 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12077 return 0;
12078 }
12079
12080 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12081
12082 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_R, 0);
12083
12084 /* If its a synthetic counter there is more work we need to do */
12085 if (entry->flags & CNTR_SYNTH) {
12086 if (sval == CNTR_MAX) {
12087 /* No need to read already saturated */
12088 return CNTR_MAX;
12089 }
12090
12091 if (entry->flags & CNTR_32BIT) {
12092 /* 32bit counters can wrap multiple times */
12093 u64 upper = sval >> 32;
12094 u64 lower = (sval << 32) >> 32;
12095
12096 if (lower > val) { /* hw wrapped */
12097 if (upper == CNTR_32BIT_MAX)
12098 val = CNTR_MAX;
12099 else
12100 upper++;
12101 }
12102
12103 if (val != CNTR_MAX)
12104 val = (upper << 32) | val;
12105
12106 } else {
12107 /* If we rolled we are saturated */
12108 if ((val < sval) || (val > CNTR_MAX))
12109 val = CNTR_MAX;
12110 }
12111 }
12112
12113 *psval = val;
12114
12115 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12116
12117 return val;
12118}
12119
12120static u64 write_dev_port_cntr(struct hfi1_devdata *dd,
12121 struct cntr_entry *entry,
12122 u64 *psval, void *context, int vl, u64 data)
12123{
12124 u64 val;
12125
12126 if (entry->flags & CNTR_DISABLED) {
12127 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12128 return 0;
12129 }
12130
12131 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12132
12133 if (entry->flags & CNTR_SYNTH) {
12134 *psval = data;
12135 if (entry->flags & CNTR_32BIT) {
12136 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12137 (data << 32) >> 32);
12138 val = data; /* return the full 64bit value */
12139 } else {
12140 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12141 data);
12142 }
12143 } else {
12144 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W, data);
12145 }
12146
12147 *psval = val;
12148
12149 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12150
12151 return val;
12152}
12153
12154u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl)
12155{
12156 struct cntr_entry *entry;
12157 u64 *sval;
12158
12159 entry = &dev_cntrs[index];
12160 sval = dd->scntrs + entry->offset;
12161
12162 if (vl != CNTR_INVALID_VL)
12163 sval += vl;
12164
12165 return read_dev_port_cntr(dd, entry, sval, dd, vl);
12166}
12167
12168u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data)
12169{
12170 struct cntr_entry *entry;
12171 u64 *sval;
12172
12173 entry = &dev_cntrs[index];
12174 sval = dd->scntrs + entry->offset;
12175
12176 if (vl != CNTR_INVALID_VL)
12177 sval += vl;
12178
12179 return write_dev_port_cntr(dd, entry, sval, dd, vl, data);
12180}
12181
12182u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl)
12183{
12184 struct cntr_entry *entry;
12185 u64 *sval;
12186
12187 entry = &port_cntrs[index];
12188 sval = ppd->scntrs + entry->offset;
12189
12190 if (vl != CNTR_INVALID_VL)
12191 sval += vl;
12192
12193 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12194 (index <= C_RCV_HDR_OVF_LAST)) {
12195 /* We do not want to bother for disabled contexts */
12196 return 0;
12197 }
12198
12199 return read_dev_port_cntr(ppd->dd, entry, sval, ppd, vl);
12200}
12201
12202u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data)
12203{
12204 struct cntr_entry *entry;
12205 u64 *sval;
12206
12207 entry = &port_cntrs[index];
12208 sval = ppd->scntrs + entry->offset;
12209
12210 if (vl != CNTR_INVALID_VL)
12211 sval += vl;
12212
12213 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12214 (index <= C_RCV_HDR_OVF_LAST)) {
12215 /* We do not want to bother for disabled contexts */
12216 return 0;
12217 }
12218
12219 return write_dev_port_cntr(ppd->dd, entry, sval, ppd, vl, data);
12220}
12221
Tadeusz Struk22546b72017-04-28 10:40:02 -070012222static void do_update_synth_timer(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012223{
12224 u64 cur_tx;
12225 u64 cur_rx;
12226 u64 total_flits;
12227 u8 update = 0;
12228 int i, j, vl;
12229 struct hfi1_pportdata *ppd;
12230 struct cntr_entry *entry;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012231 struct hfi1_devdata *dd = container_of(work, struct hfi1_devdata,
12232 update_cntr_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012233
12234 /*
12235 * Rather than keep beating on the CSRs pick a minimal set that we can
12236 * check to watch for potential roll over. We can do this by looking at
12237 * the number of flits sent/recv. If the total flits exceeds 32bits then
12238 * we have to iterate all the counters and update.
12239 */
12240 entry = &dev_cntrs[C_DC_RCV_FLITS];
12241 cur_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12242
12243 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12244 cur_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12245
12246 hfi1_cdbg(
12247 CNTR,
12248 "[%d] curr tx=0x%llx rx=0x%llx :: last tx=0x%llx rx=0x%llx\n",
12249 dd->unit, cur_tx, cur_rx, dd->last_tx, dd->last_rx);
12250
12251 if ((cur_tx < dd->last_tx) || (cur_rx < dd->last_rx)) {
12252 /*
12253 * May not be strictly necessary to update but it won't hurt and
12254 * simplifies the logic here.
12255 */
12256 update = 1;
12257 hfi1_cdbg(CNTR, "[%d] Tripwire counter rolled, updating",
12258 dd->unit);
12259 } else {
12260 total_flits = (cur_tx - dd->last_tx) + (cur_rx - dd->last_rx);
12261 hfi1_cdbg(CNTR,
12262 "[%d] total flits 0x%llx limit 0x%llx\n", dd->unit,
12263 total_flits, (u64)CNTR_32BIT_MAX);
12264 if (total_flits >= CNTR_32BIT_MAX) {
12265 hfi1_cdbg(CNTR, "[%d] 32bit limit hit, updating",
12266 dd->unit);
12267 update = 1;
12268 }
12269 }
12270
12271 if (update) {
12272 hfi1_cdbg(CNTR, "[%d] Updating dd and ppd counters", dd->unit);
12273 for (i = 0; i < DEV_CNTR_LAST; i++) {
12274 entry = &dev_cntrs[i];
12275 if (entry->flags & CNTR_VL) {
12276 for (vl = 0; vl < C_VL_COUNT; vl++)
12277 read_dev_cntr(dd, i, vl);
12278 } else {
12279 read_dev_cntr(dd, i, CNTR_INVALID_VL);
12280 }
12281 }
12282 ppd = (struct hfi1_pportdata *)(dd + 1);
12283 for (i = 0; i < dd->num_pports; i++, ppd++) {
12284 for (j = 0; j < PORT_CNTR_LAST; j++) {
12285 entry = &port_cntrs[j];
12286 if (entry->flags & CNTR_VL) {
12287 for (vl = 0; vl < C_VL_COUNT; vl++)
12288 read_port_cntr(ppd, j, vl);
12289 } else {
12290 read_port_cntr(ppd, j, CNTR_INVALID_VL);
12291 }
12292 }
12293 }
12294
12295 /*
12296 * We want the value in the register. The goal is to keep track
12297 * of the number of "ticks" not the counter value. In other
12298 * words if the register rolls we want to notice it and go ahead
12299 * and force an update.
12300 */
12301 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12302 dd->last_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12303 CNTR_MODE_R, 0);
12304
12305 entry = &dev_cntrs[C_DC_RCV_FLITS];
12306 dd->last_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12307 CNTR_MODE_R, 0);
12308
12309 hfi1_cdbg(CNTR, "[%d] setting last tx/rx to 0x%llx 0x%llx",
12310 dd->unit, dd->last_tx, dd->last_rx);
12311
12312 } else {
12313 hfi1_cdbg(CNTR, "[%d] No update necessary", dd->unit);
12314 }
Tadeusz Struk22546b72017-04-28 10:40:02 -070012315}
Mike Marciniszyn77241052015-07-30 15:17:43 -040012316
Tadeusz Struk22546b72017-04-28 10:40:02 -070012317static void update_synth_timer(unsigned long opaque)
12318{
12319 struct hfi1_devdata *dd = (struct hfi1_devdata *)opaque;
12320
12321 queue_work(dd->update_cntr_wq, &dd->update_cntr_work);
Bart Van Assche48a0cc132016-06-03 12:09:56 -070012322 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012323}
12324
Jianxin Xiong09a79082016-10-25 13:12:40 -070012325#define C_MAX_NAME 16 /* 15 chars + one for /0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012326static int init_cntrs(struct hfi1_devdata *dd)
12327{
Dean Luickc024c552016-01-11 18:30:57 -050012328 int i, rcv_ctxts, j;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012329 size_t sz;
12330 char *p;
12331 char name[C_MAX_NAME];
12332 struct hfi1_pportdata *ppd;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012333 const char *bit_type_32 = ",32";
12334 const int bit_type_32_sz = strlen(bit_type_32);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012335
12336 /* set up the stats timer; the add_timer is done at the end */
Muhammad Falak R Wani24523a92015-10-25 16:13:23 +053012337 setup_timer(&dd->synth_stats_timer, update_synth_timer,
12338 (unsigned long)dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012339
12340 /***********************/
12341 /* per device counters */
12342 /***********************/
12343
12344 /* size names and determine how many we have*/
12345 dd->ndevcntrs = 0;
12346 sz = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012347
12348 for (i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012349 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12350 hfi1_dbg_early("\tSkipping %s\n", dev_cntrs[i].name);
12351 continue;
12352 }
12353
12354 if (dev_cntrs[i].flags & CNTR_VL) {
Dean Luickc024c552016-01-11 18:30:57 -050012355 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012356 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012357 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012358 dev_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012359 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012360 /* Add ",32" for 32-bit counters */
12361 if (dev_cntrs[i].flags & CNTR_32BIT)
12362 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012363 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012364 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012365 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012366 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
Dean Luickc024c552016-01-11 18:30:57 -050012367 dev_cntrs[i].offset = dd->ndevcntrs;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012368 for (j = 0; j < dd->chip_sdma_engines; j++) {
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012369 snprintf(name, C_MAX_NAME, "%s%d",
12370 dev_cntrs[i].name, j);
12371 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012372 /* Add ",32" for 32-bit counters */
12373 if (dev_cntrs[i].flags & CNTR_32BIT)
12374 sz += bit_type_32_sz;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012375 sz++;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012376 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012377 }
12378 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012379 /* +1 for newline. */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012380 sz += strlen(dev_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012381 /* Add ",32" for 32-bit counters */
12382 if (dev_cntrs[i].flags & CNTR_32BIT)
12383 sz += bit_type_32_sz;
Dean Luickc024c552016-01-11 18:30:57 -050012384 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012385 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012386 }
12387 }
12388
12389 /* allocate space for the counter values */
Dean Luickc024c552016-01-11 18:30:57 -050012390 dd->cntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012391 if (!dd->cntrs)
12392 goto bail;
12393
Dean Luickc024c552016-01-11 18:30:57 -050012394 dd->scntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012395 if (!dd->scntrs)
12396 goto bail;
12397
Mike Marciniszyn77241052015-07-30 15:17:43 -040012398 /* allocate space for the counter names */
12399 dd->cntrnameslen = sz;
12400 dd->cntrnames = kmalloc(sz, GFP_KERNEL);
12401 if (!dd->cntrnames)
12402 goto bail;
12403
12404 /* fill in the names */
Dean Luickc024c552016-01-11 18:30:57 -050012405 for (p = dd->cntrnames, i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012406 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12407 /* Nothing */
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012408 } else if (dev_cntrs[i].flags & CNTR_VL) {
12409 for (j = 0; j < C_VL_COUNT; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012410 snprintf(name, C_MAX_NAME, "%s%d",
12411 dev_cntrs[i].name,
12412 vl_from_idx(j));
12413 memcpy(p, name, strlen(name));
12414 p += strlen(name);
12415
12416 /* Counter is 32 bits */
12417 if (dev_cntrs[i].flags & CNTR_32BIT) {
12418 memcpy(p, bit_type_32, bit_type_32_sz);
12419 p += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012420 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012421
Mike Marciniszyn77241052015-07-30 15:17:43 -040012422 *p++ = '\n';
12423 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012424 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
12425 for (j = 0; j < dd->chip_sdma_engines; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012426 snprintf(name, C_MAX_NAME, "%s%d",
12427 dev_cntrs[i].name, j);
12428 memcpy(p, name, strlen(name));
12429 p += strlen(name);
12430
12431 /* Counter is 32 bits */
12432 if (dev_cntrs[i].flags & CNTR_32BIT) {
12433 memcpy(p, bit_type_32, bit_type_32_sz);
12434 p += bit_type_32_sz;
12435 }
12436
12437 *p++ = '\n';
12438 }
12439 } else {
12440 memcpy(p, dev_cntrs[i].name, strlen(dev_cntrs[i].name));
12441 p += strlen(dev_cntrs[i].name);
12442
12443 /* Counter is 32 bits */
12444 if (dev_cntrs[i].flags & CNTR_32BIT) {
12445 memcpy(p, bit_type_32, bit_type_32_sz);
12446 p += bit_type_32_sz;
12447 }
12448
12449 *p++ = '\n';
Mike Marciniszyn77241052015-07-30 15:17:43 -040012450 }
12451 }
12452
12453 /*********************/
12454 /* per port counters */
12455 /*********************/
12456
12457 /*
12458 * Go through the counters for the overflows and disable the ones we
12459 * don't need. This varies based on platform so we need to do it
12460 * dynamically here.
12461 */
12462 rcv_ctxts = dd->num_rcv_contexts;
12463 for (i = C_RCV_HDR_OVF_FIRST + rcv_ctxts;
12464 i <= C_RCV_HDR_OVF_LAST; i++) {
12465 port_cntrs[i].flags |= CNTR_DISABLED;
12466 }
12467
12468 /* size port counter names and determine how many we have*/
12469 sz = 0;
12470 dd->nportcntrs = 0;
12471 for (i = 0; i < PORT_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012472 if (port_cntrs[i].flags & CNTR_DISABLED) {
12473 hfi1_dbg_early("\tSkipping %s\n", port_cntrs[i].name);
12474 continue;
12475 }
12476
12477 if (port_cntrs[i].flags & CNTR_VL) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012478 port_cntrs[i].offset = dd->nportcntrs;
12479 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012480 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012481 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012482 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012483 /* Add ",32" for 32-bit counters */
12484 if (port_cntrs[i].flags & CNTR_32BIT)
12485 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012486 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012487 dd->nportcntrs++;
12488 }
12489 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012490 /* +1 for newline */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012491 sz += strlen(port_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012492 /* Add ",32" for 32-bit counters */
12493 if (port_cntrs[i].flags & CNTR_32BIT)
12494 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012495 port_cntrs[i].offset = dd->nportcntrs;
12496 dd->nportcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012497 }
12498 }
12499
12500 /* allocate space for the counter names */
12501 dd->portcntrnameslen = sz;
12502 dd->portcntrnames = kmalloc(sz, GFP_KERNEL);
12503 if (!dd->portcntrnames)
12504 goto bail;
12505
12506 /* fill in port cntr names */
12507 for (p = dd->portcntrnames, i = 0; i < PORT_CNTR_LAST; i++) {
12508 if (port_cntrs[i].flags & CNTR_DISABLED)
12509 continue;
12510
12511 if (port_cntrs[i].flags & CNTR_VL) {
12512 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012513 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012514 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012515 memcpy(p, name, strlen(name));
12516 p += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012517
12518 /* Counter is 32 bits */
12519 if (port_cntrs[i].flags & CNTR_32BIT) {
12520 memcpy(p, bit_type_32, bit_type_32_sz);
12521 p += bit_type_32_sz;
12522 }
12523
Mike Marciniszyn77241052015-07-30 15:17:43 -040012524 *p++ = '\n';
12525 }
12526 } else {
12527 memcpy(p, port_cntrs[i].name,
12528 strlen(port_cntrs[i].name));
12529 p += strlen(port_cntrs[i].name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012530
12531 /* Counter is 32 bits */
12532 if (port_cntrs[i].flags & CNTR_32BIT) {
12533 memcpy(p, bit_type_32, bit_type_32_sz);
12534 p += bit_type_32_sz;
12535 }
12536
Mike Marciniszyn77241052015-07-30 15:17:43 -040012537 *p++ = '\n';
12538 }
12539 }
12540
12541 /* allocate per port storage for counter values */
12542 ppd = (struct hfi1_pportdata *)(dd + 1);
12543 for (i = 0; i < dd->num_pports; i++, ppd++) {
12544 ppd->cntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12545 if (!ppd->cntrs)
12546 goto bail;
12547
12548 ppd->scntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12549 if (!ppd->scntrs)
12550 goto bail;
12551 }
12552
12553 /* CPU counters need to be allocated and zeroed */
12554 if (init_cpu_counters(dd))
12555 goto bail;
12556
Tadeusz Struk22546b72017-04-28 10:40:02 -070012557 dd->update_cntr_wq = alloc_ordered_workqueue("hfi1_update_cntr_%d",
12558 WQ_MEM_RECLAIM, dd->unit);
12559 if (!dd->update_cntr_wq)
12560 goto bail;
12561
12562 INIT_WORK(&dd->update_cntr_work, do_update_synth_timer);
12563
Mike Marciniszyn77241052015-07-30 15:17:43 -040012564 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
12565 return 0;
12566bail:
12567 free_cntrs(dd);
12568 return -ENOMEM;
12569}
12570
Mike Marciniszyn77241052015-07-30 15:17:43 -040012571static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate)
12572{
12573 switch (chip_lstate) {
12574 default:
12575 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012576 "Unknown logical state 0x%x, reporting IB_PORT_DOWN\n",
12577 chip_lstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012578 /* fall through */
12579 case LSTATE_DOWN:
12580 return IB_PORT_DOWN;
12581 case LSTATE_INIT:
12582 return IB_PORT_INIT;
12583 case LSTATE_ARMED:
12584 return IB_PORT_ARMED;
12585 case LSTATE_ACTIVE:
12586 return IB_PORT_ACTIVE;
12587 }
12588}
12589
12590u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate)
12591{
12592 /* look at the HFI meta-states only */
12593 switch (chip_pstate & 0xf0) {
12594 default:
12595 dd_dev_err(dd, "Unexpected chip physical state of 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012596 chip_pstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012597 /* fall through */
12598 case PLS_DISABLED:
12599 return IB_PORTPHYSSTATE_DISABLED;
12600 case PLS_OFFLINE:
12601 return OPA_PORTPHYSSTATE_OFFLINE;
12602 case PLS_POLLING:
12603 return IB_PORTPHYSSTATE_POLLING;
12604 case PLS_CONFIGPHY:
12605 return IB_PORTPHYSSTATE_TRAINING;
12606 case PLS_LINKUP:
12607 return IB_PORTPHYSSTATE_LINKUP;
12608 case PLS_PHYTEST:
12609 return IB_PORTPHYSSTATE_PHY_TEST;
12610 }
12611}
12612
12613/* return the OPA port logical state name */
12614const char *opa_lstate_name(u32 lstate)
12615{
12616 static const char * const port_logical_names[] = {
12617 "PORT_NOP",
12618 "PORT_DOWN",
12619 "PORT_INIT",
12620 "PORT_ARMED",
12621 "PORT_ACTIVE",
12622 "PORT_ACTIVE_DEFER",
12623 };
12624 if (lstate < ARRAY_SIZE(port_logical_names))
12625 return port_logical_names[lstate];
12626 return "unknown";
12627}
12628
12629/* return the OPA port physical state name */
12630const char *opa_pstate_name(u32 pstate)
12631{
12632 static const char * const port_physical_names[] = {
12633 "PHYS_NOP",
12634 "reserved1",
12635 "PHYS_POLL",
12636 "PHYS_DISABLED",
12637 "PHYS_TRAINING",
12638 "PHYS_LINKUP",
12639 "PHYS_LINK_ERR_RECOVER",
12640 "PHYS_PHY_TEST",
12641 "reserved8",
12642 "PHYS_OFFLINE",
12643 "PHYS_GANGED",
12644 "PHYS_TEST",
12645 };
12646 if (pstate < ARRAY_SIZE(port_physical_names))
12647 return port_physical_names[pstate];
12648 return "unknown";
12649}
12650
12651/*
12652 * Read the hardware link state and set the driver's cached value of it.
12653 * Return the (new) current value.
12654 */
12655u32 get_logical_state(struct hfi1_pportdata *ppd)
12656{
12657 u32 new_state;
12658
12659 new_state = chip_to_opa_lstate(ppd->dd, read_logical_state(ppd->dd));
12660 if (new_state != ppd->lstate) {
12661 dd_dev_info(ppd->dd, "logical state changed to %s (0x%x)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012662 opa_lstate_name(new_state), new_state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012663 ppd->lstate = new_state;
12664 }
12665 /*
12666 * Set port status flags in the page mapped into userspace
12667 * memory. Do it here to ensure a reliable state - this is
12668 * the only function called by all state handling code.
12669 * Always set the flags due to the fact that the cache value
12670 * might have been changed explicitly outside of this
12671 * function.
12672 */
12673 if (ppd->statusp) {
12674 switch (ppd->lstate) {
12675 case IB_PORT_DOWN:
12676 case IB_PORT_INIT:
12677 *ppd->statusp &= ~(HFI1_STATUS_IB_CONF |
12678 HFI1_STATUS_IB_READY);
12679 break;
12680 case IB_PORT_ARMED:
12681 *ppd->statusp |= HFI1_STATUS_IB_CONF;
12682 break;
12683 case IB_PORT_ACTIVE:
12684 *ppd->statusp |= HFI1_STATUS_IB_READY;
12685 break;
12686 }
12687 }
12688 return ppd->lstate;
12689}
12690
12691/**
12692 * wait_logical_linkstate - wait for an IB link state change to occur
12693 * @ppd: port device
12694 * @state: the state to wait for
12695 * @msecs: the number of milliseconds to wait
12696 *
12697 * Wait up to msecs milliseconds for IB link state change to occur.
12698 * For now, take the easy polling route.
12699 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12700 */
12701static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12702 int msecs)
12703{
12704 unsigned long timeout;
12705
12706 timeout = jiffies + msecs_to_jiffies(msecs);
12707 while (1) {
12708 if (get_logical_state(ppd) == state)
12709 return 0;
12710 if (time_after(jiffies, timeout))
12711 break;
12712 msleep(20);
12713 }
12714 dd_dev_err(ppd->dd, "timeout waiting for link state 0x%x\n", state);
12715
12716 return -ETIMEDOUT;
12717}
12718
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012719/*
12720 * Read the physical hardware link state and set the driver's cached value
12721 * of it.
12722 */
12723void cache_physical_state(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012724{
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012725 u32 read_pstate;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012726 u32 ib_pstate;
12727
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012728 read_pstate = read_physical_state(ppd->dd);
12729 ib_pstate = chip_to_opa_pstate(ppd->dd, read_pstate);
12730 /* check if OPA pstate changed */
12731 if (chip_to_opa_pstate(ppd->dd, ppd->pstate) != ib_pstate) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012732 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012733 "%s: physical state changed to %s (0x%x), phy 0x%x\n",
12734 __func__, opa_pstate_name(ib_pstate), ib_pstate,
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012735 read_pstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012736 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012737 ppd->pstate = read_pstate;
12738}
12739
12740/*
12741 * wait_physical_linkstate - wait for an physical link state change to occur
12742 * @ppd: port device
12743 * @state: the state to wait for
12744 * @msecs: the number of milliseconds to wait
12745 *
12746 * Wait up to msecs milliseconds for physical link state change to occur.
12747 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12748 */
12749static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12750 int msecs)
12751{
12752 unsigned long timeout;
12753
12754 timeout = jiffies + msecs_to_jiffies(msecs);
12755 while (1) {
12756 cache_physical_state(ppd);
12757 if (ppd->pstate == state)
12758 break;
12759 if (time_after(jiffies, timeout)) {
12760 dd_dev_err(ppd->dd,
12761 "timeout waiting for phy link state 0x%x, current state is 0x%x\n",
12762 state, ppd->pstate);
12763 return -ETIMEDOUT;
12764 }
12765 usleep_range(1950, 2050); /* sleep 2ms-ish */
12766 }
12767
12768 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012769}
12770
Mike Marciniszyn77241052015-07-30 15:17:43 -040012771#define CLEAR_STATIC_RATE_CONTROL_SMASK(r) \
12772(r &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12773
12774#define SET_STATIC_RATE_CONTROL_SMASK(r) \
12775(r |= SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12776
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -070012777void hfi1_init_ctxt(struct send_context *sc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012778{
Jubin Johnd125a6c2016-02-14 20:19:49 -080012779 if (sc) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012780 struct hfi1_devdata *dd = sc->dd;
12781 u64 reg;
12782 u8 set = (sc->type == SC_USER ?
12783 HFI1_CAP_IS_USET(STATIC_RATE_CTRL) :
12784 HFI1_CAP_IS_KSET(STATIC_RATE_CTRL));
12785 reg = read_kctxt_csr(dd, sc->hw_context,
12786 SEND_CTXT_CHECK_ENABLE);
12787 if (set)
12788 CLEAR_STATIC_RATE_CONTROL_SMASK(reg);
12789 else
12790 SET_STATIC_RATE_CONTROL_SMASK(reg);
12791 write_kctxt_csr(dd, sc->hw_context,
12792 SEND_CTXT_CHECK_ENABLE, reg);
12793 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012794}
12795
12796int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp)
12797{
12798 int ret = 0;
12799 u64 reg;
12800
12801 if (dd->icode != ICODE_RTL_SILICON) {
12802 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
12803 dd_dev_info(dd, "%s: tempsense not supported by HW\n",
12804 __func__);
12805 return -EINVAL;
12806 }
12807 reg = read_csr(dd, ASIC_STS_THERM);
12808 temp->curr = ((reg >> ASIC_STS_THERM_CURR_TEMP_SHIFT) &
12809 ASIC_STS_THERM_CURR_TEMP_MASK);
12810 temp->lo_lim = ((reg >> ASIC_STS_THERM_LO_TEMP_SHIFT) &
12811 ASIC_STS_THERM_LO_TEMP_MASK);
12812 temp->hi_lim = ((reg >> ASIC_STS_THERM_HI_TEMP_SHIFT) &
12813 ASIC_STS_THERM_HI_TEMP_MASK);
12814 temp->crit_lim = ((reg >> ASIC_STS_THERM_CRIT_TEMP_SHIFT) &
12815 ASIC_STS_THERM_CRIT_TEMP_MASK);
12816 /* triggers is a 3-bit value - 1 bit per trigger. */
12817 temp->triggers = (u8)((reg >> ASIC_STS_THERM_LOW_SHIFT) & 0x7);
12818
12819 return ret;
12820}
12821
12822/* ========================================================================= */
12823
12824/*
12825 * Enable/disable chip from delivering interrupts.
12826 */
12827void set_intr_state(struct hfi1_devdata *dd, u32 enable)
12828{
12829 int i;
12830
12831 /*
12832 * In HFI, the mask needs to be 1 to allow interrupts.
12833 */
12834 if (enable) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012835 /* enable all interrupts */
12836 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012837 write_csr(dd, CCE_INT_MASK + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012838
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080012839 init_qsfp_int(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012840 } else {
12841 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012842 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012843 }
12844}
12845
12846/*
12847 * Clear all interrupt sources on the chip.
12848 */
12849static void clear_all_interrupts(struct hfi1_devdata *dd)
12850{
12851 int i;
12852
12853 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012854 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012855
12856 write_csr(dd, CCE_ERR_CLEAR, ~(u64)0);
12857 write_csr(dd, MISC_ERR_CLEAR, ~(u64)0);
12858 write_csr(dd, RCV_ERR_CLEAR, ~(u64)0);
12859 write_csr(dd, SEND_ERR_CLEAR, ~(u64)0);
12860 write_csr(dd, SEND_PIO_ERR_CLEAR, ~(u64)0);
12861 write_csr(dd, SEND_DMA_ERR_CLEAR, ~(u64)0);
12862 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~(u64)0);
12863 for (i = 0; i < dd->chip_send_contexts; i++)
12864 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~(u64)0);
12865 for (i = 0; i < dd->chip_sdma_engines; i++)
12866 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~(u64)0);
12867
12868 write_csr(dd, DCC_ERR_FLG_CLR, ~(u64)0);
12869 write_csr(dd, DC_LCB_ERR_CLR, ~(u64)0);
12870 write_csr(dd, DC_DC8051_ERR_CLR, ~(u64)0);
12871}
12872
12873/* Move to pcie.c? */
12874static void disable_intx(struct pci_dev *pdev)
12875{
12876 pci_intx(pdev, 0);
12877}
12878
12879static void clean_up_interrupts(struct hfi1_devdata *dd)
12880{
12881 int i;
12882
12883 /* remove irqs - must happen before disabling/turning off */
12884 if (dd->num_msix_entries) {
12885 /* MSI-X */
12886 struct hfi1_msix_entry *me = dd->msix_entries;
12887
12888 for (i = 0; i < dd->num_msix_entries; i++, me++) {
Jubin Johnd125a6c2016-02-14 20:19:49 -080012889 if (!me->arg) /* => no irq, no affinity */
Mitko Haralanov957558c2016-02-03 14:33:40 -080012890 continue;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012891 hfi1_put_irq_affinity(dd, me);
12892 free_irq(me->irq, me->arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012893 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012894
12895 /* clean structures */
12896 kfree(dd->msix_entries);
12897 dd->msix_entries = NULL;
12898 dd->num_msix_entries = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012899 } else {
12900 /* INTx */
12901 if (dd->requested_intx_irq) {
12902 free_irq(dd->pcidev->irq, dd);
12903 dd->requested_intx_irq = 0;
12904 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012905 disable_intx(dd->pcidev);
12906 }
12907
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070012908 pci_free_irq_vectors(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012909}
12910
12911/*
12912 * Remap the interrupt source from the general handler to the given MSI-X
12913 * interrupt.
12914 */
12915static void remap_intr(struct hfi1_devdata *dd, int isrc, int msix_intr)
12916{
12917 u64 reg;
12918 int m, n;
12919
12920 /* clear from the handled mask of the general interrupt */
12921 m = isrc / 64;
12922 n = isrc % 64;
Dennis Dalessandrobc54f672017-05-29 17:18:14 -070012923 if (likely(m < CCE_NUM_INT_CSRS)) {
12924 dd->gi_mask[m] &= ~((u64)1 << n);
12925 } else {
12926 dd_dev_err(dd, "remap interrupt err\n");
12927 return;
12928 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012929
12930 /* direct the chip source to the given MSI-X interrupt */
12931 m = isrc / 8;
12932 n = isrc % 8;
Jubin John8638b772016-02-14 20:19:24 -080012933 reg = read_csr(dd, CCE_INT_MAP + (8 * m));
12934 reg &= ~((u64)0xff << (8 * n));
12935 reg |= ((u64)msix_intr & 0xff) << (8 * n);
12936 write_csr(dd, CCE_INT_MAP + (8 * m), reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012937}
12938
12939static void remap_sdma_interrupts(struct hfi1_devdata *dd,
12940 int engine, int msix_intr)
12941{
12942 /*
12943 * SDMA engine interrupt sources grouped by type, rather than
12944 * engine. Per-engine interrupts are as follows:
12945 * SDMA
12946 * SDMAProgress
12947 * SDMAIdle
12948 */
Jubin John8638b772016-02-14 20:19:24 -080012949 remap_intr(dd, IS_SDMA_START + 0 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012950 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080012951 remap_intr(dd, IS_SDMA_START + 1 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012952 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080012953 remap_intr(dd, IS_SDMA_START + 2 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080012954 msix_intr);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012955}
12956
Mike Marciniszyn77241052015-07-30 15:17:43 -040012957static int request_intx_irq(struct hfi1_devdata *dd)
12958{
12959 int ret;
12960
Jubin John98050712015-11-16 21:59:27 -050012961 snprintf(dd->intx_name, sizeof(dd->intx_name), DRIVER_NAME "_%d",
12962 dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012963 ret = request_irq(dd->pcidev->irq, general_interrupt,
Jubin John17fb4f22016-02-14 20:21:52 -080012964 IRQF_SHARED, dd->intx_name, dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012965 if (ret)
12966 dd_dev_err(dd, "unable to request INTx interrupt, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012967 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012968 else
12969 dd->requested_intx_irq = 1;
12970 return ret;
12971}
12972
12973static int request_msix_irqs(struct hfi1_devdata *dd)
12974{
Mike Marciniszyn77241052015-07-30 15:17:43 -040012975 int first_general, last_general;
12976 int first_sdma, last_sdma;
12977 int first_rx, last_rx;
Mitko Haralanov957558c2016-02-03 14:33:40 -080012978 int i, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012979
12980 /* calculate the ranges we are going to use */
12981 first_general = 0;
Jubin Johnf3ff8182016-02-14 20:20:50 -080012982 last_general = first_general + 1;
12983 first_sdma = last_general;
12984 last_sdma = first_sdma + dd->num_sdma;
12985 first_rx = last_sdma;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070012986 last_rx = first_rx + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
12987
12988 /* VNIC MSIx interrupts get mapped when VNIC contexts are created */
12989 dd->first_dyn_msix_idx = first_rx + dd->n_krcv_queues;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012990
12991 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040012992 * Sanity check - the code expects all SDMA chip source
12993 * interrupts to be in the same CSR, starting at bit 0. Verify
12994 * that this is true by checking the bit location of the start.
12995 */
12996 BUILD_BUG_ON(IS_SDMA_START % 64);
12997
12998 for (i = 0; i < dd->num_msix_entries; i++) {
12999 struct hfi1_msix_entry *me = &dd->msix_entries[i];
13000 const char *err_info;
13001 irq_handler_t handler;
Dean Luickf4f30031c2015-10-26 10:28:44 -040013002 irq_handler_t thread = NULL;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013003 void *arg = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013004 int idx;
13005 struct hfi1_ctxtdata *rcd = NULL;
13006 struct sdma_engine *sde = NULL;
13007
13008 /* obtain the arguments to request_irq */
13009 if (first_general <= i && i < last_general) {
13010 idx = i - first_general;
13011 handler = general_interrupt;
13012 arg = dd;
13013 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050013014 DRIVER_NAME "_%d", dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013015 err_info = "general";
Mitko Haralanov957558c2016-02-03 14:33:40 -080013016 me->type = IRQ_GENERAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013017 } else if (first_sdma <= i && i < last_sdma) {
13018 idx = i - first_sdma;
13019 sde = &dd->per_sdma[idx];
13020 handler = sdma_interrupt;
13021 arg = sde;
13022 snprintf(me->name, sizeof(me->name),
Jubin John98050712015-11-16 21:59:27 -050013023 DRIVER_NAME "_%d sdma%d", dd->unit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013024 err_info = "sdma";
13025 remap_sdma_interrupts(dd, idx, i);
Mitko Haralanov957558c2016-02-03 14:33:40 -080013026 me->type = IRQ_SDMA;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013027 } else if (first_rx <= i && i < last_rx) {
13028 idx = i - first_rx;
13029 rcd = dd->rcd[idx];
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013030 if (rcd) {
13031 /*
13032 * Set the interrupt register and mask for this
13033 * context's interrupt.
13034 */
13035 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13036 rcd->imask = ((u64)1) <<
13037 ((IS_RCVAVAIL_START + idx) % 64);
13038 handler = receive_context_interrupt;
13039 thread = receive_context_thread;
13040 arg = rcd;
13041 snprintf(me->name, sizeof(me->name),
13042 DRIVER_NAME "_%d kctxt%d",
13043 dd->unit, idx);
13044 err_info = "receive context";
13045 remap_intr(dd, IS_RCVAVAIL_START + idx, i);
13046 me->type = IRQ_RCVCTXT;
13047 rcd->msix_intr = i;
13048 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013049 } else {
13050 /* not in our expected range - complain, then
Jubin John4d114fd2016-02-14 20:21:43 -080013051 * ignore it
13052 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013053 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013054 "Unexpected extra MSI-X interrupt %d\n", i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013055 continue;
13056 }
13057 /* no argument, no interrupt */
Jubin Johnd125a6c2016-02-14 20:19:49 -080013058 if (!arg)
Mike Marciniszyn77241052015-07-30 15:17:43 -040013059 continue;
13060 /* make sure the name is terminated */
Jubin John8638b772016-02-14 20:19:24 -080013061 me->name[sizeof(me->name) - 1] = 0;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013062 me->irq = pci_irq_vector(dd->pcidev, i);
13063 /*
13064 * On err return me->irq. Don't need to clear this
13065 * because 'arg' has not been set, and cleanup will
13066 * do the right thing.
13067 */
13068 if (me->irq < 0)
13069 return me->irq;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013070
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013071 ret = request_threaded_irq(me->irq, handler, thread, 0,
Jubin John17fb4f22016-02-14 20:21:52 -080013072 me->name, arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013073 if (ret) {
13074 dd_dev_err(dd,
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013075 "unable to allocate %s interrupt, irq %d, index %d, err %d\n",
13076 err_info, me->irq, idx, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013077 return ret;
13078 }
13079 /*
13080 * assign arg after request_irq call, so it will be
13081 * cleaned up
13082 */
13083 me->arg = arg;
13084
Mitko Haralanov957558c2016-02-03 14:33:40 -080013085 ret = hfi1_get_irq_affinity(dd, me);
13086 if (ret)
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013087 dd_dev_err(dd, "unable to pin IRQ %d\n", ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013088 }
13089
Mike Marciniszyn77241052015-07-30 15:17:43 -040013090 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013091}
13092
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013093void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd)
13094{
13095 int i;
13096
13097 if (!dd->num_msix_entries) {
13098 synchronize_irq(dd->pcidev->irq);
13099 return;
13100 }
13101
13102 for (i = 0; i < dd->vnic.num_ctxt; i++) {
13103 struct hfi1_ctxtdata *rcd = dd->vnic.ctxt[i];
13104 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13105
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013106 synchronize_irq(me->irq);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013107 }
13108}
13109
13110void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13111{
13112 struct hfi1_devdata *dd = rcd->dd;
13113 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13114
13115 if (!me->arg) /* => no irq, no affinity */
13116 return;
13117
13118 hfi1_put_irq_affinity(dd, me);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013119 free_irq(me->irq, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013120
13121 me->arg = NULL;
13122}
13123
13124void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13125{
13126 struct hfi1_devdata *dd = rcd->dd;
13127 struct hfi1_msix_entry *me;
13128 int idx = rcd->ctxt;
13129 void *arg = rcd;
13130 int ret;
13131
13132 rcd->msix_intr = dd->vnic.msix_idx++;
13133 me = &dd->msix_entries[rcd->msix_intr];
13134
13135 /*
13136 * Set the interrupt register and mask for this
13137 * context's interrupt.
13138 */
13139 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13140 rcd->imask = ((u64)1) <<
13141 ((IS_RCVAVAIL_START + idx) % 64);
13142
13143 snprintf(me->name, sizeof(me->name),
13144 DRIVER_NAME "_%d kctxt%d", dd->unit, idx);
13145 me->name[sizeof(me->name) - 1] = 0;
13146 me->type = IRQ_RCVCTXT;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013147 me->irq = pci_irq_vector(dd->pcidev, rcd->msix_intr);
13148 if (me->irq < 0) {
13149 dd_dev_err(dd, "vnic irq vector request (idx %d) fail %d\n",
13150 idx, me->irq);
13151 return;
13152 }
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013153 remap_intr(dd, IS_RCVAVAIL_START + idx, rcd->msix_intr);
13154
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013155 ret = request_threaded_irq(me->irq, receive_context_interrupt,
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013156 receive_context_thread, 0, me->name, arg);
13157 if (ret) {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013158 dd_dev_err(dd, "vnic irq request (irq %d, idx %d) fail %d\n",
13159 me->irq, idx, ret);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013160 return;
13161 }
13162 /*
13163 * assign arg after request_irq call, so it will be
13164 * cleaned up
13165 */
13166 me->arg = arg;
13167
13168 ret = hfi1_get_irq_affinity(dd, me);
13169 if (ret) {
13170 dd_dev_err(dd,
13171 "unable to pin IRQ %d\n", ret);
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013172 free_irq(me->irq, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013173 }
13174}
13175
Mike Marciniszyn77241052015-07-30 15:17:43 -040013176/*
13177 * Set the general handler to accept all interrupts, remap all
13178 * chip interrupts back to MSI-X 0.
13179 */
13180static void reset_interrupts(struct hfi1_devdata *dd)
13181{
13182 int i;
13183
13184 /* all interrupts handled by the general handler */
13185 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
13186 dd->gi_mask[i] = ~(u64)0;
13187
13188 /* all chip interrupts map to MSI-X 0 */
13189 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013190 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013191}
13192
13193static int set_up_interrupts(struct hfi1_devdata *dd)
13194{
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013195 u32 total;
13196 int ret, request;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013197 int single_interrupt = 0; /* we expect to have all the interrupts */
13198
13199 /*
13200 * Interrupt count:
13201 * 1 general, "slow path" interrupt (includes the SDMA engines
13202 * slow source, SDMACleanupDone)
13203 * N interrupts - one per used SDMA engine
13204 * M interrupt - one per kernel receive context
13205 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013206 total = 1 + dd->num_sdma + dd->n_krcv_queues + HFI1_NUM_VNIC_CTXT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013207
Mike Marciniszyn77241052015-07-30 15:17:43 -040013208 /* ask for MSI-X interrupts */
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013209 request = request_msix(dd, total);
13210 if (request < 0) {
13211 ret = request;
13212 goto fail;
13213 } else if (request == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013214 /* using INTx */
13215 /* dd->num_msix_entries already zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013216 single_interrupt = 1;
13217 dd_dev_err(dd, "MSI-X failed, using INTx interrupts\n");
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013218 } else if (request < total) {
13219 /* using MSI-X, with reduced interrupts */
13220 dd_dev_err(dd, "reduced interrupt found, wanted %u, got %u\n",
13221 total, request);
13222 ret = -EINVAL;
13223 goto fail;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013224 } else {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013225 dd->msix_entries = kcalloc(total, sizeof(*dd->msix_entries),
13226 GFP_KERNEL);
13227 if (!dd->msix_entries) {
13228 ret = -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013229 goto fail;
13230 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013231 /* using MSI-X */
13232 dd->num_msix_entries = total;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013233 dd_dev_info(dd, "%u MSI-X interrupts allocated\n", total);
13234 }
13235
13236 /* mask all interrupts */
13237 set_intr_state(dd, 0);
13238 /* clear all pending interrupts */
13239 clear_all_interrupts(dd);
13240
13241 /* reset general handler mask, chip MSI-X mappings */
13242 reset_interrupts(dd);
13243
13244 if (single_interrupt)
13245 ret = request_intx_irq(dd);
13246 else
13247 ret = request_msix_irqs(dd);
13248 if (ret)
13249 goto fail;
13250
13251 return 0;
13252
13253fail:
13254 clean_up_interrupts(dd);
13255 return ret;
13256}
13257
13258/*
13259 * Set up context values in dd. Sets:
13260 *
13261 * num_rcv_contexts - number of contexts being used
13262 * n_krcv_queues - number of kernel contexts
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013263 * first_dyn_alloc_ctxt - first dynamically allocated context
13264 * in array of contexts
Mike Marciniszyn77241052015-07-30 15:17:43 -040013265 * freectxts - number of free user contexts
13266 * num_send_contexts - number of PIO send contexts being used
13267 */
13268static int set_up_context_variables(struct hfi1_devdata *dd)
13269{
Harish Chegondi429b6a72016-08-31 07:24:40 -070013270 unsigned long num_kernel_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013271 int total_contexts;
13272 int ret;
13273 unsigned ngroups;
Dean Luick8f000f72016-04-12 11:32:06 -070013274 int qos_rmt_count;
13275 int user_rmt_reduced;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013276
13277 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013278 * Kernel receive contexts:
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013279 * - Context 0 - control context (VL15/multicast/error)
Dean Luick33a9eb52016-04-12 10:50:22 -070013280 * - Context 1 - first kernel context
13281 * - Context 2 - second kernel context
13282 * ...
Mike Marciniszyn77241052015-07-30 15:17:43 -040013283 */
13284 if (n_krcvqs)
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013285 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013286 * n_krcvqs is the sum of module parameter kernel receive
13287 * contexts, krcvqs[]. It does not include the control
13288 * context, so add that.
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013289 */
Dean Luick33a9eb52016-04-12 10:50:22 -070013290 num_kernel_contexts = n_krcvqs + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013291 else
Harish Chegondi8784ac02016-07-25 13:38:50 -070013292 num_kernel_contexts = DEFAULT_KRCVQS + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013293 /*
13294 * Every kernel receive context needs an ACK send context.
13295 * one send context is allocated for each VL{0-7} and VL15
13296 */
13297 if (num_kernel_contexts > (dd->chip_send_contexts - num_vls - 1)) {
13298 dd_dev_err(dd,
Harish Chegondi429b6a72016-08-31 07:24:40 -070013299 "Reducing # kernel rcv contexts to: %d, from %lu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013300 (int)(dd->chip_send_contexts - num_vls - 1),
Harish Chegondi429b6a72016-08-31 07:24:40 -070013301 num_kernel_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013302 num_kernel_contexts = dd->chip_send_contexts - num_vls - 1;
13303 }
13304 /*
Jubin John0852d242016-04-12 11:30:08 -070013305 * User contexts:
13306 * - default to 1 user context per real (non-HT) CPU core if
13307 * num_user_contexts is negative
Mike Marciniszyn77241052015-07-30 15:17:43 -040013308 */
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -050013309 if (num_user_contexts < 0)
Jubin John0852d242016-04-12 11:30:08 -070013310 num_user_contexts =
Dennis Dalessandro41973442016-07-25 07:52:36 -070013311 cpumask_weight(&node_affinity.real_cpu_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013312
13313 total_contexts = num_kernel_contexts + num_user_contexts;
13314
13315 /*
13316 * Adjust the counts given a global max.
13317 */
13318 if (total_contexts > dd->chip_rcv_contexts) {
13319 dd_dev_err(dd,
13320 "Reducing # user receive contexts to: %d, from %d\n",
13321 (int)(dd->chip_rcv_contexts - num_kernel_contexts),
13322 (int)num_user_contexts);
13323 num_user_contexts = dd->chip_rcv_contexts - num_kernel_contexts;
13324 /* recalculate */
13325 total_contexts = num_kernel_contexts + num_user_contexts;
13326 }
13327
Dean Luick8f000f72016-04-12 11:32:06 -070013328 /* each user context requires an entry in the RMT */
13329 qos_rmt_count = qos_rmt_entries(dd, NULL, NULL);
13330 if (qos_rmt_count + num_user_contexts > NUM_MAP_ENTRIES) {
13331 user_rmt_reduced = NUM_MAP_ENTRIES - qos_rmt_count;
13332 dd_dev_err(dd,
13333 "RMT size is reducing the number of user receive contexts from %d to %d\n",
13334 (int)num_user_contexts,
13335 user_rmt_reduced);
13336 /* recalculate */
13337 num_user_contexts = user_rmt_reduced;
13338 total_contexts = num_kernel_contexts + num_user_contexts;
13339 }
13340
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013341 /* Accommodate VNIC contexts */
13342 if ((total_contexts + HFI1_NUM_VNIC_CTXT) <= dd->chip_rcv_contexts)
13343 total_contexts += HFI1_NUM_VNIC_CTXT;
13344
13345 /* the first N are kernel contexts, the rest are user/vnic contexts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013346 dd->num_rcv_contexts = total_contexts;
13347 dd->n_krcv_queues = num_kernel_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013348 dd->first_dyn_alloc_ctxt = num_kernel_contexts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080013349 dd->num_user_contexts = num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013350 dd->freectxts = num_user_contexts;
13351 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013352 "rcv contexts: chip %d, used %d (kernel %d, user %d)\n",
13353 (int)dd->chip_rcv_contexts,
13354 (int)dd->num_rcv_contexts,
13355 (int)dd->n_krcv_queues,
13356 (int)dd->num_rcv_contexts - dd->n_krcv_queues);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013357
13358 /*
13359 * Receive array allocation:
13360 * All RcvArray entries are divided into groups of 8. This
13361 * is required by the hardware and will speed up writes to
13362 * consecutive entries by using write-combining of the entire
13363 * cacheline.
13364 *
13365 * The number of groups are evenly divided among all contexts.
13366 * any left over groups will be given to the first N user
13367 * contexts.
13368 */
13369 dd->rcv_entries.group_size = RCV_INCREMENT;
13370 ngroups = dd->chip_rcv_array_count / dd->rcv_entries.group_size;
13371 dd->rcv_entries.ngroups = ngroups / dd->num_rcv_contexts;
13372 dd->rcv_entries.nctxt_extra = ngroups -
13373 (dd->num_rcv_contexts * dd->rcv_entries.ngroups);
13374 dd_dev_info(dd, "RcvArray groups %u, ctxts extra %u\n",
13375 dd->rcv_entries.ngroups,
13376 dd->rcv_entries.nctxt_extra);
13377 if (dd->rcv_entries.ngroups * dd->rcv_entries.group_size >
13378 MAX_EAGER_ENTRIES * 2) {
13379 dd->rcv_entries.ngroups = (MAX_EAGER_ENTRIES * 2) /
13380 dd->rcv_entries.group_size;
13381 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013382 "RcvArray group count too high, change to %u\n",
13383 dd->rcv_entries.ngroups);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013384 dd->rcv_entries.nctxt_extra = 0;
13385 }
13386 /*
13387 * PIO send contexts
13388 */
13389 ret = init_sc_pools_and_sizes(dd);
13390 if (ret >= 0) { /* success */
13391 dd->num_send_contexts = ret;
13392 dd_dev_info(
13393 dd,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013394 "send contexts: chip %d, used %d (kernel %d, ack %d, user %d, vl15 %d)\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013395 dd->chip_send_contexts,
13396 dd->num_send_contexts,
13397 dd->sc_sizes[SC_KERNEL].count,
13398 dd->sc_sizes[SC_ACK].count,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013399 dd->sc_sizes[SC_USER].count,
13400 dd->sc_sizes[SC_VL15].count);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013401 ret = 0; /* success */
13402 }
13403
13404 return ret;
13405}
13406
13407/*
13408 * Set the device/port partition key table. The MAD code
13409 * will ensure that, at least, the partial management
13410 * partition key is present in the table.
13411 */
13412static void set_partition_keys(struct hfi1_pportdata *ppd)
13413{
13414 struct hfi1_devdata *dd = ppd->dd;
13415 u64 reg = 0;
13416 int i;
13417
13418 dd_dev_info(dd, "Setting partition keys\n");
13419 for (i = 0; i < hfi1_get_npkeys(dd); i++) {
13420 reg |= (ppd->pkeys[i] &
13421 RCV_PARTITION_KEY_PARTITION_KEY_A_MASK) <<
13422 ((i % 4) *
13423 RCV_PARTITION_KEY_PARTITION_KEY_B_SHIFT);
13424 /* Each register holds 4 PKey values. */
13425 if ((i % 4) == 3) {
13426 write_csr(dd, RCV_PARTITION_KEY +
13427 ((i - 3) * 2), reg);
13428 reg = 0;
13429 }
13430 }
13431
13432 /* Always enable HW pkeys check when pkeys table is set */
13433 add_rcvctrl(dd, RCV_CTRL_RCV_PARTITION_KEY_ENABLE_SMASK);
13434}
13435
13436/*
13437 * These CSRs and memories are uninitialized on reset and must be
13438 * written before reading to set the ECC/parity bits.
13439 *
13440 * NOTE: All user context CSRs that are not mmaped write-only
13441 * (e.g. the TID flows) must be initialized even if the driver never
13442 * reads them.
13443 */
13444static void write_uninitialized_csrs_and_memories(struct hfi1_devdata *dd)
13445{
13446 int i, j;
13447
13448 /* CceIntMap */
13449 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013450 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013451
13452 /* SendCtxtCreditReturnAddr */
13453 for (i = 0; i < dd->chip_send_contexts; i++)
13454 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13455
13456 /* PIO Send buffers */
13457 /* SDMA Send buffers */
Jubin John4d114fd2016-02-14 20:21:43 -080013458 /*
13459 * These are not normally read, and (presently) have no method
13460 * to be read, so are not pre-initialized
13461 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013462
13463 /* RcvHdrAddr */
13464 /* RcvHdrTailAddr */
13465 /* RcvTidFlowTable */
13466 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13467 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13468 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13469 for (j = 0; j < RXE_NUM_TID_FLOWS; j++)
Jubin John8638b772016-02-14 20:19:24 -080013470 write_uctxt_csr(dd, i, RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013471 }
13472
13473 /* RcvArray */
13474 for (i = 0; i < dd->chip_rcv_array_count; i++)
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -070013475 hfi1_put_tid(dd, i, PT_INVALID_FLUSH, 0, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013476
13477 /* RcvQPMapTable */
13478 for (i = 0; i < 32; i++)
13479 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13480}
13481
13482/*
13483 * Use the ctrl_bits in CceCtrl to clear the status_bits in CceStatus.
13484 */
13485static void clear_cce_status(struct hfi1_devdata *dd, u64 status_bits,
13486 u64 ctrl_bits)
13487{
13488 unsigned long timeout;
13489 u64 reg;
13490
13491 /* is the condition present? */
13492 reg = read_csr(dd, CCE_STATUS);
13493 if ((reg & status_bits) == 0)
13494 return;
13495
13496 /* clear the condition */
13497 write_csr(dd, CCE_CTRL, ctrl_bits);
13498
13499 /* wait for the condition to clear */
13500 timeout = jiffies + msecs_to_jiffies(CCE_STATUS_TIMEOUT);
13501 while (1) {
13502 reg = read_csr(dd, CCE_STATUS);
13503 if ((reg & status_bits) == 0)
13504 return;
13505 if (time_after(jiffies, timeout)) {
13506 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013507 "Timeout waiting for CceStatus to clear bits 0x%llx, remaining 0x%llx\n",
13508 status_bits, reg & status_bits);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013509 return;
13510 }
13511 udelay(1);
13512 }
13513}
13514
13515/* set CCE CSRs to chip reset defaults */
13516static void reset_cce_csrs(struct hfi1_devdata *dd)
13517{
13518 int i;
13519
13520 /* CCE_REVISION read-only */
13521 /* CCE_REVISION2 read-only */
13522 /* CCE_CTRL - bits clear automatically */
13523 /* CCE_STATUS read-only, use CceCtrl to clear */
13524 clear_cce_status(dd, ALL_FROZE, CCE_CTRL_SPC_UNFREEZE_SMASK);
13525 clear_cce_status(dd, ALL_TXE_PAUSE, CCE_CTRL_TXE_RESUME_SMASK);
13526 clear_cce_status(dd, ALL_RXE_PAUSE, CCE_CTRL_RXE_RESUME_SMASK);
13527 for (i = 0; i < CCE_NUM_SCRATCH; i++)
13528 write_csr(dd, CCE_SCRATCH + (8 * i), 0);
13529 /* CCE_ERR_STATUS read-only */
13530 write_csr(dd, CCE_ERR_MASK, 0);
13531 write_csr(dd, CCE_ERR_CLEAR, ~0ull);
13532 /* CCE_ERR_FORCE leave alone */
13533 for (i = 0; i < CCE_NUM_32_BIT_COUNTERS; i++)
13534 write_csr(dd, CCE_COUNTER_ARRAY32 + (8 * i), 0);
13535 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_RESETCSR);
13536 /* CCE_PCIE_CTRL leave alone */
13537 for (i = 0; i < CCE_NUM_MSIX_VECTORS; i++) {
13538 write_csr(dd, CCE_MSIX_TABLE_LOWER + (8 * i), 0);
13539 write_csr(dd, CCE_MSIX_TABLE_UPPER + (8 * i),
Jubin John17fb4f22016-02-14 20:21:52 -080013540 CCE_MSIX_TABLE_UPPER_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013541 }
13542 for (i = 0; i < CCE_NUM_MSIX_PBAS; i++) {
13543 /* CCE_MSIX_PBA read-only */
13544 write_csr(dd, CCE_MSIX_INT_GRANTED, ~0ull);
13545 write_csr(dd, CCE_MSIX_VEC_CLR_WITHOUT_INT, ~0ull);
13546 }
13547 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
13548 write_csr(dd, CCE_INT_MAP, 0);
13549 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
13550 /* CCE_INT_STATUS read-only */
13551 write_csr(dd, CCE_INT_MASK + (8 * i), 0);
13552 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~0ull);
13553 /* CCE_INT_FORCE leave alone */
13554 /* CCE_INT_BLOCKED read-only */
13555 }
13556 for (i = 0; i < CCE_NUM_32_BIT_INT_COUNTERS; i++)
13557 write_csr(dd, CCE_INT_COUNTER_ARRAY32 + (8 * i), 0);
13558}
13559
Mike Marciniszyn77241052015-07-30 15:17:43 -040013560/* set MISC CSRs to chip reset defaults */
13561static void reset_misc_csrs(struct hfi1_devdata *dd)
13562{
13563 int i;
13564
13565 for (i = 0; i < 32; i++) {
13566 write_csr(dd, MISC_CFG_RSA_R2 + (8 * i), 0);
13567 write_csr(dd, MISC_CFG_RSA_SIGNATURE + (8 * i), 0);
13568 write_csr(dd, MISC_CFG_RSA_MODULUS + (8 * i), 0);
13569 }
Jubin John4d114fd2016-02-14 20:21:43 -080013570 /*
13571 * MISC_CFG_SHA_PRELOAD leave alone - always reads 0 and can
13572 * only be written 128-byte chunks
13573 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013574 /* init RSA engine to clear lingering errors */
13575 write_csr(dd, MISC_CFG_RSA_CMD, 1);
13576 write_csr(dd, MISC_CFG_RSA_MU, 0);
13577 write_csr(dd, MISC_CFG_FW_CTRL, 0);
13578 /* MISC_STS_8051_DIGEST read-only */
13579 /* MISC_STS_SBM_DIGEST read-only */
13580 /* MISC_STS_PCIE_DIGEST read-only */
13581 /* MISC_STS_FAB_DIGEST read-only */
13582 /* MISC_ERR_STATUS read-only */
13583 write_csr(dd, MISC_ERR_MASK, 0);
13584 write_csr(dd, MISC_ERR_CLEAR, ~0ull);
13585 /* MISC_ERR_FORCE leave alone */
13586}
13587
13588/* set TXE CSRs to chip reset defaults */
13589static void reset_txe_csrs(struct hfi1_devdata *dd)
13590{
13591 int i;
13592
13593 /*
13594 * TXE Kernel CSRs
13595 */
13596 write_csr(dd, SEND_CTRL, 0);
13597 __cm_reset(dd, 0); /* reset CM internal state */
13598 /* SEND_CONTEXTS read-only */
13599 /* SEND_DMA_ENGINES read-only */
13600 /* SEND_PIO_MEM_SIZE read-only */
13601 /* SEND_DMA_MEM_SIZE read-only */
13602 write_csr(dd, SEND_HIGH_PRIORITY_LIMIT, 0);
13603 pio_reset_all(dd); /* SEND_PIO_INIT_CTXT */
13604 /* SEND_PIO_ERR_STATUS read-only */
13605 write_csr(dd, SEND_PIO_ERR_MASK, 0);
13606 write_csr(dd, SEND_PIO_ERR_CLEAR, ~0ull);
13607 /* SEND_PIO_ERR_FORCE leave alone */
13608 /* SEND_DMA_ERR_STATUS read-only */
13609 write_csr(dd, SEND_DMA_ERR_MASK, 0);
13610 write_csr(dd, SEND_DMA_ERR_CLEAR, ~0ull);
13611 /* SEND_DMA_ERR_FORCE leave alone */
13612 /* SEND_EGRESS_ERR_STATUS read-only */
13613 write_csr(dd, SEND_EGRESS_ERR_MASK, 0);
13614 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~0ull);
13615 /* SEND_EGRESS_ERR_FORCE leave alone */
13616 write_csr(dd, SEND_BTH_QP, 0);
13617 write_csr(dd, SEND_STATIC_RATE_CONTROL, 0);
13618 write_csr(dd, SEND_SC2VLT0, 0);
13619 write_csr(dd, SEND_SC2VLT1, 0);
13620 write_csr(dd, SEND_SC2VLT2, 0);
13621 write_csr(dd, SEND_SC2VLT3, 0);
13622 write_csr(dd, SEND_LEN_CHECK0, 0);
13623 write_csr(dd, SEND_LEN_CHECK1, 0);
13624 /* SEND_ERR_STATUS read-only */
13625 write_csr(dd, SEND_ERR_MASK, 0);
13626 write_csr(dd, SEND_ERR_CLEAR, ~0ull);
13627 /* SEND_ERR_FORCE read-only */
13628 for (i = 0; i < VL_ARB_LOW_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013629 write_csr(dd, SEND_LOW_PRIORITY_LIST + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013630 for (i = 0; i < VL_ARB_HIGH_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013631 write_csr(dd, SEND_HIGH_PRIORITY_LIST + (8 * i), 0);
13632 for (i = 0; i < dd->chip_send_contexts / NUM_CONTEXTS_PER_SET; i++)
13633 write_csr(dd, SEND_CONTEXT_SET_CTRL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013634 for (i = 0; i < TXE_NUM_32_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013635 write_csr(dd, SEND_COUNTER_ARRAY32 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013636 for (i = 0; i < TXE_NUM_64_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013637 write_csr(dd, SEND_COUNTER_ARRAY64 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013638 write_csr(dd, SEND_CM_CTRL, SEND_CM_CTRL_RESETCSR);
Jubin John17fb4f22016-02-14 20:21:52 -080013639 write_csr(dd, SEND_CM_GLOBAL_CREDIT, SEND_CM_GLOBAL_CREDIT_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013640 /* SEND_CM_CREDIT_USED_STATUS read-only */
13641 write_csr(dd, SEND_CM_TIMER_CTRL, 0);
13642 write_csr(dd, SEND_CM_LOCAL_AU_TABLE0_TO3, 0);
13643 write_csr(dd, SEND_CM_LOCAL_AU_TABLE4_TO7, 0);
13644 write_csr(dd, SEND_CM_REMOTE_AU_TABLE0_TO3, 0);
13645 write_csr(dd, SEND_CM_REMOTE_AU_TABLE4_TO7, 0);
13646 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080013647 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013648 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
13649 /* SEND_CM_CREDIT_USED_VL read-only */
13650 /* SEND_CM_CREDIT_USED_VL15 read-only */
13651 /* SEND_EGRESS_CTXT_STATUS read-only */
13652 /* SEND_EGRESS_SEND_DMA_STATUS read-only */
13653 write_csr(dd, SEND_EGRESS_ERR_INFO, ~0ull);
13654 /* SEND_EGRESS_ERR_INFO read-only */
13655 /* SEND_EGRESS_ERR_SOURCE read-only */
13656
13657 /*
13658 * TXE Per-Context CSRs
13659 */
13660 for (i = 0; i < dd->chip_send_contexts; i++) {
13661 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13662 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_CTRL, 0);
13663 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13664 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_FORCE, 0);
13665 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, 0);
13666 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~0ull);
13667 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_ENABLE, 0);
13668 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_VL, 0);
13669 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_JOB_KEY, 0);
13670 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_PARTITION_KEY, 0);
13671 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, 0);
13672 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_OPCODE, 0);
13673 }
13674
13675 /*
13676 * TXE Per-SDMA CSRs
13677 */
13678 for (i = 0; i < dd->chip_sdma_engines; i++) {
13679 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13680 /* SEND_DMA_STATUS read-only */
13681 write_kctxt_csr(dd, i, SEND_DMA_BASE_ADDR, 0);
13682 write_kctxt_csr(dd, i, SEND_DMA_LEN_GEN, 0);
13683 write_kctxt_csr(dd, i, SEND_DMA_TAIL, 0);
13684 /* SEND_DMA_HEAD read-only */
13685 write_kctxt_csr(dd, i, SEND_DMA_HEAD_ADDR, 0);
13686 write_kctxt_csr(dd, i, SEND_DMA_PRIORITY_THLD, 0);
13687 /* SEND_DMA_IDLE_CNT read-only */
13688 write_kctxt_csr(dd, i, SEND_DMA_RELOAD_CNT, 0);
13689 write_kctxt_csr(dd, i, SEND_DMA_DESC_CNT, 0);
13690 /* SEND_DMA_DESC_FETCHED_CNT read-only */
13691 /* SEND_DMA_ENG_ERR_STATUS read-only */
13692 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, 0);
13693 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~0ull);
13694 /* SEND_DMA_ENG_ERR_FORCE leave alone */
13695 write_kctxt_csr(dd, i, SEND_DMA_CHECK_ENABLE, 0);
13696 write_kctxt_csr(dd, i, SEND_DMA_CHECK_VL, 0);
13697 write_kctxt_csr(dd, i, SEND_DMA_CHECK_JOB_KEY, 0);
13698 write_kctxt_csr(dd, i, SEND_DMA_CHECK_PARTITION_KEY, 0);
13699 write_kctxt_csr(dd, i, SEND_DMA_CHECK_SLID, 0);
13700 write_kctxt_csr(dd, i, SEND_DMA_CHECK_OPCODE, 0);
13701 write_kctxt_csr(dd, i, SEND_DMA_MEMORY, 0);
13702 }
13703}
13704
13705/*
13706 * Expect on entry:
13707 * o Packet ingress is disabled, i.e. RcvCtrl.RcvPortEnable == 0
13708 */
13709static void init_rbufs(struct hfi1_devdata *dd)
13710{
13711 u64 reg;
13712 int count;
13713
13714 /*
13715 * Wait for DMA to stop: RxRbufPktPending and RxPktInProgress are
13716 * clear.
13717 */
13718 count = 0;
13719 while (1) {
13720 reg = read_csr(dd, RCV_STATUS);
13721 if ((reg & (RCV_STATUS_RX_RBUF_PKT_PENDING_SMASK
13722 | RCV_STATUS_RX_PKT_IN_PROGRESS_SMASK)) == 0)
13723 break;
13724 /*
13725 * Give up after 1ms - maximum wait time.
13726 *
Harish Chegondie8a70af2016-09-25 07:42:01 -070013727 * RBuf size is 136KiB. Slowest possible is PCIe Gen1 x1 at
Mike Marciniszyn77241052015-07-30 15:17:43 -040013728 * 250MB/s bandwidth. Lower rate to 66% for overhead to get:
Harish Chegondie8a70af2016-09-25 07:42:01 -070013729 * 136 KB / (66% * 250MB/s) = 844us
Mike Marciniszyn77241052015-07-30 15:17:43 -040013730 */
13731 if (count++ > 500) {
13732 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013733 "%s: in-progress DMA not clearing: RcvStatus 0x%llx, continuing\n",
13734 __func__, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013735 break;
13736 }
13737 udelay(2); /* do not busy-wait the CSR */
13738 }
13739
13740 /* start the init - expect RcvCtrl to be 0 */
13741 write_csr(dd, RCV_CTRL, RCV_CTRL_RX_RBUF_INIT_SMASK);
13742
13743 /*
13744 * Read to force the write of Rcvtrl.RxRbufInit. There is a brief
13745 * period after the write before RcvStatus.RxRbufInitDone is valid.
13746 * The delay in the first run through the loop below is sufficient and
13747 * required before the first read of RcvStatus.RxRbufInintDone.
13748 */
13749 read_csr(dd, RCV_CTRL);
13750
13751 /* wait for the init to finish */
13752 count = 0;
13753 while (1) {
13754 /* delay is required first time through - see above */
13755 udelay(2); /* do not busy-wait the CSR */
13756 reg = read_csr(dd, RCV_STATUS);
13757 if (reg & (RCV_STATUS_RX_RBUF_INIT_DONE_SMASK))
13758 break;
13759
13760 /* give up after 100us - slowest possible at 33MHz is 73us */
13761 if (count++ > 50) {
13762 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013763 "%s: RcvStatus.RxRbufInit not set, continuing\n",
13764 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013765 break;
13766 }
13767 }
13768}
13769
13770/* set RXE CSRs to chip reset defaults */
13771static void reset_rxe_csrs(struct hfi1_devdata *dd)
13772{
13773 int i, j;
13774
13775 /*
13776 * RXE Kernel CSRs
13777 */
13778 write_csr(dd, RCV_CTRL, 0);
13779 init_rbufs(dd);
13780 /* RCV_STATUS read-only */
13781 /* RCV_CONTEXTS read-only */
13782 /* RCV_ARRAY_CNT read-only */
13783 /* RCV_BUF_SIZE read-only */
13784 write_csr(dd, RCV_BTH_QP, 0);
13785 write_csr(dd, RCV_MULTICAST, 0);
13786 write_csr(dd, RCV_BYPASS, 0);
13787 write_csr(dd, RCV_VL15, 0);
13788 /* this is a clear-down */
13789 write_csr(dd, RCV_ERR_INFO,
Jubin John17fb4f22016-02-14 20:21:52 -080013790 RCV_ERR_INFO_RCV_EXCESS_BUFFER_OVERRUN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013791 /* RCV_ERR_STATUS read-only */
13792 write_csr(dd, RCV_ERR_MASK, 0);
13793 write_csr(dd, RCV_ERR_CLEAR, ~0ull);
13794 /* RCV_ERR_FORCE leave alone */
13795 for (i = 0; i < 32; i++)
13796 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13797 for (i = 0; i < 4; i++)
13798 write_csr(dd, RCV_PARTITION_KEY + (8 * i), 0);
13799 for (i = 0; i < RXE_NUM_32_BIT_COUNTERS; i++)
13800 write_csr(dd, RCV_COUNTER_ARRAY32 + (8 * i), 0);
13801 for (i = 0; i < RXE_NUM_64_BIT_COUNTERS; i++)
13802 write_csr(dd, RCV_COUNTER_ARRAY64 + (8 * i), 0);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013803 for (i = 0; i < RXE_NUM_RSM_INSTANCES; i++)
13804 clear_rsm_rule(dd, i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013805 for (i = 0; i < 32; i++)
13806 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), 0);
13807
13808 /*
13809 * RXE Kernel and User Per-Context CSRs
13810 */
13811 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13812 /* kernel */
13813 write_kctxt_csr(dd, i, RCV_CTXT_CTRL, 0);
13814 /* RCV_CTXT_STATUS read-only */
13815 write_kctxt_csr(dd, i, RCV_EGR_CTRL, 0);
13816 write_kctxt_csr(dd, i, RCV_TID_CTRL, 0);
13817 write_kctxt_csr(dd, i, RCV_KEY_CTRL, 0);
13818 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13819 write_kctxt_csr(dd, i, RCV_HDR_CNT, 0);
13820 write_kctxt_csr(dd, i, RCV_HDR_ENT_SIZE, 0);
13821 write_kctxt_csr(dd, i, RCV_HDR_SIZE, 0);
13822 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13823 write_kctxt_csr(dd, i, RCV_AVAIL_TIME_OUT, 0);
13824 write_kctxt_csr(dd, i, RCV_HDR_OVFL_CNT, 0);
13825
13826 /* user */
13827 /* RCV_HDR_TAIL read-only */
13828 write_uctxt_csr(dd, i, RCV_HDR_HEAD, 0);
13829 /* RCV_EGR_INDEX_TAIL read-only */
13830 write_uctxt_csr(dd, i, RCV_EGR_INDEX_HEAD, 0);
13831 /* RCV_EGR_OFFSET_TAIL read-only */
13832 for (j = 0; j < RXE_NUM_TID_FLOWS; j++) {
Jubin John17fb4f22016-02-14 20:21:52 -080013833 write_uctxt_csr(dd, i,
13834 RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013835 }
13836 }
13837}
13838
13839/*
13840 * Set sc2vl tables.
13841 *
13842 * They power on to zeros, so to avoid send context errors
13843 * they need to be set:
13844 *
13845 * SC 0-7 -> VL 0-7 (respectively)
13846 * SC 15 -> VL 15
13847 * otherwise
13848 * -> VL 0
13849 */
13850static void init_sc2vl_tables(struct hfi1_devdata *dd)
13851{
13852 int i;
13853 /* init per architecture spec, constrained by hardware capability */
13854
13855 /* HFI maps sent packets */
13856 write_csr(dd, SEND_SC2VLT0, SC2VL_VAL(
13857 0,
13858 0, 0, 1, 1,
13859 2, 2, 3, 3,
13860 4, 4, 5, 5,
13861 6, 6, 7, 7));
13862 write_csr(dd, SEND_SC2VLT1, SC2VL_VAL(
13863 1,
13864 8, 0, 9, 0,
13865 10, 0, 11, 0,
13866 12, 0, 13, 0,
13867 14, 0, 15, 15));
13868 write_csr(dd, SEND_SC2VLT2, SC2VL_VAL(
13869 2,
13870 16, 0, 17, 0,
13871 18, 0, 19, 0,
13872 20, 0, 21, 0,
13873 22, 0, 23, 0));
13874 write_csr(dd, SEND_SC2VLT3, SC2VL_VAL(
13875 3,
13876 24, 0, 25, 0,
13877 26, 0, 27, 0,
13878 28, 0, 29, 0,
13879 30, 0, 31, 0));
13880
13881 /* DC maps received packets */
13882 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0, DC_SC_VL_VAL(
13883 15_0,
13884 0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7,
13885 8, 0, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 15, 15));
13886 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16, DC_SC_VL_VAL(
13887 31_16,
13888 16, 0, 17, 0, 18, 0, 19, 0, 20, 0, 21, 0, 22, 0, 23, 0,
13889 24, 0, 25, 0, 26, 0, 27, 0, 28, 0, 29, 0, 30, 0, 31, 0));
13890
13891 /* initialize the cached sc2vl values consistently with h/w */
13892 for (i = 0; i < 32; i++) {
13893 if (i < 8 || i == 15)
13894 *((u8 *)(dd->sc2vl) + i) = (u8)i;
13895 else
13896 *((u8 *)(dd->sc2vl) + i) = 0;
13897 }
13898}
13899
13900/*
13901 * Read chip sizes and then reset parts to sane, disabled, values. We cannot
13902 * depend on the chip going through a power-on reset - a driver may be loaded
13903 * and unloaded many times.
13904 *
13905 * Do not write any CSR values to the chip in this routine - there may be
13906 * a reset following the (possible) FLR in this routine.
13907 *
13908 */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070013909static int init_chip(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040013910{
13911 int i;
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070013912 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013913
13914 /*
13915 * Put the HFI CSRs in a known state.
13916 * Combine this with a DC reset.
13917 *
13918 * Stop the device from doing anything while we do a
13919 * reset. We know there are no other active users of
13920 * the device since we are now in charge. Turn off
13921 * off all outbound and inbound traffic and make sure
13922 * the device does not generate any interrupts.
13923 */
13924
13925 /* disable send contexts and SDMA engines */
13926 write_csr(dd, SEND_CTRL, 0);
13927 for (i = 0; i < dd->chip_send_contexts; i++)
13928 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13929 for (i = 0; i < dd->chip_sdma_engines; i++)
13930 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13931 /* disable port (turn off RXE inbound traffic) and contexts */
13932 write_csr(dd, RCV_CTRL, 0);
13933 for (i = 0; i < dd->chip_rcv_contexts; i++)
13934 write_csr(dd, RCV_CTXT_CTRL, 0);
13935 /* mask all interrupt sources */
13936 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013937 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013938
13939 /*
13940 * DC Reset: do a full DC reset before the register clear.
13941 * A recommended length of time to hold is one CSR read,
13942 * so reread the CceDcCtrl. Then, hold the DC in reset
13943 * across the clear.
13944 */
13945 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_DC_RESET_SMASK);
Jubin John50e5dcb2016-02-14 20:19:41 -080013946 (void)read_csr(dd, CCE_DC_CTRL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013947
13948 if (use_flr) {
13949 /*
13950 * A FLR will reset the SPC core and part of the PCIe.
13951 * The parts that need to be restored have already been
13952 * saved.
13953 */
13954 dd_dev_info(dd, "Resetting CSRs with FLR\n");
13955
13956 /* do the FLR, the DC reset will remain */
Christoph Hellwig21c433a2017-04-25 14:36:19 -050013957 pcie_flr(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013958
13959 /* restore command and BARs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070013960 ret = restore_pci_variables(dd);
13961 if (ret) {
13962 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
13963 __func__);
13964 return ret;
13965 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013966
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050013967 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013968 dd_dev_info(dd, "Resetting CSRs with FLR\n");
Christoph Hellwig21c433a2017-04-25 14:36:19 -050013969 pcie_flr(dd->pcidev);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070013970 ret = restore_pci_variables(dd);
13971 if (ret) {
13972 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
13973 __func__);
13974 return ret;
13975 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013976 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013977 } else {
13978 dd_dev_info(dd, "Resetting CSRs with writes\n");
13979 reset_cce_csrs(dd);
13980 reset_txe_csrs(dd);
13981 reset_rxe_csrs(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013982 reset_misc_csrs(dd);
13983 }
13984 /* clear the DC reset */
13985 write_csr(dd, CCE_DC_CTRL, 0);
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040013986
Mike Marciniszyn77241052015-07-30 15:17:43 -040013987 /* Set the LED off */
Sebastian Sanchez773d04512016-02-09 14:29:40 -080013988 setextled(dd, 0);
13989
Mike Marciniszyn77241052015-07-30 15:17:43 -040013990 /*
13991 * Clear the QSFP reset.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013992 * An FLR enforces a 0 on all out pins. The driver does not touch
Mike Marciniszyn77241052015-07-30 15:17:43 -040013993 * ASIC_QSFPn_OUT otherwise. This leaves RESET_N low and
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013994 * anything plugged constantly in reset, if it pays attention
Mike Marciniszyn77241052015-07-30 15:17:43 -040013995 * to RESET_N.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050013996 * Prime examples of this are optical cables. Set all pins high.
Mike Marciniszyn77241052015-07-30 15:17:43 -040013997 * I2CCLK and I2CDAT will change per direction, and INT_N and
13998 * MODPRS_N are input only and their value is ignored.
13999 */
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014000 write_csr(dd, ASIC_QSFP1_OUT, 0x1f);
14001 write_csr(dd, ASIC_QSFP2_OUT, 0x1f);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014002 init_chip_resources(dd);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014003 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014004}
14005
14006static void init_early_variables(struct hfi1_devdata *dd)
14007{
14008 int i;
14009
14010 /* assign link credit variables */
14011 dd->vau = CM_VAU;
14012 dd->link_credits = CM_GLOBAL_CREDITS;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014013 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040014014 dd->link_credits--;
14015 dd->vcu = cu_to_vcu(hfi1_cu);
14016 /* enough room for 8 MAD packets plus header - 17K */
14017 dd->vl15_init = (8 * (2048 + 128)) / vau_to_au(dd->vau);
14018 if (dd->vl15_init > dd->link_credits)
14019 dd->vl15_init = dd->link_credits;
14020
14021 write_uninitialized_csrs_and_memories(dd);
14022
14023 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
14024 for (i = 0; i < dd->num_pports; i++) {
14025 struct hfi1_pportdata *ppd = &dd->pport[i];
14026
14027 set_partition_keys(ppd);
14028 }
14029 init_sc2vl_tables(dd);
14030}
14031
14032static void init_kdeth_qp(struct hfi1_devdata *dd)
14033{
14034 /* user changed the KDETH_QP */
14035 if (kdeth_qp != 0 && kdeth_qp >= 0xff) {
14036 /* out of range or illegal value */
14037 dd_dev_err(dd, "Invalid KDETH queue pair prefix, ignoring");
14038 kdeth_qp = 0;
14039 }
14040 if (kdeth_qp == 0) /* not set, or failed range check */
14041 kdeth_qp = DEFAULT_KDETH_QP;
14042
14043 write_csr(dd, SEND_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014044 (kdeth_qp & SEND_BTH_QP_KDETH_QP_MASK) <<
14045 SEND_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014046
14047 write_csr(dd, RCV_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014048 (kdeth_qp & RCV_BTH_QP_KDETH_QP_MASK) <<
14049 RCV_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014050}
14051
14052/**
14053 * init_qpmap_table
14054 * @dd - device data
14055 * @first_ctxt - first context
14056 * @last_ctxt - first context
14057 *
14058 * This return sets the qpn mapping table that
14059 * is indexed by qpn[8:1].
14060 *
14061 * The routine will round robin the 256 settings
14062 * from first_ctxt to last_ctxt.
14063 *
14064 * The first/last looks ahead to having specialized
14065 * receive contexts for mgmt and bypass. Normal
14066 * verbs traffic will assumed to be on a range
14067 * of receive contexts.
14068 */
14069static void init_qpmap_table(struct hfi1_devdata *dd,
14070 u32 first_ctxt,
14071 u32 last_ctxt)
14072{
14073 u64 reg = 0;
14074 u64 regno = RCV_QP_MAP_TABLE;
14075 int i;
14076 u64 ctxt = first_ctxt;
14077
Dean Luick60d585ad2016-04-12 10:50:35 -070014078 for (i = 0; i < 256; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014079 reg |= ctxt << (8 * (i % 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014080 ctxt++;
14081 if (ctxt > last_ctxt)
14082 ctxt = first_ctxt;
Dean Luick60d585ad2016-04-12 10:50:35 -070014083 if (i % 8 == 7) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014084 write_csr(dd, regno, reg);
14085 reg = 0;
14086 regno += 8;
14087 }
14088 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014089
14090 add_rcvctrl(dd, RCV_CTRL_RCV_QP_MAP_ENABLE_SMASK
14091 | RCV_CTRL_RCV_BYPASS_ENABLE_SMASK);
14092}
14093
Dean Luick372cc85a2016-04-12 11:30:51 -070014094struct rsm_map_table {
14095 u64 map[NUM_MAP_REGS];
14096 unsigned int used;
14097};
14098
Dean Luickb12349a2016-04-12 11:31:33 -070014099struct rsm_rule_data {
14100 u8 offset;
14101 u8 pkt_type;
14102 u32 field1_off;
14103 u32 field2_off;
14104 u32 index1_off;
14105 u32 index1_width;
14106 u32 index2_off;
14107 u32 index2_width;
14108 u32 mask1;
14109 u32 value1;
14110 u32 mask2;
14111 u32 value2;
14112};
14113
Dean Luick372cc85a2016-04-12 11:30:51 -070014114/*
14115 * Return an initialized RMT map table for users to fill in. OK if it
14116 * returns NULL, indicating no table.
14117 */
14118static struct rsm_map_table *alloc_rsm_map_table(struct hfi1_devdata *dd)
14119{
14120 struct rsm_map_table *rmt;
14121 u8 rxcontext = is_ax(dd) ? 0 : 0xff; /* 0 is default if a0 ver. */
14122
14123 rmt = kmalloc(sizeof(*rmt), GFP_KERNEL);
14124 if (rmt) {
14125 memset(rmt->map, rxcontext, sizeof(rmt->map));
14126 rmt->used = 0;
14127 }
14128
14129 return rmt;
14130}
14131
14132/*
14133 * Write the final RMT map table to the chip and free the table. OK if
14134 * table is NULL.
14135 */
14136static void complete_rsm_map_table(struct hfi1_devdata *dd,
14137 struct rsm_map_table *rmt)
14138{
14139 int i;
14140
14141 if (rmt) {
14142 /* write table to chip */
14143 for (i = 0; i < NUM_MAP_REGS; i++)
14144 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), rmt->map[i]);
14145
14146 /* enable RSM */
14147 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14148 }
14149}
14150
Dean Luickb12349a2016-04-12 11:31:33 -070014151/*
14152 * Add a receive side mapping rule.
14153 */
14154static void add_rsm_rule(struct hfi1_devdata *dd, u8 rule_index,
14155 struct rsm_rule_data *rrd)
14156{
14157 write_csr(dd, RCV_RSM_CFG + (8 * rule_index),
14158 (u64)rrd->offset << RCV_RSM_CFG_OFFSET_SHIFT |
14159 1ull << rule_index | /* enable bit */
14160 (u64)rrd->pkt_type << RCV_RSM_CFG_PACKET_TYPE_SHIFT);
14161 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index),
14162 (u64)rrd->field1_off << RCV_RSM_SELECT_FIELD1_OFFSET_SHIFT |
14163 (u64)rrd->field2_off << RCV_RSM_SELECT_FIELD2_OFFSET_SHIFT |
14164 (u64)rrd->index1_off << RCV_RSM_SELECT_INDEX1_OFFSET_SHIFT |
14165 (u64)rrd->index1_width << RCV_RSM_SELECT_INDEX1_WIDTH_SHIFT |
14166 (u64)rrd->index2_off << RCV_RSM_SELECT_INDEX2_OFFSET_SHIFT |
14167 (u64)rrd->index2_width << RCV_RSM_SELECT_INDEX2_WIDTH_SHIFT);
14168 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index),
14169 (u64)rrd->mask1 << RCV_RSM_MATCH_MASK1_SHIFT |
14170 (u64)rrd->value1 << RCV_RSM_MATCH_VALUE1_SHIFT |
14171 (u64)rrd->mask2 << RCV_RSM_MATCH_MASK2_SHIFT |
14172 (u64)rrd->value2 << RCV_RSM_MATCH_VALUE2_SHIFT);
14173}
14174
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014175/*
14176 * Clear a receive side mapping rule.
14177 */
14178static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index)
14179{
14180 write_csr(dd, RCV_RSM_CFG + (8 * rule_index), 0);
14181 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index), 0);
14182 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index), 0);
14183}
14184
Dean Luick4a818be2016-04-12 11:31:11 -070014185/* return the number of RSM map table entries that will be used for QOS */
14186static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
14187 unsigned int *np)
14188{
14189 int i;
14190 unsigned int m, n;
14191 u8 max_by_vl = 0;
14192
14193 /* is QOS active at all? */
14194 if (dd->n_krcv_queues <= MIN_KERNEL_KCTXTS ||
14195 num_vls == 1 ||
14196 krcvqsset <= 1)
14197 goto no_qos;
14198
14199 /* determine bits for qpn */
14200 for (i = 0; i < min_t(unsigned int, num_vls, krcvqsset); i++)
14201 if (krcvqs[i] > max_by_vl)
14202 max_by_vl = krcvqs[i];
14203 if (max_by_vl > 32)
14204 goto no_qos;
14205 m = ilog2(__roundup_pow_of_two(max_by_vl));
14206
14207 /* determine bits for vl */
14208 n = ilog2(__roundup_pow_of_two(num_vls));
14209
14210 /* reject if too much is used */
14211 if ((m + n) > 7)
14212 goto no_qos;
14213
14214 if (mp)
14215 *mp = m;
14216 if (np)
14217 *np = n;
14218
14219 return 1 << (m + n);
14220
14221no_qos:
14222 if (mp)
14223 *mp = 0;
14224 if (np)
14225 *np = 0;
14226 return 0;
14227}
14228
Mike Marciniszyn77241052015-07-30 15:17:43 -040014229/**
14230 * init_qos - init RX qos
14231 * @dd - device data
Dean Luick372cc85a2016-04-12 11:30:51 -070014232 * @rmt - RSM map table
Mike Marciniszyn77241052015-07-30 15:17:43 -040014233 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014234 * This routine initializes Rule 0 and the RSM map table to implement
14235 * quality of service (qos).
Mike Marciniszyn77241052015-07-30 15:17:43 -040014236 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014237 * If all of the limit tests succeed, qos is applied based on the array
14238 * interpretation of krcvqs where entry 0 is VL0.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014239 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014240 * The number of vl bits (n) and the number of qpn bits (m) are computed to
14241 * feed both the RSM map table and the single rule.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014242 */
Dean Luick372cc85a2016-04-12 11:30:51 -070014243static void init_qos(struct hfi1_devdata *dd, struct rsm_map_table *rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014244{
Dean Luickb12349a2016-04-12 11:31:33 -070014245 struct rsm_rule_data rrd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014246 unsigned qpns_per_vl, ctxt, i, qpn, n = 1, m;
Dean Luick372cc85a2016-04-12 11:30:51 -070014247 unsigned int rmt_entries;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014248 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014249
Dean Luick4a818be2016-04-12 11:31:11 -070014250 if (!rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014251 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014252 rmt_entries = qos_rmt_entries(dd, &m, &n);
14253 if (rmt_entries == 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014254 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014255 qpns_per_vl = 1 << m;
14256
Dean Luick372cc85a2016-04-12 11:30:51 -070014257 /* enough room in the map table? */
14258 rmt_entries = 1 << (m + n);
14259 if (rmt->used + rmt_entries >= NUM_MAP_ENTRIES)
Easwar Hariharan859bcad2015-12-10 11:13:38 -050014260 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014261
Dean Luick372cc85a2016-04-12 11:30:51 -070014262 /* add qos entries to the the RSM map table */
Dean Luick33a9eb52016-04-12 10:50:22 -070014263 for (i = 0, ctxt = FIRST_KERNEL_KCTXT; i < num_vls; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014264 unsigned tctxt;
14265
14266 for (qpn = 0, tctxt = ctxt;
14267 krcvqs[i] && qpn < qpns_per_vl; qpn++) {
14268 unsigned idx, regoff, regidx;
14269
Dean Luick372cc85a2016-04-12 11:30:51 -070014270 /* generate the index the hardware will produce */
14271 idx = rmt->used + ((qpn << n) ^ i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014272 regoff = (idx % 8) * 8;
14273 regidx = idx / 8;
Dean Luick372cc85a2016-04-12 11:30:51 -070014274 /* replace default with context number */
14275 reg = rmt->map[regidx];
Mike Marciniszyn77241052015-07-30 15:17:43 -040014276 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK
14277 << regoff);
14278 reg |= (u64)(tctxt++) << regoff;
Dean Luick372cc85a2016-04-12 11:30:51 -070014279 rmt->map[regidx] = reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014280 if (tctxt == ctxt + krcvqs[i])
14281 tctxt = ctxt;
14282 }
14283 ctxt += krcvqs[i];
14284 }
Dean Luickb12349a2016-04-12 11:31:33 -070014285
14286 rrd.offset = rmt->used;
14287 rrd.pkt_type = 2;
14288 rrd.field1_off = LRH_BTH_MATCH_OFFSET;
14289 rrd.field2_off = LRH_SC_MATCH_OFFSET;
14290 rrd.index1_off = LRH_SC_SELECT_OFFSET;
14291 rrd.index1_width = n;
14292 rrd.index2_off = QPN_SELECT_OFFSET;
14293 rrd.index2_width = m + n;
14294 rrd.mask1 = LRH_BTH_MASK;
14295 rrd.value1 = LRH_BTH_VALUE;
14296 rrd.mask2 = LRH_SC_MASK;
14297 rrd.value2 = LRH_SC_VALUE;
14298
14299 /* add rule 0 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014300 add_rsm_rule(dd, RSM_INS_VERBS, &rrd);
Dean Luickb12349a2016-04-12 11:31:33 -070014301
Dean Luick372cc85a2016-04-12 11:30:51 -070014302 /* mark RSM map entries as used */
14303 rmt->used += rmt_entries;
Dean Luick33a9eb52016-04-12 10:50:22 -070014304 /* map everything else to the mcast/err/vl15 context */
14305 init_qpmap_table(dd, HFI1_CTRL_CTXT, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014306 dd->qos_shift = n + 1;
14307 return;
14308bail:
14309 dd->qos_shift = 1;
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050014310 init_qpmap_table(dd, FIRST_KERNEL_KCTXT, dd->n_krcv_queues - 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014311}
14312
Dean Luick8f000f72016-04-12 11:32:06 -070014313static void init_user_fecn_handling(struct hfi1_devdata *dd,
14314 struct rsm_map_table *rmt)
14315{
14316 struct rsm_rule_data rrd;
14317 u64 reg;
14318 int i, idx, regoff, regidx;
14319 u8 offset;
14320
14321 /* there needs to be enough room in the map table */
14322 if (rmt->used + dd->num_user_contexts >= NUM_MAP_ENTRIES) {
14323 dd_dev_err(dd, "User FECN handling disabled - too many user contexts allocated\n");
14324 return;
14325 }
14326
14327 /*
14328 * RSM will extract the destination context as an index into the
14329 * map table. The destination contexts are a sequential block
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014330 * in the range first_dyn_alloc_ctxt...num_rcv_contexts-1 (inclusive).
Dean Luick8f000f72016-04-12 11:32:06 -070014331 * Map entries are accessed as offset + extracted value. Adjust
14332 * the added offset so this sequence can be placed anywhere in
14333 * the table - as long as the entries themselves do not wrap.
14334 * There are only enough bits in offset for the table size, so
14335 * start with that to allow for a "negative" offset.
14336 */
14337 offset = (u8)(NUM_MAP_ENTRIES + (int)rmt->used -
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014338 (int)dd->first_dyn_alloc_ctxt);
Dean Luick8f000f72016-04-12 11:32:06 -070014339
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014340 for (i = dd->first_dyn_alloc_ctxt, idx = rmt->used;
Dean Luick8f000f72016-04-12 11:32:06 -070014341 i < dd->num_rcv_contexts; i++, idx++) {
14342 /* replace with identity mapping */
14343 regoff = (idx % 8) * 8;
14344 regidx = idx / 8;
14345 reg = rmt->map[regidx];
14346 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK << regoff);
14347 reg |= (u64)i << regoff;
14348 rmt->map[regidx] = reg;
14349 }
14350
14351 /*
14352 * For RSM intercept of Expected FECN packets:
14353 * o packet type 0 - expected
14354 * o match on F (bit 95), using select/match 1, and
14355 * o match on SH (bit 133), using select/match 2.
14356 *
14357 * Use index 1 to extract the 8-bit receive context from DestQP
14358 * (start at bit 64). Use that as the RSM map table index.
14359 */
14360 rrd.offset = offset;
14361 rrd.pkt_type = 0;
14362 rrd.field1_off = 95;
14363 rrd.field2_off = 133;
14364 rrd.index1_off = 64;
14365 rrd.index1_width = 8;
14366 rrd.index2_off = 0;
14367 rrd.index2_width = 0;
14368 rrd.mask1 = 1;
14369 rrd.value1 = 1;
14370 rrd.mask2 = 1;
14371 rrd.value2 = 1;
14372
14373 /* add rule 1 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014374 add_rsm_rule(dd, RSM_INS_FECN, &rrd);
Dean Luick8f000f72016-04-12 11:32:06 -070014375
14376 rmt->used += dd->num_user_contexts;
14377}
14378
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014379/* Initialize RSM for VNIC */
14380void hfi1_init_vnic_rsm(struct hfi1_devdata *dd)
14381{
14382 u8 i, j;
14383 u8 ctx_id = 0;
14384 u64 reg;
14385 u32 regoff;
14386 struct rsm_rule_data rrd;
14387
14388 if (hfi1_vnic_is_rsm_full(dd, NUM_VNIC_MAP_ENTRIES)) {
14389 dd_dev_err(dd, "Vnic RSM disabled, rmt entries used = %d\n",
14390 dd->vnic.rmt_start);
14391 return;
14392 }
14393
14394 dev_dbg(&(dd)->pcidev->dev, "Vnic rsm start = %d, end %d\n",
14395 dd->vnic.rmt_start,
14396 dd->vnic.rmt_start + NUM_VNIC_MAP_ENTRIES);
14397
14398 /* Update RSM mapping table, 32 regs, 256 entries - 1 ctx per byte */
14399 regoff = RCV_RSM_MAP_TABLE + (dd->vnic.rmt_start / 8) * 8;
14400 reg = read_csr(dd, regoff);
14401 for (i = 0; i < NUM_VNIC_MAP_ENTRIES; i++) {
14402 /* Update map register with vnic context */
14403 j = (dd->vnic.rmt_start + i) % 8;
14404 reg &= ~(0xffllu << (j * 8));
14405 reg |= (u64)dd->vnic.ctxt[ctx_id++]->ctxt << (j * 8);
14406 /* Wrap up vnic ctx index */
14407 ctx_id %= dd->vnic.num_ctxt;
14408 /* Write back map register */
14409 if (j == 7 || ((i + 1) == NUM_VNIC_MAP_ENTRIES)) {
14410 dev_dbg(&(dd)->pcidev->dev,
14411 "Vnic rsm map reg[%d] =0x%llx\n",
14412 regoff - RCV_RSM_MAP_TABLE, reg);
14413
14414 write_csr(dd, regoff, reg);
14415 regoff += 8;
14416 if (i < (NUM_VNIC_MAP_ENTRIES - 1))
14417 reg = read_csr(dd, regoff);
14418 }
14419 }
14420
14421 /* Add rule for vnic */
14422 rrd.offset = dd->vnic.rmt_start;
14423 rrd.pkt_type = 4;
14424 /* Match 16B packets */
14425 rrd.field1_off = L2_TYPE_MATCH_OFFSET;
14426 rrd.mask1 = L2_TYPE_MASK;
14427 rrd.value1 = L2_16B_VALUE;
14428 /* Match ETH L4 packets */
14429 rrd.field2_off = L4_TYPE_MATCH_OFFSET;
14430 rrd.mask2 = L4_16B_TYPE_MASK;
14431 rrd.value2 = L4_16B_ETH_VALUE;
14432 /* Calc context from veswid and entropy */
14433 rrd.index1_off = L4_16B_HDR_VESWID_OFFSET;
14434 rrd.index1_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14435 rrd.index2_off = L2_16B_ENTROPY_OFFSET;
14436 rrd.index2_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14437 add_rsm_rule(dd, RSM_INS_VNIC, &rrd);
14438
14439 /* Enable RSM if not already enabled */
14440 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14441}
14442
14443void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd)
14444{
14445 clear_rsm_rule(dd, RSM_INS_VNIC);
14446
14447 /* Disable RSM if used only by vnic */
14448 if (dd->vnic.rmt_start == 0)
14449 clear_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14450}
14451
Mike Marciniszyn77241052015-07-30 15:17:43 -040014452static void init_rxe(struct hfi1_devdata *dd)
14453{
Dean Luick372cc85a2016-04-12 11:30:51 -070014454 struct rsm_map_table *rmt;
14455
Mike Marciniszyn77241052015-07-30 15:17:43 -040014456 /* enable all receive errors */
14457 write_csr(dd, RCV_ERR_MASK, ~0ull);
Dean Luick372cc85a2016-04-12 11:30:51 -070014458
14459 rmt = alloc_rsm_map_table(dd);
14460 /* set up QOS, including the QPN map table */
14461 init_qos(dd, rmt);
Dean Luick8f000f72016-04-12 11:32:06 -070014462 init_user_fecn_handling(dd, rmt);
Dean Luick372cc85a2016-04-12 11:30:51 -070014463 complete_rsm_map_table(dd, rmt);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014464 /* record number of used rsm map entries for vnic */
14465 dd->vnic.rmt_start = rmt->used;
Dean Luick372cc85a2016-04-12 11:30:51 -070014466 kfree(rmt);
14467
Mike Marciniszyn77241052015-07-30 15:17:43 -040014468 /*
14469 * make sure RcvCtrl.RcvWcb <= PCIe Device Control
14470 * Register Max_Payload_Size (PCI_EXP_DEVCTL in Linux PCIe config
14471 * space, PciCfgCap2.MaxPayloadSize in HFI). There is only one
14472 * invalid configuration: RcvCtrl.RcvWcb set to its max of 256 and
14473 * Max_PayLoad_Size set to its minimum of 128.
14474 *
14475 * Presently, RcvCtrl.RcvWcb is not modified from its default of 0
14476 * (64 bytes). Max_Payload_Size is possibly modified upward in
14477 * tune_pcie_caps() which is called after this routine.
14478 */
14479}
14480
14481static void init_other(struct hfi1_devdata *dd)
14482{
14483 /* enable all CCE errors */
14484 write_csr(dd, CCE_ERR_MASK, ~0ull);
14485 /* enable *some* Misc errors */
14486 write_csr(dd, MISC_ERR_MASK, DRIVER_MISC_MASK);
14487 /* enable all DC errors, except LCB */
14488 write_csr(dd, DCC_ERR_FLG_EN, ~0ull);
14489 write_csr(dd, DC_DC8051_ERR_EN, ~0ull);
14490}
14491
14492/*
14493 * Fill out the given AU table using the given CU. A CU is defined in terms
14494 * AUs. The table is a an encoding: given the index, how many AUs does that
14495 * represent?
14496 *
14497 * NOTE: Assumes that the register layout is the same for the
14498 * local and remote tables.
14499 */
14500static void assign_cm_au_table(struct hfi1_devdata *dd, u32 cu,
14501 u32 csr0to3, u32 csr4to7)
14502{
14503 write_csr(dd, csr0to3,
Jubin John17fb4f22016-02-14 20:21:52 -080014504 0ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE0_SHIFT |
14505 1ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE1_SHIFT |
14506 2ull * cu <<
14507 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE2_SHIFT |
14508 4ull * cu <<
14509 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE3_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014510 write_csr(dd, csr4to7,
Jubin John17fb4f22016-02-14 20:21:52 -080014511 8ull * cu <<
14512 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE4_SHIFT |
14513 16ull * cu <<
14514 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE5_SHIFT |
14515 32ull * cu <<
14516 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE6_SHIFT |
14517 64ull * cu <<
14518 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE7_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014519}
14520
14521static void assign_local_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14522{
14523 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_LOCAL_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014524 SEND_CM_LOCAL_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014525}
14526
14527void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14528{
14529 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_REMOTE_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014530 SEND_CM_REMOTE_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014531}
14532
14533static void init_txe(struct hfi1_devdata *dd)
14534{
14535 int i;
14536
14537 /* enable all PIO, SDMA, general, and Egress errors */
14538 write_csr(dd, SEND_PIO_ERR_MASK, ~0ull);
14539 write_csr(dd, SEND_DMA_ERR_MASK, ~0ull);
14540 write_csr(dd, SEND_ERR_MASK, ~0ull);
14541 write_csr(dd, SEND_EGRESS_ERR_MASK, ~0ull);
14542
14543 /* enable all per-context and per-SDMA engine errors */
14544 for (i = 0; i < dd->chip_send_contexts; i++)
14545 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, ~0ull);
14546 for (i = 0; i < dd->chip_sdma_engines; i++)
14547 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, ~0ull);
14548
14549 /* set the local CU to AU mapping */
14550 assign_local_cm_au_table(dd, dd->vcu);
14551
14552 /*
14553 * Set reasonable default for Credit Return Timer
14554 * Don't set on Simulator - causes it to choke.
14555 */
14556 if (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)
14557 write_csr(dd, SEND_CM_TIMER_CTRL, HFI1_CREDIT_RETURN_RATE);
14558}
14559
Michael J. Ruhl17573972017-07-24 07:46:01 -070014560int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14561 u16 jkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014562{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014563 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014564 u64 reg;
14565
Michael J. Ruhl17573972017-07-24 07:46:01 -070014566 if (!rcd || !rcd->sc)
14567 return -EINVAL;
14568
14569 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014570 reg = SEND_CTXT_CHECK_JOB_KEY_MASK_SMASK | /* mask is always 1's */
14571 ((jkey & SEND_CTXT_CHECK_JOB_KEY_VALUE_MASK) <<
14572 SEND_CTXT_CHECK_JOB_KEY_VALUE_SHIFT);
14573 /* JOB_KEY_ALLOW_PERMISSIVE is not allowed by default */
14574 if (HFI1_CAP_KGET_MASK(rcd->flags, ALLOW_PERM_JKEY))
14575 reg |= SEND_CTXT_CHECK_JOB_KEY_ALLOW_PERMISSIVE_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014576 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014577 /*
14578 * Enable send-side J_KEY integrity check, unless this is A0 h/w
Mike Marciniszyn77241052015-07-30 15:17:43 -040014579 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014580 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014581 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014582 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014583 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014584 }
14585
14586 /* Enable J_KEY check on receive context. */
14587 reg = RCV_KEY_CTRL_JOB_KEY_ENABLE_SMASK |
14588 ((jkey & RCV_KEY_CTRL_JOB_KEY_VALUE_MASK) <<
14589 RCV_KEY_CTRL_JOB_KEY_VALUE_SHIFT);
Michael J. Ruhl17573972017-07-24 07:46:01 -070014590 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, reg);
14591
14592 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014593}
14594
Michael J. Ruhl17573972017-07-24 07:46:01 -070014595int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014596{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014597 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014598 u64 reg;
14599
Michael J. Ruhl17573972017-07-24 07:46:01 -070014600 if (!rcd || !rcd->sc)
14601 return -EINVAL;
14602
14603 hw_ctxt = rcd->sc->hw_context;
14604 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014605 /*
14606 * Disable send-side J_KEY integrity check, unless this is A0 h/w.
14607 * This check would not have been enabled for A0 h/w, see
14608 * set_ctxt_jkey().
14609 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014610 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014611 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014612 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014613 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014614 }
14615 /* Turn off the J_KEY on the receive side */
Michael J. Ruhl17573972017-07-24 07:46:01 -070014616 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, 0);
14617
14618 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014619}
14620
Michael J. Ruhl17573972017-07-24 07:46:01 -070014621int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14622 u16 pkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014623{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014624 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014625 u64 reg;
14626
Michael J. Ruhl17573972017-07-24 07:46:01 -070014627 if (!rcd || !rcd->sc)
14628 return -EINVAL;
14629
14630 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014631 reg = ((u64)pkey & SEND_CTXT_CHECK_PARTITION_KEY_VALUE_MASK) <<
14632 SEND_CTXT_CHECK_PARTITION_KEY_VALUE_SHIFT;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014633 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, reg);
14634 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014635 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -070014636 reg &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014637 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14638
14639 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014640}
14641
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014642int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014643{
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014644 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014645 u64 reg;
14646
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014647 if (!ctxt || !ctxt->sc)
14648 return -EINVAL;
14649
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014650 hw_ctxt = ctxt->sc->hw_context;
14651 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014652 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014653 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14654 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, 0);
14655
14656 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014657}
14658
14659/*
14660 * Start doing the clean up the the chip. Our clean up happens in multiple
14661 * stages and this is just the first.
14662 */
14663void hfi1_start_cleanup(struct hfi1_devdata *dd)
14664{
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080014665 aspm_exit(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014666 free_cntrs(dd);
14667 free_rcverr(dd);
14668 clean_up_interrupts(dd);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014669 finish_chip_resources(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014670}
14671
14672#define HFI_BASE_GUID(dev) \
14673 ((dev)->base_guid & ~(1ULL << GUID_HFI_INDEX_SHIFT))
14674
14675/*
Dean Luick78eb1292016-03-05 08:49:45 -080014676 * Information can be shared between the two HFIs on the same ASIC
14677 * in the same OS. This function finds the peer device and sets
14678 * up a shared structure.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014679 */
Dean Luick78eb1292016-03-05 08:49:45 -080014680static int init_asic_data(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014681{
14682 unsigned long flags;
14683 struct hfi1_devdata *tmp, *peer = NULL;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014684 struct hfi1_asic_data *asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014685 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014686
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014687 /* pre-allocate the asic structure in case we are the first device */
14688 asic_data = kzalloc(sizeof(*dd->asic_data), GFP_KERNEL);
14689 if (!asic_data)
14690 return -ENOMEM;
14691
Mike Marciniszyn77241052015-07-30 15:17:43 -040014692 spin_lock_irqsave(&hfi1_devs_lock, flags);
14693 /* Find our peer device */
14694 list_for_each_entry(tmp, &hfi1_dev_list, list) {
14695 if ((HFI_BASE_GUID(dd) == HFI_BASE_GUID(tmp)) &&
14696 dd->unit != tmp->unit) {
14697 peer = tmp;
14698 break;
14699 }
14700 }
14701
Dean Luick78eb1292016-03-05 08:49:45 -080014702 if (peer) {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014703 /* use already allocated structure */
Dean Luick78eb1292016-03-05 08:49:45 -080014704 dd->asic_data = peer->asic_data;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014705 kfree(asic_data);
Dean Luick78eb1292016-03-05 08:49:45 -080014706 } else {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014707 dd->asic_data = asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014708 mutex_init(&dd->asic_data->asic_resource_mutex);
14709 }
14710 dd->asic_data->dds[dd->hfi1_id] = dd; /* self back-pointer */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014711 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
Dean Luickdba715f2016-07-06 17:28:52 -040014712
14713 /* first one through - set up i2c devices */
14714 if (!peer)
14715 ret = set_up_i2c(dd, dd->asic_data);
14716
Dean Luick78eb1292016-03-05 08:49:45 -080014717 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014718}
14719
Dean Luick5d9157a2015-11-16 21:59:34 -050014720/*
14721 * Set dd->boardname. Use a generic name if a name is not returned from
14722 * EFI variable space.
14723 *
14724 * Return 0 on success, -ENOMEM if space could not be allocated.
14725 */
14726static int obtain_boardname(struct hfi1_devdata *dd)
14727{
14728 /* generic board description */
14729 const char generic[] =
14730 "Intel Omni-Path Host Fabric Interface Adapter 100 Series";
14731 unsigned long size;
14732 int ret;
14733
14734 ret = read_hfi1_efi_var(dd, "description", &size,
14735 (void **)&dd->boardname);
14736 if (ret) {
Dean Luick845f8762016-02-03 14:31:57 -080014737 dd_dev_info(dd, "Board description not found\n");
Dean Luick5d9157a2015-11-16 21:59:34 -050014738 /* use generic description */
14739 dd->boardname = kstrdup(generic, GFP_KERNEL);
14740 if (!dd->boardname)
14741 return -ENOMEM;
14742 }
14743 return 0;
14744}
14745
Kaike Wan24487dd2016-02-26 13:33:23 -080014746/*
14747 * Check the interrupt registers to make sure that they are mapped correctly.
14748 * It is intended to help user identify any mismapping by VMM when the driver
14749 * is running in a VM. This function should only be called before interrupt
14750 * is set up properly.
14751 *
14752 * Return 0 on success, -EINVAL on failure.
14753 */
14754static int check_int_registers(struct hfi1_devdata *dd)
14755{
14756 u64 reg;
14757 u64 all_bits = ~(u64)0;
14758 u64 mask;
14759
14760 /* Clear CceIntMask[0] to avoid raising any interrupts */
14761 mask = read_csr(dd, CCE_INT_MASK);
14762 write_csr(dd, CCE_INT_MASK, 0ull);
14763 reg = read_csr(dd, CCE_INT_MASK);
14764 if (reg)
14765 goto err_exit;
14766
14767 /* Clear all interrupt status bits */
14768 write_csr(dd, CCE_INT_CLEAR, all_bits);
14769 reg = read_csr(dd, CCE_INT_STATUS);
14770 if (reg)
14771 goto err_exit;
14772
14773 /* Set all interrupt status bits */
14774 write_csr(dd, CCE_INT_FORCE, all_bits);
14775 reg = read_csr(dd, CCE_INT_STATUS);
14776 if (reg != all_bits)
14777 goto err_exit;
14778
14779 /* Restore the interrupt mask */
14780 write_csr(dd, CCE_INT_CLEAR, all_bits);
14781 write_csr(dd, CCE_INT_MASK, mask);
14782
14783 return 0;
14784err_exit:
14785 write_csr(dd, CCE_INT_MASK, mask);
14786 dd_dev_err(dd, "Interrupt registers not properly mapped by VMM\n");
14787 return -EINVAL;
14788}
14789
Mike Marciniszyn77241052015-07-30 15:17:43 -040014790/**
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014791 * Allocate and initialize the device structure for the hfi.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014792 * @dev: the pci_dev for hfi1_ib device
14793 * @ent: pci_device_id struct for this dev
14794 *
14795 * Also allocates, initializes, and returns the devdata struct for this
14796 * device instance
14797 *
14798 * This is global, and is called directly at init to set up the
14799 * chip-specific function pointers for later use.
14800 */
14801struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
14802 const struct pci_device_id *ent)
14803{
14804 struct hfi1_devdata *dd;
14805 struct hfi1_pportdata *ppd;
14806 u64 reg;
14807 int i, ret;
14808 static const char * const inames[] = { /* implementation names */
14809 "RTL silicon",
14810 "RTL VCS simulation",
14811 "RTL FPGA emulation",
14812 "Functional simulator"
14813 };
Kaike Wan24487dd2016-02-26 13:33:23 -080014814 struct pci_dev *parent = pdev->bus->self;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014815
Jubin John17fb4f22016-02-14 20:21:52 -080014816 dd = hfi1_alloc_devdata(pdev, NUM_IB_PORTS *
14817 sizeof(struct hfi1_pportdata));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014818 if (IS_ERR(dd))
14819 goto bail;
14820 ppd = dd->pport;
14821 for (i = 0; i < dd->num_pports; i++, ppd++) {
14822 int vl;
14823 /* init common fields */
14824 hfi1_init_pportdata(pdev, ppd, dd, 0, 1);
14825 /* DC supports 4 link widths */
14826 ppd->link_width_supported =
14827 OPA_LINK_WIDTH_1X | OPA_LINK_WIDTH_2X |
14828 OPA_LINK_WIDTH_3X | OPA_LINK_WIDTH_4X;
14829 ppd->link_width_downgrade_supported =
14830 ppd->link_width_supported;
14831 /* start out enabling only 4X */
14832 ppd->link_width_enabled = OPA_LINK_WIDTH_4X;
14833 ppd->link_width_downgrade_enabled =
14834 ppd->link_width_downgrade_supported;
14835 /* link width active is 0 when link is down */
14836 /* link width downgrade active is 0 when link is down */
14837
Jubin Johnd0d236e2016-02-14 20:20:15 -080014838 if (num_vls < HFI1_MIN_VLS_SUPPORTED ||
14839 num_vls > HFI1_MAX_VLS_SUPPORTED) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014840 hfi1_early_err(&pdev->dev,
14841 "Invalid num_vls %u, using %u VLs\n",
14842 num_vls, HFI1_MAX_VLS_SUPPORTED);
14843 num_vls = HFI1_MAX_VLS_SUPPORTED;
14844 }
14845 ppd->vls_supported = num_vls;
14846 ppd->vls_operational = ppd->vls_supported;
14847 /* Set the default MTU. */
14848 for (vl = 0; vl < num_vls; vl++)
14849 dd->vld[vl].mtu = hfi1_max_mtu;
14850 dd->vld[15].mtu = MAX_MAD_PACKET;
14851 /*
14852 * Set the initial values to reasonable default, will be set
14853 * for real when link is up.
14854 */
14855 ppd->lstate = IB_PORT_DOWN;
14856 ppd->overrun_threshold = 0x4;
14857 ppd->phy_error_threshold = 0xf;
14858 ppd->port_crc_mode_enabled = link_crc_mask;
14859 /* initialize supported LTP CRC mode */
14860 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
14861 /* initialize enabled LTP CRC mode */
14862 ppd->port_ltp_crc_mode |= cap_to_port_ltp(link_crc_mask) << 4;
14863 /* start in offline */
14864 ppd->host_link_state = HLS_DN_OFFLINE;
14865 init_vl_arb_caches(ppd);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070014866 ppd->pstate = PLS_OFFLINE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014867 }
14868
14869 dd->link_default = HLS_DN_POLL;
14870
14871 /*
14872 * Do remaining PCIe setup and save PCIe values in dd.
14873 * Any error printing is already done by the init code.
14874 * On return, we have the chip mapped.
14875 */
Easwar Hariharan26ea2542016-10-17 04:19:58 -070014876 ret = hfi1_pcie_ddinit(dd, pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014877 if (ret < 0)
14878 goto bail_free;
14879
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -070014880 /* Save PCI space registers to rewrite after device reset */
14881 ret = save_pci_variables(dd);
14882 if (ret < 0)
14883 goto bail_cleanup;
14884
Mike Marciniszyn77241052015-07-30 15:17:43 -040014885 /* verify that reads actually work, save revision for reset check */
14886 dd->revision = read_csr(dd, CCE_REVISION);
14887 if (dd->revision == ~(u64)0) {
14888 dd_dev_err(dd, "cannot read chip CSRs\n");
14889 ret = -EINVAL;
14890 goto bail_cleanup;
14891 }
14892 dd->majrev = (dd->revision >> CCE_REVISION_CHIP_REV_MAJOR_SHIFT)
14893 & CCE_REVISION_CHIP_REV_MAJOR_MASK;
14894 dd->minrev = (dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT)
14895 & CCE_REVISION_CHIP_REV_MINOR_MASK;
14896
Jubin John4d114fd2016-02-14 20:21:43 -080014897 /*
Kaike Wan24487dd2016-02-26 13:33:23 -080014898 * Check interrupt registers mapping if the driver has no access to
14899 * the upstream component. In this case, it is likely that the driver
14900 * is running in a VM.
14901 */
14902 if (!parent) {
14903 ret = check_int_registers(dd);
14904 if (ret)
14905 goto bail_cleanup;
14906 }
14907
14908 /*
Jubin John4d114fd2016-02-14 20:21:43 -080014909 * obtain the hardware ID - NOT related to unit, which is a
14910 * software enumeration
14911 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014912 reg = read_csr(dd, CCE_REVISION2);
14913 dd->hfi1_id = (reg >> CCE_REVISION2_HFI_ID_SHIFT)
14914 & CCE_REVISION2_HFI_ID_MASK;
14915 /* the variable size will remove unwanted bits */
14916 dd->icode = reg >> CCE_REVISION2_IMPL_CODE_SHIFT;
14917 dd->irev = reg >> CCE_REVISION2_IMPL_REVISION_SHIFT;
14918 dd_dev_info(dd, "Implementation: %s, revision 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080014919 dd->icode < ARRAY_SIZE(inames) ?
14920 inames[dd->icode] : "unknown", (int)dd->irev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014921
14922 /* speeds the hardware can support */
14923 dd->pport->link_speed_supported = OPA_LINK_SPEED_25G;
14924 /* speeds allowed to run at */
14925 dd->pport->link_speed_enabled = dd->pport->link_speed_supported;
14926 /* give a reasonable active value, will be set on link up */
14927 dd->pport->link_speed_active = OPA_LINK_SPEED_25G;
14928
14929 dd->chip_rcv_contexts = read_csr(dd, RCV_CONTEXTS);
14930 dd->chip_send_contexts = read_csr(dd, SEND_CONTEXTS);
14931 dd->chip_sdma_engines = read_csr(dd, SEND_DMA_ENGINES);
14932 dd->chip_pio_mem_size = read_csr(dd, SEND_PIO_MEM_SIZE);
14933 dd->chip_sdma_mem_size = read_csr(dd, SEND_DMA_MEM_SIZE);
14934 /* fix up link widths for emulation _p */
14935 ppd = dd->pport;
14936 if (dd->icode == ICODE_FPGA_EMULATION && is_emulator_p(dd)) {
14937 ppd->link_width_supported =
14938 ppd->link_width_enabled =
14939 ppd->link_width_downgrade_supported =
14940 ppd->link_width_downgrade_enabled =
14941 OPA_LINK_WIDTH_1X;
14942 }
14943 /* insure num_vls isn't larger than number of sdma engines */
14944 if (HFI1_CAP_IS_KSET(SDMA) && num_vls > dd->chip_sdma_engines) {
14945 dd_dev_err(dd, "num_vls %u too large, using %u VLs\n",
Dean Luick11a59092015-12-01 15:38:18 -050014946 num_vls, dd->chip_sdma_engines);
14947 num_vls = dd->chip_sdma_engines;
14948 ppd->vls_supported = dd->chip_sdma_engines;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080014949 ppd->vls_operational = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014950 }
14951
14952 /*
14953 * Convert the ns parameter to the 64 * cclocks used in the CSR.
14954 * Limit the max if larger than the field holds. If timeout is
14955 * non-zero, then the calculated field will be at least 1.
14956 *
14957 * Must be after icode is set up - the cclock rate depends
14958 * on knowing the hardware being used.
14959 */
14960 dd->rcv_intr_timeout_csr = ns_to_cclock(dd, rcv_intr_timeout) / 64;
14961 if (dd->rcv_intr_timeout_csr >
14962 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK)
14963 dd->rcv_intr_timeout_csr =
14964 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK;
14965 else if (dd->rcv_intr_timeout_csr == 0 && rcv_intr_timeout)
14966 dd->rcv_intr_timeout_csr = 1;
14967
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014968 /* needs to be done before we look for the peer device */
14969 read_guid(dd);
14970
Dean Luick78eb1292016-03-05 08:49:45 -080014971 /* set up shared ASIC data with peer device */
14972 ret = init_asic_data(dd);
14973 if (ret)
14974 goto bail_cleanup;
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014975
Mike Marciniszyn77241052015-07-30 15:17:43 -040014976 /* obtain chip sizes, reset chip CSRs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014977 ret = init_chip(dd);
14978 if (ret)
14979 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014980
14981 /* read in the PCIe link speed information */
14982 ret = pcie_speeds(dd);
14983 if (ret)
14984 goto bail_cleanup;
14985
Dean Luicke83eba22016-09-30 04:41:45 -070014986 /* call before get_platform_config(), after init_chip_resources() */
14987 ret = eprom_init(dd);
14988 if (ret)
14989 goto bail_free_rcverr;
14990
Easwar Hariharanc3838b32016-02-09 14:29:13 -080014991 /* Needs to be called before hfi1_firmware_init */
14992 get_platform_config(dd);
14993
Mike Marciniszyn77241052015-07-30 15:17:43 -040014994 /* read in firmware */
14995 ret = hfi1_firmware_init(dd);
14996 if (ret)
14997 goto bail_cleanup;
14998
14999 /*
15000 * In general, the PCIe Gen3 transition must occur after the
15001 * chip has been idled (so it won't initiate any PCIe transactions
15002 * e.g. an interrupt) and before the driver changes any registers
15003 * (the transition will reset the registers).
15004 *
15005 * In particular, place this call after:
15006 * - init_chip() - the chip will not initiate any PCIe transactions
15007 * - pcie_speeds() - reads the current link speed
15008 * - hfi1_firmware_init() - the needed firmware is ready to be
15009 * downloaded
15010 */
15011 ret = do_pcie_gen3_transition(dd);
15012 if (ret)
15013 goto bail_cleanup;
15014
15015 /* start setting dd values and adjusting CSRs */
15016 init_early_variables(dd);
15017
15018 parse_platform_config(dd);
15019
Dean Luick5d9157a2015-11-16 21:59:34 -050015020 ret = obtain_boardname(dd);
15021 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -040015022 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015023
15024 snprintf(dd->boardversion, BOARD_VERS_MAX,
Dean Luick5d9157a2015-11-16 21:59:34 -050015025 "ChipABI %u.%u, ChipRev %u.%u, SW Compat %llu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040015026 HFI1_CHIP_VERS_MAJ, HFI1_CHIP_VERS_MIN,
Mike Marciniszyn77241052015-07-30 15:17:43 -040015027 (u32)dd->majrev,
15028 (u32)dd->minrev,
15029 (dd->revision >> CCE_REVISION_SW_SHIFT)
15030 & CCE_REVISION_SW_MASK);
15031
15032 ret = set_up_context_variables(dd);
15033 if (ret)
15034 goto bail_cleanup;
15035
15036 /* set initial RXE CSRs */
15037 init_rxe(dd);
15038 /* set initial TXE CSRs */
15039 init_txe(dd);
15040 /* set initial non-RXE, non-TXE CSRs */
15041 init_other(dd);
15042 /* set up KDETH QP prefix in both RX and TX CSRs */
15043 init_kdeth_qp(dd);
15044
Dennis Dalessandro41973442016-07-25 07:52:36 -070015045 ret = hfi1_dev_affinity_init(dd);
15046 if (ret)
15047 goto bail_cleanup;
Mitko Haralanov957558c2016-02-03 14:33:40 -080015048
Mike Marciniszyn77241052015-07-30 15:17:43 -040015049 /* send contexts must be set up before receive contexts */
15050 ret = init_send_contexts(dd);
15051 if (ret)
15052 goto bail_cleanup;
15053
15054 ret = hfi1_create_ctxts(dd);
15055 if (ret)
15056 goto bail_cleanup;
15057
15058 dd->rcvhdrsize = DEFAULT_RCVHDRSIZE;
15059 /*
15060 * rcd[0] is guaranteed to be valid by this point. Also, all
15061 * context are using the same value, as per the module parameter.
15062 */
15063 dd->rhf_offset = dd->rcd[0]->rcvhdrqentsize - sizeof(u64) / sizeof(u32);
15064
15065 ret = init_pervl_scs(dd);
15066 if (ret)
15067 goto bail_cleanup;
15068
15069 /* sdma init */
15070 for (i = 0; i < dd->num_pports; ++i) {
15071 ret = sdma_init(dd, i);
15072 if (ret)
15073 goto bail_cleanup;
15074 }
15075
15076 /* use contexts created by hfi1_create_ctxts */
15077 ret = set_up_interrupts(dd);
15078 if (ret)
15079 goto bail_cleanup;
15080
15081 /* set up LCB access - must be after set_up_interrupts() */
15082 init_lcb_access(dd);
15083
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015084 /*
15085 * Serial number is created from the base guid:
15086 * [27:24] = base guid [38:35]
15087 * [23: 0] = base guid [23: 0]
15088 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015089 snprintf(dd->serial, SERIAL_MAX, "0x%08llx\n",
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015090 (dd->base_guid & 0xFFFFFF) |
15091 ((dd->base_guid >> 11) & 0xF000000));
Mike Marciniszyn77241052015-07-30 15:17:43 -040015092
15093 dd->oui1 = dd->base_guid >> 56 & 0xFF;
15094 dd->oui2 = dd->base_guid >> 48 & 0xFF;
15095 dd->oui3 = dd->base_guid >> 40 & 0xFF;
15096
15097 ret = load_firmware(dd); /* asymmetric with dispose_firmware() */
15098 if (ret)
15099 goto bail_clear_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015100
15101 thermal_init(dd);
15102
15103 ret = init_cntrs(dd);
15104 if (ret)
15105 goto bail_clear_intr;
15106
15107 ret = init_rcverr(dd);
15108 if (ret)
15109 goto bail_free_cntrs;
15110
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -070015111 init_completion(&dd->user_comp);
15112
15113 /* The user refcount starts with one to inidicate an active device */
15114 atomic_set(&dd->user_refcount, 1);
15115
Mike Marciniszyn77241052015-07-30 15:17:43 -040015116 goto bail;
15117
15118bail_free_rcverr:
15119 free_rcverr(dd);
15120bail_free_cntrs:
15121 free_cntrs(dd);
15122bail_clear_intr:
15123 clean_up_interrupts(dd);
15124bail_cleanup:
15125 hfi1_pcie_ddcleanup(dd);
15126bail_free:
15127 hfi1_free_devdata(dd);
15128 dd = ERR_PTR(ret);
15129bail:
15130 return dd;
15131}
15132
15133static u16 delay_cycles(struct hfi1_pportdata *ppd, u32 desired_egress_rate,
15134 u32 dw_len)
15135{
15136 u32 delta_cycles;
15137 u32 current_egress_rate = ppd->current_egress_rate;
15138 /* rates here are in units of 10^6 bits/sec */
15139
15140 if (desired_egress_rate == -1)
15141 return 0; /* shouldn't happen */
15142
15143 if (desired_egress_rate >= current_egress_rate)
15144 return 0; /* we can't help go faster, only slower */
15145
15146 delta_cycles = egress_cycles(dw_len * 4, desired_egress_rate) -
15147 egress_cycles(dw_len * 4, current_egress_rate);
15148
15149 return (u16)delta_cycles;
15150}
15151
Mike Marciniszyn77241052015-07-30 15:17:43 -040015152/**
15153 * create_pbc - build a pbc for transmission
15154 * @flags: special case flags or-ed in built pbc
15155 * @srate: static rate
15156 * @vl: vl
15157 * @dwlen: dword length (header words + data words + pbc words)
15158 *
15159 * Create a PBC with the given flags, rate, VL, and length.
15160 *
15161 * NOTE: The PBC created will not insert any HCRC - all callers but one are
15162 * for verbs, which does not use this PSM feature. The lone other caller
15163 * is for the diagnostic interface which calls this if the user does not
15164 * supply their own PBC.
15165 */
15166u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
15167 u32 dw_len)
15168{
15169 u64 pbc, delay = 0;
15170
15171 if (unlikely(srate_mbs))
15172 delay = delay_cycles(ppd, srate_mbs, dw_len);
15173
15174 pbc = flags
15175 | (delay << PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
15176 | ((u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT)
15177 | (vl & PBC_VL_MASK) << PBC_VL_SHIFT
15178 | (dw_len & PBC_LENGTH_DWS_MASK)
15179 << PBC_LENGTH_DWS_SHIFT;
15180
15181 return pbc;
15182}
15183
15184#define SBUS_THERMAL 0x4f
15185#define SBUS_THERM_MONITOR_MODE 0x1
15186
15187#define THERM_FAILURE(dev, ret, reason) \
15188 dd_dev_err((dd), \
15189 "Thermal sensor initialization failed: %s (%d)\n", \
15190 (reason), (ret))
15191
15192/*
Jakub Pawlakcde10af2016-05-12 10:23:35 -070015193 * Initialize the thermal sensor.
Mike Marciniszyn77241052015-07-30 15:17:43 -040015194 *
15195 * After initialization, enable polling of thermal sensor through
15196 * SBus interface. In order for this to work, the SBus Master
15197 * firmware has to be loaded due to the fact that the HW polling
15198 * logic uses SBus interrupts, which are not supported with
15199 * default firmware. Otherwise, no data will be returned through
15200 * the ASIC_STS_THERM CSR.
15201 */
15202static int thermal_init(struct hfi1_devdata *dd)
15203{
15204 int ret = 0;
15205
15206 if (dd->icode != ICODE_RTL_SILICON ||
Dean Luicka4536982016-03-05 08:50:11 -080015207 check_chip_resource(dd, CR_THERM_INIT, NULL))
Mike Marciniszyn77241052015-07-30 15:17:43 -040015208 return ret;
15209
Dean Luick576531f2016-03-05 08:50:01 -080015210 ret = acquire_chip_resource(dd, CR_SBUS, SBUS_TIMEOUT);
15211 if (ret) {
15212 THERM_FAILURE(dd, ret, "Acquire SBus");
15213 return ret;
15214 }
15215
Mike Marciniszyn77241052015-07-30 15:17:43 -040015216 dd_dev_info(dd, "Initializing thermal sensor\n");
Jareer Abdel-Qader4ef98982015-11-06 20:07:00 -050015217 /* Disable polling of thermal readings */
15218 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x0);
15219 msleep(100);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015220 /* Thermal Sensor Initialization */
15221 /* Step 1: Reset the Thermal SBus Receiver */
15222 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15223 RESET_SBUS_RECEIVER, 0);
15224 if (ret) {
15225 THERM_FAILURE(dd, ret, "Bus Reset");
15226 goto done;
15227 }
15228 /* Step 2: Set Reset bit in Thermal block */
15229 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15230 WRITE_SBUS_RECEIVER, 0x1);
15231 if (ret) {
15232 THERM_FAILURE(dd, ret, "Therm Block Reset");
15233 goto done;
15234 }
15235 /* Step 3: Write clock divider value (100MHz -> 2MHz) */
15236 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x1,
15237 WRITE_SBUS_RECEIVER, 0x32);
15238 if (ret) {
15239 THERM_FAILURE(dd, ret, "Write Clock Div");
15240 goto done;
15241 }
15242 /* Step 4: Select temperature mode */
15243 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x3,
15244 WRITE_SBUS_RECEIVER,
15245 SBUS_THERM_MONITOR_MODE);
15246 if (ret) {
15247 THERM_FAILURE(dd, ret, "Write Mode Sel");
15248 goto done;
15249 }
15250 /* Step 5: De-assert block reset and start conversion */
15251 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15252 WRITE_SBUS_RECEIVER, 0x2);
15253 if (ret) {
15254 THERM_FAILURE(dd, ret, "Write Reset Deassert");
15255 goto done;
15256 }
15257 /* Step 5.1: Wait for first conversion (21.5ms per spec) */
15258 msleep(22);
15259
15260 /* Enable polling of thermal readings */
15261 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x1);
Dean Luicka4536982016-03-05 08:50:11 -080015262
15263 /* Set initialized flag */
15264 ret = acquire_chip_resource(dd, CR_THERM_INIT, 0);
15265 if (ret)
15266 THERM_FAILURE(dd, ret, "Unable to set thermal init flag");
15267
Mike Marciniszyn77241052015-07-30 15:17:43 -040015268done:
Dean Luick576531f2016-03-05 08:50:01 -080015269 release_chip_resource(dd, CR_SBUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015270 return ret;
15271}
15272
15273static void handle_temp_err(struct hfi1_devdata *dd)
15274{
15275 struct hfi1_pportdata *ppd = &dd->pport[0];
15276 /*
15277 * Thermal Critical Interrupt
15278 * Put the device into forced freeze mode, take link down to
15279 * offline, and put DC into reset.
15280 */
15281 dd_dev_emerg(dd,
15282 "Critical temperature reached! Forcing device into freeze mode!\n");
15283 dd->flags |= HFI1_FORCED_FREEZE;
Jubin John8638b772016-02-14 20:19:24 -080015284 start_freeze_handling(ppd, FREEZE_SELF | FREEZE_ABORT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015285 /*
15286 * Shut DC down as much and as quickly as possible.
15287 *
15288 * Step 1: Take the link down to OFFLINE. This will cause the
15289 * 8051 to put the Serdes in reset. However, we don't want to
15290 * go through the entire link state machine since we want to
15291 * shutdown ASAP. Furthermore, this is not a graceful shutdown
15292 * but rather an attempt to save the chip.
15293 * Code below is almost the same as quiet_serdes() but avoids
15294 * all the extra work and the sleeps.
15295 */
15296 ppd->driver_link_ready = 0;
15297 ppd->link_enabled = 0;
Harish Chegondibf640092016-03-05 08:49:29 -080015298 set_physical_link_state(dd, (OPA_LINKDOWN_REASON_SMA_DISABLED << 8) |
15299 PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015300 /*
15301 * Step 2: Shutdown LCB and 8051
15302 * After shutdown, do not restore DC_CFG_RESET value.
15303 */
15304 dc_shutdown(dd);
15305}