blob: f6fe7ca120b83a5d02375e7e47c7ff7e33956681 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Fingera8d76062012-01-07 20:46:42 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
Larry Finger0c817332010-12-08 11:12:31 -060014 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL_WIFI_H__
27#define __RTL_WIFI_H__
28
Larry Fingerd273bb22012-01-27 13:59:25 -060029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Larry Finger0c817332010-12-08 11:12:31 -060031#include <linux/sched.h>
32#include <linux/firmware.h>
Larry Finger0c817332010-12-08 11:12:31 -060033#include <linux/etherdevice.h>
David S. Millerb08cd662011-02-24 22:50:30 -080034#include <linux/vmalloc.h>
Larry Finger62e63972011-02-11 14:27:46 -060035#include <linux/usb.h>
Larry Finger0c817332010-12-08 11:12:31 -060036#include <net/mac80211.h>
Larry Fingerb0302ab2012-01-30 09:54:49 -060037#include <linux/completion.h>
Larry Finger0c817332010-12-08 11:12:31 -060038#include "debug.h"
39
Larry Fingerf3355dd2014-03-04 16:53:47 -060040#define MASKBYTE0 0xff
41#define MASKBYTE1 0xff00
42#define MASKBYTE2 0xff0000
43#define MASKBYTE3 0xff000000
44#define MASKHWORD 0xffff0000
45#define MASKLWORD 0x0000ffff
46#define MASKDWORD 0xffffffff
47#define MASK12BITS 0xfff
48#define MASKH4BITS 0xf0000000
49#define MASKOFDM_D 0xffc00000
50#define MASKCCK 0x3f3f3f3f
51
52#define MASK4BITS 0x0f
53#define MASK20BITS 0xfffff
54#define RFREG_OFFSET_MASK 0xfffff
55
Larry Finger25b13db2014-03-04 16:53:48 -060056#define MASKBYTE0 0xff
57#define MASKBYTE1 0xff00
58#define MASKBYTE2 0xff0000
59#define MASKBYTE3 0xff000000
60#define MASKHWORD 0xffff0000
61#define MASKLWORD 0x0000ffff
62#define MASKDWORD 0xffffffff
63#define MASK12BITS 0xfff
64#define MASKH4BITS 0xf0000000
65#define MASKOFDM_D 0xffc00000
66#define MASKCCK 0x3f3f3f3f
67
68#define MASK4BITS 0x0f
69#define MASK20BITS 0xfffff
70#define RFREG_OFFSET_MASK 0xfffff
71
Larry Finger0c817332010-12-08 11:12:31 -060072#define RF_CHANGE_BY_INIT 0
73#define RF_CHANGE_BY_IPS BIT(28)
74#define RF_CHANGE_BY_PS BIT(29)
75#define RF_CHANGE_BY_HW BIT(30)
76#define RF_CHANGE_BY_SW BIT(31)
77
78#define IQK_ADDA_REG_NUM 16
79#define IQK_MAC_REG_NUM 4
Larry Fingeraa45a672014-02-28 15:16:43 -060080#define IQK_THRESHOLD 8
Larry Finger0c817332010-12-08 11:12:31 -060081
82#define MAX_KEY_LEN 61
83#define KEY_BUF_SIZE 5
84
85/* QoS related. */
86/*aci: 0x00 Best Effort*/
87/*aci: 0x01 Background*/
88/*aci: 0x10 Video*/
89/*aci: 0x11 Voice*/
90/*Max: define total number.*/
91#define AC0_BE 0
92#define AC1_BK 1
93#define AC2_VI 2
94#define AC3_VO 3
95#define AC_MAX 4
96#define QOS_QUEUE_NUM 4
97#define RTL_MAC80211_NUM_QUEUE 5
Larry Fingerff6ff962011-11-17 12:14:43 -060098#define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
Larry Finger30899cc2012-03-19 15:44:31 -050099#define RTL_USB_MAX_RX_COUNT 100
Larry Finger0c817332010-12-08 11:12:31 -0600100#define QBSS_LOAD_SIZE 5
101#define MAX_WMMELE_LENGTH 64
Larry Fingerc713fb02018-02-05 12:38:11 -0600102#define ASPM_L1_LATENCY 7
Larry Finger0c817332010-12-08 11:12:31 -0600103
Chaoming_Li3dad6182011-04-25 12:52:49 -0500104#define TOTAL_CAM_ENTRY 32
105
Larry Finger0c817332010-12-08 11:12:31 -0600106/*slot time for 11g. */
107#define RTL_SLOT_TIME_9 9
108#define RTL_SLOT_TIME_20 20
109
Mark Cave-Ayland0c5d63f2013-11-02 14:28:35 -0500110/*related to tcp/ip. */
Larry Finger0c817332010-12-08 11:12:31 -0600111#define SNAP_SIZE 6
112#define PROTOC_TYPE_SIZE 2
113
114/*related with 802.11 frame*/
115#define MAC80211_3ADDR_LEN 24
116#define MAC80211_4ADDR_LEN 30
117
Larry Fingere97b7752011-02-19 16:29:07 -0600118#define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600119#define CHANNEL_MAX_NUMBER_2G 14
Larry Finger0a44b222016-02-11 10:53:12 -0600120#define CHANNEL_MAX_NUMBER_5G 49 /* Please refer to
Larry Fingerf3355dd2014-03-04 16:53:47 -0600121 *"phy_GetChnlGroup8812A" and
122 * "Hal_ReadTxPowerInfo8812A"
123 */
124#define CHANNEL_MAX_NUMBER_5G_80M 7
Larry Fingere97b7752011-02-19 16:29:07 -0600125#define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
126#define MAX_PG_GROUP 13
127#define CHANNEL_GROUP_MAX_2G 3
128#define CHANNEL_GROUP_IDX_5GL 3
129#define CHANNEL_GROUP_IDX_5GM 6
130#define CHANNEL_GROUP_IDX_5GH 9
131#define CHANNEL_GROUP_MAX_5G 9
132#define CHANNEL_MAX_NUMBER_2G 14
133#define AVG_THERMAL_NUM 8
Larry Fingere6deaf82013-03-24 22:06:55 -0500134#define AVG_THERMAL_NUM_88E 4
Larry Fingeraa45a672014-02-28 15:16:43 -0600135#define AVG_THERMAL_NUM_8723BE 4
Chaoming_Li3dad6182011-04-25 12:52:49 -0500136#define MAX_TID_COUNT 9
Larry Fingere97b7752011-02-19 16:29:07 -0600137
138/* for early mode */
Chaoming_Li3dad6182011-04-25 12:52:49 -0500139#define FCS_LEN 4
Larry Fingere97b7752011-02-19 16:29:07 -0600140#define EM_HDR_LEN 8
Larry Finger26634c42013-03-24 22:06:33 -0500141
Larry Finger0529c6b2014-09-26 16:40:24 -0500142enum rtl8192c_h2c_cmd {
143 H2C_AP_OFFLOAD = 0,
144 H2C_SETPWRMODE = 1,
145 H2C_JOINBSSRPT = 2,
146 H2C_RSVDPAGE = 3,
147 H2C_RSSI_REPORT = 5,
148 H2C_RA_MASK = 6,
149 H2C_MACID_PS_MODE = 7,
150 H2C_P2P_PS_OFFLOAD = 8,
151 H2C_MAC_MODE_SEL = 9,
152 H2C_PWRM = 15,
153 H2C_P2P_PS_CTW_CMD = 24,
154 MAX_H2CCMD
155};
156
Larry Fingere6deaf82013-03-24 22:06:55 -0500157#define MAX_TX_COUNT 4
Larry Finger21e4b072014-09-22 09:39:26 -0500158#define MAX_REGULATION_NUM 4
159#define MAX_RF_PATH_NUM 4
160#define MAX_RATE_SECTION_NUM 6
Larry Fingerd5e58252017-02-03 11:35:15 -0600161#define MAX_2_4G_BANDWIDTH_NUM 4
162#define MAX_5G_BANDWIDTH_NUM 4
Larry Fingere6deaf82013-03-24 22:06:55 -0500163#define MAX_RF_PATH 4
164#define MAX_CHNL_GROUP_24G 6
165#define MAX_CHNL_GROUP_5G 14
166
Larry Finger2cddad32014-02-28 15:16:46 -0600167#define TX_PWR_BY_RATE_NUM_BAND 2
168#define TX_PWR_BY_RATE_NUM_RF 4
169#define TX_PWR_BY_RATE_NUM_SECTION 12
170#define MAX_BASE_NUM_IN_PHY_REG_PG_24G 6
171#define MAX_BASE_NUM_IN_PHY_REG_PG_5G 5
172
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500173#define BUFDESC_SEG_NUM 1 /* 0:2 seg, 1: 4 seg, 2: 8 seg */
Larry Fingerf3355dd2014-03-04 16:53:47 -0600174
175#define DEL_SW_IDX_SZ 30
Larry Fingerf3355dd2014-03-04 16:53:47 -0600176
Larry Finger38506ec2014-09-22 09:39:19 -0500177/* For now, it's just for 8192ee
178 * but not OK yet, keep it 0
179 */
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -0500180#define RTL8192EE_SEG_NUM BUFDESC_SEG_NUM
Larry Finger38506ec2014-09-22 09:39:19 -0500181
Larry Finger2cddad32014-02-28 15:16:46 -0600182enum rf_tx_num {
183 RF_1TX = 0,
184 RF_2TX,
185 RF_MAX_TX_NUM,
186 RF_TX_NUM_NONIMPLEMENT,
187};
188
Larry Fingered364ab2014-09-04 16:03:46 -0500189#define PACKET_NORMAL 0
190#define PACKET_DHCP 1
191#define PACKET_ARP 2
192#define PACKET_EAPOL 3
193
Larry Fingerf7953b22014-09-22 09:39:20 -0500194#define MAX_SUPPORT_WOL_PATTERN_NUM 16
195#define RSVD_WOL_PATTERN_NUM 1
196#define WKFMCAM_ADDR_NUM 6
197#define WKFMCAM_SIZE 24
198
199#define MAX_WOL_BIT_MASK_SIZE 16
200/* MIN LEN keeps 13 here */
201#define MIN_WOL_PATTERN_SIZE 13
202#define MAX_WOL_PATTERN_SIZE 128
203
204#define WAKE_ON_MAGIC_PACKET BIT(0)
205#define WAKE_ON_PATTERN_MATCH BIT(1)
206
207#define WOL_REASON_PTK_UPDATE BIT(0)
208#define WOL_REASON_GTK_UPDATE BIT(1)
209#define WOL_REASON_DISASSOC BIT(2)
210#define WOL_REASON_DEAUTH BIT(3)
211#define WOL_REASON_AP_LOST BIT(4)
212#define WOL_REASON_MAGIC_PKT BIT(5)
213#define WOL_REASON_UNICAST_PKT BIT(6)
214#define WOL_REASON_PATTERN_PKT BIT(7)
215#define WOL_REASON_RTD3_SSID_MATCH BIT(8)
216#define WOL_REASON_REALWOW_V2_WAKEUPPKT BIT(9)
217#define WOL_REASON_REALWOW_V2_ACKLOST BIT(10)
218
Larry Fingere41c5132015-08-03 15:56:11 -0500219struct rtlwifi_firmware_header {
220 __le16 signature;
221 u8 category;
222 u8 function;
223 __le16 version;
224 u8 subversion;
225 u8 rsvd1;
226 u8 month;
227 u8 date;
228 u8 hour;
229 u8 minute;
230 __le16 ramcodeSize;
231 __le16 rsvd2;
232 __le32 svnindex;
233 __le32 rsvd3;
234 __le32 rsvd4;
235 __le32 rsvd5;
236};
237
Larry Fingere6deaf82013-03-24 22:06:55 -0500238struct txpower_info_2g {
239 u8 index_cck_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
240 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_24G];
241 /*If only one tx, only BW20 and OFDM are used.*/
242 u8 cck_diff[MAX_RF_PATH][MAX_TX_COUNT];
243 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
244 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
245 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingeraa45a672014-02-28 15:16:43 -0600246 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
247 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500248};
249
250struct txpower_info_5g {
251 u8 index_bw40_base[MAX_RF_PATH][MAX_CHNL_GROUP_5G];
252 /*If only one tx, only BW20, OFDM, BW80 and BW160 are used.*/
253 u8 ofdm_diff[MAX_RF_PATH][MAX_TX_COUNT];
254 u8 bw20_diff[MAX_RF_PATH][MAX_TX_COUNT];
255 u8 bw40_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -0600256 u8 bw80_diff[MAX_RF_PATH][MAX_TX_COUNT];
257 u8 bw160_diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingere6deaf82013-03-24 22:06:55 -0500258};
259
Larry Finger2cddad32014-02-28 15:16:46 -0600260enum rate_section {
261 CCK = 0,
262 OFDM,
263 HT_MCS0_MCS7,
264 HT_MCS8_MCS15,
265 VHT_1SSMCS0_1SSMCS9,
266 VHT_2SSMCS0_2SSMCS9,
267};
268
Larry Finger0c817332010-12-08 11:12:31 -0600269enum intf_type {
270 INTF_PCI = 0,
271 INTF_USB = 1,
272};
273
274enum radio_path {
275 RF90_PATH_A = 0,
276 RF90_PATH_B = 1,
277 RF90_PATH_C = 2,
278 RF90_PATH_D = 3,
279};
280
Larry Finger21e4b072014-09-22 09:39:26 -0500281enum regulation_txpwr_lmt {
282 TXPWR_LMT_FCC = 0,
283 TXPWR_LMT_MKK = 1,
284 TXPWR_LMT_ETSI = 2,
285 TXPWR_LMT_WW = 3,
286
287 TXPWR_LMT_MAX_REGULATION_NUM = 4
288};
289
Larry Finger0c817332010-12-08 11:12:31 -0600290enum rt_eeprom_type {
291 EEPROM_93C46,
292 EEPROM_93C56,
293 EEPROM_BOOT_EFUSE,
294};
295
Thomas Huehn36323f82012-07-23 21:33:42 +0200296enum ttl_status {
Larry Finger0c817332010-12-08 11:12:31 -0600297 RTL_STATUS_INTERFACE_START = 0,
298};
299
300enum hardware_type {
301 HARDWARE_TYPE_RTL8192E,
302 HARDWARE_TYPE_RTL8192U,
303 HARDWARE_TYPE_RTL8192SE,
304 HARDWARE_TYPE_RTL8192SU,
305 HARDWARE_TYPE_RTL8192CE,
306 HARDWARE_TYPE_RTL8192CU,
307 HARDWARE_TYPE_RTL8192DE,
308 HARDWARE_TYPE_RTL8192DU,
Larry Finger2461c7d2012-08-31 15:39:01 -0500309 HARDWARE_TYPE_RTL8723AE,
George18d30062011-02-19 16:29:02 -0600310 HARDWARE_TYPE_RTL8723U,
Larry Finger5c691772013-03-24 22:06:56 -0500311 HARDWARE_TYPE_RTL8188EE,
Larry Fingered364ab2014-09-04 16:03:46 -0500312 HARDWARE_TYPE_RTL8723BE,
313 HARDWARE_TYPE_RTL8192EE,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600314 HARDWARE_TYPE_RTL8821AE,
315 HARDWARE_TYPE_RTL8812AE,
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500316 HARDWARE_TYPE_RTL8822BE,
Larry Finger0c817332010-12-08 11:12:31 -0600317
Larry Fingere97b7752011-02-19 16:29:07 -0600318 /* keep it last */
Larry Finger0c817332010-12-08 11:12:31 -0600319 HARDWARE_TYPE_NUM
320};
321
Ping-Ke Shih58438d92017-07-02 13:12:37 -0500322#define RTL_HW_TYPE(rtlpriv) (rtl_hal((struct rtl_priv *)rtlpriv)->hw_type)
323#define IS_NEW_GENERATION_IC(rtlpriv) \
324 (RTL_HW_TYPE(rtlpriv) >= HARDWARE_TYPE_RTL8192EE)
325#define IS_HARDWARE_TYPE_8192CE(rtlpriv) \
326 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192CE)
327#define IS_HARDWARE_TYPE_8812(rtlpriv) \
328 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8812AE)
329#define IS_HARDWARE_TYPE_8821(rtlpriv) \
330 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8821AE)
331#define IS_HARDWARE_TYPE_8723A(rtlpriv) \
332 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723AE)
333#define IS_HARDWARE_TYPE_8723B(rtlpriv) \
334 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8723BE)
335#define IS_HARDWARE_TYPE_8192E(rtlpriv) \
336 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8192EE)
337#define IS_HARDWARE_TYPE_8822B(rtlpriv) \
338 (RTL_HW_TYPE(rtlpriv) == HARDWARE_TYPE_RTL8822BE)
Larry Finger62e63972011-02-11 14:27:46 -0600339
Larry Finger5c99f042014-09-26 16:40:25 -0500340#define RX_HAL_IS_CCK_RATE(rxmcs) \
Larry Fingere0e776a2014-12-18 03:05:36 -0600341 ((rxmcs) == DESC_RATE1M || \
342 (rxmcs) == DESC_RATE2M || \
343 (rxmcs) == DESC_RATE5_5M || \
344 (rxmcs) == DESC_RATE11M)
Larry Finger2cddad32014-02-28 15:16:46 -0600345
Larry Finger0c817332010-12-08 11:12:31 -0600346enum scan_operation_backup_opt {
347 SCAN_OPT_BACKUP = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600348 SCAN_OPT_BACKUP_BAND0 = 0,
349 SCAN_OPT_BACKUP_BAND1,
Larry Finger0c817332010-12-08 11:12:31 -0600350 SCAN_OPT_RESTORE,
351 SCAN_OPT_MAX
352};
353
354/*RF state.*/
355enum rf_pwrstate {
356 ERFON,
357 ERFSLEEP,
358 ERFOFF
359};
360
361struct bb_reg_def {
362 u32 rfintfs;
363 u32 rfintfi;
364 u32 rfintfo;
365 u32 rfintfe;
366 u32 rf3wire_offset;
367 u32 rflssi_select;
368 u32 rftxgain_stage;
369 u32 rfhssi_para1;
370 u32 rfhssi_para2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500371 u32 rfsw_ctrl;
Larry Finger0c817332010-12-08 11:12:31 -0600372 u32 rfagc_control1;
373 u32 rfagc_control2;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500374 u32 rfrxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600375 u32 rfrx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500376 u32 rftxiq_imbal;
Larry Finger0c817332010-12-08 11:12:31 -0600377 u32 rftx_afe;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500378 u32 rf_rb; /* rflssi_readback */
379 u32 rf_rbpi; /* rflssi_readbackpi */
Larry Finger0c817332010-12-08 11:12:31 -0600380};
381
382enum io_type {
383 IO_CMD_PAUSE_DM_BY_SCAN = 0,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600384 IO_CMD_PAUSE_BAND0_DM_BY_SCAN = 0,
385 IO_CMD_PAUSE_BAND1_DM_BY_SCAN = 1,
386 IO_CMD_RESUME_DM_BY_SCAN = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600387};
388
389enum hw_variables {
Larry Finger8334ffd2016-09-24 11:57:19 -0500390 HW_VAR_ETHER_ADDR = 0x0,
391 HW_VAR_MULTICAST_REG = 0x1,
392 HW_VAR_BASIC_RATE = 0x2,
393 HW_VAR_BSSID = 0x3,
394 HW_VAR_MEDIA_STATUS= 0x4,
395 HW_VAR_SECURITY_CONF= 0x5,
396 HW_VAR_BEACON_INTERVAL = 0x6,
397 HW_VAR_ATIM_WINDOW = 0x7,
398 HW_VAR_LISTEN_INTERVAL = 0x8,
399 HW_VAR_CS_COUNTER = 0x9,
400 HW_VAR_DEFAULTKEY0 = 0xa,
401 HW_VAR_DEFAULTKEY1 = 0xb,
402 HW_VAR_DEFAULTKEY2 = 0xc,
403 HW_VAR_DEFAULTKEY3 = 0xd,
404 HW_VAR_SIFS = 0xe,
405 HW_VAR_R2T_SIFS = 0xf,
406 HW_VAR_DIFS = 0x10,
407 HW_VAR_EIFS = 0x11,
408 HW_VAR_SLOT_TIME = 0x12,
409 HW_VAR_ACK_PREAMBLE = 0x13,
410 HW_VAR_CW_CONFIG = 0x14,
411 HW_VAR_CW_VALUES = 0x15,
412 HW_VAR_RATE_FALLBACK_CONTROL= 0x16,
413 HW_VAR_CONTENTION_WINDOW = 0x17,
414 HW_VAR_RETRY_COUNT = 0x18,
415 HW_VAR_TR_SWITCH = 0x19,
416 HW_VAR_COMMAND = 0x1a,
417 HW_VAR_WPA_CONFIG = 0x1b,
418 HW_VAR_AMPDU_MIN_SPACE = 0x1c,
419 HW_VAR_SHORTGI_DENSITY = 0x1d,
420 HW_VAR_AMPDU_FACTOR = 0x1e,
421 HW_VAR_MCS_RATE_AVAILABLE = 0x1f,
422 HW_VAR_AC_PARAM = 0x20,
423 HW_VAR_ACM_CTRL = 0x21,
424 HW_VAR_DIS_Req_Qsize = 0x22,
425 HW_VAR_CCX_CHNL_LOAD = 0x23,
426 HW_VAR_CCX_NOISE_HISTOGRAM = 0x24,
427 HW_VAR_CCX_CLM_NHM = 0x25,
428 HW_VAR_TxOPLimit = 0x26,
429 HW_VAR_TURBO_MODE = 0x27,
430 HW_VAR_RF_STATE = 0x28,
431 HW_VAR_RF_OFF_BY_HW = 0x29,
432 HW_VAR_BUS_SPEED = 0x2a,
433 HW_VAR_SET_DEV_POWER = 0x2b,
Larry Finger0c817332010-12-08 11:12:31 -0600434
Larry Finger8334ffd2016-09-24 11:57:19 -0500435 HW_VAR_RCR = 0x2c,
436 HW_VAR_RATR_0 = 0x2d,
437 HW_VAR_RRSR = 0x2e,
438 HW_VAR_CPU_RST = 0x2f,
439 HW_VAR_CHECK_BSSID = 0x30,
440 HW_VAR_LBK_MODE = 0x31,
441 HW_VAR_AES_11N_FIX = 0x32,
442 HW_VAR_USB_RX_AGGR = 0x33,
443 HW_VAR_USER_CONTROL_TURBO_MODE = 0x34,
444 HW_VAR_RETRY_LIMIT = 0x35,
445 HW_VAR_INIT_TX_RATE = 0x36,
446 HW_VAR_TX_RATE_REG = 0x37,
447 HW_VAR_EFUSE_USAGE = 0x38,
448 HW_VAR_EFUSE_BYTES = 0x39,
449 HW_VAR_AUTOLOAD_STATUS = 0x3a,
450 HW_VAR_RF_2R_DISABLE = 0x3b,
451 HW_VAR_SET_RPWM = 0x3c,
452 HW_VAR_H2C_FW_PWRMODE = 0x3d,
453 HW_VAR_H2C_FW_JOINBSSRPT = 0x3e,
454 HW_VAR_H2C_FW_MEDIASTATUSRPT = 0x3f,
455 HW_VAR_H2C_FW_P2P_PS_OFFLOAD = 0x40,
456 HW_VAR_FW_PSMODE_STATUS = 0x41,
457 HW_VAR_INIT_RTS_RATE = 0x42,
458 HW_VAR_RESUME_CLK_ON = 0x43,
459 HW_VAR_FW_LPS_ACTION = 0x44,
460 HW_VAR_1X1_RECV_COMBINE = 0x45,
461 HW_VAR_STOP_SEND_BEACON = 0x46,
462 HW_VAR_TSF_TIMER = 0x47,
463 HW_VAR_IO_CMD = 0x48,
Larry Finger0c817332010-12-08 11:12:31 -0600464
Larry Finger8334ffd2016-09-24 11:57:19 -0500465 HW_VAR_RF_RECOVERY = 0x49,
466 HW_VAR_H2C_FW_UPDATE_GTK = 0x4a,
467 HW_VAR_WF_MASK = 0x4b,
468 HW_VAR_WF_CRC = 0x4c,
469 HW_VAR_WF_IS_MAC_ADDR = 0x4d,
470 HW_VAR_H2C_FW_OFFLOAD = 0x4e,
471 HW_VAR_RESET_WFCRC = 0x4f,
Larry Finger0c817332010-12-08 11:12:31 -0600472
Larry Finger8334ffd2016-09-24 11:57:19 -0500473 HW_VAR_HANDLE_FW_C2H = 0x50,
474 HW_VAR_DL_FW_RSVD_PAGE = 0x51,
475 HW_VAR_AID = 0x52,
476 HW_VAR_HW_SEQ_ENABLE = 0x53,
477 HW_VAR_CORRECT_TSF = 0x54,
478 HW_VAR_BCN_VALID = 0x55,
479 HW_VAR_FWLPS_RF_ON = 0x56,
480 HW_VAR_DUAL_TSF_RST = 0x57,
481 HW_VAR_SWITCH_EPHY_WoWLAN = 0x58,
482 HW_VAR_INT_MIGRATION = 0x59,
483 HW_VAR_INT_AC = 0x5a,
484 HW_VAR_RF_TIMING = 0x5b,
Larry Finger0c817332010-12-08 11:12:31 -0600485
Larry Finger8334ffd2016-09-24 11:57:19 -0500486 HAL_DEF_WOWLAN = 0x5c,
487 HW_VAR_MRC = 0x5d,
488 HW_VAR_KEEP_ALIVE = 0x5e,
489 HW_VAR_NAV_UPPER = 0x5f,
Larry Finger0c817332010-12-08 11:12:31 -0600490
Larry Finger8334ffd2016-09-24 11:57:19 -0500491 HW_VAR_MGT_FILTER = 0x60,
492 HW_VAR_CTRL_FILTER = 0x61,
493 HW_VAR_DATA_FILTER = 0x62,
Larry Finger0c817332010-12-08 11:12:31 -0600494};
495
Larry Fingered364ab2014-09-04 16:03:46 -0500496enum rt_media_status {
Larry Finger0c817332010-12-08 11:12:31 -0600497 RT_MEDIA_DISCONNECT = 0,
498 RT_MEDIA_CONNECT = 1
499};
500
501enum rt_oem_id {
502 RT_CID_DEFAULT = 0,
503 RT_CID_8187_ALPHA0 = 1,
504 RT_CID_8187_SERCOMM_PS = 2,
505 RT_CID_8187_HW_LED = 3,
506 RT_CID_8187_NETGEAR = 4,
507 RT_CID_WHQL = 5,
Larry Finger2cddad32014-02-28 15:16:46 -0600508 RT_CID_819X_CAMEO = 6,
509 RT_CID_819X_RUNTOP = 7,
510 RT_CID_819X_SENAO = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600511 RT_CID_TOSHIBA = 9,
Larry Finger2cddad32014-02-28 15:16:46 -0600512 RT_CID_819X_NETCORE = 10,
513 RT_CID_NETTRONIX = 11,
Larry Finger0c817332010-12-08 11:12:31 -0600514 RT_CID_DLINK = 12,
515 RT_CID_PRONET = 13,
516 RT_CID_COREGA = 14,
Larry Finger2cddad32014-02-28 15:16:46 -0600517 RT_CID_819X_ALPHA = 15,
518 RT_CID_819X_SITECOM = 16,
Larry Finger0c817332010-12-08 11:12:31 -0600519 RT_CID_CCX = 17,
Larry Finger2cddad32014-02-28 15:16:46 -0600520 RT_CID_819X_LENOVO = 18,
521 RT_CID_819X_QMI = 19,
522 RT_CID_819X_EDIMAX_BELKIN = 20,
523 RT_CID_819X_SERCOMM_BELKIN = 21,
524 RT_CID_819X_CAMEO1 = 22,
525 RT_CID_819X_MSI = 23,
526 RT_CID_819X_ACER = 24,
527 RT_CID_819X_HP = 27,
528 RT_CID_819X_CLEVO = 28,
529 RT_CID_819X_ARCADYAN_BELKIN = 29,
530 RT_CID_819X_SAMSUNG = 30,
531 RT_CID_819X_WNC_COREGA = 31,
532 RT_CID_819X_FOXCOON = 32,
533 RT_CID_819X_DELL = 33,
534 RT_CID_819X_PRONETS = 34,
535 RT_CID_819X_EDIMAX_ASUS = 35,
Larry Finger0f015452012-10-25 13:46:46 -0500536 RT_CID_NETGEAR = 36,
537 RT_CID_PLANEX = 37,
538 RT_CID_CC_C = 38,
Larry Finger0c817332010-12-08 11:12:31 -0600539};
540
541enum hw_descs {
542 HW_DESC_OWN,
543 HW_DESC_RXOWN,
544 HW_DESC_TX_NEXTDESC_ADDR,
545 HW_DESC_TXBUFF_ADDR,
546 HW_DESC_RXBUFF_ADDR,
547 HW_DESC_RXPKT_LEN,
548 HW_DESC_RXERO,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600549 HW_DESC_RX_PREPARE,
Larry Finger0c817332010-12-08 11:12:31 -0600550};
551
552enum prime_sc {
553 PRIME_CHNL_OFFSET_DONT_CARE = 0,
554 PRIME_CHNL_OFFSET_LOWER = 1,
555 PRIME_CHNL_OFFSET_UPPER = 2,
556};
557
558enum rf_type {
559 RF_1T1R = 0,
560 RF_1T2R = 1,
561 RF_2T2R = 2,
Larry Fingere97b7752011-02-19 16:29:07 -0600562 RF_2T2R_GREEN = 3,
Ping-Ke Shih08ab7462017-09-29 14:47:57 -0500563 RF_2T3R = 4,
564 RF_2T4R = 5,
565 RF_3T3R = 6,
566 RF_3T4R = 7,
567 RF_4T4R = 8,
Larry Finger0c817332010-12-08 11:12:31 -0600568};
569
570enum ht_channel_width {
571 HT_CHANNEL_WIDTH_20 = 0,
572 HT_CHANNEL_WIDTH_20_40 = 1,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600573 HT_CHANNEL_WIDTH_80 = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600574};
575
576/* Ref: 802.11i sepc D10.0 7.3.2.25.1
577Cipher Suites Encryption Algorithms */
578enum rt_enc_alg {
579 NO_ENCRYPTION = 0,
580 WEP40_ENCRYPTION = 1,
581 TKIP_ENCRYPTION = 2,
582 RSERVED_ENCRYPTION = 3,
583 AESCCMP_ENCRYPTION = 4,
584 WEP104_ENCRYPTION = 5,
Larry Finger2461c7d2012-08-31 15:39:01 -0500585 AESCMAC_ENCRYPTION = 6, /*IEEE802.11w */
Larry Finger0c817332010-12-08 11:12:31 -0600586};
587
588enum rtl_hal_state {
589 _HAL_STATE_STOP = 0,
590 _HAL_STATE_START = 1,
591};
592
Ping-Ke Shih6ec9dfb2017-07-02 13:12:35 -0500593enum rtl_desc_rate {
Larry Fingere0e776a2014-12-18 03:05:36 -0600594 DESC_RATE1M = 0x00,
595 DESC_RATE2M = 0x01,
596 DESC_RATE5_5M = 0x02,
597 DESC_RATE11M = 0x03,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500598
Larry Fingere0e776a2014-12-18 03:05:36 -0600599 DESC_RATE6M = 0x04,
600 DESC_RATE9M = 0x05,
601 DESC_RATE12M = 0x06,
602 DESC_RATE18M = 0x07,
603 DESC_RATE24M = 0x08,
604 DESC_RATE36M = 0x09,
605 DESC_RATE48M = 0x0a,
606 DESC_RATE54M = 0x0b,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500607
Larry Fingere0e776a2014-12-18 03:05:36 -0600608 DESC_RATEMCS0 = 0x0c,
609 DESC_RATEMCS1 = 0x0d,
610 DESC_RATEMCS2 = 0x0e,
611 DESC_RATEMCS3 = 0x0f,
612 DESC_RATEMCS4 = 0x10,
613 DESC_RATEMCS5 = 0x11,
614 DESC_RATEMCS6 = 0x12,
615 DESC_RATEMCS7 = 0x13,
616 DESC_RATEMCS8 = 0x14,
617 DESC_RATEMCS9 = 0x15,
618 DESC_RATEMCS10 = 0x16,
619 DESC_RATEMCS11 = 0x17,
620 DESC_RATEMCS12 = 0x18,
621 DESC_RATEMCS13 = 0x19,
622 DESC_RATEMCS14 = 0x1a,
623 DESC_RATEMCS15 = 0x1b,
624 DESC_RATEMCS15_SG = 0x1c,
625 DESC_RATEMCS32 = 0x20,
Larry Finger5a0791d2014-12-18 03:05:37 -0600626
627 DESC_RATEVHT1SS_MCS0 = 0x2c,
628 DESC_RATEVHT1SS_MCS1 = 0x2d,
629 DESC_RATEVHT1SS_MCS2 = 0x2e,
630 DESC_RATEVHT1SS_MCS3 = 0x2f,
631 DESC_RATEVHT1SS_MCS4 = 0x30,
632 DESC_RATEVHT1SS_MCS5 = 0x31,
633 DESC_RATEVHT1SS_MCS6 = 0x32,
634 DESC_RATEVHT1SS_MCS7 = 0x33,
635 DESC_RATEVHT1SS_MCS8 = 0x34,
636 DESC_RATEVHT1SS_MCS9 = 0x35,
637 DESC_RATEVHT2SS_MCS0 = 0x36,
638 DESC_RATEVHT2SS_MCS1 = 0x37,
639 DESC_RATEVHT2SS_MCS2 = 0x38,
640 DESC_RATEVHT2SS_MCS3 = 0x39,
641 DESC_RATEVHT2SS_MCS4 = 0x3a,
642 DESC_RATEVHT2SS_MCS5 = 0x3b,
643 DESC_RATEVHT2SS_MCS6 = 0x3c,
644 DESC_RATEVHT2SS_MCS7 = 0x3d,
645 DESC_RATEVHT2SS_MCS8 = 0x3e,
646 DESC_RATEVHT2SS_MCS9 = 0x3f,
Larry Finger7ad0ce32011-08-22 16:50:14 -0500647};
648
Larry Finger0c817332010-12-08 11:12:31 -0600649enum rtl_var_map {
650 /*reg map */
651 SYS_ISO_CTRL = 0,
652 SYS_FUNC_EN,
653 SYS_CLK,
654 MAC_RCR_AM,
655 MAC_RCR_AB,
656 MAC_RCR_ACRC32,
657 MAC_RCR_ACF,
658 MAC_RCR_AAP,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600659 MAC_HIMR,
660 MAC_HIMRE,
661 MAC_HSISR,
Larry Finger0c817332010-12-08 11:12:31 -0600662
663 /*efuse map */
664 EFUSE_TEST,
665 EFUSE_CTRL,
666 EFUSE_CLK,
667 EFUSE_CLK_CTRL,
668 EFUSE_PWC_EV12V,
669 EFUSE_FEN_ELDR,
670 EFUSE_LOADER_CLK_EN,
671 EFUSE_ANA8M,
672 EFUSE_HWSET_MAX_SIZE,
George18d30062011-02-19 16:29:02 -0600673 EFUSE_MAX_SECTION_MAP,
674 EFUSE_REAL_CONTENT_SIZE,
Chaoming Li5c079d82011-10-12 15:59:09 -0500675 EFUSE_OOB_PROTECT_BYTES_LEN,
Larry Finger26634c42013-03-24 22:06:33 -0500676 EFUSE_ACCESS,
Larry Finger0c817332010-12-08 11:12:31 -0600677
678 /*CAM map */
679 RWCAM,
680 WCAMI,
681 RCAMO,
682 CAMDBG,
683 SECR,
684 SEC_CAM_NONE,
685 SEC_CAM_WEP40,
686 SEC_CAM_TKIP,
687 SEC_CAM_AES,
688 SEC_CAM_WEP104,
689
690 /*IMR map */
691 RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
692 RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
693 RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
694 RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
695 RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
696 RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
697 RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
698 RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
699 RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
700 RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
701 RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
702 RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
703 RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
704 RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
705 RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
706 RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
707 RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
708 RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
Larry Fingere6deaf82013-03-24 22:06:55 -0500709 RTL_IMR_BCNINT, /*Beacon DMA Interrupt 0 */
Larry Finger0c817332010-12-08 11:12:31 -0600710 RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
711 RTL_IMR_RDU, /*Receive Descriptor Unavailable */
712 RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -0500713 RTL_IMR_H2CDOK, /*H2C Queue DMA OK Interrupt */
Larry Finger0c817332010-12-08 11:12:31 -0600714 RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
715 RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
Larry Fingere97b7752011-02-19 16:29:07 -0600716 RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600717 RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
718 RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
719 RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
720 RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
721 RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
722 RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
723 RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
724 RTL_IMR_ROK, /*Receive DMA OK Interrupt */
Larry Finger38506ec2014-09-22 09:39:19 -0500725 RTL_IMR_HSISR_IND, /*HSISR Interrupt*/
Larry Fingere6deaf82013-03-24 22:06:55 -0500726 RTL_IBSS_INT_MASKS, /*(RTL_IMR_BCNINT | RTL_IMR_TBDOK |
Larry Fingere97b7752011-02-19 16:29:07 -0600727 * RTL_IMR_TBDER) */
Larry Finger0f015452012-10-25 13:46:46 -0500728 RTL_IMR_C2HCMD, /*fw interrupt*/
Larry Finger0c817332010-12-08 11:12:31 -0600729
730 /*CCK Rates, TxHT = 0 */
731 RTL_RC_CCK_RATE1M,
732 RTL_RC_CCK_RATE2M,
733 RTL_RC_CCK_RATE5_5M,
734 RTL_RC_CCK_RATE11M,
735
736 /*OFDM Rates, TxHT = 0 */
737 RTL_RC_OFDM_RATE6M,
738 RTL_RC_OFDM_RATE9M,
739 RTL_RC_OFDM_RATE12M,
740 RTL_RC_OFDM_RATE18M,
741 RTL_RC_OFDM_RATE24M,
742 RTL_RC_OFDM_RATE36M,
743 RTL_RC_OFDM_RATE48M,
744 RTL_RC_OFDM_RATE54M,
745
746 RTL_RC_HT_RATEMCS7,
747 RTL_RC_HT_RATEMCS15,
748
Larry Finger9afa2e42014-09-22 09:39:21 -0500749 RTL_RC_VHT_RATE_1SS_MCS7,
750 RTL_RC_VHT_RATE_1SS_MCS8,
751 RTL_RC_VHT_RATE_1SS_MCS9,
752 RTL_RC_VHT_RATE_2SS_MCS7,
753 RTL_RC_VHT_RATE_2SS_MCS8,
754 RTL_RC_VHT_RATE_2SS_MCS9,
755
Larry Finger0c817332010-12-08 11:12:31 -0600756 /*keep it last */
757 RTL_VAR_MAP_MAX,
758};
759
760/*Firmware PS mode for control LPS.*/
761enum _fw_ps_mode {
762 FW_PS_ACTIVE_MODE = 0,
763 FW_PS_MIN_MODE = 1,
764 FW_PS_MAX_MODE = 2,
765 FW_PS_DTIM_MODE = 3,
766 FW_PS_VOIP_MODE = 4,
767 FW_PS_UAPSD_WMM_MODE = 5,
768 FW_PS_UAPSD_MODE = 6,
769 FW_PS_IBSS_MODE = 7,
770 FW_PS_WWLAN_MODE = 8,
771 FW_PS_PM_Radio_Off = 9,
772 FW_PS_PM_Card_Disable = 10,
773};
774
775enum rt_psmode {
776 EACTIVE, /*Active/Continuous access. */
777 EMAXPS, /*Max power save mode. */
778 EFASTPS, /*Fast power save mode. */
779 EAUTOPS, /*Auto power save mode. */
780};
781
782/*LED related.*/
783enum led_ctl_mode {
784 LED_CTL_POWER_ON = 1,
785 LED_CTL_LINK = 2,
786 LED_CTL_NO_LINK = 3,
787 LED_CTL_TX = 4,
788 LED_CTL_RX = 5,
789 LED_CTL_SITE_SURVEY = 6,
790 LED_CTL_POWER_OFF = 7,
791 LED_CTL_START_TO_LINK = 8,
792 LED_CTL_START_WPS = 9,
793 LED_CTL_STOP_WPS = 10,
794};
795
796enum rtl_led_pin {
797 LED_PIN_GPIO0,
798 LED_PIN_LED0,
799 LED_PIN_LED1,
800 LED_PIN_LED2
801};
802
803/*QoS related.*/
804/*acm implementation method.*/
805enum acm_method {
806 eAcmWay0_SwAndHw = 0,
807 eAcmWay1_HW = 1,
Larry Finger2cddad32014-02-28 15:16:46 -0600808 EACMWAY2_SW = 2,
Larry Finger0c817332010-12-08 11:12:31 -0600809};
810
Larry Fingere97b7752011-02-19 16:29:07 -0600811enum macphy_mode {
812 SINGLEMAC_SINGLEPHY = 0,
813 DUALMAC_DUALPHY,
814 DUALMAC_SINGLEPHY,
815};
816
817enum band_type {
818 BAND_ON_2_4G = 0,
819 BAND_ON_5G,
820 BAND_ON_BOTH,
821 BANDMAX
822};
823
Larry Finger0c817332010-12-08 11:12:31 -0600824/*aci/aifsn Field.
825Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
826union aci_aifsn {
827 u8 char_data;
828
829 struct {
830 u8 aifsn:4;
831 u8 acm:1;
832 u8 aci:2;
833 u8 reserved:1;
834 } f; /* Field */
835};
836
837/*mlme related.*/
838enum wireless_mode {
839 WIRELESS_MODE_UNKNOWN = 0x00,
840 WIRELESS_MODE_A = 0x01,
841 WIRELESS_MODE_B = 0x02,
842 WIRELESS_MODE_G = 0x04,
843 WIRELESS_MODE_AUTO = 0x08,
844 WIRELESS_MODE_N_24G = 0x10,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600845 WIRELESS_MODE_N_5G = 0x20,
846 WIRELESS_MODE_AC_5G = 0x40,
Larry Finger21e4b072014-09-22 09:39:26 -0500847 WIRELESS_MODE_AC_24G = 0x80,
848 WIRELESS_MODE_AC_ONLY = 0x100,
849 WIRELESS_MODE_MAX = 0x800
Larry Finger0c817332010-12-08 11:12:31 -0600850};
851
George18d30062011-02-19 16:29:02 -0600852#define IS_WIRELESS_MODE_A(wirelessmode) \
853 (wirelessmode == WIRELESS_MODE_A)
854#define IS_WIRELESS_MODE_B(wirelessmode) \
855 (wirelessmode == WIRELESS_MODE_B)
856#define IS_WIRELESS_MODE_G(wirelessmode) \
857 (wirelessmode == WIRELESS_MODE_G)
858#define IS_WIRELESS_MODE_N_24G(wirelessmode) \
859 (wirelessmode == WIRELESS_MODE_N_24G)
860#define IS_WIRELESS_MODE_N_5G(wirelessmode) \
861 (wirelessmode == WIRELESS_MODE_N_5G)
862
Larry Finger0c817332010-12-08 11:12:31 -0600863enum ratr_table_mode {
864 RATR_INX_WIRELESS_NGB = 0,
865 RATR_INX_WIRELESS_NG = 1,
866 RATR_INX_WIRELESS_NB = 2,
867 RATR_INX_WIRELESS_N = 3,
868 RATR_INX_WIRELESS_GB = 4,
869 RATR_INX_WIRELESS_G = 5,
870 RATR_INX_WIRELESS_B = 6,
871 RATR_INX_WIRELESS_MC = 7,
872 RATR_INX_WIRELESS_A = 8,
Larry Fingerf3355dd2014-03-04 16:53:47 -0600873 RATR_INX_WIRELESS_AC_5N = 8,
874 RATR_INX_WIRELESS_AC_24N = 9,
Larry Finger0c817332010-12-08 11:12:31 -0600875};
876
Ping-Ke Shihbe98db12018-01-19 14:45:50 +0800877enum ratr_table_mode_new {
878 RATEID_IDX_BGN_40M_2SS = 0,
879 RATEID_IDX_BGN_40M_1SS = 1,
880 RATEID_IDX_BGN_20M_2SS_BN = 2,
881 RATEID_IDX_BGN_20M_1SS_BN = 3,
882 RATEID_IDX_GN_N2SS = 4,
883 RATEID_IDX_GN_N1SS = 5,
884 RATEID_IDX_BG = 6,
885 RATEID_IDX_G = 7,
886 RATEID_IDX_B = 8,
887 RATEID_IDX_VHT_2SS = 9,
888 RATEID_IDX_VHT_1SS = 10,
889 RATEID_IDX_MIX1 = 11,
890 RATEID_IDX_MIX2 = 12,
891 RATEID_IDX_VHT_3SS = 13,
892 RATEID_IDX_BGN_3SS = 14,
893};
894
Larry Finger0c817332010-12-08 11:12:31 -0600895enum rtl_link_state {
896 MAC80211_NOLINK = 0,
897 MAC80211_LINKING = 1,
898 MAC80211_LINKED = 2,
899 MAC80211_LINKED_SCANNING = 3,
900};
901
902enum act_category {
903 ACT_CAT_QOS = 1,
904 ACT_CAT_DLS = 2,
905 ACT_CAT_BA = 3,
906 ACT_CAT_HT = 7,
907 ACT_CAT_WMM = 17,
908};
909
910enum ba_action {
911 ACT_ADDBAREQ = 0,
912 ACT_ADDBARSP = 1,
913 ACT_DELBA = 2,
914};
915
Larry Finger0f015452012-10-25 13:46:46 -0500916enum rt_polarity_ctl {
917 RT_POLARITY_LOW_ACT = 0,
918 RT_POLARITY_HIGH_ACT = 1,
919};
920
Larry Finger21e4b072014-09-22 09:39:26 -0500921/* After 8188E, we use V2 reason define. 88C/8723A use V1 reason. */
922enum fw_wow_reason_v2 {
923 FW_WOW_V2_PTK_UPDATE_EVENT = 0x01,
924 FW_WOW_V2_GTK_UPDATE_EVENT = 0x02,
925 FW_WOW_V2_DISASSOC_EVENT = 0x04,
926 FW_WOW_V2_DEAUTH_EVENT = 0x08,
927 FW_WOW_V2_FW_DISCONNECT_EVENT = 0x10,
928 FW_WOW_V2_MAGIC_PKT_EVENT = 0x21,
929 FW_WOW_V2_UNICAST_PKT_EVENT = 0x22,
930 FW_WOW_V2_PATTERN_PKT_EVENT = 0x23,
931 FW_WOW_V2_RTD3_SSID_MATCH_EVENT = 0x24,
932 FW_WOW_V2_REALWOW_V2_WAKEUPPKT = 0x30,
933 FW_WOW_V2_REALWOW_V2_ACKLOST = 0x31,
934 FW_WOW_V2_REASON_MAX = 0xff,
935};
936
Larry Fingerf7953b22014-09-22 09:39:20 -0500937enum wolpattern_type {
938 UNICAST_PATTERN = 0,
939 MULTICAST_PATTERN = 1,
940 BROADCAST_PATTERN = 2,
941 DONT_CARE_DA = 3,
942 UNKNOWN_TYPE = 4,
943};
944
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -0600945enum package_type {
946 PACKAGE_DEFAULT,
947 PACKAGE_QFN68,
948 PACKAGE_TFBGA90,
949 PACKAGE_TFBGA80,
950 PACKAGE_TFBGA79
951};
952
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800953enum rtl_spec_ver {
954 RTL_SPEC_NEW_RATEID = BIT(0), /* use ratr_table_mode_new */
Ping-Ke Shih1ca72c32018-01-29 11:26:33 +0800955 RTL_SPEC_SUPPORT_VHT = BIT(1), /* support VHT */
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +0800956};
957
Larry Finger0c817332010-12-08 11:12:31 -0600958struct octet_string {
959 u8 *octet;
960 u16 length;
961};
962
963struct rtl_hdr_3addr {
964 __le16 frame_ctl;
965 __le16 duration_id;
966 u8 addr1[ETH_ALEN];
967 u8 addr2[ETH_ALEN];
968 u8 addr3[ETH_ALEN];
969 __le16 seq_ctl;
970 u8 payload[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500971} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600972
973struct rtl_info_element {
974 u8 id;
975 u8 len;
976 u8 data[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500977} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600978
979struct rtl_probe_rsp {
980 struct rtl_hdr_3addr header;
981 u32 time_stamp[2];
982 __le16 beacon_interval;
983 __le16 capability;
984 /*SSID, supported rates, FH params, DS params,
985 CF params, IBSS params, TIM (if beacon), RSN */
986 struct rtl_info_element info_element[0];
John W. Linvillee1374782010-12-16 09:20:16 -0500987} __packed;
Larry Finger0c817332010-12-08 11:12:31 -0600988
989/*LED related.*/
990/*ledpin Identify how to implement this SW led.*/
991struct rtl_led {
992 void *hw;
993 enum rtl_led_pin ledpin;
Larry Finger7ea47242011-02-19 16:28:57 -0600994 bool ledon;
Larry Finger0c817332010-12-08 11:12:31 -0600995};
996
997struct rtl_led_ctl {
Larry Finger7ea47242011-02-19 16:28:57 -0600998 bool led_opendrain;
Larry Finger0c817332010-12-08 11:12:31 -0600999 struct rtl_led sw_led0;
1000 struct rtl_led sw_led1;
1001};
1002
1003struct rtl_qos_parameters {
1004 __le16 cw_min;
1005 __le16 cw_max;
1006 u8 aifs;
1007 u8 flag;
1008 __le16 tx_op;
John W. Linvillee1374782010-12-16 09:20:16 -05001009} __packed;
Larry Finger0c817332010-12-08 11:12:31 -06001010
1011struct rt_smooth_data {
1012 u32 elements[100]; /*array to store values */
1013 u32 index; /*index to current array to store */
1014 u32 total_num; /*num of valid elements */
1015 u32 total_val; /*sum of valid elements */
1016};
1017
1018struct false_alarm_statistics {
1019 u32 cnt_parity_fail;
1020 u32 cnt_rate_illegal;
1021 u32 cnt_crc8_fail;
1022 u32 cnt_mcs_fail;
Larry Fingere97b7752011-02-19 16:29:07 -06001023 u32 cnt_fast_fsync_fail;
1024 u32 cnt_sb_search_fail;
Larry Finger0c817332010-12-08 11:12:31 -06001025 u32 cnt_ofdm_fail;
1026 u32 cnt_cck_fail;
1027 u32 cnt_all;
Larry Finger26634c42013-03-24 22:06:33 -05001028 u32 cnt_ofdm_cca;
1029 u32 cnt_cck_cca;
1030 u32 cnt_cca_all;
1031 u32 cnt_bw_usc;
1032 u32 cnt_bw_lsc;
Larry Finger0c817332010-12-08 11:12:31 -06001033};
1034
1035struct init_gain {
1036 u8 xaagccore1;
1037 u8 xbagccore1;
1038 u8 xcagccore1;
1039 u8 xdagccore1;
1040 u8 cca;
1041
1042};
1043
1044struct wireless_stats {
Ping-Ke Shih74451b92017-09-29 14:47:56 -05001045 u64 txbytesunicast;
1046 u64 txbytesmulticast;
1047 u64 txbytesbroadcast;
1048 u64 rxbytesunicast;
1049
1050 u64 txbytesunicast_inperiod;
1051 u64 rxbytesunicast_inperiod;
1052 u32 txbytesunicast_inperiod_tp;
1053 u32 rxbytesunicast_inperiod_tp;
1054 u64 txbytesunicast_last;
1055 u64 rxbytesunicast_last;
Larry Finger0c817332010-12-08 11:12:31 -06001056
1057 long rx_snr_db[4];
1058 /*Correct smoothed ss in Dbm, only used
1059 in driver to report real power now. */
1060 long recv_signal_power;
1061 long signal_quality;
1062 long last_sigstrength_inpercent;
1063
1064 u32 rssi_calculate_cnt;
Larry Fingerf3a97e92014-09-22 09:39:24 -05001065 u32 pwdb_all_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001066
1067 /*Transformed, in dbm. Beautified signal
1068 strength for UI, not correct. */
1069 long signal_strength;
1070
1071 u8 rx_rssi_percentage[4];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001072 u8 rx_evm_dbm[4];
Larry Finger0c817332010-12-08 11:12:31 -06001073 u8 rx_evm_percentage[2];
1074
Larry Fingerf3355dd2014-03-04 16:53:47 -06001075 u16 rx_cfo_short[4];
1076 u16 rx_cfo_tail[4];
1077
Larry Finger0c817332010-12-08 11:12:31 -06001078 struct rt_smooth_data ui_rssi;
1079 struct rt_smooth_data ui_link_quality;
1080};
1081
1082struct rate_adaptive {
1083 u8 rate_adaptive_disabled;
1084 u8 ratr_state;
1085 u16 reserve;
1086
1087 u32 high_rssi_thresh_for_ra;
1088 u32 high2low_rssi_thresh_for_ra;
1089 u8 low2high_rssi_thresh_for_ra40m;
Larry Finger2cddad32014-02-28 15:16:46 -06001090 u32 low_rssi_thresh_for_ra40m;
Larry Finger0c817332010-12-08 11:12:31 -06001091 u8 low2high_rssi_thresh_for_ra20m;
Larry Finger2cddad32014-02-28 15:16:46 -06001092 u32 low_rssi_thresh_for_ra20m;
Larry Finger0c817332010-12-08 11:12:31 -06001093 u32 upper_rssi_threshold_ratr;
1094 u32 middleupper_rssi_threshold_ratr;
1095 u32 middle_rssi_threshold_ratr;
1096 u32 middlelow_rssi_threshold_ratr;
1097 u32 low_rssi_threshold_ratr;
1098 u32 ultralow_rssi_threshold_ratr;
1099 u32 low_rssi_threshold_ratr_40m;
1100 u32 low_rssi_threshold_ratr_20m;
1101 u8 ping_rssi_enable;
1102 u32 ping_rssi_ratr;
1103 u32 ping_rssi_thresh_for_ra;
1104 u32 last_ratr;
1105 u8 pre_ratr_state;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001106 u8 ldpc_thres;
1107 bool use_ldpc;
1108 bool lower_rts_rate;
1109 bool is_special_data;
Larry Finger0c817332010-12-08 11:12:31 -06001110};
1111
1112struct regd_pair_mapping {
1113 u16 reg_dmnenum;
1114 u16 reg_5ghz_ctl;
1115 u16 reg_2ghz_ctl;
1116};
1117
Larry Fingerf3355dd2014-03-04 16:53:47 -06001118struct dynamic_primary_cca {
1119 u8 pricca_flag;
1120 u8 intf_flag;
1121 u8 intf_type;
1122 u8 dup_rts_flag;
1123 u8 monitor_flag;
1124 u8 ch_offset;
1125 u8 mf_state;
1126};
1127
Larry Finger0c817332010-12-08 11:12:31 -06001128struct rtl_regulatory {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001129 s8 alpha2[2];
Larry Finger0c817332010-12-08 11:12:31 -06001130 u16 country_code;
1131 u16 max_power_level;
1132 u32 tp_scale;
1133 u16 current_rd;
1134 u16 current_rd_ext;
1135 int16_t power_limit;
1136 struct regd_pair_mapping *regpair;
1137};
1138
1139struct rtl_rfkill {
1140 bool rfkill_state; /*0 is off, 1 is on */
1141};
1142
Larry Finger26634c42013-03-24 22:06:33 -05001143/*for P2P PS**/
1144#define P2P_MAX_NOA_NUM 2
1145
1146enum p2p_role {
1147 P2P_ROLE_DISABLE = 0,
1148 P2P_ROLE_DEVICE = 1,
1149 P2P_ROLE_CLIENT = 2,
1150 P2P_ROLE_GO = 3
1151};
1152
1153enum p2p_ps_state {
1154 P2P_PS_DISABLE = 0,
1155 P2P_PS_ENABLE = 1,
1156 P2P_PS_SCAN = 2,
1157 P2P_PS_SCAN_DONE = 3,
1158 P2P_PS_ALLSTASLEEP = 4, /* for P2P GO */
1159};
1160
1161enum p2p_ps_mode {
1162 P2P_PS_NONE = 0,
1163 P2P_PS_CTWINDOW = 1,
1164 P2P_PS_NOA = 2,
1165 P2P_PS_MIX = 3, /* CTWindow and NoA */
1166};
1167
1168struct rtl_p2p_ps_info {
1169 enum p2p_ps_mode p2p_ps_mode; /* indicate p2p ps mode */
1170 enum p2p_ps_state p2p_ps_state; /* indicate p2p ps state */
1171 u8 noa_index; /* Identifies instance of Notice of Absence timing. */
1172 /* Client traffic window. A period of time in TU after TBTT. */
1173 u8 ctwindow;
1174 u8 opp_ps; /* opportunistic power save. */
1175 u8 noa_num; /* number of NoA descriptor in P2P IE. */
1176 /* Count for owner, Type of client. */
1177 u8 noa_count_type[P2P_MAX_NOA_NUM];
1178 /* Max duration for owner, preferred or min acceptable duration
1179 * for client.
1180 */
1181 u32 noa_duration[P2P_MAX_NOA_NUM];
1182 /* Length of interval for owner, preferred or max acceptable intervali
1183 * of client.
1184 */
1185 u32 noa_interval[P2P_MAX_NOA_NUM];
1186 /* schedule in terms of the lower 4 bytes of the TSF timer. */
1187 u32 noa_start_time[P2P_MAX_NOA_NUM];
1188};
1189
1190struct p2p_ps_offload_t {
1191 u8 offload_en:1;
1192 u8 role:1; /* 1: Owner, 0: Client */
1193 u8 ctwindow_en:1;
1194 u8 noa0_en:1;
1195 u8 noa1_en:1;
1196 u8 allstasleep:1;
1197 u8 discovery:1;
1198 u8 reserved:1;
1199};
1200
Larry Fingere97b7752011-02-19 16:29:07 -06001201#define IQK_MATRIX_REG_NUM 8
1202#define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
Larry Finger26634c42013-03-24 22:06:33 -05001203
Larry Fingere97b7752011-02-19 16:29:07 -06001204struct iqk_matrix_regs {
Larry Finger32473282011-03-27 16:19:57 -05001205 bool iqk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001206 long value[1][IQK_MATRIX_REG_NUM];
1207};
1208
George18d30062011-02-19 16:29:02 -06001209struct phy_parameters {
1210 u16 length;
1211 u32 *pdata;
1212};
1213
1214enum hw_param_tab_index {
1215 PHY_REG_2T,
1216 PHY_REG_1T,
1217 PHY_REG_PG,
1218 RADIOA_2T,
1219 RADIOB_2T,
1220 RADIOA_1T,
1221 RADIOB_1T,
1222 MAC_REG,
1223 AGCTAB_2T,
1224 AGCTAB_1T,
1225 MAX_TAB
1226};
1227
Larry Finger0c817332010-12-08 11:12:31 -06001228struct rtl_phy {
1229 struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
1230 struct init_gain initgain_backup;
1231 enum io_type current_io_type;
1232
1233 u8 rf_mode;
1234 u8 rf_type;
1235 u8 current_chan_bw;
1236 u8 set_bwmode_inprogress;
1237 u8 sw_chnl_inprogress;
1238 u8 sw_chnl_stage;
1239 u8 sw_chnl_step;
1240 u8 current_channel;
1241 u8 h2c_box_num;
1242 u8 set_io_inprogress;
Larry Fingere97b7752011-02-19 16:29:07 -06001243 u8 lck_inprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001244
Larry Fingere97b7752011-02-19 16:29:07 -06001245 /* record for power tracking */
Larry Finger0c817332010-12-08 11:12:31 -06001246 s32 reg_e94;
1247 s32 reg_e9c;
1248 s32 reg_ea4;
1249 s32 reg_eac;
1250 s32 reg_eb4;
1251 s32 reg_ebc;
1252 s32 reg_ec4;
1253 s32 reg_ecc;
1254 u8 rfpienable;
1255 u8 reserve_0;
1256 u16 reserve_1;
1257 u32 reg_c04, reg_c08, reg_874;
1258 u32 adda_backup[16];
1259 u32 iqk_mac_backup[IQK_MAC_REG_NUM];
1260 u32 iqk_bb_backup[10];
Larry Finger2461c7d2012-08-31 15:39:01 -05001261 bool iqk_initialized;
Larry Finger0c817332010-12-08 11:12:31 -06001262
Larry Fingerf3355dd2014-03-04 16:53:47 -06001263 bool rfpath_rx_enable[MAX_RF_PATH];
1264 u8 reg_837;
Larry Fingere97b7752011-02-19 16:29:07 -06001265 /* Dual mac */
1266 bool need_iqk;
Larry Fingere6deaf82013-03-24 22:06:55 -05001267 struct iqk_matrix_regs iqk_matrix[IQK_MATRIX_SETTINGS_NUM];
Larry Fingere97b7752011-02-19 16:29:07 -06001268
Larry Finger7ea47242011-02-19 16:28:57 -06001269 bool rfpi_enable;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001270 bool iqk_in_progress;
Larry Finger0c817332010-12-08 11:12:31 -06001271
1272 u8 pwrgroup_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001273 u8 cck_high_power;
Larry Fingerc151aed2014-09-22 09:39:25 -05001274 /* this is for 88E & 8723A */
1275 u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
Larry Fingere97b7752011-02-19 16:29:07 -06001276 /* MAX_PG_GROUP groups of pwr diff by rates */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001277 u32 mcs_offset[MAX_PG_GROUP][16];
Larry Finger2cddad32014-02-28 15:16:46 -06001278 u32 tx_power_by_rate_offset[TX_PWR_BY_RATE_NUM_BAND]
1279 [TX_PWR_BY_RATE_NUM_RF]
1280 [TX_PWR_BY_RATE_NUM_RF]
1281 [TX_PWR_BY_RATE_NUM_SECTION];
1282 u8 txpwr_by_rate_base_24g[TX_PWR_BY_RATE_NUM_RF]
1283 [TX_PWR_BY_RATE_NUM_RF]
1284 [MAX_BASE_NUM_IN_PHY_REG_PG_24G];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001285 u8 txpwr_by_rate_base_5g[TX_PWR_BY_RATE_NUM_RF]
1286 [TX_PWR_BY_RATE_NUM_RF]
1287 [MAX_BASE_NUM_IN_PHY_REG_PG_5G];
Larry Finger0c817332010-12-08 11:12:31 -06001288 u8 default_initialgain[4];
1289
Larry Fingere97b7752011-02-19 16:29:07 -06001290 /* the current Tx power level */
Larry Finger0c817332010-12-08 11:12:31 -06001291 u8 cur_cck_txpwridx;
1292 u8 cur_ofdm24g_txpwridx;
Larry Finger26634c42013-03-24 22:06:33 -05001293 u8 cur_bw20_txpwridx;
1294 u8 cur_bw40_txpwridx;
Larry Finger0c817332010-12-08 11:12:31 -06001295
Arnd Bergmann08aba422016-06-15 23:30:43 +02001296 s8 txpwr_limit_2_4g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001297 [MAX_2_4G_BANDWIDTH_NUM]
Larry Finger21e4b072014-09-22 09:39:26 -05001298 [MAX_RATE_SECTION_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001299 [CHANNEL_MAX_NUMBER_2G]
Larry Finger21e4b072014-09-22 09:39:26 -05001300 [MAX_RF_PATH_NUM];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001301 s8 txpwr_limit_5g[MAX_REGULATION_NUM]
Larry Fingerd5e58252017-02-03 11:35:15 -06001302 [MAX_5G_BANDWIDTH_NUM]
Arnd Bergmann08aba422016-06-15 23:30:43 +02001303 [MAX_RATE_SECTION_NUM]
1304 [CHANNEL_MAX_NUMBER_5G]
1305 [MAX_RF_PATH_NUM];
Larry Finger21e4b072014-09-22 09:39:26 -05001306
Larry Finger0c817332010-12-08 11:12:31 -06001307 u32 rfreg_chnlval[2];
Larry Finger7ea47242011-02-19 16:28:57 -06001308 bool apk_done;
Larry Fingere97b7752011-02-19 16:29:07 -06001309 u32 reg_rf3c[2]; /* pathA / pathB */
Larry Finger0c817332010-12-08 11:12:31 -06001310
Larry Fingerf3355dd2014-03-04 16:53:47 -06001311 u32 backup_rf_0x1a;/*92ee*/
Chaoming_Li3dad6182011-04-25 12:52:49 -05001312 /* bfsync */
Larry Finger0c817332010-12-08 11:12:31 -06001313 u8 framesync;
1314 u32 framesync_c34;
1315
1316 u8 num_total_rfpath;
George18d30062011-02-19 16:29:02 -06001317 struct phy_parameters hwparam_tables[MAX_TAB];
Larry Fingere97b7752011-02-19 16:29:07 -06001318 u16 rf_pathmap;
Larry Finger0f015452012-10-25 13:46:46 -05001319
Larry Fingerf3355dd2014-03-04 16:53:47 -06001320 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
Larry Finger0f015452012-10-25 13:46:46 -05001321 enum rt_polarity_ctl polarity_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06001322};
1323
1324#define MAX_TID_COUNT 9
Chaoming_Li3dad6182011-04-25 12:52:49 -05001325#define RTL_AGG_STOP 0
1326#define RTL_AGG_PROGRESS 1
1327#define RTL_AGG_START 2
1328#define RTL_AGG_OPERATIONAL 3
Larry Finger0c817332010-12-08 11:12:31 -06001329#define RTL_AGG_OFF 0
1330#define RTL_AGG_ON 1
Larry Finger2461c7d2012-08-31 15:39:01 -05001331#define RTL_RX_AGG_START 1
1332#define RTL_RX_AGG_STOP 0
Larry Finger0c817332010-12-08 11:12:31 -06001333#define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
1334#define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
1335
1336struct rtl_ht_agg {
1337 u16 txq_id;
1338 u16 wait_for_ba;
1339 u16 start_idx;
1340 u64 bitmap;
1341 u32 rate_n_flags;
1342 u8 agg_state;
Larry Finger2461c7d2012-08-31 15:39:01 -05001343 u8 rx_agg_state;
Larry Finger0c817332010-12-08 11:12:31 -06001344};
1345
Larry Finger26634c42013-03-24 22:06:33 -05001346struct rssi_sta {
1347 long undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001348 long undec_sm_cck;
Larry Finger26634c42013-03-24 22:06:33 -05001349};
1350
Larry Finger0c817332010-12-08 11:12:31 -06001351struct rtl_tid_data {
Larry Finger0c817332010-12-08 11:12:31 -06001352 struct rtl_ht_agg agg;
1353};
1354
Chaoming_Li3dad6182011-04-25 12:52:49 -05001355struct rtl_sta_info {
Larry Finger2461c7d2012-08-31 15:39:01 -05001356 struct list_head list;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001357 struct rtl_tid_data tids[MAX_TID_COUNT];
Larry Finger2461c7d2012-08-31 15:39:01 -05001358 /* just used for ap adhoc or mesh*/
1359 struct rssi_sta rssi_stat;
Ping-Ke Shih08ab7462017-09-29 14:47:57 -05001360 u8 rssi_level;
Larry Finger73fb2702016-02-25 11:03:01 -06001361 u16 wireless_mode;
1362 u8 ratr_index;
1363 u8 mimo_ps;
1364 u8 mac_addr[ETH_ALEN];
Chaoming_Li3dad6182011-04-25 12:52:49 -05001365} __packed;
1366
Larry Finger0c817332010-12-08 11:12:31 -06001367struct rtl_priv;
1368struct rtl_io {
1369 struct device *dev;
Larry Finger62e63972011-02-11 14:27:46 -06001370 struct mutex bb_mutex;
Larry Finger0c817332010-12-08 11:12:31 -06001371
1372 /*PCI MEM map */
1373 unsigned long pci_mem_end; /*shared mem end */
1374 unsigned long pci_mem_start; /*shared mem start */
1375
1376 /*PCI IO map */
1377 unsigned long pci_base_addr; /*device I/O address */
1378
1379 void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
Larry Fingerff6ff962011-11-17 12:14:43 -06001380 void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
1381 void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
1382 void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
1383 u16 len);
Larry Finger0c817332010-12-08 11:12:31 -06001384
Larry Fingere97b7752011-02-19 16:29:07 -06001385 u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
1386 u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
1387 u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
Chaoming_Li3dad6182011-04-25 12:52:49 -05001388
Larry Finger0c817332010-12-08 11:12:31 -06001389};
1390
1391struct rtl_mac {
1392 u8 mac_addr[ETH_ALEN];
1393 u8 mac80211_registered;
1394 u8 beacon_enabled;
1395
1396 u32 tx_ss_num;
1397 u32 rx_ss_num;
1398
Johannes Berg57fbcce2016-04-12 15:56:15 +02001399 struct ieee80211_supported_band bands[NUM_NL80211_BANDS];
Larry Finger0c817332010-12-08 11:12:31 -06001400 struct ieee80211_hw *hw;
1401 struct ieee80211_vif *vif;
1402 enum nl80211_iftype opmode;
1403
1404 /*Probe Beacon management */
1405 struct rtl_tid_data tids[MAX_TID_COUNT];
1406 enum rtl_link_state link_state;
1407
1408 int n_channels;
1409 int n_bitrates;
1410
Mike McCormack9c050442011-06-20 10:44:58 +09001411 bool offchan_delay;
Larry Finger26634c42013-03-24 22:06:33 -05001412 u8 p2p; /*using p2p role*/
1413 bool p2p_in_use;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001414
Larry Finger0c817332010-12-08 11:12:31 -06001415 /*filters */
1416 u32 rx_conf;
1417 u16 rx_mgt_filter;
1418 u16 rx_ctrl_filter;
1419 u16 rx_data_filter;
1420
1421 bool act_scanning;
1422 u8 cnt_after_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001423 bool skip_scan;
Larry Finger0c817332010-12-08 11:12:31 -06001424
Larry Fingere97b7752011-02-19 16:29:07 -06001425 /* early mode */
1426 /* skb wait queue */
1427 struct sk_buff_head skb_waitq[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06001428
Larry Fingerf7953b22014-09-22 09:39:20 -05001429 u8 ht_stbc_cap;
1430 u8 ht_cur_stbc;
1431
1432 /*vht support*/
1433 u8 vht_enable;
1434 u8 bw_80;
1435 u8 vht_cur_ldpc;
1436 u8 vht_cur_stbc;
1437 u8 vht_stbc_cap;
1438 u8 vht_ldpc_cap;
1439
Larry Fingere97b7752011-02-19 16:29:07 -06001440 /*RDG*/
1441 bool rdg_en;
1442
1443 /*AP*/
Larry Finger1fca3502014-10-08 12:44:55 -05001444 u8 bssid[ETH_ALEN] __aligned(2);
Larry Fingere97b7752011-02-19 16:29:07 -06001445 u32 vendor;
1446 u8 mcs[16]; /* 16 bytes mcs for HT rates. */
1447 u32 basic_rates; /* b/g rates */
Larry Finger0c817332010-12-08 11:12:31 -06001448 u8 ht_enable;
1449 u8 sgi_40;
1450 u8 sgi_20;
1451 u8 bw_40;
Larry Finger560e3342014-09-22 09:39:17 -05001452 u16 mode; /* wireless mode */
Larry Finger0c817332010-12-08 11:12:31 -06001453 u8 slot_time;
1454 u8 short_preamble;
1455 u8 use_cts_protect;
1456 u8 cur_40_prime_sc;
1457 u8 cur_40_prime_sc_bk;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001458 u8 cur_80_prime_sc;
Larry Finger0c817332010-12-08 11:12:31 -06001459 u64 tsf;
1460 u8 retry_short;
1461 u8 retry_long;
1462 u16 assoc_id;
Larry Finger26634c42013-03-24 22:06:33 -05001463 bool hiddenssid;
Larry Finger0c817332010-12-08 11:12:31 -06001464
Larry Fingere97b7752011-02-19 16:29:07 -06001465 /*IBSS*/
1466 int beacon_interval;
Larry Finger0c817332010-12-08 11:12:31 -06001467
Larry Fingere97b7752011-02-19 16:29:07 -06001468 /*AMPDU*/
1469 u8 min_space_cfg; /*For Min spacing configurations */
Larry Finger0c817332010-12-08 11:12:31 -06001470 u8 max_mss_density;
1471 u8 current_ampdu_factor;
1472 u8 current_ampdu_density;
1473
1474 /*QOS & EDCA */
1475 struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
1476 struct rtl_qos_parameters ac[AC_MAX];
Larry Finger0f015452012-10-25 13:46:46 -05001477
1478 /* counters */
1479 u64 last_txok_cnt;
1480 u64 last_rxok_cnt;
1481 u32 last_bt_edca_ul;
1482 u32 last_bt_edca_dl;
1483};
1484
1485struct btdm_8723 {
1486 bool all_off;
1487 bool agc_table_en;
1488 bool adc_back_off_on;
1489 bool b2_ant_hid_en;
1490 bool low_penalty_rate_adaptive;
1491 bool rf_rx_lpf_shrink;
1492 bool reject_aggre_pkt;
1493 bool tra_tdma_on;
1494 u8 tra_tdma_nav;
1495 u8 tra_tdma_ant;
1496 bool tdma_on;
1497 u8 tdma_ant;
1498 u8 tdma_nav;
1499 u8 tdma_dac_swing;
1500 u8 fw_dac_swing_lvl;
1501 bool ps_tdma_on;
1502 u8 ps_tdma_byte[5];
1503 bool pta_on;
1504 u32 val_0x6c0;
1505 u32 val_0x6c8;
1506 u32 val_0x6cc;
1507 bool sw_dac_swing_on;
1508 u32 sw_dac_swing_lvl;
1509 u32 wlan_act_hi;
1510 u32 wlan_act_lo;
1511 u32 bt_retry_index;
1512 bool dec_bt_pwr;
1513 bool ignore_wlan_act;
1514};
1515
1516struct bt_coexist_8723 {
1517 u32 high_priority_tx;
1518 u32 high_priority_rx;
1519 u32 low_priority_tx;
1520 u32 low_priority_rx;
1521 u8 c2h_bt_info;
1522 bool c2h_bt_info_req_sent;
1523 bool c2h_bt_inquiry_page;
1524 u32 bt_inq_page_start_time;
1525 u8 bt_retry_cnt;
1526 u8 c2h_bt_info_original;
1527 u8 bt_inquiry_page_cnt;
1528 struct btdm_8723 btdm;
Larry Finger0c817332010-12-08 11:12:31 -06001529};
1530
1531struct rtl_hal {
1532 struct ieee80211_hw *hw;
Larry Finger26634c42013-03-24 22:06:33 -05001533 bool driver_is_goingto_unload;
Larry Finger2461c7d2012-08-31 15:39:01 -05001534 bool up_first_time;
Larry Finger26634c42013-03-24 22:06:33 -05001535 bool first_init;
Larry Finger2461c7d2012-08-31 15:39:01 -05001536 bool being_init_adapter;
1537 bool bbrf_ready;
Larry Finger26634c42013-03-24 22:06:33 -05001538 bool mac_func_enable;
Larry Finger2cddad32014-02-28 15:16:46 -06001539 bool pre_edcca_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001540 struct bt_coexist_8723 hal_coex_8723;
Larry Finger2461c7d2012-08-31 15:39:01 -05001541
Larry Finger0c817332010-12-08 11:12:31 -06001542 enum intf_type interface;
1543 u16 hw_type; /*92c or 92d or 92s and so on */
Larry Fingere97b7752011-02-19 16:29:07 -06001544 u8 ic_class;
Larry Finger0c817332010-12-08 11:12:31 -06001545 u8 oem_id;
George18d30062011-02-19 16:29:02 -06001546 u32 version; /*version of chip */
Larry Finger0c817332010-12-08 11:12:31 -06001547 u8 state; /*stop 0, start 1 */
Larry Finger26634c42013-03-24 22:06:33 -05001548 u8 board_type;
Ping-Ke Shih7fe1fe752017-02-06 21:30:05 -06001549 u8 package_type;
Larry Finger21e4b072014-09-22 09:39:26 -05001550 u8 external_pa;
1551
1552 u8 pa_mode;
1553 u8 pa_type_2g;
1554 u8 pa_type_5g;
1555 u8 lna_type_2g;
1556 u8 lna_type_5g;
1557 u8 external_pa_2g;
1558 u8 external_lna_2g;
1559 u8 external_pa_5g;
1560 u8 external_lna_5g;
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06001561 u8 type_glna;
1562 u8 type_gpa;
1563 u8 type_alna;
1564 u8 type_apa;
Larry Finger21e4b072014-09-22 09:39:26 -05001565 u8 rfe_type;
Larry Finger0c817332010-12-08 11:12:31 -06001566
1567 /*firmware */
Larry Fingere97b7752011-02-19 16:29:07 -06001568 u32 fwsize;
Larry Finger0c817332010-12-08 11:12:31 -06001569 u8 *pfirmware;
George18d30062011-02-19 16:29:02 -06001570 u16 fw_version;
1571 u16 fw_subversion;
Larry Finger7ea47242011-02-19 16:28:57 -06001572 bool h2c_setinprogress;
Larry Finger0c817332010-12-08 11:12:31 -06001573 u8 last_hmeboxnum;
Larry Finger2461c7d2012-08-31 15:39:01 -05001574 bool fw_ready;
Larry Finger0c817332010-12-08 11:12:31 -06001575 /*Reserve page start offset except beacon in TxQ. */
1576 u8 fw_rsvdpage_startoffset;
Larry Fingere97b7752011-02-19 16:29:07 -06001577 u8 h2c_txcmd_seq;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001578 u8 current_ra_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06001579
1580 /* FW Cmd IO related */
1581 u16 fwcmd_iomap;
1582 u32 fwcmd_ioparam;
1583 bool set_fwcmd_inprogress;
1584 u8 current_fwcmd_io;
1585
Larry Finger4b04edc2013-03-24 22:06:39 -05001586 struct p2p_ps_offload_t p2p_ps_offload;
Larry Finger26634c42013-03-24 22:06:33 -05001587 bool fw_clk_change_in_progress;
1588 bool allow_sw_to_change_hwclc;
1589 u8 fw_ps_state;
Larry Fingere97b7752011-02-19 16:29:07 -06001590 /**/
1591 bool driver_going2unload;
1592
1593 /*AMPDU init min space*/
1594 u8 minspace_cfg; /*For Min spacing configurations */
1595
1596 /* Dual mac */
1597 enum macphy_mode macphymode;
1598 enum band_type current_bandtype; /* 0:2.4G, 1:5G */
1599 enum band_type current_bandtypebackup;
1600 enum band_type bandset;
1601 /* dual MAC 0--Mac0 1--Mac1 */
1602 u32 interfaceindex;
1603 /* just for DualMac S3S4 */
1604 u8 macphyctl_reg;
1605 bool earlymode_enable;
Larry Finger26634c42013-03-24 22:06:33 -05001606 u8 max_earlymode_num;
Larry Fingere97b7752011-02-19 16:29:07 -06001607 /* Dual mac*/
1608 bool during_mac0init_radiob;
1609 bool during_mac1init_radioa;
1610 bool reloadtxpowerindex;
1611 /* True if IMR or IQK have done
1612 for 2.4G in scan progress */
1613 bool load_imrandiqk_setting_for2g;
1614
1615 bool disable_amsdu_8k;
Larry Finger2461c7d2012-08-31 15:39:01 -05001616 bool master_of_dmsp;
1617 bool slave_of_dmsp;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001618
1619 u16 rx_tag;/*for 92ee*/
1620 u8 rts_en;
Larry Fingerf7953b22014-09-22 09:39:20 -05001621
1622 /*for wowlan*/
1623 bool wow_enable;
1624 bool enter_pnp_sleep;
1625 bool wake_from_pnp_sleep;
1626 bool wow_enabled;
Arnd Bergmann3c92d552017-11-06 14:55:36 +01001627 time64_t last_suspend_sec;
Larry Fingerf7953b22014-09-22 09:39:20 -05001628 u32 wowlan_fwsize;
1629 u8 *wowlan_firmware;
1630
1631 u8 hw_rof_enable; /*Enable GPIO[9] as WL RF HW PDn source*/
1632
1633 bool real_wow_v2_enable;
1634 bool re_init_llt_table;
Larry Finger0c817332010-12-08 11:12:31 -06001635};
1636
1637struct rtl_security {
1638 /*default 0 */
1639 bool use_sw_sec;
1640
1641 bool being_setkey;
1642 bool use_defaultkey;
1643 /*Encryption Algorithm for Unicast Packet */
1644 enum rt_enc_alg pairwise_enc_algorithm;
1645 /*Encryption Algorithm for Brocast/Multicast */
1646 enum rt_enc_alg group_enc_algorithm;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001647 /*Cam Entry Bitmap */
1648 u32 hwsec_cam_bitmap;
1649 u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001650 /*local Key buffer, indx 0 is for
1651 pairwise key 1-4 is for agoup key. */
1652 u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
1653 u8 key_len[KEY_BUF_SIZE];
1654
1655 /*The pointer of Pairwise Key,
1656 it always points to KeyBuf[4] */
1657 u8 *pairwise_key;
1658};
1659
Larry Fingere6deaf82013-03-24 22:06:55 -05001660#define ASSOCIATE_ENTRY_NUM 33
1661
1662struct fast_ant_training {
1663 u8 bssid[6];
1664 u8 antsel_rx_keep_0;
1665 u8 antsel_rx_keep_1;
1666 u8 antsel_rx_keep_2;
1667 u32 ant_sum[7];
1668 u32 ant_cnt[7];
1669 u32 ant_ave[7];
1670 u8 fat_state;
1671 u32 train_idx;
1672 u8 antsel_a[ASSOCIATE_ENTRY_NUM];
1673 u8 antsel_b[ASSOCIATE_ENTRY_NUM];
1674 u8 antsel_c[ASSOCIATE_ENTRY_NUM];
1675 u32 main_ant_sum[ASSOCIATE_ENTRY_NUM];
1676 u32 aux_ant_sum[ASSOCIATE_ENTRY_NUM];
1677 u32 main_ant_cnt[ASSOCIATE_ENTRY_NUM];
1678 u32 aux_ant_cnt[ASSOCIATE_ENTRY_NUM];
1679 u8 rx_idle_ant;
1680 bool becomelinked;
1681};
1682
Larry Finger2cddad32014-02-28 15:16:46 -06001683struct dm_phy_dbg_info {
Arnd Bergmann08aba422016-06-15 23:30:43 +02001684 s8 rx_snrdb[4];
Larry Finger2cddad32014-02-28 15:16:46 -06001685 u64 num_qry_phy_status;
1686 u64 num_qry_phy_status_cck;
1687 u64 num_qry_phy_status_ofdm;
1688 u16 num_qry_beacon_pkt;
1689 u16 num_non_be_pkt;
1690 s32 rx_evm[4];
1691};
1692
Larry Finger0c817332010-12-08 11:12:31 -06001693struct rtl_dm {
Larry Fingere97b7752011-02-19 16:29:07 -06001694 /*PHY status for Dynamic Management */
Larry Fingerda17fcf2012-10-25 13:46:31 -05001695 long entry_min_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001696 long undec_sm_cck;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001697 long undec_sm_pwdb; /*out dm */
1698 long entry_max_undec_sm_pwdb;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001699 s32 ofdm_pkt_cnt;
Larry Finger7ea47242011-02-19 16:28:57 -06001700 bool dm_initialgain_enable;
1701 bool dynamic_txpower_enable;
1702 bool current_turbo_edca;
1703 bool is_any_nonbepkts; /*out dm */
1704 bool is_cur_rdlstate;
Chaoming_Li3dad6182011-04-25 12:52:49 -05001705 bool txpower_trackinginit;
Larry Finger7ea47242011-02-19 16:28:57 -06001706 bool disable_framebursting;
1707 bool cck_inch14;
1708 bool txpower_tracking;
1709 bool useramask;
1710 bool rfpath_rxenable[4];
Larry Fingere97b7752011-02-19 16:29:07 -06001711 bool inform_fw_driverctrldm;
1712 bool current_mrc_switch;
1713 u8 txpowercount;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001714 u8 powerindex_backup[6];
Larry Finger0c817332010-12-08 11:12:31 -06001715
Larry Fingere97b7752011-02-19 16:29:07 -06001716 u8 thermalvalue_rxgain;
Larry Finger0c817332010-12-08 11:12:31 -06001717 u8 thermalvalue_iqk;
1718 u8 thermalvalue_lck;
1719 u8 thermalvalue;
1720 u8 last_dtp_lvl;
Larry Fingere97b7752011-02-19 16:29:07 -06001721 u8 thermalvalue_avg[AVG_THERMAL_NUM];
1722 u8 thermalvalue_avg_index;
Hans Ulli Kroll1637c1b2015-06-07 13:19:16 +02001723 u8 tm_trigger;
Larry Fingere97b7752011-02-19 16:29:07 -06001724 bool done_txpower;
Larry Finger0c817332010-12-08 11:12:31 -06001725 u8 dynamic_txhighpower_lvl; /*Tx high power level */
Larry Fingere97b7752011-02-19 16:29:07 -06001726 u8 dm_flag; /*Indicate each dynamic mechanism's status. */
Larry Fingerb9a758a2013-11-18 11:11:27 -06001727 u8 dm_flag_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001728 u8 dm_type;
Larry Fingerb9a758a2013-11-18 11:11:27 -06001729 u8 dm_rssi_sel;
Larry Finger0c817332010-12-08 11:12:31 -06001730 u8 txpower_track_control;
Larry Fingere97b7752011-02-19 16:29:07 -06001731 bool interrupt_migration;
1732 bool disable_tx_int;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001733 s8 ofdm_index[MAX_RF_PATH];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001734 u8 default_ofdm_index;
1735 u8 default_cck_index;
Arnd Bergmann08aba422016-06-15 23:30:43 +02001736 s8 cck_index;
1737 s8 delta_power_index[MAX_RF_PATH];
1738 s8 delta_power_index_last[MAX_RF_PATH];
1739 s8 power_index_offset[MAX_RF_PATH];
1740 s8 absolute_ofdm_swing_idx[MAX_RF_PATH];
1741 s8 remnant_ofdm_swing_idx[MAX_RF_PATH];
1742 s8 remnant_cck_idx;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001743 bool modify_txagc_flag_path_a;
1744 bool modify_txagc_flag_path_b;
Larry Finger2cddad32014-02-28 15:16:46 -06001745
1746 bool one_entry_only;
1747 struct dm_phy_dbg_info dbginfo;
1748
1749 /* Dynamic ATC switch */
1750 bool atc_status;
1751 bool large_cfo_hit;
1752 bool is_freeze;
1753 int cfo_tail[2];
1754 int cfo_ave_pre;
1755 int crystal_cap;
1756 u8 cfo_threshold;
1757 u32 packet_count;
1758 u32 packet_count_pre;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001759 u8 tx_rate;
Larry Fingere6deaf82013-03-24 22:06:55 -05001760
1761 /*88e tx power tracking*/
Larry Fingerf3355dd2014-03-04 16:53:47 -06001762 u8 swing_idx_ofdm[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001763 u8 swing_idx_ofdm_cur;
Larry Finger2cddad32014-02-28 15:16:46 -06001764 u8 swing_idx_ofdm_base[MAX_RF_PATH];
Larry Fingere6deaf82013-03-24 22:06:55 -05001765 bool swing_flag_ofdm;
1766 u8 swing_idx_cck;
1767 u8 swing_idx_cck_cur;
1768 u8 swing_idx_cck_base;
1769 bool swing_flag_cck;
Larry Finger2461c7d2012-08-31 15:39:01 -05001770
Arnd Bergmann08aba422016-06-15 23:30:43 +02001771 s8 swing_diff_2g;
1772 s8 swing_diff_5g;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001773
Larry Finger2461c7d2012-08-31 15:39:01 -05001774 /* DMSP */
1775 bool supp_phymode_switch;
Larry Fingere6deaf82013-03-24 22:06:55 -05001776
Larry Fingerf3355dd2014-03-04 16:53:47 -06001777 /* DulMac */
Larry Fingere6deaf82013-03-24 22:06:55 -05001778 struct fast_ant_training fat_table;
Larry Fingerf3355dd2014-03-04 16:53:47 -06001779
1780 u8 resp_tx_path;
1781 u8 path_sel;
1782 u32 patha_sum;
1783 u32 pathb_sum;
1784 u32 patha_cnt;
1785 u32 pathb_cnt;
1786
1787 u8 pre_channel;
1788 u8 *p_channel;
1789 u8 linked_interval;
1790
1791 u64 last_tx_ok_cnt;
1792 u64 last_rx_ok_cnt;
Larry Finger0c817332010-12-08 11:12:31 -06001793};
1794
Larry Finger7ce24ab2014-03-05 17:26:01 -06001795#define EFUSE_MAX_LOGICAL_SIZE 512
Larry Finger0c817332010-12-08 11:12:31 -06001796
1797struct rtl_efuse {
Larry Fingere97b7752011-02-19 16:29:07 -06001798 bool autoLoad_ok;
Larry Finger0c817332010-12-08 11:12:31 -06001799 bool bootfromefuse;
1800 u16 max_physical_size;
Larry Finger0c817332010-12-08 11:12:31 -06001801
1802 u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
1803 u16 efuse_usedbytes;
1804 u8 efuse_usedpercentage;
Larry Fingere97b7752011-02-19 16:29:07 -06001805#ifdef EFUSE_REPG_WORKAROUND
1806 bool efuse_re_pg_sec1flag;
1807 u8 efuse_re_pg_data[8];
1808#endif
Larry Finger0c817332010-12-08 11:12:31 -06001809
1810 u8 autoload_failflag;
Larry Fingere97b7752011-02-19 16:29:07 -06001811 u8 autoload_status;
Larry Finger0c817332010-12-08 11:12:31 -06001812
1813 short epromtype;
1814 u16 eeprom_vid;
1815 u16 eeprom_did;
1816 u16 eeprom_svid;
1817 u16 eeprom_smid;
1818 u8 eeprom_oemid;
1819 u16 eeprom_channelplan;
1820 u8 eeprom_version;
George18d30062011-02-19 16:29:02 -06001821 u8 board_type;
1822 u8 external_pa;
Larry Finger0c817332010-12-08 11:12:31 -06001823
1824 u8 dev_addr[6];
Larry Fingere6deaf82013-03-24 22:06:55 -05001825 u8 wowlan_enable;
1826 u8 antenna_div_cfg;
1827 u8 antenna_div_type;
Larry Finger0c817332010-12-08 11:12:31 -06001828
Larry Finger7ea47242011-02-19 16:28:57 -06001829 bool txpwr_fromeprom;
Larry Fingere97b7752011-02-19 16:29:07 -06001830 u8 eeprom_crystalcap;
Larry Finger0c817332010-12-08 11:12:31 -06001831 u8 eeprom_tssi[2];
Larry Fingere97b7752011-02-19 16:29:07 -06001832 u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
1833 u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
1834 u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
Larry Finger2cddad32014-02-28 15:16:46 -06001835 u8 eeprom_chnlarea_txpwr_cck[MAX_RF_PATH][CHANNEL_GROUP_MAX_2G];
1836 u8 eeprom_chnlarea_txpwr_ht40_1s[MAX_RF_PATH][CHANNEL_GROUP_MAX];
1837 u8 eprom_chnl_txpwr_ht40_2sdf[MAX_RF_PATH][CHANNEL_GROUP_MAX];
Larry Fingere97b7752011-02-19 16:29:07 -06001838
1839 u8 internal_pa_5g[2]; /* pathA / pathB */
1840 u8 eeprom_c9;
1841 u8 eeprom_cc;
Larry Finger0c817332010-12-08 11:12:31 -06001842
1843 /*For power group */
Larry Fingere97b7752011-02-19 16:29:07 -06001844 u8 eeprom_pwrgroup[2][3];
1845 u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
1846 u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
Larry Finger0c817332010-12-08 11:12:31 -06001847
Larry Fingerf3355dd2014-03-04 16:53:47 -06001848 u8 txpwrlevel_cck[MAX_RF_PATH][CHANNEL_MAX_NUMBER_2G];
1849 /*For HT 40MHZ pwr */
1850 u8 txpwrlevel_ht40_1s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1851 /*For HT 40MHZ pwr */
1852 u8 txpwrlevel_ht40_2s[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1853
1854 /*--------------------------------------------------------*
1855 * 8192CE\8192SE\8192DE\8723AE use the following 4 arrays,
1856 * other ICs (8188EE\8723BE\8192EE\8812AE...)
1857 * define new arrays in Windows code.
1858 * BUT, in linux code, we use the same array for all ICs.
1859 *
1860 * The Correspondance relation between two arrays is:
1861 * txpwr_cckdiff[][] == CCK_24G_Diff[][]
1862 * txpwr_ht20diff[][] == BW20_24G_Diff[][]
1863 * txpwr_ht40diff[][] == BW40_24G_Diff[][]
1864 * txpwr_legacyhtdiff[][] == OFDM_24G_Diff[][]
1865 *
1866 * Sizes of these arrays are decided by the larger ones.
1867 */
Arnd Bergmann08aba422016-06-15 23:30:43 +02001868 s8 txpwr_cckdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1869 s8 txpwr_ht20diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1870 s8 txpwr_ht40diff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1871 s8 txpwr_legacyhtdiff[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001872
1873 u8 txpwr_5g_bw40base[MAX_RF_PATH][CHANNEL_MAX_NUMBER];
1874 u8 txpwr_5g_bw80base[MAX_RF_PATH][CHANNEL_MAX_NUMBER_5G_80M];
Arnd Bergmann08aba422016-06-15 23:30:43 +02001875 s8 txpwr_5g_ofdmdiff[MAX_RF_PATH][MAX_TX_COUNT];
1876 s8 txpwr_5g_bw20diff[MAX_RF_PATH][MAX_TX_COUNT];
1877 s8 txpwr_5g_bw40diff[MAX_RF_PATH][MAX_TX_COUNT];
1878 s8 txpwr_5g_bw80diff[MAX_RF_PATH][MAX_TX_COUNT];
Larry Fingerf3355dd2014-03-04 16:53:47 -06001879
Larry Fingere97b7752011-02-19 16:29:07 -06001880 u8 txpwr_safetyflag; /* Band edge enable flag */
1881 u16 eeprom_txpowerdiff;
1882 u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
1883 u8 antenna_txpwdiff[3];
Larry Finger0c817332010-12-08 11:12:31 -06001884
1885 u8 eeprom_regulatory;
1886 u8 eeprom_thermalmeter;
Larry Fingere97b7752011-02-19 16:29:07 -06001887 u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
1888 u16 tssi_13dbm;
1889 u8 crystalcap; /* CrystalCap. */
1890 u8 delta_iqk;
1891 u8 delta_lck;
Larry Finger0c817332010-12-08 11:12:31 -06001892
1893 u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
Larry Finger7ea47242011-02-19 16:28:57 -06001894 bool apk_thermalmeterignore;
Larry Fingere97b7752011-02-19 16:29:07 -06001895
1896 bool b1x1_recvcombine;
1897 bool b1ss_support;
1898
1899 /*channel plan */
1900 u8 channel_plan;
Larry Finger0c817332010-12-08 11:12:31 -06001901};
1902
Ping-Ke Shih84795802017-06-18 11:12:44 -05001903struct rtl_tx_report {
1904 atomic_t sn;
1905 u16 last_sent_sn;
1906 unsigned long last_sent_time;
1907 u16 last_recv_sn;
1908};
1909
Larry Finger0c817332010-12-08 11:12:31 -06001910struct rtl_ps_ctl {
Larry Fingere97b7752011-02-19 16:29:07 -06001911 bool pwrdomain_protect;
Larry Finger7ea47242011-02-19 16:28:57 -06001912 bool in_powersavemode;
Larry Finger0c817332010-12-08 11:12:31 -06001913 bool rfchange_inprogress;
Larry Finger7ea47242011-02-19 16:28:57 -06001914 bool swrf_processing;
1915 bool hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06001916 /*
1917 * just for PCIE ASPM
1918 * If it supports ASPM, Offset[560h] = 0x40,
1919 * otherwise Offset[560h] = 0x00.
1920 * */
Larry Finger7ea47242011-02-19 16:28:57 -06001921 bool support_aspm;
1922 bool support_backdoor;
Larry Finger0c817332010-12-08 11:12:31 -06001923
1924 /*for LPS */
1925 enum rt_psmode dot11_psmode; /*Power save mode configured. */
Larry Fingere97b7752011-02-19 16:29:07 -06001926 bool swctrl_lps;
Larry Finger7ea47242011-02-19 16:28:57 -06001927 bool leisure_ps;
1928 bool fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001929 u8 fwctrl_psmode;
1930 /*For Fw control LPS mode */
Larry Finger7ea47242011-02-19 16:28:57 -06001931 u8 reg_fwctrl_lps;
Larry Finger0c817332010-12-08 11:12:31 -06001932 /*Record Fw PS mode status. */
Larry Finger7ea47242011-02-19 16:28:57 -06001933 bool fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -06001934 u8 reg_max_lps_awakeintvl;
1935 bool report_linked;
Larry Finger26634c42013-03-24 22:06:33 -05001936 bool low_power_enable;/*for 32k*/
Larry Finger0c817332010-12-08 11:12:31 -06001937
1938 /*for IPS */
Larry Finger7ea47242011-02-19 16:28:57 -06001939 bool inactiveps;
Larry Finger0c817332010-12-08 11:12:31 -06001940
1941 u32 rfoff_reason;
1942
1943 /*RF OFF Level */
1944 u32 cur_ps_level;
1945 u32 reg_rfps_level;
1946
1947 /*just for PCIE ASPM */
1948 u8 const_amdpci_aspm;
George18d30062011-02-19 16:29:02 -06001949 bool pwrdown_mode;
Larry Fingere97b7752011-02-19 16:29:07 -06001950
Larry Finger0c817332010-12-08 11:12:31 -06001951 enum rf_pwrstate inactive_pwrstate;
1952 enum rf_pwrstate rfpwr_state; /*cur power state */
Larry Fingere97b7752011-02-19 16:29:07 -06001953
1954 /* for SW LPS*/
1955 bool sw_ps_enabled;
1956 bool state;
1957 bool state_inap;
1958 bool multi_buffered;
1959 u16 nullfunc_seq;
1960 unsigned int dtim_counter;
1961 unsigned int sleep_ms;
1962 unsigned long last_sleep_jiffies;
1963 unsigned long last_awake_jiffies;
1964 unsigned long last_delaylps_stamp_jiffies;
1965 unsigned long last_dtim;
1966 unsigned long last_beacon;
1967 unsigned long last_action;
1968 unsigned long last_slept;
Larry Finger26634c42013-03-24 22:06:33 -05001969
1970 /*For P2P PS */
1971 struct rtl_p2p_ps_info p2p_ps_info;
1972 u8 pwr_mode;
1973 u8 smart_ps;
Larry Fingerf7953b22014-09-22 09:39:20 -05001974
1975 /* wake up on line */
1976 u8 wo_wlan_mode;
1977 u8 arp_offload_enable;
1978 u8 gtk_offload_enable;
1979 /* Used for WOL, indicates the reason for waking event.*/
1980 u32 wakeup_reason;
Larry Finger0c817332010-12-08 11:12:31 -06001981};
1982
1983struct rtl_stats {
Larry Finger0f015452012-10-25 13:46:46 -05001984 u8 psaddr[ETH_ALEN];
Larry Finger0c817332010-12-08 11:12:31 -06001985 u32 mac_time[2];
1986 s8 rssi;
1987 u8 signal;
1988 u8 noise;
Larry Fingere6deaf82013-03-24 22:06:55 -05001989 u8 rate; /* hw desc rate */
Larry Finger0c817332010-12-08 11:12:31 -06001990 u8 received_channel;
1991 u8 control;
1992 u8 mask;
1993 u8 freq;
1994 u16 len;
1995 u64 tsf;
1996 u32 beacon_time;
1997 u8 nic_type;
1998 u16 length;
1999 u8 signalquality; /*in 0-100 index. */
2000 /*
2001 * Real power in dBm for this packet,
2002 * no beautification and aggregation.
2003 * */
2004 s32 recvsignalpower;
2005 s8 rxpower; /*in dBm Translate from PWdB */
2006 u8 signalstrength; /*in 0-100 index. */
Larry Finger7ea47242011-02-19 16:28:57 -06002007 u16 hwerror:1;
2008 u16 crc:1;
2009 u16 icv:1;
2010 u16 shortpreamble:1;
Larry Finger0c817332010-12-08 11:12:31 -06002011 u16 antenna:1;
2012 u16 decrypted:1;
2013 u16 wakeup:1;
2014 u32 timestamp_low;
2015 u32 timestamp_high;
Larry Finger21e4b072014-09-22 09:39:26 -05002016 bool shift;
Larry Finger0c817332010-12-08 11:12:31 -06002017
2018 u8 rx_drvinfo_size;
2019 u8 rx_bufshift;
Larry Finger7ea47242011-02-19 16:28:57 -06002020 bool isampdu;
Larry Fingere97b7752011-02-19 16:29:07 -06002021 bool isfirst_ampdu;
Larry Finger0c817332010-12-08 11:12:31 -06002022 bool rx_is40Mhzpacket;
Larry Finger21e4b072014-09-22 09:39:26 -05002023 u8 rx_packet_bw;
Larry Finger0c817332010-12-08 11:12:31 -06002024 u32 rx_pwdb_all;
2025 u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
Larry Fingerc151aed2014-09-22 09:39:25 -05002026 s8 rx_mimo_signalquality[4];
Larry Fingerf3a97e92014-09-22 09:39:24 -05002027 u8 rx_mimo_evm_dbm[4];
2028 u16 cfo_short[4]; /* per-path's Cfo_short */
2029 u16 cfo_tail[4];
2030
Larry Fingerf3355dd2014-03-04 16:53:47 -06002031 s8 rx_mimo_sig_qual[4];
2032 u8 rx_pwr[4]; /* per-path's pwdb */
2033 u8 rx_snr[4]; /* per-path's SNR */
Larry Finger21e4b072014-09-22 09:39:26 -05002034 u8 bandwidth;
2035 u8 bt_coex_pwr_adjust;
Larry Finger7ea47242011-02-19 16:28:57 -06002036 bool packet_matchbssid;
2037 bool is_cck;
Chaoming Li5c079d82011-10-12 15:59:09 -05002038 bool is_ht;
Larry Finger7ea47242011-02-19 16:28:57 -06002039 bool packet_toself;
2040 bool packet_beacon; /*for rssi */
Arnd Bergmann08aba422016-06-15 23:30:43 +02002041 s8 cck_adc_pwdb[4]; /*for rx path selection */
Larry Fingere6deaf82013-03-24 22:06:55 -05002042
Larry Finger21e4b072014-09-22 09:39:26 -05002043 bool is_vht;
2044 bool is_short_gi;
2045 u8 vht_nss;
2046
Larry Fingere6deaf82013-03-24 22:06:55 -05002047 u8 packet_report_type;
2048
2049 u32 macid;
2050 u8 wake_match;
2051 u32 bt_rx_rssi_percentage;
2052 u32 macid_valid_entry[2];
Larry Finger0c817332010-12-08 11:12:31 -06002053};
2054
Larry Fingere6deaf82013-03-24 22:06:55 -05002055
Larry Finger0c817332010-12-08 11:12:31 -06002056struct rt_link_detect {
Larry Finger2461c7d2012-08-31 15:39:01 -05002057 /* count for roaming */
2058 u32 bcn_rx_inperiod;
2059 u32 roam_times;
2060
Larry Finger0c817332010-12-08 11:12:31 -06002061 u32 num_tx_in4period[4];
2062 u32 num_rx_in4period[4];
2063
2064 u32 num_tx_inperiod;
2065 u32 num_rx_inperiod;
2066
Larry Finger7ea47242011-02-19 16:28:57 -06002067 bool busytraffic;
Larry Finger2461c7d2012-08-31 15:39:01 -05002068 bool tx_busy_traffic;
2069 bool rx_busy_traffic;
Larry Finger7ea47242011-02-19 16:28:57 -06002070 bool higher_busytraffic;
2071 bool higher_busyrxtraffic;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002072
2073 u32 tidtx_in4period[MAX_TID_COUNT][4];
2074 u32 tidtx_inperiod[MAX_TID_COUNT];
2075 bool higher_busytxtraffic[MAX_TID_COUNT];
Larry Finger0c817332010-12-08 11:12:31 -06002076};
2077
2078struct rtl_tcb_desc {
Larry Finger9afa2e42014-09-22 09:39:21 -05002079 u8 packet_bw:2;
Larry Finger7ea47242011-02-19 16:28:57 -06002080 u8 multicast:1;
2081 u8 broadcast:1;
Larry Finger0c817332010-12-08 11:12:31 -06002082
Larry Finger7ea47242011-02-19 16:28:57 -06002083 u8 rts_stbc:1;
2084 u8 rts_enable:1;
2085 u8 cts_enable:1;
2086 u8 rts_use_shortpreamble:1;
2087 u8 rts_use_shortgi:1;
Larry Finger0c817332010-12-08 11:12:31 -06002088 u8 rts_sc:1;
Larry Finger7ea47242011-02-19 16:28:57 -06002089 u8 rts_bw:1;
Larry Finger0c817332010-12-08 11:12:31 -06002090 u8 rts_rate;
2091
2092 u8 use_shortgi:1;
2093 u8 use_shortpreamble:1;
2094 u8 use_driver_rate:1;
2095 u8 disable_ratefallback:1;
2096
Ping-Ke Shih84795802017-06-18 11:12:44 -05002097 u8 use_spe_rpt:1;
2098
Larry Finger0c817332010-12-08 11:12:31 -06002099 u8 ratr_index;
2100 u8 mac_id;
2101 u8 hw_rate;
Larry Fingere97b7752011-02-19 16:29:07 -06002102
2103 u8 last_inipkt:1;
2104 u8 cmd_or_init:1;
2105 u8 queue_index;
2106
2107 /* early mode */
2108 u8 empkt_num;
2109 /* The max value by HW */
Larry Fingere6deaf82013-03-24 22:06:55 -05002110 u32 empkt_len[10];
Larry Fingerc151aed2014-09-22 09:39:25 -05002111 bool tx_enable_sw_calc_duration;
Larry Finger0c817332010-12-08 11:12:31 -06002112};
2113
Larry Fingerf7953b22014-09-22 09:39:20 -05002114struct rtl_wow_pattern {
2115 u8 type;
2116 u16 crc;
2117 u32 mask[4];
2118};
2119
Larry Finger78aa6012017-11-12 14:06:45 -06002120/* struct to store contents of interrupt vectors */
2121struct rtl_int {
2122 u32 inta;
2123 u32 intb;
2124 u32 intc;
2125 u32 intd;
2126};
2127
Larry Finger0c817332010-12-08 11:12:31 -06002128struct rtl_hal_ops {
2129 int (*init_sw_vars) (struct ieee80211_hw *hw);
2130 void (*deinit_sw_vars) (struct ieee80211_hw *hw);
Larry Finger62e63972011-02-11 14:27:46 -06002131 void (*read_chip_version)(struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002132 void (*read_eeprom_info) (struct ieee80211_hw *hw);
2133 void (*interrupt_recognized) (struct ieee80211_hw *hw,
Larry Finger78aa6012017-11-12 14:06:45 -06002134 struct rtl_int *intvec);
Larry Finger0c817332010-12-08 11:12:31 -06002135 int (*hw_init) (struct ieee80211_hw *hw);
2136 void (*hw_disable) (struct ieee80211_hw *hw);
Larry Fingere97b7752011-02-19 16:29:07 -06002137 void (*hw_suspend) (struct ieee80211_hw *hw);
2138 void (*hw_resume) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002139 void (*enable_interrupt) (struct ieee80211_hw *hw);
2140 void (*disable_interrupt) (struct ieee80211_hw *hw);
2141 int (*set_network_type) (struct ieee80211_hw *hw,
2142 enum nl80211_iftype type);
George18d30062011-02-19 16:29:02 -06002143 void (*set_chk_bssid)(struct ieee80211_hw *hw,
2144 bool check_bssid);
Larry Finger0c817332010-12-08 11:12:31 -06002145 void (*set_bw_mode) (struct ieee80211_hw *hw,
2146 enum nl80211_channel_type ch_type);
Larry Fingere97b7752011-02-19 16:29:07 -06002147 u8(*switch_channel) (struct ieee80211_hw *hw);
Larry Finger0c817332010-12-08 11:12:31 -06002148 void (*set_qos) (struct ieee80211_hw *hw, int aci);
2149 void (*set_bcn_reg) (struct ieee80211_hw *hw);
2150 void (*set_bcn_intv) (struct ieee80211_hw *hw);
2151 void (*update_interrupt_mask) (struct ieee80211_hw *hw,
2152 u32 add_msr, u32 rm_msr);
2153 void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
2154 void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002155 void (*update_rate_tbl) (struct ieee80211_hw *hw,
Ping-Ke Shih1d22b172017-09-29 14:47:59 -05002156 struct ieee80211_sta *sta, u8 rssi_leve,
2157 bool update_bw);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002158 void (*pre_fill_tx_bd_desc)(struct ieee80211_hw *hw, u8 *tx_bd_desc,
2159 u8 *desc, u8 queue_index,
2160 struct sk_buff *skb, dma_addr_t addr);
Larry Finger0c817332010-12-08 11:12:31 -06002161 void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002162 u16 (*rx_desc_buff_remained_cnt)(struct ieee80211_hw *hw,
2163 u8 queue_index);
2164 void (*rx_check_dma_ok)(struct ieee80211_hw *hw, u8 *header_desc,
2165 u8 queue_index);
Larry Finger0c817332010-12-08 11:12:31 -06002166 void (*fill_tx_desc) (struct ieee80211_hw *hw,
2167 struct ieee80211_hdr *hdr, u8 *pdesc_tx,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002168 u8 *pbd_desc_tx,
Larry Finger0c817332010-12-08 11:12:31 -06002169 struct ieee80211_tx_info *info,
Thomas Huehn36323f82012-07-23 21:33:42 +02002170 struct ieee80211_sta *sta,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002171 struct sk_buff *skb, u8 hw_queue,
2172 struct rtl_tcb_desc *ptcb_desc);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002173 void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
George18d30062011-02-19 16:29:02 -06002174 u32 buffer_len, bool bIsPsPoll);
Larry Finger0c817332010-12-08 11:12:31 -06002175 void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
Larry Finger7ea47242011-02-19 16:28:57 -06002176 bool firstseg, bool lastseg,
Larry Finger0c817332010-12-08 11:12:31 -06002177 struct sk_buff *skb);
Ping-Ke Shih89d3e8a2017-11-01 10:29:20 -05002178 void (*fill_tx_special_desc)(struct ieee80211_hw *hw,
2179 u8 *pdesc, u8 *pbd_desc,
2180 struct sk_buff *skb, u8 hw_queue);
Larry Finger7ea47242011-02-19 16:28:57 -06002181 bool (*query_rx_desc) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002182 struct rtl_stats *stats,
2183 struct ieee80211_rx_status *rx_status,
2184 u8 *pdesc, struct sk_buff *skb);
2185 void (*set_channel_access) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002186 bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
Larry Finger0c817332010-12-08 11:12:31 -06002187 void (*dm_watchdog) (struct ieee80211_hw *hw);
2188 void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
Larry Finger7ea47242011-02-19 16:28:57 -06002189 bool (*set_rf_power_state) (struct ieee80211_hw *hw,
Larry Finger0c817332010-12-08 11:12:31 -06002190 enum rf_pwrstate rfpwr_state);
2191 void (*led_control) (struct ieee80211_hw *hw,
2192 enum led_ctl_mode ledaction);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002193 void (*set_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2194 u8 desc_name, u8 *val);
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002195 u64 (*get_desc)(struct ieee80211_hw *hw, u8 *pdesc, bool istx,
2196 u8 desc_name);
Larry Finger2cddad32014-02-28 15:16:46 -06002197 bool (*is_tx_desc_closed) (struct ieee80211_hw *hw,
2198 u8 hw_queue, u16 index);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002199 void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
Larry Finger0c817332010-12-08 11:12:31 -06002200 void (*enable_hw_sec) (struct ieee80211_hw *hw);
2201 void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
Chaoming_Li3dad6182011-04-25 12:52:49 -05002202 u8 *macaddr, bool is_group, u8 enc_algo,
Larry Finger0c817332010-12-08 11:12:31 -06002203 bool is_wepkey, bool clear_all);
2204 void (*init_sw_leds) (struct ieee80211_hw *hw);
2205 void (*deinit_sw_leds) (struct ieee80211_hw *hw);
Larry Finger7ea47242011-02-19 16:28:57 -06002206 u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06002207 void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
2208 u32 data);
Larry Finger7ea47242011-02-19 16:28:57 -06002209 u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
Larry Finger0c817332010-12-08 11:12:31 -06002210 u32 regaddr, u32 bitmask);
2211 void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
2212 u32 regaddr, u32 bitmask, u32 data);
Chaoming_Li3dad6182011-04-25 12:52:49 -05002213 void (*linked_set_reg) (struct ieee80211_hw *hw);
Larry Finger26634c42013-03-24 22:06:33 -05002214 void (*chk_switch_dmdp) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002215 void (*dualmac_easy_concurrent) (struct ieee80211_hw *hw);
2216 void (*dualmac_switch_to_dmdp) (struct ieee80211_hw *hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06002217 bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
2218 void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
2219 u8 *powerlevel);
2220 void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
2221 u8 *ppowerlevel, u8 channel);
2222 bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
2223 u8 configtype);
2224 bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
2225 u8 configtype);
2226 void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
2227 void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
2228 void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
Larry Finger0f015452012-10-25 13:46:46 -05002229 void (*c2h_command_handle) (struct ieee80211_hw *hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002230 void (*bt_wifi_media_status_notify) (struct ieee80211_hw *hw,
2231 bool mstate);
2232 void (*bt_coex_off_before_lps) (struct ieee80211_hw *hw);
Larry Finger5b8df242013-05-30 18:05:55 -05002233 void (*fill_h2c_cmd) (struct ieee80211_hw *hw, u8 element_id,
2234 u32 cmd_len, u8 *p_cmdbuffer);
Larry Finger2cddad32014-02-28 15:16:46 -06002235 bool (*get_btc_status) (void);
Larry Finger7c24d082015-08-03 15:56:12 -05002236 bool (*is_fw_header)(struct rtlwifi_firmware_header *hdr);
Larry Fingerf3355dd2014-03-04 16:53:47 -06002237 u32 (*rx_command_packet)(struct ieee80211_hw *hw,
Colin Ian Kingce254242016-02-22 11:35:46 +00002238 const struct rtl_stats *status, struct sk_buff *skb);
Larry Fingerf7953b22014-09-22 09:39:20 -05002239 void (*add_wowlan_pattern)(struct ieee80211_hw *hw,
2240 struct rtl_wow_pattern *rtl_pattern,
2241 u8 index);
Troy Tand0311312015-02-03 11:15:17 -06002242 u16 (*get_available_desc)(struct ieee80211_hw *hw, u8 q_idx);
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002243 void (*c2h_content_parsing)(struct ieee80211_hw *hw, u8 tag, u8 len,
2244 u8 *val);
Larry Finger0c817332010-12-08 11:12:31 -06002245};
2246
2247struct rtl_intf_ops {
2248 /*com */
Larry Fingere97b7752011-02-19 16:29:07 -06002249 void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
Larry Finger0c817332010-12-08 11:12:31 -06002250 int (*adapter_start) (struct ieee80211_hw *hw);
2251 void (*adapter_stop) (struct ieee80211_hw *hw);
Larry Finger2461c7d2012-08-31 15:39:01 -05002252 bool (*check_buddy_priv)(struct ieee80211_hw *hw,
2253 struct rtl_priv **buddy_priv);
Larry Finger0c817332010-12-08 11:12:31 -06002254
Thomas Huehn36323f82012-07-23 21:33:42 +02002255 int (*adapter_tx) (struct ieee80211_hw *hw,
2256 struct ieee80211_sta *sta,
2257 struct sk_buff *skb,
2258 struct rtl_tcb_desc *ptcb_desc);
Larry Finger38506ec2014-09-22 09:39:19 -05002259 void (*flush)(struct ieee80211_hw *hw, u32 queues, bool drop);
Larry Finger0c817332010-12-08 11:12:31 -06002260 int (*reset_trx_ring) (struct ieee80211_hw *hw);
Thomas Huehn36323f82012-07-23 21:33:42 +02002261 bool (*waitq_insert) (struct ieee80211_hw *hw,
2262 struct ieee80211_sta *sta,
2263 struct sk_buff *skb);
Larry Finger0c817332010-12-08 11:12:31 -06002264
2265 /*pci */
2266 void (*disable_aspm) (struct ieee80211_hw *hw);
2267 void (*enable_aspm) (struct ieee80211_hw *hw);
2268
2269 /*usb */
2270};
2271
2272struct rtl_mod_params {
Larry Fingerc34df312017-01-19 11:25:20 -06002273 /* default: 0,0 */
2274 u64 debug_mask;
Larry Finger0c817332010-12-08 11:12:31 -06002275 /* default: 0 = using hardware encryption */
Rusty Russelleb939922011-12-19 14:08:01 +00002276 bool sw_crypto;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002277
Larry Finger73a253c2011-10-07 11:27:33 -05002278 /* default: 0 = DBG_EMERG (0)*/
Larry Fingerc34df312017-01-19 11:25:20 -06002279 int debug_level;
Larry Finger73a253c2011-10-07 11:27:33 -05002280
Chaoming_Li3dad6182011-04-25 12:52:49 -05002281 /* default: 1 = using no linked power save */
2282 bool inactiveps;
2283
2284 /* default: 1 = using linked sw power save */
2285 bool swctrl_lps;
2286
2287 /* default: 1 = using linked fw power save */
2288 bool fwctrl_lps;
Adam Lee73070c42014-05-05 16:33:36 +08002289
Larry Finger9afa2e42014-09-22 09:39:21 -05002290 /* default: 0 = not using MSI interrupts mode
2291 * submodules should set their own default value
2292 */
Adam Lee73070c42014-05-05 16:33:36 +08002293 bool msi_support;
Larry Finger9afa2e42014-09-22 09:39:21 -05002294
Ping-Ke Shih0c07bd72017-09-29 14:47:53 -05002295 /* default: 0 = dma 32 */
2296 bool dma64;
2297
Ping-Ke Shih84efbad2017-09-29 14:48:00 -05002298 /* default: 1 = enable aspm */
2299 int aspm_support;
2300
Larry Finger9afa2e42014-09-22 09:39:21 -05002301 /* default 0: 1 means disable */
2302 bool disable_watchdog;
Larry Finger54328e62015-10-02 11:44:30 -05002303
2304 /* default 0: 1 means do not disable interrupts */
2305 bool int_clear;
Larry Fingerc18d8f52016-03-16 13:33:34 -05002306
2307 /* select antenna */
2308 int ant_sel;
Larry Finger0c817332010-12-08 11:12:31 -06002309};
2310
Larry Finger62e63972011-02-11 14:27:46 -06002311struct rtl_hal_usbint_cfg {
2312 /* data - rx */
2313 u32 in_ep_num;
2314 u32 rx_urb_num;
2315 u32 rx_max_size;
2316
2317 /* op - rx */
2318 void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
2319 void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
2320 struct sk_buff_head *);
2321
2322 /* tx */
2323 void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
2324 int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
2325 struct sk_buff *);
2326 struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
2327 struct sk_buff_head *);
2328
2329 /* endpoint mapping */
2330 int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
Larry Finger17c9ac62011-02-19 16:29:57 -06002331 u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
Larry Finger62e63972011-02-11 14:27:46 -06002332};
2333
Larry Finger0c817332010-12-08 11:12:31 -06002334struct rtl_hal_cfg {
Larry Fingere97b7752011-02-19 16:29:07 -06002335 u8 bar_id;
Chaoming_Li3dad6182011-04-25 12:52:49 -05002336 bool write_readback;
Larry Finger0c817332010-12-08 11:12:31 -06002337 char *name;
Larry Finger62009b72013-11-18 11:11:26 -06002338 char *alt_fw_name;
Larry Finger0c817332010-12-08 11:12:31 -06002339 struct rtl_hal_ops *ops;
2340 struct rtl_mod_params *mod_params;
Larry Finger62e63972011-02-11 14:27:46 -06002341 struct rtl_hal_usbint_cfg *usb_interface_cfg;
Ping-Ke Shiha75f3ee2018-01-19 14:45:51 +08002342 enum rtl_spec_ver spec_ver;
Larry Finger0c817332010-12-08 11:12:31 -06002343
2344 /*this map used for some registers or vars
2345 defined int HAL but used in MAIN */
2346 u32 maps[RTL_VAR_MAP_MAX];
2347
2348};
2349
2350struct rtl_locks {
Larry Fingerd7043002010-12-17 19:36:25 -06002351 /* mutex */
Larry Finger8a09d6d2010-12-16 11:13:57 -06002352 struct mutex conf_mutex;
Ping-Ke Shiha3fa3662018-01-17 14:15:21 +08002353 struct mutex ips_mutex; /* mutex for enter/leave IPS */
2354 struct mutex lps_mutex; /* mutex for enter/leave LPS */
Larry Finger0c817332010-12-08 11:12:31 -06002355
2356 /*spin lock */
Larry Finger0c817332010-12-08 11:12:31 -06002357 spinlock_t irq_th_lock;
2358 spinlock_t h2c_lock;
2359 spinlock_t rf_ps_lock;
2360 spinlock_t rf_lock;
Larry Fingere97b7752011-02-19 16:29:07 -06002361 spinlock_t waitq_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002362 spinlock_t entry_list_lock;
Larry Finger3ce4d852012-07-11 14:37:28 -05002363 spinlock_t usb_lock;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002364 spinlock_t c2hcmd_lock;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002365 spinlock_t scan_list_lock; /* lock for the scan list */
Larry Fingere97b7752011-02-19 16:29:07 -06002366
Larry Finger26634c42013-03-24 22:06:33 -05002367 /*FW clock change */
2368 spinlock_t fw_ps_lock;
2369
Larry Fingere97b7752011-02-19 16:29:07 -06002370 /*Dual mac*/
2371 spinlock_t cck_and_rw_pagea_lock;
Larry Finger2461c7d2012-08-31 15:39:01 -05002372
Larry Fingerf3355dd2014-03-04 16:53:47 -06002373 spinlock_t iqk_lock;
Larry Finger0c817332010-12-08 11:12:31 -06002374};
2375
2376struct rtl_works {
2377 struct ieee80211_hw *hw;
2378
2379 /*timer */
2380 struct timer_list watchdog_timer;
Larry Finger2461c7d2012-08-31 15:39:01 -05002381 struct timer_list dualmac_easyconcurrent_retrytimer;
Larry Finger26634c42013-03-24 22:06:33 -05002382 struct timer_list fw_clockoff_timer;
2383 struct timer_list fast_antenna_training_timer;
Larry Finger0c817332010-12-08 11:12:31 -06002384 /*task */
2385 struct tasklet_struct irq_tasklet;
2386 struct tasklet_struct irq_prepare_bcn_tasklet;
2387
2388 /*work queue */
2389 struct workqueue_struct *rtl_wq;
2390 struct delayed_work watchdog_wq;
2391 struct delayed_work ips_nic_off_wq;
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002392 struct delayed_work c2hcmd_wq;
Larry Fingere97b7752011-02-19 16:29:07 -06002393
2394 /* For SW LPS */
2395 struct delayed_work ps_work;
2396 struct delayed_work ps_rfon_wq;
Larry Finger26634c42013-03-24 22:06:33 -05002397 struct delayed_work fwevt_wq;
Stanislaw Gruszka41affd52011-12-12 12:43:23 +01002398
Larry Fingera2699132013-03-24 22:06:41 -05002399 struct work_struct lps_change_work;
Larry Finger5b8df242013-05-30 18:05:55 -05002400 struct work_struct fill_h2c_cmd;
Larry Finger0c817332010-12-08 11:12:31 -06002401};
2402
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002403struct rtl_debug {
2404 /* add for debug */
2405 struct dentry *debugfs_dir;
2406 char debugfs_name[20];
2407};
2408
Larry Finger2461c7d2012-08-31 15:39:01 -05002409#define MIMO_PS_STATIC 0
2410#define MIMO_PS_DYNAMIC 1
2411#define MIMO_PS_NOLIMIT 3
2412
2413struct rtl_dualmac_easy_concurrent_ctl {
2414 enum band_type currentbandtype_backfordmdp;
2415 bool close_bbandrf_for_dmsp;
2416 bool change_to_dmdp;
2417 bool change_to_dmsp;
2418 bool switch_in_process;
2419};
2420
2421struct rtl_dmsp_ctl {
2422 bool activescan_for_slaveofdmsp;
2423 bool scan_for_anothermac_fordmsp;
2424 bool scan_for_itself_fordmsp;
2425 bool writedig_for_anothermacofdmsp;
2426 u32 curdigvalue_for_anothermacofdmsp;
2427 bool changecckpdstate_for_anothermacofdmsp;
2428 u8 curcckpdstate_for_anothermacofdmsp;
2429 bool changetxhighpowerlvl_for_anothermacofdmsp;
2430 u8 curtxhighlvl_for_anothermacofdmsp;
2431 long rssivalmin_for_anothermacofdmsp;
2432};
2433
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002434struct ps_t {
2435 u8 pre_ccastate;
2436 u8 cur_ccasate;
2437 u8 pre_rfstate;
2438 u8 cur_rfstate;
Larry Finger2cddad32014-02-28 15:16:46 -06002439 u8 initialize;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002440 long rssi_val_min;
2441};
2442
2443struct dig_t {
2444 u32 rssi_lowthresh;
2445 u32 rssi_highthresh;
2446 u32 fa_lowthresh;
2447 u32 fa_highthresh;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002448 long last_min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002449 long rssi_highpower_lowthresh;
2450 long rssi_highpower_highthresh;
2451 u32 recover_cnt;
2452 u32 pre_igvalue;
2453 u32 cur_igvalue;
2454 long rssi_val;
2455 u8 dig_enable_flag;
2456 u8 dig_ext_port_stage;
2457 u8 dig_algorithm;
2458 u8 dig_twoport_algorithm;
2459 u8 dig_dbgmode;
2460 u8 dig_slgorithm_switch;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002461 u8 cursta_cstate;
2462 u8 presta_cstate;
2463 u8 curmultista_cstate;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002464 u8 stop_dig;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002465 s8 back_val;
2466 s8 back_range_max;
2467 s8 back_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002468 u8 rx_gain_max;
2469 u8 rx_gain_min;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002470 u8 min_undec_pwdb_for_dm;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002471 u8 rssi_val_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002472 u8 pre_cck_cca_thres;
2473 u8 cur_cck_cca_thres;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002474 u8 pre_cck_pd_state;
2475 u8 cur_cck_pd_state;
2476 u8 pre_cck_fa_state;
2477 u8 cur_cck_fa_state;
2478 u8 pre_ccastate;
2479 u8 cur_ccasate;
2480 u8 large_fa_hit;
2481 u8 forbidden_igi;
2482 u8 dig_state;
2483 u8 dig_highpwrstate;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002484 u8 cur_sta_cstate;
2485 u8 pre_sta_cstate;
2486 u8 cur_ap_cstate;
2487 u8 pre_ap_cstate;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002488 u8 cur_pd_thstate;
2489 u8 pre_pd_thstate;
2490 u8 cur_cs_ratiostate;
2491 u8 pre_cs_ratiostate;
2492 u8 backoff_enable_flag;
Arnd Bergmann08aba422016-06-15 23:30:43 +02002493 s8 backoffval_range_max;
2494 s8 backoffval_range_min;
Larry Fingere6deaf82013-03-24 22:06:55 -05002495 u8 dig_min_0;
2496 u8 dig_min_1;
Larry Finger2cddad32014-02-28 15:16:46 -06002497 u8 bt30_cur_igi;
Larry Fingere6deaf82013-03-24 22:06:55 -05002498 bool media_connect_0;
2499 bool media_connect_1;
2500
2501 u32 antdiv_rssi_max;
2502 u32 rssi_max;
Larry Fingerdf37a0e2012-04-19 16:32:39 -05002503};
2504
Larry Finger2461c7d2012-08-31 15:39:01 -05002505struct rtl_global_var {
2506 /* from this list we can get
2507 * other adapter's rtl_priv */
2508 struct list_head glb_priv_list;
2509 spinlock_t glb_list_lock;
2510};
2511
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002512#define IN_4WAY_TIMEOUT_TIME (30 * MSEC_PER_SEC) /* 30 seconds */
2513
Larry Fingeraa45a672014-02-28 15:16:43 -06002514struct rtl_btc_info {
2515 u8 bt_type;
2516 u8 btcoexist;
2517 u8 ant_num;
Ping-Ke Shihdb8cb002017-02-06 21:30:03 -06002518 u8 single_ant_path;
Ping-Ke Shihf1cb27e2017-06-21 12:15:36 -05002519
2520 u8 ap_num;
Ping-Ke Shih76f146b2017-06-21 12:15:38 -05002521 bool in_4way;
Ping-Ke Shih11f35c92017-07-02 13:12:30 -05002522 unsigned long in_4way_ts;
Larry Fingeraa45a672014-02-28 15:16:43 -06002523};
2524
Larry Finger2cddad32014-02-28 15:16:46 -06002525struct bt_coexist_info {
Larry Fingeraa45a672014-02-28 15:16:43 -06002526 struct rtl_btc_ops *btc_ops;
2527 struct rtl_btc_info btc_info;
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002528 /* btc context */
2529 void *btc_context;
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002530 void *wifi_only_context;
Larry Finger2cddad32014-02-28 15:16:46 -06002531 /* EEPROM BT info. */
2532 u8 eeprom_bt_coexist;
2533 u8 eeprom_bt_type;
2534 u8 eeprom_bt_ant_num;
2535 u8 eeprom_bt_ant_isol;
2536 u8 eeprom_bt_radio_shared;
2537
2538 u8 bt_coexistence;
2539 u8 bt_ant_num;
2540 u8 bt_coexist_type;
2541 u8 bt_state;
2542 u8 bt_cur_state; /* 0:on, 1:off */
2543 u8 bt_ant_isolation; /* 0:good, 1:bad */
2544 u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
2545 u8 bt_service;
2546 u8 bt_radio_shared_type;
2547 u8 bt_rfreg_origin_1e;
2548 u8 bt_rfreg_origin_1f;
2549 u8 bt_rssi_state;
2550 u32 ratio_tx;
2551 u32 ratio_pri;
2552 u32 bt_edca_ul;
2553 u32 bt_edca_dl;
2554
2555 bool init_set;
2556 bool bt_busy_traffic;
2557 bool bt_traffic_mode_set;
2558 bool bt_non_traffic_mode_set;
2559
2560 bool fw_coexist_all_off;
2561 bool sw_coexist_all_off;
2562 bool hw_coexist_all_off;
2563 u32 cstate;
2564 u32 previous_state;
2565 u32 cstate_h;
2566 u32 previous_state_h;
2567
2568 u8 bt_pre_rssi_state;
2569 u8 bt_pre_rssi_state1;
2570
2571 u8 reg_bt_iso;
2572 u8 reg_bt_sco;
2573 bool balance_on;
2574 u8 bt_active_zero_cnt;
2575 bool cur_bt_disabled;
2576 bool pre_bt_disabled;
2577
2578 u8 bt_profile_case;
2579 u8 bt_profile_action;
2580 bool bt_busy;
2581 bool hold_for_bt_operation;
2582 u8 lps_counter;
Larry Fingeraa45a672014-02-28 15:16:43 -06002583};
2584
2585struct rtl_btc_ops {
2586 void (*btc_init_variables) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002587 void (*btc_init_variables_wifi_only)(struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002588 void (*btc_deinit_variables)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002589 void (*btc_init_hal_vars) (struct rtl_priv *rtlpriv);
Ping-Ke Shiha44709b2018-01-17 14:15:26 +08002590 void (*btc_power_on_setting)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002591 void (*btc_init_hw_config) (struct rtl_priv *rtlpriv);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002592 void (*btc_init_hw_config_wifi_only)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002593 void (*btc_ips_notify) (struct rtl_priv *rtlpriv, u8 type);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002594 void (*btc_lps_notify)(struct rtl_priv *rtlpriv, u8 type);
Larry Fingeraa45a672014-02-28 15:16:43 -06002595 void (*btc_scan_notify) (struct rtl_priv *rtlpriv, u8 scantype);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002596 void (*btc_scan_notify_wifi_only)(struct rtl_priv *rtlpriv,
2597 u8 scantype);
Larry Fingeraa45a672014-02-28 15:16:43 -06002598 void (*btc_connect_notify) (struct rtl_priv *rtlpriv, u8 action);
2599 void (*btc_mediastatus_notify) (struct rtl_priv *rtlpriv,
Larry Fingered364ab2014-09-04 16:03:46 -05002600 enum rt_media_status mstatus);
Larry Fingeraa45a672014-02-28 15:16:43 -06002601 void (*btc_periodical) (struct rtl_priv *rtlpriv);
Ping-Ke Shih40d9dd42018-01-17 14:15:27 +08002602 void (*btc_halt_notify)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002603 void (*btc_btinfo_notify) (struct rtl_priv *rtlpriv,
2604 u8 *tmp_buf, u8 length);
Ping-Ke Shih6aad6072017-07-02 13:12:31 -05002605 void (*btc_btmpinfo_notify)(struct rtl_priv *rtlpriv,
2606 u8 *tmp_buf, u8 length);
Larry Fingeraa45a672014-02-28 15:16:43 -06002607 bool (*btc_is_limited_dig) (struct rtl_priv *rtlpriv);
2608 bool (*btc_is_disable_edca_turbo) (struct rtl_priv *rtlpriv);
2609 bool (*btc_is_bt_disabled) (struct rtl_priv *rtlpriv);
Larry Fingere8f3fef2014-09-04 16:03:41 -05002610 void (*btc_special_packet_notify)(struct rtl_priv *rtlpriv,
2611 u8 pkt_type);
Ping-Ke Shih17bf8512018-01-19 14:45:43 +08002612 void (*btc_switch_band_notify)(struct rtl_priv *rtlpriv, u8 type,
2613 bool scanning);
Ping-Ke Shih9177c332018-01-19 14:45:46 +08002614 void (*btc_switch_band_notify_wifi_only)(struct rtl_priv *rtlpriv,
2615 u8 type, bool scanning);
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002616 void (*btc_display_bt_coex_info)(struct rtl_priv *rtlpriv,
2617 struct seq_file *m);
Ping-Ke Shih54685f92017-06-18 11:12:46 -05002618 void (*btc_record_pwr_mode)(struct rtl_priv *rtlpriv, u8 *buf, u8 len);
Ping-Ke Shih42213f22017-06-18 11:12:49 -05002619 u8 (*btc_get_lps_val)(struct rtl_priv *rtlpriv);
2620 u8 (*btc_get_rpwm_val)(struct rtl_priv *rtlpriv);
2621 bool (*btc_is_bt_ctrl_lps)(struct rtl_priv *rtlpriv);
Ping-Ke Shih26356642017-06-18 11:12:47 -05002622 void (*btc_get_ampdu_cfg)(struct rtl_priv *rtlpriv, u8 *reject_agg,
2623 u8 *ctrl_agg_size, u8 *agg_size);
Ping-Ke Shihc6922052017-06-18 11:12:48 -05002624 bool (*btc_is_bt_lps_on)(struct rtl_priv *rtlpriv);
Larry Fingeraa45a672014-02-28 15:16:43 -06002625};
2626
2627struct proxim {
2628 bool proxim_on;
2629
2630 void *proximity_priv;
2631 int (*proxim_rx)(struct ieee80211_hw *hw, struct rtl_stats *status,
2632 struct sk_buff *skb);
2633 u8 (*proxim_get_var)(struct ieee80211_hw *hw, u8 type);
2634};
2635
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002636struct rtl_c2hcmd {
2637 struct list_head list;
2638 u8 tag;
2639 u8 len;
2640 u8 *val;
2641};
2642
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002643struct rtl_bssid_entry {
2644 struct list_head list;
2645 u8 bssid[ETH_ALEN];
2646 u32 age;
2647};
2648
2649struct rtl_scan_list {
2650 int num;
2651 struct list_head list; /* sort by age */
2652};
2653
Larry Finger0c817332010-12-08 11:12:31 -06002654struct rtl_priv {
Larry Finger26634c42013-03-24 22:06:33 -05002655 struct ieee80211_hw *hw;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002656 struct completion firmware_loading_complete;
Larry Finger2461c7d2012-08-31 15:39:01 -05002657 struct list_head list;
2658 struct rtl_priv *buddy_priv;
2659 struct rtl_global_var *glb_var;
2660 struct rtl_dualmac_easy_concurrent_ctl easy_concurrent_ctl;
2661 struct rtl_dmsp_ctl dmsp_ctl;
Larry Finger0c817332010-12-08 11:12:31 -06002662 struct rtl_locks locks;
2663 struct rtl_works works;
2664 struct rtl_mac mac80211;
2665 struct rtl_hal rtlhal;
2666 struct rtl_regulatory regd;
2667 struct rtl_rfkill rfkill;
2668 struct rtl_io io;
2669 struct rtl_phy phy;
2670 struct rtl_dm dm;
2671 struct rtl_security sec;
2672 struct rtl_efuse efuse;
Larry Fingerd5efe152017-02-07 09:14:21 -06002673 struct rtl_led_ctl ledctl;
Ping-Ke Shih84795802017-06-18 11:12:44 -05002674 struct rtl_tx_report tx_report;
Ping-Ke Shihc76ab8e2017-06-21 12:15:37 -05002675 struct rtl_scan_list scan_list;
Larry Finger0c817332010-12-08 11:12:31 -06002676
2677 struct rtl_ps_ctl psc;
2678 struct rate_adaptive ra;
Larry Fingerf3355dd2014-03-04 16:53:47 -06002679 struct dynamic_primary_cca primarycca;
Larry Finger0c817332010-12-08 11:12:31 -06002680 struct wireless_stats stats;
2681 struct rt_link_detect link_info;
2682 struct false_alarm_statistics falsealm_cnt;
2683
2684 struct rtl_rate_priv *rate_priv;
2685
Larry Finger2461c7d2012-08-31 15:39:01 -05002686 /* sta entry list for ap adhoc or mesh */
2687 struct list_head entry_list;
2688
Ping-Ke Shihcceb0a52017-02-06 21:30:08 -06002689 /* c2hcmd list for kthread level access */
2690 struct list_head c2hcmd_list;
2691
Ping-Ke Shih610247f2017-12-29 16:31:10 +08002692 struct rtl_debug dbg;
Larry Fingerb0302ab2012-01-30 09:54:49 -06002693 int max_fw_size;
Larry Finger0c817332010-12-08 11:12:31 -06002694
2695 /*
2696 *hal_cfg : for diff cards
2697 *intf_ops : for diff interrface usb/pcie
2698 */
2699 struct rtl_hal_cfg *cfg;
Julia Lawall1bfcfdc2016-05-01 21:57:44 +02002700 const struct rtl_intf_ops *intf_ops;
Larry Finger0c817332010-12-08 11:12:31 -06002701
2702 /*this var will be set by set_bit,
2703 and was used to indicate status of
2704 interface or hardware */
2705 unsigned long status;
2706
Larry Finger0985dfb2012-04-19 16:32:40 -05002707 /* tables for dm */
2708 struct dig_t dm_digtable;
2709 struct ps_t dm_pstable;
2710
Larry Fingerb9a758a2013-11-18 11:11:27 -06002711 u32 reg_874;
2712 u32 reg_c70;
2713 u32 reg_85c;
2714 u32 reg_a74;
2715 bool reg_init; /* true if regs saved */
2716 bool bt_operation_on;
2717 __le32 *usb_data;
2718 int usb_data_index;
2719 bool initialized;
Larry Fingera2699132013-03-24 22:06:41 -05002720 bool enter_ps; /* true when entering PS */
Larry Finger5b8df242013-05-30 18:05:55 -05002721 u8 rate_mask[5];
Larry Finger30899cc2012-03-19 15:44:31 -05002722
Larry Fingeraa45a672014-02-28 15:16:43 -06002723 /* intel Proximity, should be alloc mem
2724 * in intel Proximity module and can only
2725 * be used in intel Proximity mode
2726 */
2727 struct proxim proximity;
2728
2729 /*for bt coexist use*/
Larry Finger2cddad32014-02-28 15:16:46 -06002730 struct bt_coexist_info btcoexist;
Larry Fingeraa45a672014-02-28 15:16:43 -06002731
2732 /* separate 92ee from other ICs,
2733 * 92ee use new trx flow.
2734 */
2735 bool use_new_trx_flow;
2736
Larry Finger9afa2e42014-09-22 09:39:21 -05002737#ifdef CONFIG_PM
2738 struct wiphy_wowlan_support wowlan;
2739#endif
Larry Finger0c817332010-12-08 11:12:31 -06002740 /*This must be the last item so
2741 that it points to the data allocated
2742 beyond this structure like:
2743 rtl_pci_priv or rtl_usb_priv */
Larry Finger60ce3142013-09-18 21:21:35 -05002744 u8 priv[0] __aligned(sizeof(void *));
Larry Finger0c817332010-12-08 11:12:31 -06002745};
2746
2747#define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
2748#define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
2749#define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
2750#define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
2751#define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
2752
Larry Fingere97b7752011-02-19 16:29:07 -06002753
George18d30062011-02-19 16:29:02 -06002754/***************************************
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002755 Bluetooth Co-existence Related
George18d30062011-02-19 16:29:02 -06002756****************************************/
2757
2758enum bt_ant_num {
2759 ANT_X2 = 0,
2760 ANT_X1 = 1,
2761};
2762
2763enum bt_co_type {
2764 BT_2WIRE = 0,
2765 BT_ISSC_3WIRE = 1,
2766 BT_ACCEL = 2,
2767 BT_CSR_BC4 = 3,
2768 BT_CSR_BC8 = 4,
2769 BT_RTL8756 = 5,
Larry Finger0f015452012-10-25 13:46:46 -05002770 BT_RTL8723A = 6,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002771 BT_RTL8821A = 7,
Larry Fingeraa45a672014-02-28 15:16:43 -06002772 BT_RTL8723B = 8,
2773 BT_RTL8192E = 9,
Larry Fingerf3355dd2014-03-04 16:53:47 -06002774 BT_RTL8812A = 11,
2775};
2776
2777enum bt_total_ant_num {
2778 ANT_TOTAL_X2 = 0,
2779 ANT_TOTAL_X1 = 1
George18d30062011-02-19 16:29:02 -06002780};
2781
2782enum bt_cur_state {
2783 BT_OFF = 0,
2784 BT_ON = 1,
2785};
2786
2787enum bt_service_type {
2788 BT_SCO = 0,
2789 BT_A2DP = 1,
2790 BT_HID = 2,
2791 BT_HID_IDLE = 3,
2792 BT_SCAN = 4,
2793 BT_IDLE = 5,
2794 BT_OTHER_ACTION = 6,
2795 BT_BUSY = 7,
2796 BT_OTHERBUSY = 8,
2797 BT_PAN = 9,
2798};
2799
2800enum bt_radio_shared {
2801 BT_RADIO_SHARED = 0,
2802 BT_RADIO_INDIVIDUAL = 1,
2803};
2804
Larry Fingere97b7752011-02-19 16:29:07 -06002805
Larry Finger0c817332010-12-08 11:12:31 -06002806/****************************************
2807 mem access macro define start
2808 Call endian free function when
2809 1. Read/write packet content.
2810 2. Before write integer to IO.
2811 3. After read integer from IO.
2812****************************************/
Larry Finger9e0bc672011-02-19 16:30:02 -06002813/* Convert little data endian to host ordering */
Larry Finger0c817332010-12-08 11:12:31 -06002814#define EF1BYTE(_val) \
2815 ((u8)(_val))
2816#define EF2BYTE(_val) \
2817 (le16_to_cpu(_val))
2818#define EF4BYTE(_val) \
2819 (le32_to_cpu(_val))
2820
Chaoming_Li3dad6182011-04-25 12:52:49 -05002821/* Read data from memory */
Larry Finger106e0de2017-01-19 14:28:08 -06002822#define READEF1BYTE(_ptr) \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002823 EF1BYTE(*((u8 *)(_ptr)))
Larry Finger9e0bc672011-02-19 16:30:02 -06002824/* Read le16 data from memory and convert to host ordering */
Larry Finger106e0de2017-01-19 14:28:08 -06002825#define READEF2BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002826 EF2BYTE(*(_ptr))
Larry Finger106e0de2017-01-19 14:28:08 -06002827#define READEF4BYTE(_ptr) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002828 EF4BYTE(*(_ptr))
Larry Finger0c817332010-12-08 11:12:31 -06002829
Larry Finger9e0bc672011-02-19 16:30:02 -06002830/* Create a bit mask
2831 * Examples:
2832 * BIT_LEN_MASK_32(0) => 0x00000000
2833 * BIT_LEN_MASK_32(1) => 0x00000001
2834 * BIT_LEN_MASK_32(2) => 0x00000003
2835 * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
2836 */
Larry Finger0c817332010-12-08 11:12:31 -06002837#define BIT_LEN_MASK_32(__bitlen) \
2838 (0xFFFFFFFF >> (32 - (__bitlen)))
2839#define BIT_LEN_MASK_16(__bitlen) \
2840 (0xFFFF >> (16 - (__bitlen)))
2841#define BIT_LEN_MASK_8(__bitlen) \
2842 (0xFF >> (8 - (__bitlen)))
2843
Larry Finger9e0bc672011-02-19 16:30:02 -06002844/* Create an offset bit mask
2845 * Examples:
2846 * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
2847 * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
2848 */
Larry Finger0c817332010-12-08 11:12:31 -06002849#define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
2850 (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
2851#define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
2852 (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
2853#define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
2854 (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
2855
2856/*Description:
Larry Finger9e0bc672011-02-19 16:30:02 -06002857 * Return 4-byte value in host byte ordering from
2858 * 4-byte pointer in little-endian system.
2859 */
Larry Finger0c817332010-12-08 11:12:31 -06002860#define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002861 (EF4BYTE(*((__le32 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002862#define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
Larry Finger8e2c4062012-08-31 15:39:00 -05002863 (EF2BYTE(*((__le16 *)(__pstart))))
Larry Finger0c817332010-12-08 11:12:31 -06002864#define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
2865 (EF1BYTE(*((u8 *)(__pstart))))
2866
Chaoming_Li3dad6182011-04-25 12:52:49 -05002867/*Description:
2868Translate subfield (continuous bits in little-endian) of 4-byte
2869value to host byte ordering.*/
2870#define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2871 ( \
2872 (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
2873 BIT_LEN_MASK_32(__bitlen) \
2874 )
2875#define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2876 ( \
2877 (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
2878 BIT_LEN_MASK_16(__bitlen) \
2879 )
2880#define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2881 ( \
2882 (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
2883 BIT_LEN_MASK_8(__bitlen) \
2884 )
2885
Larry Finger9e0bc672011-02-19 16:30:02 -06002886/* Description:
2887 * Mask subfield (continuous bits in little-endian) of 4-byte value
2888 * and return the result in 4-byte value in host byte ordering.
2889 */
Larry Finger0c817332010-12-08 11:12:31 -06002890#define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
2891 ( \
2892 LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
2893 (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
2894 )
2895#define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
2896 ( \
2897 LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
2898 (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
2899 )
2900#define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
2901 ( \
2902 LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
2903 (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
2904 )
2905
Larry Finger9e0bc672011-02-19 16:30:02 -06002906/* Description:
2907 * Set subfield of little-endian 4-byte value to specified value.
2908 */
Chaoming_Li3dad6182011-04-25 12:52:49 -05002909#define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002910 *((__le32 *)(__pstart)) = \
2911 cpu_to_le32( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002912 LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
2913 ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002914 )
Chaoming_Li3dad6182011-04-25 12:52:49 -05002915#define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
Larry Finger106e0de2017-01-19 14:28:08 -06002916 *((__le16 *)(__pstart)) = \
2917 cpu_to_le16( \
Chaoming_Li3dad6182011-04-25 12:52:49 -05002918 LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
2919 ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002920 )
Larry Finger0c817332010-12-08 11:12:31 -06002921#define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
2922 *((u8 *)(__pstart)) = EF1BYTE \
2923 ( \
2924 LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
2925 ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
Ping-Ke Shihecf40002017-09-29 14:47:52 -05002926 )
Larry Finger0c817332010-12-08 11:12:31 -06002927
Chaoming_Li3dad6182011-04-25 12:52:49 -05002928#define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
2929 (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
2930
Larry Finger0c817332010-12-08 11:12:31 -06002931/****************************************
2932 mem access macro define end
2933****************************************/
2934
Larry Fingere97b7752011-02-19 16:29:07 -06002935#define byte(x, n) ((x >> (8 * n)) & 0xff)
2936
Chaoming_Li3dad6182011-04-25 12:52:49 -05002937#define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
Larry Finger0c817332010-12-08 11:12:31 -06002938#define RTL_WATCH_DOG_TIME 2000
2939#define MSECS(t) msecs_to_jiffies(t)
Larry Finger17c9ac62011-02-19 16:29:57 -06002940#define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
2941#define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
2942#define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
2943#define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
Larry Fingere6deaf82013-03-24 22:06:55 -05002944#define rtl_dm(rtlpriv) (&((rtlpriv)->dm))
Larry Finger0c817332010-12-08 11:12:31 -06002945
2946#define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
2947#define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
2948#define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
2949/*NIC halt, re-initialize hw parameters*/
2950#define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
2951#define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
2952#define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
2953/*Always enable ASPM and Clock Req in initialization.*/
2954#define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
Larry Fingere97b7752011-02-19 16:29:07 -06002955/* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
2956#define RT_PS_LEVEL_ASPM BIT(7)
Larry Finger0c817332010-12-08 11:12:31 -06002957/*When LPS is on, disable 2R if no packet is received or transmittd.*/
2958#define RT_RF_LPS_DISALBE_2R BIT(30)
2959#define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
2960#define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
2961 ((ppsc->cur_ps_level & _ps_flg) ? true : false)
2962#define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
2963 (ppsc->cur_ps_level &= (~(_ps_flg)))
2964#define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
2965 (ppsc->cur_ps_level |= _ps_flg)
2966
2967#define container_of_dwork_rtl(x, y, z) \
Geliang Tang4679f412016-03-18 13:22:24 +11002968 container_of(to_delayed_work(x), y, z)
Larry Finger0c817332010-12-08 11:12:31 -06002969
Chaoming_Li3dad6182011-04-25 12:52:49 -05002970#define FILL_OCTET_STRING(_os, _octet, _len) \
2971 (_os).octet = (u8 *)(_octet); \
2972 (_os).length = (_len);
2973
2974#define CP_MACADDR(des, src) \
2975 ((des)[0] = (src)[0], (des)[1] = (src)[1],\
2976 (des)[2] = (src)[2], (des)[3] = (src)[3],\
2977 (des)[4] = (src)[4], (des)[5] = (src)[5])
2978
Larry Finger21e4b072014-09-22 09:39:26 -05002979#define LDPC_HT_ENABLE_RX BIT(0)
2980#define LDPC_HT_ENABLE_TX BIT(1)
2981#define LDPC_HT_TEST_TX_ENABLE BIT(2)
2982#define LDPC_HT_CAP_TX BIT(3)
2983
2984#define STBC_HT_ENABLE_RX BIT(0)
2985#define STBC_HT_ENABLE_TX BIT(1)
2986#define STBC_HT_TEST_TX_ENABLE BIT(2)
2987#define STBC_HT_CAP_TX BIT(3)
2988
2989#define LDPC_VHT_ENABLE_RX BIT(0)
2990#define LDPC_VHT_ENABLE_TX BIT(1)
2991#define LDPC_VHT_TEST_TX_ENABLE BIT(2)
2992#define LDPC_VHT_CAP_TX BIT(3)
2993
2994#define STBC_VHT_ENABLE_RX BIT(0)
2995#define STBC_VHT_ENABLE_TX BIT(1)
2996#define STBC_VHT_TEST_TX_ENABLE BIT(2)
2997#define STBC_VHT_CAP_TX BIT(3)
2998
Larry Finger9696a152016-02-11 10:53:09 -06002999extern u8 channel5g[CHANNEL_MAX_NUMBER_5G];
3000
3001extern u8 channel5g_80m[CHANNEL_MAX_NUMBER_5G_80M];
3002
Larry Finger0c817332010-12-08 11:12:31 -06003003static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
3004{
3005 return rtlpriv->io.read8_sync(rtlpriv, addr);
3006}
3007
3008static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
3009{
3010 return rtlpriv->io.read16_sync(rtlpriv, addr);
3011}
3012
3013static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
3014{
3015 return rtlpriv->io.read32_sync(rtlpriv, addr);
3016}
3017
3018static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
3019{
3020 rtlpriv->io.write8_async(rtlpriv, addr, val8);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003021
3022 if (rtlpriv->cfg->write_readback)
3023 rtlpriv->io.read8_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003024}
3025
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003026static inline void rtl_write_byte_with_val32(struct ieee80211_hw *hw,
3027 u32 addr, u32 val8)
3028{
3029 struct rtl_priv *rtlpriv = rtl_priv(hw);
3030
3031 rtl_write_byte(rtlpriv, addr, (u8)val8);
3032}
3033
Larry Finger0c817332010-12-08 11:12:31 -06003034static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
3035{
3036 rtlpriv->io.write16_async(rtlpriv, addr, val16);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003037
3038 if (rtlpriv->cfg->write_readback)
3039 rtlpriv->io.read16_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003040}
3041
3042static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
3043 u32 addr, u32 val32)
3044{
3045 rtlpriv->io.write32_async(rtlpriv, addr, val32);
Chaoming_Li3dad6182011-04-25 12:52:49 -05003046
3047 if (rtlpriv->cfg->write_readback)
3048 rtlpriv->io.read32_sync(rtlpriv, addr);
Larry Finger0c817332010-12-08 11:12:31 -06003049}
3050
3051static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
3052 u32 regaddr, u32 bitmask)
3053{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003054 struct rtl_priv *rtlpriv = hw->priv;
3055
3056 return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003057}
3058
3059static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
3060 u32 bitmask, u32 data)
3061{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003062 struct rtl_priv *rtlpriv = hw->priv;
Larry Finger0c817332010-12-08 11:12:31 -06003063
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003064 rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003065}
3066
Ping-Ke Shih84d26fd2017-02-23 11:19:54 -06003067static inline void rtl_set_bbreg_with_dwmask(struct ieee80211_hw *hw,
3068 u32 regaddr, u32 data)
3069{
3070 rtl_set_bbreg(hw, regaddr, 0xffffffff, data);
3071}
3072
Larry Finger0c817332010-12-08 11:12:31 -06003073static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
3074 enum radio_path rfpath, u32 regaddr,
3075 u32 bitmask)
3076{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003077 struct rtl_priv *rtlpriv = hw->priv;
3078
3079 return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
Larry Finger0c817332010-12-08 11:12:31 -06003080}
3081
3082static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
3083 enum radio_path rfpath, u32 regaddr,
3084 u32 bitmask, u32 data)
3085{
Joe Perchesd6b6fc142012-03-17 13:36:30 -07003086 struct rtl_priv *rtlpriv = hw->priv;
3087
3088 rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
Larry Finger0c817332010-12-08 11:12:31 -06003089}
3090
3091static inline bool is_hal_stop(struct rtl_hal *rtlhal)
3092{
3093 return (_HAL_STATE_STOP == rtlhal->state);
3094}
3095
3096static inline void set_hal_start(struct rtl_hal *rtlhal)
3097{
3098 rtlhal->state = _HAL_STATE_START;
3099}
3100
3101static inline void set_hal_stop(struct rtl_hal *rtlhal)
3102{
3103 rtlhal->state = _HAL_STATE_STOP;
3104}
3105
3106static inline u8 get_rf_type(struct rtl_phy *rtlphy)
3107{
3108 return rtlphy->rf_type;
3109}
3110
Chaoming_Li3dad6182011-04-25 12:52:49 -05003111static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
3112{
3113 return (struct ieee80211_hdr *)(skb->data);
3114}
3115
Larry Fingerd3bb1422011-04-25 13:23:20 -05003116static inline __le16 rtl_get_fc(struct sk_buff *skb)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003117{
Larry Fingerd3bb1422011-04-25 13:23:20 -05003118 return rtl_get_hdr(skb)->frame_control;
Chaoming_Li3dad6182011-04-25 12:52:49 -05003119}
3120
3121static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
3122{
3123 return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
3124}
3125
3126static inline u16 rtl_get_tid(struct sk_buff *skb)
3127{
3128 return rtl_get_tid_h(rtl_get_hdr(skb));
3129}
3130
3131static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
3132 struct ieee80211_vif *vif,
Larry Finger7101f402011-06-10 11:05:23 -05003133 const u8 *bssid)
Chaoming_Li3dad6182011-04-25 12:52:49 -05003134{
3135 return ieee80211_find_sta(vif, bssid);
3136}
3137
Larry Finger2461c7d2012-08-31 15:39:01 -05003138static inline struct ieee80211_sta *rtl_find_sta(struct ieee80211_hw *hw,
3139 u8 *mac_addr)
3140{
3141 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
3142 return ieee80211_find_sta(mac->vif, mac_addr);
3143}
3144
Larry Finger0c817332010-12-08 11:12:31 -06003145#endif