Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Driver for Marvell NETA network card for Armada XP and Armada 370 SoCs. |
| 3 | * |
| 4 | * Copyright (C) 2012 Marvell |
| 5 | * |
| 6 | * Rami Rosen <rosenr@marvell.com> |
| 7 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> |
| 8 | * |
| 9 | * This file is licensed under the terms of the GNU General Public |
| 10 | * License version 2. This program is licensed "as is" without any |
| 11 | * warranty of any kind, whether express or implied. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 15 | #include <linux/netdevice.h> |
| 16 | #include <linux/etherdevice.h> |
| 17 | #include <linux/platform_device.h> |
| 18 | #include <linux/skbuff.h> |
| 19 | #include <linux/inetdevice.h> |
| 20 | #include <linux/mbus.h> |
| 21 | #include <linux/module.h> |
| 22 | #include <linux/interrupt.h> |
David S. Miller | 2d39d12 | 2014-08-25 20:21:55 -0700 | [diff] [blame] | 23 | #include <linux/if_vlan.h> |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 24 | #include <net/ip.h> |
| 25 | #include <net/ipv6.h> |
Thomas Petazzoni | c3f0dd3 | 2014-03-27 11:39:29 +0100 | [diff] [blame] | 26 | #include <linux/io.h> |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 27 | #include <net/tso.h> |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 28 | #include <linux/of.h> |
| 29 | #include <linux/of_irq.h> |
| 30 | #include <linux/of_mdio.h> |
| 31 | #include <linux/of_net.h> |
| 32 | #include <linux/of_address.h> |
| 33 | #include <linux/phy.h> |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 34 | #include <linux/clk.h> |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 35 | |
| 36 | /* Registers */ |
| 37 | #define MVNETA_RXQ_CONFIG_REG(q) (0x1400 + ((q) << 2)) |
| 38 | #define MVNETA_RXQ_HW_BUF_ALLOC BIT(1) |
| 39 | #define MVNETA_RXQ_PKT_OFFSET_ALL_MASK (0xf << 8) |
| 40 | #define MVNETA_RXQ_PKT_OFFSET_MASK(offs) ((offs) << 8) |
| 41 | #define MVNETA_RXQ_THRESHOLD_REG(q) (0x14c0 + ((q) << 2)) |
| 42 | #define MVNETA_RXQ_NON_OCCUPIED(v) ((v) << 16) |
| 43 | #define MVNETA_RXQ_BASE_ADDR_REG(q) (0x1480 + ((q) << 2)) |
| 44 | #define MVNETA_RXQ_SIZE_REG(q) (0x14a0 + ((q) << 2)) |
| 45 | #define MVNETA_RXQ_BUF_SIZE_SHIFT 19 |
| 46 | #define MVNETA_RXQ_BUF_SIZE_MASK (0x1fff << 19) |
| 47 | #define MVNETA_RXQ_STATUS_REG(q) (0x14e0 + ((q) << 2)) |
| 48 | #define MVNETA_RXQ_OCCUPIED_ALL_MASK 0x3fff |
| 49 | #define MVNETA_RXQ_STATUS_UPDATE_REG(q) (0x1500 + ((q) << 2)) |
| 50 | #define MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT 16 |
| 51 | #define MVNETA_RXQ_ADD_NON_OCCUPIED_MAX 255 |
| 52 | #define MVNETA_PORT_RX_RESET 0x1cc0 |
| 53 | #define MVNETA_PORT_RX_DMA_RESET BIT(0) |
| 54 | #define MVNETA_PHY_ADDR 0x2000 |
| 55 | #define MVNETA_PHY_ADDR_MASK 0x1f |
| 56 | #define MVNETA_MBUS_RETRY 0x2010 |
| 57 | #define MVNETA_UNIT_INTR_CAUSE 0x2080 |
| 58 | #define MVNETA_UNIT_CONTROL 0x20B0 |
| 59 | #define MVNETA_PHY_POLLING_ENABLE BIT(1) |
| 60 | #define MVNETA_WIN_BASE(w) (0x2200 + ((w) << 3)) |
| 61 | #define MVNETA_WIN_SIZE(w) (0x2204 + ((w) << 3)) |
| 62 | #define MVNETA_WIN_REMAP(w) (0x2280 + ((w) << 2)) |
| 63 | #define MVNETA_BASE_ADDR_ENABLE 0x2290 |
| 64 | #define MVNETA_PORT_CONFIG 0x2400 |
| 65 | #define MVNETA_UNI_PROMISC_MODE BIT(0) |
| 66 | #define MVNETA_DEF_RXQ(q) ((q) << 1) |
| 67 | #define MVNETA_DEF_RXQ_ARP(q) ((q) << 4) |
| 68 | #define MVNETA_TX_UNSET_ERR_SUM BIT(12) |
| 69 | #define MVNETA_DEF_RXQ_TCP(q) ((q) << 16) |
| 70 | #define MVNETA_DEF_RXQ_UDP(q) ((q) << 19) |
| 71 | #define MVNETA_DEF_RXQ_BPDU(q) ((q) << 22) |
| 72 | #define MVNETA_RX_CSUM_WITH_PSEUDO_HDR BIT(25) |
| 73 | #define MVNETA_PORT_CONFIG_DEFL_VALUE(q) (MVNETA_DEF_RXQ(q) | \ |
| 74 | MVNETA_DEF_RXQ_ARP(q) | \ |
| 75 | MVNETA_DEF_RXQ_TCP(q) | \ |
| 76 | MVNETA_DEF_RXQ_UDP(q) | \ |
| 77 | MVNETA_DEF_RXQ_BPDU(q) | \ |
| 78 | MVNETA_TX_UNSET_ERR_SUM | \ |
| 79 | MVNETA_RX_CSUM_WITH_PSEUDO_HDR) |
| 80 | #define MVNETA_PORT_CONFIG_EXTEND 0x2404 |
| 81 | #define MVNETA_MAC_ADDR_LOW 0x2414 |
| 82 | #define MVNETA_MAC_ADDR_HIGH 0x2418 |
| 83 | #define MVNETA_SDMA_CONFIG 0x241c |
| 84 | #define MVNETA_SDMA_BRST_SIZE_16 4 |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 85 | #define MVNETA_RX_BRST_SZ_MASK(burst) ((burst) << 1) |
| 86 | #define MVNETA_RX_NO_DATA_SWAP BIT(4) |
| 87 | #define MVNETA_TX_NO_DATA_SWAP BIT(5) |
Thomas Petazzoni | 9ad8fef | 2013-07-29 15:21:28 +0200 | [diff] [blame] | 88 | #define MVNETA_DESC_SWAP BIT(6) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 89 | #define MVNETA_TX_BRST_SZ_MASK(burst) ((burst) << 22) |
| 90 | #define MVNETA_PORT_STATUS 0x2444 |
| 91 | #define MVNETA_TX_IN_PRGRS BIT(1) |
| 92 | #define MVNETA_TX_FIFO_EMPTY BIT(8) |
| 93 | #define MVNETA_RX_MIN_FRAME_SIZE 0x247c |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 94 | #define MVNETA_SERDES_CFG 0x24A0 |
Arnaud Patard \(Rtp\) | 5445eaf | 2013-07-29 21:56:48 +0200 | [diff] [blame] | 95 | #define MVNETA_SGMII_SERDES_PROTO 0x0cc7 |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 96 | #define MVNETA_QSGMII_SERDES_PROTO 0x0667 |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 97 | #define MVNETA_TYPE_PRIO 0x24bc |
| 98 | #define MVNETA_FORCE_UNI BIT(21) |
| 99 | #define MVNETA_TXQ_CMD_1 0x24e4 |
| 100 | #define MVNETA_TXQ_CMD 0x2448 |
| 101 | #define MVNETA_TXQ_DISABLE_SHIFT 8 |
| 102 | #define MVNETA_TXQ_ENABLE_MASK 0x000000ff |
| 103 | #define MVNETA_ACC_MODE 0x2500 |
| 104 | #define MVNETA_CPU_MAP(cpu) (0x2540 + ((cpu) << 2)) |
| 105 | #define MVNETA_CPU_RXQ_ACCESS_ALL_MASK 0x000000ff |
| 106 | #define MVNETA_CPU_TXQ_ACCESS_ALL_MASK 0x0000ff00 |
| 107 | #define MVNETA_RXQ_TIME_COAL_REG(q) (0x2580 + ((q) << 2)) |
willy tarreau | 40ba35e | 2014-01-16 08:20:10 +0100 | [diff] [blame] | 108 | |
| 109 | /* Exception Interrupt Port/Queue Cause register */ |
| 110 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 111 | #define MVNETA_INTR_NEW_CAUSE 0x25a0 |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 112 | #define MVNETA_INTR_NEW_MASK 0x25a4 |
willy tarreau | 40ba35e | 2014-01-16 08:20:10 +0100 | [diff] [blame] | 113 | |
| 114 | /* bits 0..7 = TXQ SENT, one bit per queue. |
| 115 | * bits 8..15 = RXQ OCCUP, one bit per queue. |
| 116 | * bits 16..23 = RXQ FREE, one bit per queue. |
| 117 | * bit 29 = OLD_REG_SUM, see old reg ? |
| 118 | * bit 30 = TX_ERR_SUM, one bit for 4 ports |
| 119 | * bit 31 = MISC_SUM, one bit for 4 ports |
| 120 | */ |
| 121 | #define MVNETA_TX_INTR_MASK(nr_txqs) (((1 << nr_txqs) - 1) << 0) |
| 122 | #define MVNETA_TX_INTR_MASK_ALL (0xff << 0) |
| 123 | #define MVNETA_RX_INTR_MASK(nr_rxqs) (((1 << nr_rxqs) - 1) << 8) |
| 124 | #define MVNETA_RX_INTR_MASK_ALL (0xff << 8) |
| 125 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 126 | #define MVNETA_INTR_OLD_CAUSE 0x25a8 |
| 127 | #define MVNETA_INTR_OLD_MASK 0x25ac |
willy tarreau | 40ba35e | 2014-01-16 08:20:10 +0100 | [diff] [blame] | 128 | |
| 129 | /* Data Path Port/Queue Cause Register */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 130 | #define MVNETA_INTR_MISC_CAUSE 0x25b0 |
| 131 | #define MVNETA_INTR_MISC_MASK 0x25b4 |
willy tarreau | 40ba35e | 2014-01-16 08:20:10 +0100 | [diff] [blame] | 132 | |
| 133 | #define MVNETA_CAUSE_PHY_STATUS_CHANGE BIT(0) |
| 134 | #define MVNETA_CAUSE_LINK_CHANGE BIT(1) |
| 135 | #define MVNETA_CAUSE_PTP BIT(4) |
| 136 | |
| 137 | #define MVNETA_CAUSE_INTERNAL_ADDR_ERR BIT(7) |
| 138 | #define MVNETA_CAUSE_RX_OVERRUN BIT(8) |
| 139 | #define MVNETA_CAUSE_RX_CRC_ERROR BIT(9) |
| 140 | #define MVNETA_CAUSE_RX_LARGE_PKT BIT(10) |
| 141 | #define MVNETA_CAUSE_TX_UNDERUN BIT(11) |
| 142 | #define MVNETA_CAUSE_PRBS_ERR BIT(12) |
| 143 | #define MVNETA_CAUSE_PSC_SYNC_CHANGE BIT(13) |
| 144 | #define MVNETA_CAUSE_SERDES_SYNC_ERR BIT(14) |
| 145 | |
| 146 | #define MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT 16 |
| 147 | #define MVNETA_CAUSE_BMU_ALLOC_ERR_ALL_MASK (0xF << MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT) |
| 148 | #define MVNETA_CAUSE_BMU_ALLOC_ERR_MASK(pool) (1 << (MVNETA_CAUSE_BMU_ALLOC_ERR_SHIFT + (pool))) |
| 149 | |
| 150 | #define MVNETA_CAUSE_TXQ_ERROR_SHIFT 24 |
| 151 | #define MVNETA_CAUSE_TXQ_ERROR_ALL_MASK (0xFF << MVNETA_CAUSE_TXQ_ERROR_SHIFT) |
| 152 | #define MVNETA_CAUSE_TXQ_ERROR_MASK(q) (1 << (MVNETA_CAUSE_TXQ_ERROR_SHIFT + (q))) |
| 153 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 154 | #define MVNETA_INTR_ENABLE 0x25b8 |
| 155 | #define MVNETA_TXQ_INTR_ENABLE_ALL_MASK 0x0000ff00 |
willy tarreau | 40ba35e | 2014-01-16 08:20:10 +0100 | [diff] [blame] | 156 | #define MVNETA_RXQ_INTR_ENABLE_ALL_MASK 0xff000000 // note: neta says it's 0x000000FF |
| 157 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 158 | #define MVNETA_RXQ_CMD 0x2680 |
| 159 | #define MVNETA_RXQ_DISABLE_SHIFT 8 |
| 160 | #define MVNETA_RXQ_ENABLE_MASK 0x000000ff |
| 161 | #define MVETH_TXQ_TOKEN_COUNT_REG(q) (0x2700 + ((q) << 4)) |
| 162 | #define MVETH_TXQ_TOKEN_CFG_REG(q) (0x2704 + ((q) << 4)) |
| 163 | #define MVNETA_GMAC_CTRL_0 0x2c00 |
| 164 | #define MVNETA_GMAC_MAX_RX_SIZE_SHIFT 2 |
| 165 | #define MVNETA_GMAC_MAX_RX_SIZE_MASK 0x7ffc |
| 166 | #define MVNETA_GMAC0_PORT_ENABLE BIT(0) |
| 167 | #define MVNETA_GMAC_CTRL_2 0x2c08 |
Thomas Petazzoni | a79121d | 2014-03-26 00:25:41 +0100 | [diff] [blame] | 168 | #define MVNETA_GMAC2_PCS_ENABLE BIT(3) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 169 | #define MVNETA_GMAC2_PORT_RGMII BIT(4) |
| 170 | #define MVNETA_GMAC2_PORT_RESET BIT(6) |
| 171 | #define MVNETA_GMAC_STATUS 0x2c10 |
| 172 | #define MVNETA_GMAC_LINK_UP BIT(0) |
| 173 | #define MVNETA_GMAC_SPEED_1000 BIT(1) |
| 174 | #define MVNETA_GMAC_SPEED_100 BIT(2) |
| 175 | #define MVNETA_GMAC_FULL_DUPLEX BIT(3) |
| 176 | #define MVNETA_GMAC_RX_FLOW_CTRL_ENABLE BIT(4) |
| 177 | #define MVNETA_GMAC_TX_FLOW_CTRL_ENABLE BIT(5) |
| 178 | #define MVNETA_GMAC_RX_FLOW_CTRL_ACTIVE BIT(6) |
| 179 | #define MVNETA_GMAC_TX_FLOW_CTRL_ACTIVE BIT(7) |
| 180 | #define MVNETA_GMAC_AUTONEG_CONFIG 0x2c0c |
| 181 | #define MVNETA_GMAC_FORCE_LINK_DOWN BIT(0) |
| 182 | #define MVNETA_GMAC_FORCE_LINK_PASS BIT(1) |
| 183 | #define MVNETA_GMAC_CONFIG_MII_SPEED BIT(5) |
| 184 | #define MVNETA_GMAC_CONFIG_GMII_SPEED BIT(6) |
Thomas Petazzoni | 7140860 | 2013-09-04 16:21:18 +0200 | [diff] [blame] | 185 | #define MVNETA_GMAC_AN_SPEED_EN BIT(7) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 186 | #define MVNETA_GMAC_CONFIG_FULL_DUPLEX BIT(12) |
Thomas Petazzoni | 7140860 | 2013-09-04 16:21:18 +0200 | [diff] [blame] | 187 | #define MVNETA_GMAC_AN_DUPLEX_EN BIT(13) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 188 | #define MVNETA_MIB_COUNTERS_BASE 0x3080 |
| 189 | #define MVNETA_MIB_LATE_COLLISION 0x7c |
| 190 | #define MVNETA_DA_FILT_SPEC_MCAST 0x3400 |
| 191 | #define MVNETA_DA_FILT_OTH_MCAST 0x3500 |
| 192 | #define MVNETA_DA_FILT_UCAST_BASE 0x3600 |
| 193 | #define MVNETA_TXQ_BASE_ADDR_REG(q) (0x3c00 + ((q) << 2)) |
| 194 | #define MVNETA_TXQ_SIZE_REG(q) (0x3c20 + ((q) << 2)) |
| 195 | #define MVNETA_TXQ_SENT_THRESH_ALL_MASK 0x3fff0000 |
| 196 | #define MVNETA_TXQ_SENT_THRESH_MASK(coal) ((coal) << 16) |
| 197 | #define MVNETA_TXQ_UPDATE_REG(q) (0x3c60 + ((q) << 2)) |
| 198 | #define MVNETA_TXQ_DEC_SENT_SHIFT 16 |
| 199 | #define MVNETA_TXQ_STATUS_REG(q) (0x3c40 + ((q) << 2)) |
| 200 | #define MVNETA_TXQ_SENT_DESC_SHIFT 16 |
| 201 | #define MVNETA_TXQ_SENT_DESC_MASK 0x3fff0000 |
| 202 | #define MVNETA_PORT_TX_RESET 0x3cf0 |
| 203 | #define MVNETA_PORT_TX_DMA_RESET BIT(0) |
| 204 | #define MVNETA_TX_MTU 0x3e0c |
| 205 | #define MVNETA_TX_TOKEN_SIZE 0x3e14 |
| 206 | #define MVNETA_TX_TOKEN_SIZE_MAX 0xffffffff |
| 207 | #define MVNETA_TXQ_TOKEN_SIZE_REG(q) (0x3e40 + ((q) << 2)) |
| 208 | #define MVNETA_TXQ_TOKEN_SIZE_MAX 0x7fffffff |
| 209 | |
| 210 | #define MVNETA_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff |
| 211 | |
| 212 | /* Descriptor ring Macros */ |
| 213 | #define MVNETA_QUEUE_NEXT_DESC(q, index) \ |
| 214 | (((index) < (q)->last_desc) ? ((index) + 1) : 0) |
| 215 | |
| 216 | /* Various constants */ |
| 217 | |
| 218 | /* Coalescing */ |
willy tarreau | aebea2b | 2014-12-02 08:13:04 +0100 | [diff] [blame] | 219 | #define MVNETA_TXDONE_COAL_PKTS 1 |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 220 | #define MVNETA_RX_COAL_PKTS 32 |
| 221 | #define MVNETA_RX_COAL_USEC 100 |
| 222 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 223 | /* The two bytes Marvell header. Either contains a special value used |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 224 | * by Marvell switches when a specific hardware mode is enabled (not |
| 225 | * supported by this driver) or is filled automatically by zeroes on |
| 226 | * the RX side. Those two bytes being at the front of the Ethernet |
| 227 | * header, they allow to have the IP header aligned on a 4 bytes |
| 228 | * boundary automatically: the hardware skips those two bytes on its |
| 229 | * own. |
| 230 | */ |
| 231 | #define MVNETA_MH_SIZE 2 |
| 232 | |
| 233 | #define MVNETA_VLAN_TAG_LEN 4 |
| 234 | |
| 235 | #define MVNETA_CPU_D_CACHE_LINE_SIZE 32 |
| 236 | #define MVNETA_TX_CSUM_MAX_SIZE 9800 |
| 237 | #define MVNETA_ACC_MODE_EXT 1 |
| 238 | |
| 239 | /* Timeout constants */ |
| 240 | #define MVNETA_TX_DISABLE_TIMEOUT_MSEC 1000 |
| 241 | #define MVNETA_RX_DISABLE_TIMEOUT_MSEC 1000 |
| 242 | #define MVNETA_TX_FIFO_EMPTY_TIMEOUT 10000 |
| 243 | |
| 244 | #define MVNETA_TX_MTU_MAX 0x3ffff |
| 245 | |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 246 | /* TSO header size */ |
| 247 | #define TSO_HEADER_SIZE 128 |
| 248 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 249 | /* Max number of Rx descriptors */ |
| 250 | #define MVNETA_MAX_RXD 128 |
| 251 | |
| 252 | /* Max number of Tx descriptors */ |
| 253 | #define MVNETA_MAX_TXD 532 |
| 254 | |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 255 | /* Max number of allowed TCP segments for software TSO */ |
| 256 | #define MVNETA_MAX_TSO_SEGS 100 |
| 257 | |
| 258 | #define MVNETA_MAX_SKB_DESCS (MVNETA_MAX_TSO_SEGS * 2 + MAX_SKB_FRAGS) |
| 259 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 260 | /* descriptor aligned size */ |
| 261 | #define MVNETA_DESC_ALIGNED_SIZE 32 |
| 262 | |
| 263 | #define MVNETA_RX_PKT_SIZE(mtu) \ |
| 264 | ALIGN((mtu) + MVNETA_MH_SIZE + MVNETA_VLAN_TAG_LEN + \ |
| 265 | ETH_HLEN + ETH_FCS_LEN, \ |
| 266 | MVNETA_CPU_D_CACHE_LINE_SIZE) |
| 267 | |
Ezequiel Garcia | 2e3173a | 2014-05-30 13:40:07 -0300 | [diff] [blame] | 268 | #define IS_TSO_HEADER(txq, addr) \ |
| 269 | ((addr >= txq->tso_hdrs_phys) && \ |
| 270 | (addr < txq->tso_hdrs_phys + txq->size * TSO_HEADER_SIZE)) |
| 271 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 272 | #define MVNETA_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD) |
| 273 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 274 | struct mvneta_pcpu_stats { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 275 | struct u64_stats_sync syncp; |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 276 | u64 rx_packets; |
| 277 | u64 rx_bytes; |
| 278 | u64 tx_packets; |
| 279 | u64 tx_bytes; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 280 | }; |
| 281 | |
| 282 | struct mvneta_port { |
| 283 | int pkt_size; |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 284 | unsigned int frag_size; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 285 | void __iomem *base; |
| 286 | struct mvneta_rx_queue *rxqs; |
| 287 | struct mvneta_tx_queue *txqs; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 288 | struct net_device *dev; |
| 289 | |
| 290 | u32 cause_rx_tx; |
| 291 | struct napi_struct napi; |
| 292 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 293 | /* Core clock */ |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 294 | struct clk *clk; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 295 | u8 mcast_count[256]; |
| 296 | u16 tx_ring_size; |
| 297 | u16 rx_ring_size; |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 298 | struct mvneta_pcpu_stats *stats; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 299 | |
| 300 | struct mii_bus *mii_bus; |
| 301 | struct phy_device *phy_dev; |
| 302 | phy_interface_t phy_interface; |
| 303 | struct device_node *phy_node; |
| 304 | unsigned int link; |
| 305 | unsigned int duplex; |
| 306 | unsigned int speed; |
| 307 | }; |
| 308 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 309 | /* The mvneta_tx_desc and mvneta_rx_desc structures describe the |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 310 | * layout of the transmit and reception DMA descriptors, and their |
| 311 | * layout is therefore defined by the hardware design |
| 312 | */ |
Thomas Petazzoni | 6083ed4 | 2013-07-29 15:21:27 +0200 | [diff] [blame] | 313 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 314 | #define MVNETA_TX_L3_OFF_SHIFT 0 |
| 315 | #define MVNETA_TX_IP_HLEN_SHIFT 8 |
| 316 | #define MVNETA_TX_L4_UDP BIT(16) |
| 317 | #define MVNETA_TX_L3_IP6 BIT(17) |
| 318 | #define MVNETA_TXD_IP_CSUM BIT(18) |
| 319 | #define MVNETA_TXD_Z_PAD BIT(19) |
| 320 | #define MVNETA_TXD_L_DESC BIT(20) |
| 321 | #define MVNETA_TXD_F_DESC BIT(21) |
| 322 | #define MVNETA_TXD_FLZ_DESC (MVNETA_TXD_Z_PAD | \ |
| 323 | MVNETA_TXD_L_DESC | \ |
| 324 | MVNETA_TXD_F_DESC) |
| 325 | #define MVNETA_TX_L4_CSUM_FULL BIT(30) |
| 326 | #define MVNETA_TX_L4_CSUM_NOT BIT(31) |
| 327 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 328 | #define MVNETA_RXD_ERR_CRC 0x0 |
| 329 | #define MVNETA_RXD_ERR_SUMMARY BIT(16) |
| 330 | #define MVNETA_RXD_ERR_OVERRUN BIT(17) |
| 331 | #define MVNETA_RXD_ERR_LEN BIT(18) |
| 332 | #define MVNETA_RXD_ERR_RESOURCE (BIT(17) | BIT(18)) |
| 333 | #define MVNETA_RXD_ERR_CODE_MASK (BIT(17) | BIT(18)) |
| 334 | #define MVNETA_RXD_L3_IP4 BIT(25) |
| 335 | #define MVNETA_RXD_FIRST_LAST_DESC (BIT(26) | BIT(27)) |
| 336 | #define MVNETA_RXD_L4_CSUM_OK BIT(30) |
| 337 | |
Thomas Petazzoni | 9ad8fef | 2013-07-29 15:21:28 +0200 | [diff] [blame] | 338 | #if defined(__LITTLE_ENDIAN) |
Thomas Petazzoni | 6083ed4 | 2013-07-29 15:21:27 +0200 | [diff] [blame] | 339 | struct mvneta_tx_desc { |
| 340 | u32 command; /* Options used by HW for packet transmitting.*/ |
| 341 | u16 reserverd1; /* csum_l4 (for future use) */ |
| 342 | u16 data_size; /* Data size of transmitted packet in bytes */ |
| 343 | u32 buf_phys_addr; /* Physical addr of transmitted buffer */ |
| 344 | u32 reserved2; /* hw_cmd - (for future use, PMT) */ |
| 345 | u32 reserved3[4]; /* Reserved - (for future use) */ |
| 346 | }; |
| 347 | |
| 348 | struct mvneta_rx_desc { |
| 349 | u32 status; /* Info about received packet */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 350 | u16 reserved1; /* pnc_info - (for future use, PnC) */ |
| 351 | u16 data_size; /* Size of received packet in bytes */ |
Thomas Petazzoni | 6083ed4 | 2013-07-29 15:21:27 +0200 | [diff] [blame] | 352 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 353 | u32 buf_phys_addr; /* Physical address of the buffer */ |
| 354 | u32 reserved2; /* pnc_flow_id (for future use, PnC) */ |
Thomas Petazzoni | 6083ed4 | 2013-07-29 15:21:27 +0200 | [diff] [blame] | 355 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 356 | u32 buf_cookie; /* cookie for access to RX buffer in rx path */ |
| 357 | u16 reserved3; /* prefetch_cmd, for future use */ |
| 358 | u16 reserved4; /* csum_l4 - (for future use, PnC) */ |
Thomas Petazzoni | 6083ed4 | 2013-07-29 15:21:27 +0200 | [diff] [blame] | 359 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 360 | u32 reserved5; /* pnc_extra PnC (for future use, PnC) */ |
| 361 | u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */ |
| 362 | }; |
Thomas Petazzoni | 9ad8fef | 2013-07-29 15:21:28 +0200 | [diff] [blame] | 363 | #else |
| 364 | struct mvneta_tx_desc { |
| 365 | u16 data_size; /* Data size of transmitted packet in bytes */ |
| 366 | u16 reserverd1; /* csum_l4 (for future use) */ |
| 367 | u32 command; /* Options used by HW for packet transmitting.*/ |
| 368 | u32 reserved2; /* hw_cmd - (for future use, PMT) */ |
| 369 | u32 buf_phys_addr; /* Physical addr of transmitted buffer */ |
| 370 | u32 reserved3[4]; /* Reserved - (for future use) */ |
| 371 | }; |
| 372 | |
| 373 | struct mvneta_rx_desc { |
| 374 | u16 data_size; /* Size of received packet in bytes */ |
| 375 | u16 reserved1; /* pnc_info - (for future use, PnC) */ |
| 376 | u32 status; /* Info about received packet */ |
| 377 | |
| 378 | u32 reserved2; /* pnc_flow_id (for future use, PnC) */ |
| 379 | u32 buf_phys_addr; /* Physical address of the buffer */ |
| 380 | |
| 381 | u16 reserved4; /* csum_l4 - (for future use, PnC) */ |
| 382 | u16 reserved3; /* prefetch_cmd, for future use */ |
| 383 | u32 buf_cookie; /* cookie for access to RX buffer in rx path */ |
| 384 | |
| 385 | u32 reserved5; /* pnc_extra PnC (for future use, PnC) */ |
| 386 | u32 reserved6; /* hw_cmd (for future use, PnC and HWF) */ |
| 387 | }; |
| 388 | #endif |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 389 | |
| 390 | struct mvneta_tx_queue { |
| 391 | /* Number of this TX queue, in the range 0-7 */ |
| 392 | u8 id; |
| 393 | |
| 394 | /* Number of TX DMA descriptors in the descriptor ring */ |
| 395 | int size; |
| 396 | |
| 397 | /* Number of currently used TX DMA descriptor in the |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 398 | * descriptor ring |
| 399 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 400 | int count; |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 401 | int tx_stop_threshold; |
| 402 | int tx_wake_threshold; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 403 | |
| 404 | /* Array of transmitted skb */ |
| 405 | struct sk_buff **tx_skb; |
| 406 | |
| 407 | /* Index of last TX DMA descriptor that was inserted */ |
| 408 | int txq_put_index; |
| 409 | |
| 410 | /* Index of the TX DMA descriptor to be cleaned up */ |
| 411 | int txq_get_index; |
| 412 | |
| 413 | u32 done_pkts_coal; |
| 414 | |
| 415 | /* Virtual address of the TX DMA descriptors array */ |
| 416 | struct mvneta_tx_desc *descs; |
| 417 | |
| 418 | /* DMA address of the TX DMA descriptors array */ |
| 419 | dma_addr_t descs_phys; |
| 420 | |
| 421 | /* Index of the last TX DMA descriptor */ |
| 422 | int last_desc; |
| 423 | |
| 424 | /* Index of the next TX DMA descriptor to process */ |
| 425 | int next_desc_to_proc; |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 426 | |
| 427 | /* DMA buffers for TSO headers */ |
| 428 | char *tso_hdrs; |
| 429 | |
| 430 | /* DMA address of TSO headers */ |
| 431 | dma_addr_t tso_hdrs_phys; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 432 | }; |
| 433 | |
| 434 | struct mvneta_rx_queue { |
| 435 | /* rx queue number, in the range 0-7 */ |
| 436 | u8 id; |
| 437 | |
| 438 | /* num of rx descriptors in the rx descriptor ring */ |
| 439 | int size; |
| 440 | |
| 441 | /* counter of times when mvneta_refill() failed */ |
| 442 | int missed; |
| 443 | |
| 444 | u32 pkts_coal; |
| 445 | u32 time_coal; |
| 446 | |
| 447 | /* Virtual address of the RX DMA descriptors array */ |
| 448 | struct mvneta_rx_desc *descs; |
| 449 | |
| 450 | /* DMA address of the RX DMA descriptors array */ |
| 451 | dma_addr_t descs_phys; |
| 452 | |
| 453 | /* Index of the last RX DMA descriptor */ |
| 454 | int last_desc; |
| 455 | |
| 456 | /* Index of the next RX DMA descriptor to process */ |
| 457 | int next_desc_to_proc; |
| 458 | }; |
| 459 | |
Ezequiel Garcia | edadb7f | 2014-05-22 20:07:01 -0300 | [diff] [blame] | 460 | /* The hardware supports eight (8) rx queues, but we are only allowing |
| 461 | * the first one to be used. Therefore, let's just allocate one queue. |
| 462 | */ |
| 463 | static int rxq_number = 1; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 464 | static int txq_number = 8; |
| 465 | |
| 466 | static int rxq_def; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 467 | |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 468 | static int rx_copybreak __read_mostly = 256; |
| 469 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 470 | #define MVNETA_DRIVER_NAME "mvneta" |
| 471 | #define MVNETA_DRIVER_VERSION "1.0" |
| 472 | |
| 473 | /* Utility/helper methods */ |
| 474 | |
| 475 | /* Write helper method */ |
| 476 | static void mvreg_write(struct mvneta_port *pp, u32 offset, u32 data) |
| 477 | { |
| 478 | writel(data, pp->base + offset); |
| 479 | } |
| 480 | |
| 481 | /* Read helper method */ |
| 482 | static u32 mvreg_read(struct mvneta_port *pp, u32 offset) |
| 483 | { |
| 484 | return readl(pp->base + offset); |
| 485 | } |
| 486 | |
| 487 | /* Increment txq get counter */ |
| 488 | static void mvneta_txq_inc_get(struct mvneta_tx_queue *txq) |
| 489 | { |
| 490 | txq->txq_get_index++; |
| 491 | if (txq->txq_get_index == txq->size) |
| 492 | txq->txq_get_index = 0; |
| 493 | } |
| 494 | |
| 495 | /* Increment txq put counter */ |
| 496 | static void mvneta_txq_inc_put(struct mvneta_tx_queue *txq) |
| 497 | { |
| 498 | txq->txq_put_index++; |
| 499 | if (txq->txq_put_index == txq->size) |
| 500 | txq->txq_put_index = 0; |
| 501 | } |
| 502 | |
| 503 | |
| 504 | /* Clear all MIB counters */ |
| 505 | static void mvneta_mib_counters_clear(struct mvneta_port *pp) |
| 506 | { |
| 507 | int i; |
| 508 | u32 dummy; |
| 509 | |
| 510 | /* Perform dummy reads from MIB counters */ |
| 511 | for (i = 0; i < MVNETA_MIB_LATE_COLLISION; i += 4) |
| 512 | dummy = mvreg_read(pp, (MVNETA_MIB_COUNTERS_BASE + i)); |
| 513 | } |
| 514 | |
| 515 | /* Get System Network Statistics */ |
| 516 | struct rtnl_link_stats64 *mvneta_get_stats64(struct net_device *dev, |
| 517 | struct rtnl_link_stats64 *stats) |
| 518 | { |
| 519 | struct mvneta_port *pp = netdev_priv(dev); |
| 520 | unsigned int start; |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 521 | int cpu; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 522 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 523 | for_each_possible_cpu(cpu) { |
| 524 | struct mvneta_pcpu_stats *cpu_stats; |
| 525 | u64 rx_packets; |
| 526 | u64 rx_bytes; |
| 527 | u64 tx_packets; |
| 528 | u64 tx_bytes; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 529 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 530 | cpu_stats = per_cpu_ptr(pp->stats, cpu); |
| 531 | do { |
Eric W. Biederman | 57a7744 | 2014-03-13 21:26:42 -0700 | [diff] [blame] | 532 | start = u64_stats_fetch_begin_irq(&cpu_stats->syncp); |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 533 | rx_packets = cpu_stats->rx_packets; |
| 534 | rx_bytes = cpu_stats->rx_bytes; |
| 535 | tx_packets = cpu_stats->tx_packets; |
| 536 | tx_bytes = cpu_stats->tx_bytes; |
Eric W. Biederman | 57a7744 | 2014-03-13 21:26:42 -0700 | [diff] [blame] | 537 | } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start)); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 538 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 539 | stats->rx_packets += rx_packets; |
| 540 | stats->rx_bytes += rx_bytes; |
| 541 | stats->tx_packets += tx_packets; |
| 542 | stats->tx_bytes += tx_bytes; |
| 543 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 544 | |
| 545 | stats->rx_errors = dev->stats.rx_errors; |
| 546 | stats->rx_dropped = dev->stats.rx_dropped; |
| 547 | |
| 548 | stats->tx_dropped = dev->stats.tx_dropped; |
| 549 | |
| 550 | return stats; |
| 551 | } |
| 552 | |
| 553 | /* Rx descriptors helper methods */ |
| 554 | |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 555 | /* Checks whether the RX descriptor having this status is both the first |
| 556 | * and the last descriptor for the RX packet. Each RX packet is currently |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 557 | * received through a single RX descriptor, so not having each RX |
| 558 | * descriptor with its first and last bits set is an error |
| 559 | */ |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 560 | static int mvneta_rxq_desc_is_first_last(u32 status) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 561 | { |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 562 | return (status & MVNETA_RXD_FIRST_LAST_DESC) == |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 563 | MVNETA_RXD_FIRST_LAST_DESC; |
| 564 | } |
| 565 | |
| 566 | /* Add number of descriptors ready to receive new packets */ |
| 567 | static void mvneta_rxq_non_occup_desc_add(struct mvneta_port *pp, |
| 568 | struct mvneta_rx_queue *rxq, |
| 569 | int ndescs) |
| 570 | { |
| 571 | /* Only MVNETA_RXQ_ADD_NON_OCCUPIED_MAX (255) descriptors can |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 572 | * be added at once |
| 573 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 574 | while (ndescs > MVNETA_RXQ_ADD_NON_OCCUPIED_MAX) { |
| 575 | mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), |
| 576 | (MVNETA_RXQ_ADD_NON_OCCUPIED_MAX << |
| 577 | MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT)); |
| 578 | ndescs -= MVNETA_RXQ_ADD_NON_OCCUPIED_MAX; |
| 579 | } |
| 580 | |
| 581 | mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), |
| 582 | (ndescs << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT)); |
| 583 | } |
| 584 | |
| 585 | /* Get number of RX descriptors occupied by received packets */ |
| 586 | static int mvneta_rxq_busy_desc_num_get(struct mvneta_port *pp, |
| 587 | struct mvneta_rx_queue *rxq) |
| 588 | { |
| 589 | u32 val; |
| 590 | |
| 591 | val = mvreg_read(pp, MVNETA_RXQ_STATUS_REG(rxq->id)); |
| 592 | return val & MVNETA_RXQ_OCCUPIED_ALL_MASK; |
| 593 | } |
| 594 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 595 | /* Update num of rx desc called upon return from rx path or |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 596 | * from mvneta_rxq_drop_pkts(). |
| 597 | */ |
| 598 | static void mvneta_rxq_desc_num_update(struct mvneta_port *pp, |
| 599 | struct mvneta_rx_queue *rxq, |
| 600 | int rx_done, int rx_filled) |
| 601 | { |
| 602 | u32 val; |
| 603 | |
| 604 | if ((rx_done <= 0xff) && (rx_filled <= 0xff)) { |
| 605 | val = rx_done | |
| 606 | (rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT); |
| 607 | mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val); |
| 608 | return; |
| 609 | } |
| 610 | |
| 611 | /* Only 255 descriptors can be added at once */ |
| 612 | while ((rx_done > 0) || (rx_filled > 0)) { |
| 613 | if (rx_done <= 0xff) { |
| 614 | val = rx_done; |
| 615 | rx_done = 0; |
| 616 | } else { |
| 617 | val = 0xff; |
| 618 | rx_done -= 0xff; |
| 619 | } |
| 620 | if (rx_filled <= 0xff) { |
| 621 | val |= rx_filled << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT; |
| 622 | rx_filled = 0; |
| 623 | } else { |
| 624 | val |= 0xff << MVNETA_RXQ_ADD_NON_OCCUPIED_SHIFT; |
| 625 | rx_filled -= 0xff; |
| 626 | } |
| 627 | mvreg_write(pp, MVNETA_RXQ_STATUS_UPDATE_REG(rxq->id), val); |
| 628 | } |
| 629 | } |
| 630 | |
| 631 | /* Get pointer to next RX descriptor to be processed by SW */ |
| 632 | static struct mvneta_rx_desc * |
| 633 | mvneta_rxq_next_desc_get(struct mvneta_rx_queue *rxq) |
| 634 | { |
| 635 | int rx_desc = rxq->next_desc_to_proc; |
| 636 | |
| 637 | rxq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(rxq, rx_desc); |
willy tarreau | 34e4179 | 2014-01-16 08:20:15 +0100 | [diff] [blame] | 638 | prefetch(rxq->descs + rxq->next_desc_to_proc); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 639 | return rxq->descs + rx_desc; |
| 640 | } |
| 641 | |
| 642 | /* Change maximum receive size of the port. */ |
| 643 | static void mvneta_max_rx_size_set(struct mvneta_port *pp, int max_rx_size) |
| 644 | { |
| 645 | u32 val; |
| 646 | |
| 647 | val = mvreg_read(pp, MVNETA_GMAC_CTRL_0); |
| 648 | val &= ~MVNETA_GMAC_MAX_RX_SIZE_MASK; |
| 649 | val |= ((max_rx_size - MVNETA_MH_SIZE) / 2) << |
| 650 | MVNETA_GMAC_MAX_RX_SIZE_SHIFT; |
| 651 | mvreg_write(pp, MVNETA_GMAC_CTRL_0, val); |
| 652 | } |
| 653 | |
| 654 | |
| 655 | /* Set rx queue offset */ |
| 656 | static void mvneta_rxq_offset_set(struct mvneta_port *pp, |
| 657 | struct mvneta_rx_queue *rxq, |
| 658 | int offset) |
| 659 | { |
| 660 | u32 val; |
| 661 | |
| 662 | val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id)); |
| 663 | val &= ~MVNETA_RXQ_PKT_OFFSET_ALL_MASK; |
| 664 | |
| 665 | /* Offset is in */ |
| 666 | val |= MVNETA_RXQ_PKT_OFFSET_MASK(offset >> 3); |
| 667 | mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val); |
| 668 | } |
| 669 | |
| 670 | |
| 671 | /* Tx descriptors helper methods */ |
| 672 | |
| 673 | /* Update HW with number of TX descriptors to be sent */ |
| 674 | static void mvneta_txq_pend_desc_add(struct mvneta_port *pp, |
| 675 | struct mvneta_tx_queue *txq, |
| 676 | int pend_desc) |
| 677 | { |
| 678 | u32 val; |
| 679 | |
| 680 | /* Only 255 descriptors can be added at once ; Assume caller |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 681 | * process TX desriptors in quanta less than 256 |
| 682 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 683 | val = pend_desc; |
| 684 | mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val); |
| 685 | } |
| 686 | |
| 687 | /* Get pointer to next TX descriptor to be processed (send) by HW */ |
| 688 | static struct mvneta_tx_desc * |
| 689 | mvneta_txq_next_desc_get(struct mvneta_tx_queue *txq) |
| 690 | { |
| 691 | int tx_desc = txq->next_desc_to_proc; |
| 692 | |
| 693 | txq->next_desc_to_proc = MVNETA_QUEUE_NEXT_DESC(txq, tx_desc); |
| 694 | return txq->descs + tx_desc; |
| 695 | } |
| 696 | |
| 697 | /* Release the last allocated TX descriptor. Useful to handle DMA |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 698 | * mapping failures in the TX path. |
| 699 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 700 | static void mvneta_txq_desc_put(struct mvneta_tx_queue *txq) |
| 701 | { |
| 702 | if (txq->next_desc_to_proc == 0) |
| 703 | txq->next_desc_to_proc = txq->last_desc - 1; |
| 704 | else |
| 705 | txq->next_desc_to_proc--; |
| 706 | } |
| 707 | |
| 708 | /* Set rxq buf size */ |
| 709 | static void mvneta_rxq_buf_size_set(struct mvneta_port *pp, |
| 710 | struct mvneta_rx_queue *rxq, |
| 711 | int buf_size) |
| 712 | { |
| 713 | u32 val; |
| 714 | |
| 715 | val = mvreg_read(pp, MVNETA_RXQ_SIZE_REG(rxq->id)); |
| 716 | |
| 717 | val &= ~MVNETA_RXQ_BUF_SIZE_MASK; |
| 718 | val |= ((buf_size >> 3) << MVNETA_RXQ_BUF_SIZE_SHIFT); |
| 719 | |
| 720 | mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), val); |
| 721 | } |
| 722 | |
| 723 | /* Disable buffer management (BM) */ |
| 724 | static void mvneta_rxq_bm_disable(struct mvneta_port *pp, |
| 725 | struct mvneta_rx_queue *rxq) |
| 726 | { |
| 727 | u32 val; |
| 728 | |
| 729 | val = mvreg_read(pp, MVNETA_RXQ_CONFIG_REG(rxq->id)); |
| 730 | val &= ~MVNETA_RXQ_HW_BUF_ALLOC; |
| 731 | mvreg_write(pp, MVNETA_RXQ_CONFIG_REG(rxq->id), val); |
| 732 | } |
| 733 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 734 | /* Start the Ethernet port RX and TX activity */ |
| 735 | static void mvneta_port_up(struct mvneta_port *pp) |
| 736 | { |
| 737 | int queue; |
| 738 | u32 q_map; |
| 739 | |
| 740 | /* Enable all initialized TXs. */ |
| 741 | mvneta_mib_counters_clear(pp); |
| 742 | q_map = 0; |
| 743 | for (queue = 0; queue < txq_number; queue++) { |
| 744 | struct mvneta_tx_queue *txq = &pp->txqs[queue]; |
| 745 | if (txq->descs != NULL) |
| 746 | q_map |= (1 << queue); |
| 747 | } |
| 748 | mvreg_write(pp, MVNETA_TXQ_CMD, q_map); |
| 749 | |
| 750 | /* Enable all initialized RXQs. */ |
| 751 | q_map = 0; |
| 752 | for (queue = 0; queue < rxq_number; queue++) { |
| 753 | struct mvneta_rx_queue *rxq = &pp->rxqs[queue]; |
| 754 | if (rxq->descs != NULL) |
| 755 | q_map |= (1 << queue); |
| 756 | } |
| 757 | |
| 758 | mvreg_write(pp, MVNETA_RXQ_CMD, q_map); |
| 759 | } |
| 760 | |
| 761 | /* Stop the Ethernet port activity */ |
| 762 | static void mvneta_port_down(struct mvneta_port *pp) |
| 763 | { |
| 764 | u32 val; |
| 765 | int count; |
| 766 | |
| 767 | /* Stop Rx port activity. Check port Rx activity. */ |
| 768 | val = mvreg_read(pp, MVNETA_RXQ_CMD) & MVNETA_RXQ_ENABLE_MASK; |
| 769 | |
| 770 | /* Issue stop command for active channels only */ |
| 771 | if (val != 0) |
| 772 | mvreg_write(pp, MVNETA_RXQ_CMD, |
| 773 | val << MVNETA_RXQ_DISABLE_SHIFT); |
| 774 | |
| 775 | /* Wait for all Rx activity to terminate. */ |
| 776 | count = 0; |
| 777 | do { |
| 778 | if (count++ >= MVNETA_RX_DISABLE_TIMEOUT_MSEC) { |
| 779 | netdev_warn(pp->dev, |
| 780 | "TIMEOUT for RX stopped ! rx_queue_cmd: 0x08%x\n", |
| 781 | val); |
| 782 | break; |
| 783 | } |
| 784 | mdelay(1); |
| 785 | |
| 786 | val = mvreg_read(pp, MVNETA_RXQ_CMD); |
| 787 | } while (val & 0xff); |
| 788 | |
| 789 | /* Stop Tx port activity. Check port Tx activity. Issue stop |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 790 | * command for active channels only |
| 791 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 792 | val = (mvreg_read(pp, MVNETA_TXQ_CMD)) & MVNETA_TXQ_ENABLE_MASK; |
| 793 | |
| 794 | if (val != 0) |
| 795 | mvreg_write(pp, MVNETA_TXQ_CMD, |
| 796 | (val << MVNETA_TXQ_DISABLE_SHIFT)); |
| 797 | |
| 798 | /* Wait for all Tx activity to terminate. */ |
| 799 | count = 0; |
| 800 | do { |
| 801 | if (count++ >= MVNETA_TX_DISABLE_TIMEOUT_MSEC) { |
| 802 | netdev_warn(pp->dev, |
| 803 | "TIMEOUT for TX stopped status=0x%08x\n", |
| 804 | val); |
| 805 | break; |
| 806 | } |
| 807 | mdelay(1); |
| 808 | |
| 809 | /* Check TX Command reg that all Txqs are stopped */ |
| 810 | val = mvreg_read(pp, MVNETA_TXQ_CMD); |
| 811 | |
| 812 | } while (val & 0xff); |
| 813 | |
| 814 | /* Double check to verify that TX FIFO is empty */ |
| 815 | count = 0; |
| 816 | do { |
| 817 | if (count++ >= MVNETA_TX_FIFO_EMPTY_TIMEOUT) { |
| 818 | netdev_warn(pp->dev, |
| 819 | "TX FIFO empty timeout status=0x08%x\n", |
| 820 | val); |
| 821 | break; |
| 822 | } |
| 823 | mdelay(1); |
| 824 | |
| 825 | val = mvreg_read(pp, MVNETA_PORT_STATUS); |
| 826 | } while (!(val & MVNETA_TX_FIFO_EMPTY) && |
| 827 | (val & MVNETA_TX_IN_PRGRS)); |
| 828 | |
| 829 | udelay(200); |
| 830 | } |
| 831 | |
| 832 | /* Enable the port by setting the port enable bit of the MAC control register */ |
| 833 | static void mvneta_port_enable(struct mvneta_port *pp) |
| 834 | { |
| 835 | u32 val; |
| 836 | |
| 837 | /* Enable port */ |
| 838 | val = mvreg_read(pp, MVNETA_GMAC_CTRL_0); |
| 839 | val |= MVNETA_GMAC0_PORT_ENABLE; |
| 840 | mvreg_write(pp, MVNETA_GMAC_CTRL_0, val); |
| 841 | } |
| 842 | |
| 843 | /* Disable the port and wait for about 200 usec before retuning */ |
| 844 | static void mvneta_port_disable(struct mvneta_port *pp) |
| 845 | { |
| 846 | u32 val; |
| 847 | |
| 848 | /* Reset the Enable bit in the Serial Control Register */ |
| 849 | val = mvreg_read(pp, MVNETA_GMAC_CTRL_0); |
| 850 | val &= ~MVNETA_GMAC0_PORT_ENABLE; |
| 851 | mvreg_write(pp, MVNETA_GMAC_CTRL_0, val); |
| 852 | |
| 853 | udelay(200); |
| 854 | } |
| 855 | |
| 856 | /* Multicast tables methods */ |
| 857 | |
| 858 | /* Set all entries in Unicast MAC Table; queue==-1 means reject all */ |
| 859 | static void mvneta_set_ucast_table(struct mvneta_port *pp, int queue) |
| 860 | { |
| 861 | int offset; |
| 862 | u32 val; |
| 863 | |
| 864 | if (queue == -1) { |
| 865 | val = 0; |
| 866 | } else { |
| 867 | val = 0x1 | (queue << 1); |
| 868 | val |= (val << 24) | (val << 16) | (val << 8); |
| 869 | } |
| 870 | |
| 871 | for (offset = 0; offset <= 0xc; offset += 4) |
| 872 | mvreg_write(pp, MVNETA_DA_FILT_UCAST_BASE + offset, val); |
| 873 | } |
| 874 | |
| 875 | /* Set all entries in Special Multicast MAC Table; queue==-1 means reject all */ |
| 876 | static void mvneta_set_special_mcast_table(struct mvneta_port *pp, int queue) |
| 877 | { |
| 878 | int offset; |
| 879 | u32 val; |
| 880 | |
| 881 | if (queue == -1) { |
| 882 | val = 0; |
| 883 | } else { |
| 884 | val = 0x1 | (queue << 1); |
| 885 | val |= (val << 24) | (val << 16) | (val << 8); |
| 886 | } |
| 887 | |
| 888 | for (offset = 0; offset <= 0xfc; offset += 4) |
| 889 | mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + offset, val); |
| 890 | |
| 891 | } |
| 892 | |
| 893 | /* Set all entries in Other Multicast MAC Table. queue==-1 means reject all */ |
| 894 | static void mvneta_set_other_mcast_table(struct mvneta_port *pp, int queue) |
| 895 | { |
| 896 | int offset; |
| 897 | u32 val; |
| 898 | |
| 899 | if (queue == -1) { |
| 900 | memset(pp->mcast_count, 0, sizeof(pp->mcast_count)); |
| 901 | val = 0; |
| 902 | } else { |
| 903 | memset(pp->mcast_count, 1, sizeof(pp->mcast_count)); |
| 904 | val = 0x1 | (queue << 1); |
| 905 | val |= (val << 24) | (val << 16) | (val << 8); |
| 906 | } |
| 907 | |
| 908 | for (offset = 0; offset <= 0xfc; offset += 4) |
| 909 | mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + offset, val); |
| 910 | } |
| 911 | |
| 912 | /* This method sets defaults to the NETA port: |
| 913 | * Clears interrupt Cause and Mask registers. |
| 914 | * Clears all MAC tables. |
| 915 | * Sets defaults to all registers. |
| 916 | * Resets RX and TX descriptor rings. |
| 917 | * Resets PHY. |
| 918 | * This method can be called after mvneta_port_down() to return the port |
| 919 | * settings to defaults. |
| 920 | */ |
| 921 | static void mvneta_defaults_set(struct mvneta_port *pp) |
| 922 | { |
| 923 | int cpu; |
| 924 | int queue; |
| 925 | u32 val; |
| 926 | |
| 927 | /* Clear all Cause registers */ |
| 928 | mvreg_write(pp, MVNETA_INTR_NEW_CAUSE, 0); |
| 929 | mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0); |
| 930 | mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0); |
| 931 | |
| 932 | /* Mask all interrupts */ |
| 933 | mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0); |
| 934 | mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0); |
| 935 | mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0); |
| 936 | mvreg_write(pp, MVNETA_INTR_ENABLE, 0); |
| 937 | |
| 938 | /* Enable MBUS Retry bit16 */ |
| 939 | mvreg_write(pp, MVNETA_MBUS_RETRY, 0x20); |
| 940 | |
| 941 | /* Set CPU queue access map - all CPUs have access to all RX |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 942 | * queues and to all TX queues |
| 943 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 944 | for (cpu = 0; cpu < CONFIG_NR_CPUS; cpu++) |
| 945 | mvreg_write(pp, MVNETA_CPU_MAP(cpu), |
| 946 | (MVNETA_CPU_RXQ_ACCESS_ALL_MASK | |
| 947 | MVNETA_CPU_TXQ_ACCESS_ALL_MASK)); |
| 948 | |
| 949 | /* Reset RX and TX DMAs */ |
| 950 | mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET); |
| 951 | mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET); |
| 952 | |
| 953 | /* Disable Legacy WRR, Disable EJP, Release from reset */ |
| 954 | mvreg_write(pp, MVNETA_TXQ_CMD_1, 0); |
| 955 | for (queue = 0; queue < txq_number; queue++) { |
| 956 | mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(queue), 0); |
| 957 | mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(queue), 0); |
| 958 | } |
| 959 | |
| 960 | mvreg_write(pp, MVNETA_PORT_TX_RESET, 0); |
| 961 | mvreg_write(pp, MVNETA_PORT_RX_RESET, 0); |
| 962 | |
| 963 | /* Set Port Acceleration Mode */ |
| 964 | val = MVNETA_ACC_MODE_EXT; |
| 965 | mvreg_write(pp, MVNETA_ACC_MODE, val); |
| 966 | |
| 967 | /* Update val of portCfg register accordingly with all RxQueue types */ |
| 968 | val = MVNETA_PORT_CONFIG_DEFL_VALUE(rxq_def); |
| 969 | mvreg_write(pp, MVNETA_PORT_CONFIG, val); |
| 970 | |
| 971 | val = 0; |
| 972 | mvreg_write(pp, MVNETA_PORT_CONFIG_EXTEND, val); |
| 973 | mvreg_write(pp, MVNETA_RX_MIN_FRAME_SIZE, 64); |
| 974 | |
| 975 | /* Build PORT_SDMA_CONFIG_REG */ |
| 976 | val = 0; |
| 977 | |
| 978 | /* Default burst size */ |
| 979 | val |= MVNETA_TX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16); |
| 980 | val |= MVNETA_RX_BRST_SZ_MASK(MVNETA_SDMA_BRST_SIZE_16); |
Thomas Petazzoni | 9ad8fef | 2013-07-29 15:21:28 +0200 | [diff] [blame] | 981 | val |= MVNETA_RX_NO_DATA_SWAP | MVNETA_TX_NO_DATA_SWAP; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 982 | |
Thomas Petazzoni | 9ad8fef | 2013-07-29 15:21:28 +0200 | [diff] [blame] | 983 | #if defined(__BIG_ENDIAN) |
| 984 | val |= MVNETA_DESC_SWAP; |
| 985 | #endif |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 986 | |
| 987 | /* Assign port SDMA configuration */ |
| 988 | mvreg_write(pp, MVNETA_SDMA_CONFIG, val); |
| 989 | |
Thomas Petazzoni | 7140860 | 2013-09-04 16:21:18 +0200 | [diff] [blame] | 990 | /* Disable PHY polling in hardware, since we're using the |
| 991 | * kernel phylib to do this. |
| 992 | */ |
| 993 | val = mvreg_read(pp, MVNETA_UNIT_CONTROL); |
| 994 | val &= ~MVNETA_PHY_POLLING_ENABLE; |
| 995 | mvreg_write(pp, MVNETA_UNIT_CONTROL, val); |
| 996 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 997 | mvneta_set_ucast_table(pp, -1); |
| 998 | mvneta_set_special_mcast_table(pp, -1); |
| 999 | mvneta_set_other_mcast_table(pp, -1); |
| 1000 | |
| 1001 | /* Set port interrupt enable register - default enable all */ |
| 1002 | mvreg_write(pp, MVNETA_INTR_ENABLE, |
| 1003 | (MVNETA_RXQ_INTR_ENABLE_ALL_MASK |
| 1004 | | MVNETA_TXQ_INTR_ENABLE_ALL_MASK)); |
| 1005 | } |
| 1006 | |
| 1007 | /* Set max sizes for tx queues */ |
| 1008 | static void mvneta_txq_max_tx_size_set(struct mvneta_port *pp, int max_tx_size) |
| 1009 | |
| 1010 | { |
| 1011 | u32 val, size, mtu; |
| 1012 | int queue; |
| 1013 | |
| 1014 | mtu = max_tx_size * 8; |
| 1015 | if (mtu > MVNETA_TX_MTU_MAX) |
| 1016 | mtu = MVNETA_TX_MTU_MAX; |
| 1017 | |
| 1018 | /* Set MTU */ |
| 1019 | val = mvreg_read(pp, MVNETA_TX_MTU); |
| 1020 | val &= ~MVNETA_TX_MTU_MAX; |
| 1021 | val |= mtu; |
| 1022 | mvreg_write(pp, MVNETA_TX_MTU, val); |
| 1023 | |
| 1024 | /* TX token size and all TXQs token size must be larger that MTU */ |
| 1025 | val = mvreg_read(pp, MVNETA_TX_TOKEN_SIZE); |
| 1026 | |
| 1027 | size = val & MVNETA_TX_TOKEN_SIZE_MAX; |
| 1028 | if (size < mtu) { |
| 1029 | size = mtu; |
| 1030 | val &= ~MVNETA_TX_TOKEN_SIZE_MAX; |
| 1031 | val |= size; |
| 1032 | mvreg_write(pp, MVNETA_TX_TOKEN_SIZE, val); |
| 1033 | } |
| 1034 | for (queue = 0; queue < txq_number; queue++) { |
| 1035 | val = mvreg_read(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue)); |
| 1036 | |
| 1037 | size = val & MVNETA_TXQ_TOKEN_SIZE_MAX; |
| 1038 | if (size < mtu) { |
| 1039 | size = mtu; |
| 1040 | val &= ~MVNETA_TXQ_TOKEN_SIZE_MAX; |
| 1041 | val |= size; |
| 1042 | mvreg_write(pp, MVNETA_TXQ_TOKEN_SIZE_REG(queue), val); |
| 1043 | } |
| 1044 | } |
| 1045 | } |
| 1046 | |
| 1047 | /* Set unicast address */ |
| 1048 | static void mvneta_set_ucast_addr(struct mvneta_port *pp, u8 last_nibble, |
| 1049 | int queue) |
| 1050 | { |
| 1051 | unsigned int unicast_reg; |
| 1052 | unsigned int tbl_offset; |
| 1053 | unsigned int reg_offset; |
| 1054 | |
| 1055 | /* Locate the Unicast table entry */ |
| 1056 | last_nibble = (0xf & last_nibble); |
| 1057 | |
| 1058 | /* offset from unicast tbl base */ |
| 1059 | tbl_offset = (last_nibble / 4) * 4; |
| 1060 | |
| 1061 | /* offset within the above reg */ |
| 1062 | reg_offset = last_nibble % 4; |
| 1063 | |
| 1064 | unicast_reg = mvreg_read(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset)); |
| 1065 | |
| 1066 | if (queue == -1) { |
| 1067 | /* Clear accepts frame bit at specified unicast DA tbl entry */ |
| 1068 | unicast_reg &= ~(0xff << (8 * reg_offset)); |
| 1069 | } else { |
| 1070 | unicast_reg &= ~(0xff << (8 * reg_offset)); |
| 1071 | unicast_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset)); |
| 1072 | } |
| 1073 | |
| 1074 | mvreg_write(pp, (MVNETA_DA_FILT_UCAST_BASE + tbl_offset), unicast_reg); |
| 1075 | } |
| 1076 | |
| 1077 | /* Set mac address */ |
| 1078 | static void mvneta_mac_addr_set(struct mvneta_port *pp, unsigned char *addr, |
| 1079 | int queue) |
| 1080 | { |
| 1081 | unsigned int mac_h; |
| 1082 | unsigned int mac_l; |
| 1083 | |
| 1084 | if (queue != -1) { |
| 1085 | mac_l = (addr[4] << 8) | (addr[5]); |
| 1086 | mac_h = (addr[0] << 24) | (addr[1] << 16) | |
| 1087 | (addr[2] << 8) | (addr[3] << 0); |
| 1088 | |
| 1089 | mvreg_write(pp, MVNETA_MAC_ADDR_LOW, mac_l); |
| 1090 | mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, mac_h); |
| 1091 | } |
| 1092 | |
| 1093 | /* Accept frames of this address */ |
| 1094 | mvneta_set_ucast_addr(pp, addr[5], queue); |
| 1095 | } |
| 1096 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1097 | /* Set the number of packets that will be received before RX interrupt |
| 1098 | * will be generated by HW. |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1099 | */ |
| 1100 | static void mvneta_rx_pkts_coal_set(struct mvneta_port *pp, |
| 1101 | struct mvneta_rx_queue *rxq, u32 value) |
| 1102 | { |
| 1103 | mvreg_write(pp, MVNETA_RXQ_THRESHOLD_REG(rxq->id), |
| 1104 | value | MVNETA_RXQ_NON_OCCUPIED(0)); |
| 1105 | rxq->pkts_coal = value; |
| 1106 | } |
| 1107 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1108 | /* Set the time delay in usec before RX interrupt will be generated by |
| 1109 | * HW. |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1110 | */ |
| 1111 | static void mvneta_rx_time_coal_set(struct mvneta_port *pp, |
| 1112 | struct mvneta_rx_queue *rxq, u32 value) |
| 1113 | { |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 1114 | u32 val; |
| 1115 | unsigned long clk_rate; |
| 1116 | |
| 1117 | clk_rate = clk_get_rate(pp->clk); |
| 1118 | val = (clk_rate / 1000000) * value; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1119 | |
| 1120 | mvreg_write(pp, MVNETA_RXQ_TIME_COAL_REG(rxq->id), val); |
| 1121 | rxq->time_coal = value; |
| 1122 | } |
| 1123 | |
| 1124 | /* Set threshold for TX_DONE pkts coalescing */ |
| 1125 | static void mvneta_tx_done_pkts_coal_set(struct mvneta_port *pp, |
| 1126 | struct mvneta_tx_queue *txq, u32 value) |
| 1127 | { |
| 1128 | u32 val; |
| 1129 | |
| 1130 | val = mvreg_read(pp, MVNETA_TXQ_SIZE_REG(txq->id)); |
| 1131 | |
| 1132 | val &= ~MVNETA_TXQ_SENT_THRESH_ALL_MASK; |
| 1133 | val |= MVNETA_TXQ_SENT_THRESH_MASK(value); |
| 1134 | |
| 1135 | mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), val); |
| 1136 | |
| 1137 | txq->done_pkts_coal = value; |
| 1138 | } |
| 1139 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1140 | /* Handle rx descriptor fill by setting buf_cookie and buf_phys_addr */ |
| 1141 | static void mvneta_rx_desc_fill(struct mvneta_rx_desc *rx_desc, |
| 1142 | u32 phys_addr, u32 cookie) |
| 1143 | { |
| 1144 | rx_desc->buf_cookie = cookie; |
| 1145 | rx_desc->buf_phys_addr = phys_addr; |
| 1146 | } |
| 1147 | |
| 1148 | /* Decrement sent descriptors counter */ |
| 1149 | static void mvneta_txq_sent_desc_dec(struct mvneta_port *pp, |
| 1150 | struct mvneta_tx_queue *txq, |
| 1151 | int sent_desc) |
| 1152 | { |
| 1153 | u32 val; |
| 1154 | |
| 1155 | /* Only 255 TX descriptors can be updated at once */ |
| 1156 | while (sent_desc > 0xff) { |
| 1157 | val = 0xff << MVNETA_TXQ_DEC_SENT_SHIFT; |
| 1158 | mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val); |
| 1159 | sent_desc = sent_desc - 0xff; |
| 1160 | } |
| 1161 | |
| 1162 | val = sent_desc << MVNETA_TXQ_DEC_SENT_SHIFT; |
| 1163 | mvreg_write(pp, MVNETA_TXQ_UPDATE_REG(txq->id), val); |
| 1164 | } |
| 1165 | |
| 1166 | /* Get number of TX descriptors already sent by HW */ |
| 1167 | static int mvneta_txq_sent_desc_num_get(struct mvneta_port *pp, |
| 1168 | struct mvneta_tx_queue *txq) |
| 1169 | { |
| 1170 | u32 val; |
| 1171 | int sent_desc; |
| 1172 | |
| 1173 | val = mvreg_read(pp, MVNETA_TXQ_STATUS_REG(txq->id)); |
| 1174 | sent_desc = (val & MVNETA_TXQ_SENT_DESC_MASK) >> |
| 1175 | MVNETA_TXQ_SENT_DESC_SHIFT; |
| 1176 | |
| 1177 | return sent_desc; |
| 1178 | } |
| 1179 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1180 | /* Get number of sent descriptors and decrement counter. |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1181 | * The number of sent descriptors is returned. |
| 1182 | */ |
| 1183 | static int mvneta_txq_sent_desc_proc(struct mvneta_port *pp, |
| 1184 | struct mvneta_tx_queue *txq) |
| 1185 | { |
| 1186 | int sent_desc; |
| 1187 | |
| 1188 | /* Get number of sent descriptors */ |
| 1189 | sent_desc = mvneta_txq_sent_desc_num_get(pp, txq); |
| 1190 | |
| 1191 | /* Decrement sent descriptors counter */ |
| 1192 | if (sent_desc) |
| 1193 | mvneta_txq_sent_desc_dec(pp, txq, sent_desc); |
| 1194 | |
| 1195 | return sent_desc; |
| 1196 | } |
| 1197 | |
| 1198 | /* Set TXQ descriptors fields relevant for CSUM calculation */ |
| 1199 | static u32 mvneta_txq_desc_csum(int l3_offs, int l3_proto, |
| 1200 | int ip_hdr_len, int l4_proto) |
| 1201 | { |
| 1202 | u32 command; |
| 1203 | |
| 1204 | /* Fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk, |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1205 | * G_L4_chk, L4_type; required only for checksum |
| 1206 | * calculation |
| 1207 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1208 | command = l3_offs << MVNETA_TX_L3_OFF_SHIFT; |
| 1209 | command |= ip_hdr_len << MVNETA_TX_IP_HLEN_SHIFT; |
| 1210 | |
Thomas Fitzsimmons | 0a19858 | 2014-07-08 19:44:07 -0400 | [diff] [blame] | 1211 | if (l3_proto == htons(ETH_P_IP)) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1212 | command |= MVNETA_TXD_IP_CSUM; |
| 1213 | else |
| 1214 | command |= MVNETA_TX_L3_IP6; |
| 1215 | |
| 1216 | if (l4_proto == IPPROTO_TCP) |
| 1217 | command |= MVNETA_TX_L4_CSUM_FULL; |
| 1218 | else if (l4_proto == IPPROTO_UDP) |
| 1219 | command |= MVNETA_TX_L4_UDP | MVNETA_TX_L4_CSUM_FULL; |
| 1220 | else |
| 1221 | command |= MVNETA_TX_L4_CSUM_NOT; |
| 1222 | |
| 1223 | return command; |
| 1224 | } |
| 1225 | |
| 1226 | |
| 1227 | /* Display more error info */ |
| 1228 | static void mvneta_rx_error(struct mvneta_port *pp, |
| 1229 | struct mvneta_rx_desc *rx_desc) |
| 1230 | { |
| 1231 | u32 status = rx_desc->status; |
| 1232 | |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1233 | if (!mvneta_rxq_desc_is_first_last(status)) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1234 | netdev_err(pp->dev, |
| 1235 | "bad rx status %08x (buffer oversize), size=%d\n", |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1236 | status, rx_desc->data_size); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1237 | return; |
| 1238 | } |
| 1239 | |
| 1240 | switch (status & MVNETA_RXD_ERR_CODE_MASK) { |
| 1241 | case MVNETA_RXD_ERR_CRC: |
| 1242 | netdev_err(pp->dev, "bad rx status %08x (crc error), size=%d\n", |
| 1243 | status, rx_desc->data_size); |
| 1244 | break; |
| 1245 | case MVNETA_RXD_ERR_OVERRUN: |
| 1246 | netdev_err(pp->dev, "bad rx status %08x (overrun error), size=%d\n", |
| 1247 | status, rx_desc->data_size); |
| 1248 | break; |
| 1249 | case MVNETA_RXD_ERR_LEN: |
| 1250 | netdev_err(pp->dev, "bad rx status %08x (max frame length error), size=%d\n", |
| 1251 | status, rx_desc->data_size); |
| 1252 | break; |
| 1253 | case MVNETA_RXD_ERR_RESOURCE: |
| 1254 | netdev_err(pp->dev, "bad rx status %08x (resource error), size=%d\n", |
| 1255 | status, rx_desc->data_size); |
| 1256 | break; |
| 1257 | } |
| 1258 | } |
| 1259 | |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1260 | /* Handle RX checksum offload based on the descriptor's status */ |
| 1261 | static void mvneta_rx_csum(struct mvneta_port *pp, u32 status, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1262 | struct sk_buff *skb) |
| 1263 | { |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1264 | if ((status & MVNETA_RXD_L3_IP4) && |
| 1265 | (status & MVNETA_RXD_L4_CSUM_OK)) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1266 | skb->csum = 0; |
| 1267 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 1268 | return; |
| 1269 | } |
| 1270 | |
| 1271 | skb->ip_summed = CHECKSUM_NONE; |
| 1272 | } |
| 1273 | |
willy tarreau | 6c49897 | 2014-01-16 08:20:12 +0100 | [diff] [blame] | 1274 | /* Return tx queue pointer (find last set bit) according to <cause> returned |
| 1275 | * form tx_done reg. <cause> must not be null. The return value is always a |
| 1276 | * valid queue for matching the first one found in <cause>. |
| 1277 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1278 | static struct mvneta_tx_queue *mvneta_tx_done_policy(struct mvneta_port *pp, |
| 1279 | u32 cause) |
| 1280 | { |
| 1281 | int queue = fls(cause) - 1; |
| 1282 | |
willy tarreau | 6c49897 | 2014-01-16 08:20:12 +0100 | [diff] [blame] | 1283 | return &pp->txqs[queue]; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1284 | } |
| 1285 | |
| 1286 | /* Free tx queue skbuffs */ |
| 1287 | static void mvneta_txq_bufs_free(struct mvneta_port *pp, |
| 1288 | struct mvneta_tx_queue *txq, int num) |
| 1289 | { |
| 1290 | int i; |
| 1291 | |
| 1292 | for (i = 0; i < num; i++) { |
| 1293 | struct mvneta_tx_desc *tx_desc = txq->descs + |
| 1294 | txq->txq_get_index; |
| 1295 | struct sk_buff *skb = txq->tx_skb[txq->txq_get_index]; |
| 1296 | |
| 1297 | mvneta_txq_inc_get(txq); |
| 1298 | |
Ezequiel Garcia | 2e3173a | 2014-05-30 13:40:07 -0300 | [diff] [blame] | 1299 | if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr)) |
| 1300 | dma_unmap_single(pp->dev->dev.parent, |
| 1301 | tx_desc->buf_phys_addr, |
| 1302 | tx_desc->data_size, DMA_TO_DEVICE); |
Ezequiel Garcia | ba7e46e | 2014-05-30 13:40:06 -0300 | [diff] [blame] | 1303 | if (!skb) |
| 1304 | continue; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1305 | dev_kfree_skb_any(skb); |
| 1306 | } |
| 1307 | } |
| 1308 | |
| 1309 | /* Handle end of transmission */ |
Arnaud Ebalard | cd71319 | 2014-01-16 08:20:19 +0100 | [diff] [blame] | 1310 | static void mvneta_txq_done(struct mvneta_port *pp, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1311 | struct mvneta_tx_queue *txq) |
| 1312 | { |
| 1313 | struct netdev_queue *nq = netdev_get_tx_queue(pp->dev, txq->id); |
| 1314 | int tx_done; |
| 1315 | |
| 1316 | tx_done = mvneta_txq_sent_desc_proc(pp, txq); |
Arnaud Ebalard | cd71319 | 2014-01-16 08:20:19 +0100 | [diff] [blame] | 1317 | if (!tx_done) |
| 1318 | return; |
| 1319 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1320 | mvneta_txq_bufs_free(pp, txq, tx_done); |
| 1321 | |
| 1322 | txq->count -= tx_done; |
| 1323 | |
| 1324 | if (netif_tx_queue_stopped(nq)) { |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 1325 | if (txq->count <= txq->tx_wake_threshold) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1326 | netif_tx_wake_queue(nq); |
| 1327 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1328 | } |
| 1329 | |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1330 | static void *mvneta_frag_alloc(const struct mvneta_port *pp) |
| 1331 | { |
| 1332 | if (likely(pp->frag_size <= PAGE_SIZE)) |
| 1333 | return netdev_alloc_frag(pp->frag_size); |
| 1334 | else |
| 1335 | return kmalloc(pp->frag_size, GFP_ATOMIC); |
| 1336 | } |
| 1337 | |
| 1338 | static void mvneta_frag_free(const struct mvneta_port *pp, void *data) |
| 1339 | { |
| 1340 | if (likely(pp->frag_size <= PAGE_SIZE)) |
| 1341 | put_page(virt_to_head_page(data)); |
| 1342 | else |
| 1343 | kfree(data); |
| 1344 | } |
| 1345 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1346 | /* Refill processing */ |
| 1347 | static int mvneta_rx_refill(struct mvneta_port *pp, |
| 1348 | struct mvneta_rx_desc *rx_desc) |
| 1349 | |
| 1350 | { |
| 1351 | dma_addr_t phys_addr; |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1352 | void *data; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1353 | |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1354 | data = mvneta_frag_alloc(pp); |
| 1355 | if (!data) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1356 | return -ENOMEM; |
| 1357 | |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1358 | phys_addr = dma_map_single(pp->dev->dev.parent, data, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1359 | MVNETA_RX_BUF_SIZE(pp->pkt_size), |
| 1360 | DMA_FROM_DEVICE); |
| 1361 | if (unlikely(dma_mapping_error(pp->dev->dev.parent, phys_addr))) { |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1362 | mvneta_frag_free(pp, data); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1363 | return -ENOMEM; |
| 1364 | } |
| 1365 | |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1366 | mvneta_rx_desc_fill(rx_desc, phys_addr, (u32)data); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1367 | return 0; |
| 1368 | } |
| 1369 | |
| 1370 | /* Handle tx checksum */ |
| 1371 | static u32 mvneta_skb_tx_csum(struct mvneta_port *pp, struct sk_buff *skb) |
| 1372 | { |
| 1373 | if (skb->ip_summed == CHECKSUM_PARTIAL) { |
| 1374 | int ip_hdr_len = 0; |
Vlad Yasevich | 817dbfa | 2014-08-25 10:34:54 -0400 | [diff] [blame] | 1375 | __be16 l3_proto = vlan_get_protocol(skb); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1376 | u8 l4_proto; |
| 1377 | |
Vlad Yasevich | 817dbfa | 2014-08-25 10:34:54 -0400 | [diff] [blame] | 1378 | if (l3_proto == htons(ETH_P_IP)) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1379 | struct iphdr *ip4h = ip_hdr(skb); |
| 1380 | |
| 1381 | /* Calculate IPv4 checksum and L4 checksum */ |
| 1382 | ip_hdr_len = ip4h->ihl; |
| 1383 | l4_proto = ip4h->protocol; |
Vlad Yasevich | 817dbfa | 2014-08-25 10:34:54 -0400 | [diff] [blame] | 1384 | } else if (l3_proto == htons(ETH_P_IPV6)) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1385 | struct ipv6hdr *ip6h = ipv6_hdr(skb); |
| 1386 | |
| 1387 | /* Read l4_protocol from one of IPv6 extra headers */ |
| 1388 | if (skb_network_header_len(skb) > 0) |
| 1389 | ip_hdr_len = (skb_network_header_len(skb) >> 2); |
| 1390 | l4_proto = ip6h->nexthdr; |
| 1391 | } else |
| 1392 | return MVNETA_TX_L4_CSUM_NOT; |
| 1393 | |
| 1394 | return mvneta_txq_desc_csum(skb_network_offset(skb), |
Vlad Yasevich | 817dbfa | 2014-08-25 10:34:54 -0400 | [diff] [blame] | 1395 | l3_proto, ip_hdr_len, l4_proto); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1396 | } |
| 1397 | |
| 1398 | return MVNETA_TX_L4_CSUM_NOT; |
| 1399 | } |
| 1400 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1401 | /* Returns rx queue pointer (find last set bit) according to causeRxTx |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1402 | * value |
| 1403 | */ |
| 1404 | static struct mvneta_rx_queue *mvneta_rx_policy(struct mvneta_port *pp, |
| 1405 | u32 cause) |
| 1406 | { |
| 1407 | int queue = fls(cause >> 8) - 1; |
| 1408 | |
| 1409 | return (queue < 0 || queue >= rxq_number) ? NULL : &pp->rxqs[queue]; |
| 1410 | } |
| 1411 | |
| 1412 | /* Drop packets received by the RXQ and free buffers */ |
| 1413 | static void mvneta_rxq_drop_pkts(struct mvneta_port *pp, |
| 1414 | struct mvneta_rx_queue *rxq) |
| 1415 | { |
| 1416 | int rx_done, i; |
| 1417 | |
| 1418 | rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq); |
| 1419 | for (i = 0; i < rxq->size; i++) { |
| 1420 | struct mvneta_rx_desc *rx_desc = rxq->descs + i; |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1421 | void *data = (void *)rx_desc->buf_cookie; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1422 | |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1423 | mvneta_frag_free(pp, data); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1424 | dma_unmap_single(pp->dev->dev.parent, rx_desc->buf_phys_addr, |
Ezequiel Garcia | a328f3a | 2013-12-05 13:35:37 -0300 | [diff] [blame] | 1425 | MVNETA_RX_BUF_SIZE(pp->pkt_size), DMA_FROM_DEVICE); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1426 | } |
| 1427 | |
| 1428 | if (rx_done) |
| 1429 | mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_done); |
| 1430 | } |
| 1431 | |
| 1432 | /* Main rx processing */ |
| 1433 | static int mvneta_rx(struct mvneta_port *pp, int rx_todo, |
| 1434 | struct mvneta_rx_queue *rxq) |
| 1435 | { |
| 1436 | struct net_device *dev = pp->dev; |
| 1437 | int rx_done, rx_filled; |
willy tarreau | dc4277d | 2014-01-16 08:20:07 +0100 | [diff] [blame] | 1438 | u32 rcvd_pkts = 0; |
| 1439 | u32 rcvd_bytes = 0; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1440 | |
| 1441 | /* Get number of received packets */ |
| 1442 | rx_done = mvneta_rxq_busy_desc_num_get(pp, rxq); |
| 1443 | |
| 1444 | if (rx_todo > rx_done) |
| 1445 | rx_todo = rx_done; |
| 1446 | |
| 1447 | rx_done = 0; |
| 1448 | rx_filled = 0; |
| 1449 | |
| 1450 | /* Fairness NAPI loop */ |
| 1451 | while (rx_done < rx_todo) { |
| 1452 | struct mvneta_rx_desc *rx_desc = mvneta_rxq_next_desc_get(rxq); |
| 1453 | struct sk_buff *skb; |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1454 | unsigned char *data; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1455 | u32 rx_status; |
| 1456 | int rx_bytes, err; |
| 1457 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1458 | rx_done++; |
| 1459 | rx_filled++; |
| 1460 | rx_status = rx_desc->status; |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 1461 | rx_bytes = rx_desc->data_size - (ETH_FCS_LEN + MVNETA_MH_SIZE); |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1462 | data = (unsigned char *)rx_desc->buf_cookie; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1463 | |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1464 | if (!mvneta_rxq_desc_is_first_last(rx_status) || |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 1465 | (rx_status & MVNETA_RXD_ERR_SUMMARY)) { |
| 1466 | err_drop_frame: |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1467 | dev->stats.rx_errors++; |
| 1468 | mvneta_rx_error(pp, rx_desc); |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1469 | /* leave the descriptor untouched */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1470 | continue; |
| 1471 | } |
| 1472 | |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 1473 | if (rx_bytes <= rx_copybreak) { |
| 1474 | /* better copy a small frame and not unmap the DMA region */ |
| 1475 | skb = netdev_alloc_skb_ip_align(dev, rx_bytes); |
| 1476 | if (unlikely(!skb)) |
| 1477 | goto err_drop_frame; |
| 1478 | |
| 1479 | dma_sync_single_range_for_cpu(dev->dev.parent, |
| 1480 | rx_desc->buf_phys_addr, |
| 1481 | MVNETA_MH_SIZE + NET_SKB_PAD, |
| 1482 | rx_bytes, |
| 1483 | DMA_FROM_DEVICE); |
| 1484 | memcpy(skb_put(skb, rx_bytes), |
| 1485 | data + MVNETA_MH_SIZE + NET_SKB_PAD, |
| 1486 | rx_bytes); |
| 1487 | |
| 1488 | skb->protocol = eth_type_trans(skb, dev); |
| 1489 | mvneta_rx_csum(pp, rx_status, skb); |
| 1490 | napi_gro_receive(&pp->napi, skb); |
| 1491 | |
| 1492 | rcvd_pkts++; |
| 1493 | rcvd_bytes += rx_bytes; |
| 1494 | |
| 1495 | /* leave the descriptor and buffer untouched */ |
| 1496 | continue; |
| 1497 | } |
| 1498 | |
| 1499 | skb = build_skb(data, pp->frag_size > PAGE_SIZE ? 0 : pp->frag_size); |
| 1500 | if (!skb) |
| 1501 | goto err_drop_frame; |
| 1502 | |
| 1503 | dma_unmap_single(dev->dev.parent, rx_desc->buf_phys_addr, |
Ezequiel Garcia | a328f3a | 2013-12-05 13:35:37 -0300 | [diff] [blame] | 1504 | MVNETA_RX_BUF_SIZE(pp->pkt_size), DMA_FROM_DEVICE); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1505 | |
willy tarreau | dc4277d | 2014-01-16 08:20:07 +0100 | [diff] [blame] | 1506 | rcvd_pkts++; |
| 1507 | rcvd_bytes += rx_bytes; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1508 | |
| 1509 | /* Linux processing */ |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 1510 | skb_reserve(skb, MVNETA_MH_SIZE + NET_SKB_PAD); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1511 | skb_put(skb, rx_bytes); |
| 1512 | |
| 1513 | skb->protocol = eth_type_trans(skb, dev); |
| 1514 | |
willy tarreau | 5428213 | 2014-01-16 08:20:14 +0100 | [diff] [blame] | 1515 | mvneta_rx_csum(pp, rx_status, skb); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1516 | |
| 1517 | napi_gro_receive(&pp->napi, skb); |
| 1518 | |
| 1519 | /* Refill processing */ |
| 1520 | err = mvneta_rx_refill(pp, rx_desc); |
| 1521 | if (err) { |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 1522 | netdev_err(dev, "Linux processing - Can't refill\n"); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1523 | rxq->missed++; |
| 1524 | rx_filled--; |
| 1525 | } |
| 1526 | } |
| 1527 | |
willy tarreau | dc4277d | 2014-01-16 08:20:07 +0100 | [diff] [blame] | 1528 | if (rcvd_pkts) { |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 1529 | struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats); |
| 1530 | |
| 1531 | u64_stats_update_begin(&stats->syncp); |
| 1532 | stats->rx_packets += rcvd_pkts; |
| 1533 | stats->rx_bytes += rcvd_bytes; |
| 1534 | u64_stats_update_end(&stats->syncp); |
willy tarreau | dc4277d | 2014-01-16 08:20:07 +0100 | [diff] [blame] | 1535 | } |
| 1536 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1537 | /* Update rxq management counters */ |
| 1538 | mvneta_rxq_desc_num_update(pp, rxq, rx_done, rx_filled); |
| 1539 | |
| 1540 | return rx_done; |
| 1541 | } |
| 1542 | |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 1543 | static inline void |
| 1544 | mvneta_tso_put_hdr(struct sk_buff *skb, |
| 1545 | struct mvneta_port *pp, struct mvneta_tx_queue *txq) |
| 1546 | { |
| 1547 | struct mvneta_tx_desc *tx_desc; |
| 1548 | int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 1549 | |
| 1550 | txq->tx_skb[txq->txq_put_index] = NULL; |
| 1551 | tx_desc = mvneta_txq_next_desc_get(txq); |
| 1552 | tx_desc->data_size = hdr_len; |
| 1553 | tx_desc->command = mvneta_skb_tx_csum(pp, skb); |
| 1554 | tx_desc->command |= MVNETA_TXD_F_DESC; |
| 1555 | tx_desc->buf_phys_addr = txq->tso_hdrs_phys + |
| 1556 | txq->txq_put_index * TSO_HEADER_SIZE; |
| 1557 | mvneta_txq_inc_put(txq); |
| 1558 | } |
| 1559 | |
| 1560 | static inline int |
| 1561 | mvneta_tso_put_data(struct net_device *dev, struct mvneta_tx_queue *txq, |
| 1562 | struct sk_buff *skb, char *data, int size, |
| 1563 | bool last_tcp, bool is_last) |
| 1564 | { |
| 1565 | struct mvneta_tx_desc *tx_desc; |
| 1566 | |
| 1567 | tx_desc = mvneta_txq_next_desc_get(txq); |
| 1568 | tx_desc->data_size = size; |
| 1569 | tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, data, |
| 1570 | size, DMA_TO_DEVICE); |
| 1571 | if (unlikely(dma_mapping_error(dev->dev.parent, |
| 1572 | tx_desc->buf_phys_addr))) { |
| 1573 | mvneta_txq_desc_put(txq); |
| 1574 | return -ENOMEM; |
| 1575 | } |
| 1576 | |
| 1577 | tx_desc->command = 0; |
| 1578 | txq->tx_skb[txq->txq_put_index] = NULL; |
| 1579 | |
| 1580 | if (last_tcp) { |
| 1581 | /* last descriptor in the TCP packet */ |
| 1582 | tx_desc->command = MVNETA_TXD_L_DESC; |
| 1583 | |
| 1584 | /* last descriptor in SKB */ |
| 1585 | if (is_last) |
| 1586 | txq->tx_skb[txq->txq_put_index] = skb; |
| 1587 | } |
| 1588 | mvneta_txq_inc_put(txq); |
| 1589 | return 0; |
| 1590 | } |
| 1591 | |
| 1592 | static int mvneta_tx_tso(struct sk_buff *skb, struct net_device *dev, |
| 1593 | struct mvneta_tx_queue *txq) |
| 1594 | { |
| 1595 | int total_len, data_left; |
| 1596 | int desc_count = 0; |
| 1597 | struct mvneta_port *pp = netdev_priv(dev); |
| 1598 | struct tso_t tso; |
| 1599 | int hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 1600 | int i; |
| 1601 | |
| 1602 | /* Count needed descriptors */ |
| 1603 | if ((txq->count + tso_count_descs(skb)) >= txq->size) |
| 1604 | return 0; |
| 1605 | |
| 1606 | if (skb_headlen(skb) < (skb_transport_offset(skb) + tcp_hdrlen(skb))) { |
| 1607 | pr_info("*** Is this even possible???!?!?\n"); |
| 1608 | return 0; |
| 1609 | } |
| 1610 | |
| 1611 | /* Initialize the TSO handler, and prepare the first payload */ |
| 1612 | tso_start(skb, &tso); |
| 1613 | |
| 1614 | total_len = skb->len - hdr_len; |
| 1615 | while (total_len > 0) { |
| 1616 | char *hdr; |
| 1617 | |
| 1618 | data_left = min_t(int, skb_shinfo(skb)->gso_size, total_len); |
| 1619 | total_len -= data_left; |
| 1620 | desc_count++; |
| 1621 | |
| 1622 | /* prepare packet headers: MAC + IP + TCP */ |
| 1623 | hdr = txq->tso_hdrs + txq->txq_put_index * TSO_HEADER_SIZE; |
| 1624 | tso_build_hdr(skb, hdr, &tso, data_left, total_len == 0); |
| 1625 | |
| 1626 | mvneta_tso_put_hdr(skb, pp, txq); |
| 1627 | |
| 1628 | while (data_left > 0) { |
| 1629 | int size; |
| 1630 | desc_count++; |
| 1631 | |
| 1632 | size = min_t(int, tso.size, data_left); |
| 1633 | |
| 1634 | if (mvneta_tso_put_data(dev, txq, skb, |
| 1635 | tso.data, size, |
| 1636 | size == data_left, |
| 1637 | total_len == 0)) |
| 1638 | goto err_release; |
| 1639 | data_left -= size; |
| 1640 | |
| 1641 | tso_build_data(skb, &tso, size); |
| 1642 | } |
| 1643 | } |
| 1644 | |
| 1645 | return desc_count; |
| 1646 | |
| 1647 | err_release: |
| 1648 | /* Release all used data descriptors; header descriptors must not |
| 1649 | * be DMA-unmapped. |
| 1650 | */ |
| 1651 | for (i = desc_count - 1; i >= 0; i--) { |
| 1652 | struct mvneta_tx_desc *tx_desc = txq->descs + i; |
Ezequiel Garcia | 2e3173a | 2014-05-30 13:40:07 -0300 | [diff] [blame] | 1653 | if (!IS_TSO_HEADER(txq, tx_desc->buf_phys_addr)) |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 1654 | dma_unmap_single(pp->dev->dev.parent, |
| 1655 | tx_desc->buf_phys_addr, |
| 1656 | tx_desc->data_size, |
| 1657 | DMA_TO_DEVICE); |
| 1658 | mvneta_txq_desc_put(txq); |
| 1659 | } |
| 1660 | return 0; |
| 1661 | } |
| 1662 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1663 | /* Handle tx fragmentation processing */ |
| 1664 | static int mvneta_tx_frag_process(struct mvneta_port *pp, struct sk_buff *skb, |
| 1665 | struct mvneta_tx_queue *txq) |
| 1666 | { |
| 1667 | struct mvneta_tx_desc *tx_desc; |
Ezequiel Garcia | 3d4ea02 | 2014-05-22 20:06:57 -0300 | [diff] [blame] | 1668 | int i, nr_frags = skb_shinfo(skb)->nr_frags; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1669 | |
Ezequiel Garcia | 3d4ea02 | 2014-05-22 20:06:57 -0300 | [diff] [blame] | 1670 | for (i = 0; i < nr_frags; i++) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1671 | skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 1672 | void *addr = page_address(frag->page.p) + frag->page_offset; |
| 1673 | |
| 1674 | tx_desc = mvneta_txq_next_desc_get(txq); |
| 1675 | tx_desc->data_size = frag->size; |
| 1676 | |
| 1677 | tx_desc->buf_phys_addr = |
| 1678 | dma_map_single(pp->dev->dev.parent, addr, |
| 1679 | tx_desc->data_size, DMA_TO_DEVICE); |
| 1680 | |
| 1681 | if (dma_mapping_error(pp->dev->dev.parent, |
| 1682 | tx_desc->buf_phys_addr)) { |
| 1683 | mvneta_txq_desc_put(txq); |
| 1684 | goto error; |
| 1685 | } |
| 1686 | |
Ezequiel Garcia | 3d4ea02 | 2014-05-22 20:06:57 -0300 | [diff] [blame] | 1687 | if (i == nr_frags - 1) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1688 | /* Last descriptor */ |
| 1689 | tx_desc->command = MVNETA_TXD_L_DESC | MVNETA_TXD_Z_PAD; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1690 | txq->tx_skb[txq->txq_put_index] = skb; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1691 | } else { |
| 1692 | /* Descriptor in the middle: Not First, Not Last */ |
| 1693 | tx_desc->command = 0; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1694 | txq->tx_skb[txq->txq_put_index] = NULL; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1695 | } |
Ezequiel Garcia | 3d4ea02 | 2014-05-22 20:06:57 -0300 | [diff] [blame] | 1696 | mvneta_txq_inc_put(txq); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1697 | } |
| 1698 | |
| 1699 | return 0; |
| 1700 | |
| 1701 | error: |
| 1702 | /* Release all descriptors that were used to map fragments of |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1703 | * this packet, as well as the corresponding DMA mappings |
| 1704 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1705 | for (i = i - 1; i >= 0; i--) { |
| 1706 | tx_desc = txq->descs + i; |
| 1707 | dma_unmap_single(pp->dev->dev.parent, |
| 1708 | tx_desc->buf_phys_addr, |
| 1709 | tx_desc->data_size, |
| 1710 | DMA_TO_DEVICE); |
| 1711 | mvneta_txq_desc_put(txq); |
| 1712 | } |
| 1713 | |
| 1714 | return -ENOMEM; |
| 1715 | } |
| 1716 | |
| 1717 | /* Main tx processing */ |
| 1718 | static int mvneta_tx(struct sk_buff *skb, struct net_device *dev) |
| 1719 | { |
| 1720 | struct mvneta_port *pp = netdev_priv(dev); |
Willy Tarreau | ee40a11 | 2013-04-11 23:00:37 +0200 | [diff] [blame] | 1721 | u16 txq_id = skb_get_queue_mapping(skb); |
| 1722 | struct mvneta_tx_queue *txq = &pp->txqs[txq_id]; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1723 | struct mvneta_tx_desc *tx_desc; |
Eric Dumazet | 5f478b4 | 2014-12-02 04:30:59 -0800 | [diff] [blame^] | 1724 | int len = skb->len; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1725 | int frags = 0; |
| 1726 | u32 tx_cmd; |
| 1727 | |
| 1728 | if (!netif_running(dev)) |
| 1729 | goto out; |
| 1730 | |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 1731 | if (skb_is_gso(skb)) { |
| 1732 | frags = mvneta_tx_tso(skb, dev, txq); |
| 1733 | goto out; |
| 1734 | } |
| 1735 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1736 | frags = skb_shinfo(skb)->nr_frags + 1; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1737 | |
| 1738 | /* Get a descriptor for the first part of the packet */ |
| 1739 | tx_desc = mvneta_txq_next_desc_get(txq); |
| 1740 | |
| 1741 | tx_cmd = mvneta_skb_tx_csum(pp, skb); |
| 1742 | |
| 1743 | tx_desc->data_size = skb_headlen(skb); |
| 1744 | |
| 1745 | tx_desc->buf_phys_addr = dma_map_single(dev->dev.parent, skb->data, |
| 1746 | tx_desc->data_size, |
| 1747 | DMA_TO_DEVICE); |
| 1748 | if (unlikely(dma_mapping_error(dev->dev.parent, |
| 1749 | tx_desc->buf_phys_addr))) { |
| 1750 | mvneta_txq_desc_put(txq); |
| 1751 | frags = 0; |
| 1752 | goto out; |
| 1753 | } |
| 1754 | |
| 1755 | if (frags == 1) { |
| 1756 | /* First and Last descriptor */ |
| 1757 | tx_cmd |= MVNETA_TXD_FLZ_DESC; |
| 1758 | tx_desc->command = tx_cmd; |
| 1759 | txq->tx_skb[txq->txq_put_index] = skb; |
| 1760 | mvneta_txq_inc_put(txq); |
| 1761 | } else { |
| 1762 | /* First but not Last */ |
| 1763 | tx_cmd |= MVNETA_TXD_F_DESC; |
| 1764 | txq->tx_skb[txq->txq_put_index] = NULL; |
| 1765 | mvneta_txq_inc_put(txq); |
| 1766 | tx_desc->command = tx_cmd; |
| 1767 | /* Continue with other skb fragments */ |
| 1768 | if (mvneta_tx_frag_process(pp, skb, txq)) { |
| 1769 | dma_unmap_single(dev->dev.parent, |
| 1770 | tx_desc->buf_phys_addr, |
| 1771 | tx_desc->data_size, |
| 1772 | DMA_TO_DEVICE); |
| 1773 | mvneta_txq_desc_put(txq); |
| 1774 | frags = 0; |
| 1775 | goto out; |
| 1776 | } |
| 1777 | } |
| 1778 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1779 | out: |
| 1780 | if (frags > 0) { |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 1781 | struct mvneta_pcpu_stats *stats = this_cpu_ptr(pp->stats); |
Ezequiel Garcia | e19d2dd | 2014-05-19 13:59:54 -0300 | [diff] [blame] | 1782 | struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id); |
| 1783 | |
| 1784 | txq->count += frags; |
| 1785 | mvneta_txq_pend_desc_add(pp, txq, frags); |
| 1786 | |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 1787 | if (txq->count >= txq->tx_stop_threshold) |
Ezequiel Garcia | e19d2dd | 2014-05-19 13:59:54 -0300 | [diff] [blame] | 1788 | netif_tx_stop_queue(nq); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1789 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 1790 | u64_stats_update_begin(&stats->syncp); |
| 1791 | stats->tx_packets++; |
Eric Dumazet | 5f478b4 | 2014-12-02 04:30:59 -0800 | [diff] [blame^] | 1792 | stats->tx_bytes += len; |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 1793 | u64_stats_update_end(&stats->syncp); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1794 | } else { |
| 1795 | dev->stats.tx_dropped++; |
| 1796 | dev_kfree_skb_any(skb); |
| 1797 | } |
| 1798 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1799 | return NETDEV_TX_OK; |
| 1800 | } |
| 1801 | |
| 1802 | |
| 1803 | /* Free tx resources, when resetting a port */ |
| 1804 | static void mvneta_txq_done_force(struct mvneta_port *pp, |
| 1805 | struct mvneta_tx_queue *txq) |
| 1806 | |
| 1807 | { |
| 1808 | int tx_done = txq->count; |
| 1809 | |
| 1810 | mvneta_txq_bufs_free(pp, txq, tx_done); |
| 1811 | |
| 1812 | /* reset txq */ |
| 1813 | txq->count = 0; |
| 1814 | txq->txq_put_index = 0; |
| 1815 | txq->txq_get_index = 0; |
| 1816 | } |
| 1817 | |
willy tarreau | 6c49897 | 2014-01-16 08:20:12 +0100 | [diff] [blame] | 1818 | /* Handle tx done - called in softirq context. The <cause_tx_done> argument |
| 1819 | * must be a valid cause according to MVNETA_TXQ_INTR_MASK_ALL. |
| 1820 | */ |
Arnaud Ebalard | 0713a86 | 2014-01-16 08:20:18 +0100 | [diff] [blame] | 1821 | static void mvneta_tx_done_gbe(struct mvneta_port *pp, u32 cause_tx_done) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1822 | { |
| 1823 | struct mvneta_tx_queue *txq; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1824 | struct netdev_queue *nq; |
| 1825 | |
willy tarreau | 6c49897 | 2014-01-16 08:20:12 +0100 | [diff] [blame] | 1826 | while (cause_tx_done) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1827 | txq = mvneta_tx_done_policy(pp, cause_tx_done); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1828 | |
| 1829 | nq = netdev_get_tx_queue(pp->dev, txq->id); |
| 1830 | __netif_tx_lock(nq, smp_processor_id()); |
| 1831 | |
Arnaud Ebalard | 0713a86 | 2014-01-16 08:20:18 +0100 | [diff] [blame] | 1832 | if (txq->count) |
| 1833 | mvneta_txq_done(pp, txq); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1834 | |
| 1835 | __netif_tx_unlock(nq); |
| 1836 | cause_tx_done &= ~((1 << txq->id)); |
| 1837 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1838 | } |
| 1839 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 1840 | /* Compute crc8 of the specified address, using a unique algorithm , |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 1841 | * according to hw spec, different than generic crc8 algorithm |
| 1842 | */ |
| 1843 | static int mvneta_addr_crc(unsigned char *addr) |
| 1844 | { |
| 1845 | int crc = 0; |
| 1846 | int i; |
| 1847 | |
| 1848 | for (i = 0; i < ETH_ALEN; i++) { |
| 1849 | int j; |
| 1850 | |
| 1851 | crc = (crc ^ addr[i]) << 8; |
| 1852 | for (j = 7; j >= 0; j--) { |
| 1853 | if (crc & (0x100 << j)) |
| 1854 | crc ^= 0x107 << j; |
| 1855 | } |
| 1856 | } |
| 1857 | |
| 1858 | return crc; |
| 1859 | } |
| 1860 | |
| 1861 | /* This method controls the net device special MAC multicast support. |
| 1862 | * The Special Multicast Table for MAC addresses supports MAC of the form |
| 1863 | * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF). |
| 1864 | * The MAC DA[7:0] bits are used as a pointer to the Special Multicast |
| 1865 | * Table entries in the DA-Filter table. This method set the Special |
| 1866 | * Multicast Table appropriate entry. |
| 1867 | */ |
| 1868 | static void mvneta_set_special_mcast_addr(struct mvneta_port *pp, |
| 1869 | unsigned char last_byte, |
| 1870 | int queue) |
| 1871 | { |
| 1872 | unsigned int smc_table_reg; |
| 1873 | unsigned int tbl_offset; |
| 1874 | unsigned int reg_offset; |
| 1875 | |
| 1876 | /* Register offset from SMC table base */ |
| 1877 | tbl_offset = (last_byte / 4); |
| 1878 | /* Entry offset within the above reg */ |
| 1879 | reg_offset = last_byte % 4; |
| 1880 | |
| 1881 | smc_table_reg = mvreg_read(pp, (MVNETA_DA_FILT_SPEC_MCAST |
| 1882 | + tbl_offset * 4)); |
| 1883 | |
| 1884 | if (queue == -1) |
| 1885 | smc_table_reg &= ~(0xff << (8 * reg_offset)); |
| 1886 | else { |
| 1887 | smc_table_reg &= ~(0xff << (8 * reg_offset)); |
| 1888 | smc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset)); |
| 1889 | } |
| 1890 | |
| 1891 | mvreg_write(pp, MVNETA_DA_FILT_SPEC_MCAST + tbl_offset * 4, |
| 1892 | smc_table_reg); |
| 1893 | } |
| 1894 | |
| 1895 | /* This method controls the network device Other MAC multicast support. |
| 1896 | * The Other Multicast Table is used for multicast of another type. |
| 1897 | * A CRC-8 is used as an index to the Other Multicast Table entries |
| 1898 | * in the DA-Filter table. |
| 1899 | * The method gets the CRC-8 value from the calling routine and |
| 1900 | * sets the Other Multicast Table appropriate entry according to the |
| 1901 | * specified CRC-8 . |
| 1902 | */ |
| 1903 | static void mvneta_set_other_mcast_addr(struct mvneta_port *pp, |
| 1904 | unsigned char crc8, |
| 1905 | int queue) |
| 1906 | { |
| 1907 | unsigned int omc_table_reg; |
| 1908 | unsigned int tbl_offset; |
| 1909 | unsigned int reg_offset; |
| 1910 | |
| 1911 | tbl_offset = (crc8 / 4) * 4; /* Register offset from OMC table base */ |
| 1912 | reg_offset = crc8 % 4; /* Entry offset within the above reg */ |
| 1913 | |
| 1914 | omc_table_reg = mvreg_read(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset); |
| 1915 | |
| 1916 | if (queue == -1) { |
| 1917 | /* Clear accepts frame bit at specified Other DA table entry */ |
| 1918 | omc_table_reg &= ~(0xff << (8 * reg_offset)); |
| 1919 | } else { |
| 1920 | omc_table_reg &= ~(0xff << (8 * reg_offset)); |
| 1921 | omc_table_reg |= ((0x01 | (queue << 1)) << (8 * reg_offset)); |
| 1922 | } |
| 1923 | |
| 1924 | mvreg_write(pp, MVNETA_DA_FILT_OTH_MCAST + tbl_offset, omc_table_reg); |
| 1925 | } |
| 1926 | |
| 1927 | /* The network device supports multicast using two tables: |
| 1928 | * 1) Special Multicast Table for MAC addresses of the form |
| 1929 | * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0xFF). |
| 1930 | * The MAC DA[7:0] bits are used as a pointer to the Special Multicast |
| 1931 | * Table entries in the DA-Filter table. |
| 1932 | * 2) Other Multicast Table for multicast of another type. A CRC-8 value |
| 1933 | * is used as an index to the Other Multicast Table entries in the |
| 1934 | * DA-Filter table. |
| 1935 | */ |
| 1936 | static int mvneta_mcast_addr_set(struct mvneta_port *pp, unsigned char *p_addr, |
| 1937 | int queue) |
| 1938 | { |
| 1939 | unsigned char crc_result = 0; |
| 1940 | |
| 1941 | if (memcmp(p_addr, "\x01\x00\x5e\x00\x00", 5) == 0) { |
| 1942 | mvneta_set_special_mcast_addr(pp, p_addr[5], queue); |
| 1943 | return 0; |
| 1944 | } |
| 1945 | |
| 1946 | crc_result = mvneta_addr_crc(p_addr); |
| 1947 | if (queue == -1) { |
| 1948 | if (pp->mcast_count[crc_result] == 0) { |
| 1949 | netdev_info(pp->dev, "No valid Mcast for crc8=0x%02x\n", |
| 1950 | crc_result); |
| 1951 | return -EINVAL; |
| 1952 | } |
| 1953 | |
| 1954 | pp->mcast_count[crc_result]--; |
| 1955 | if (pp->mcast_count[crc_result] != 0) { |
| 1956 | netdev_info(pp->dev, |
| 1957 | "After delete there are %d valid Mcast for crc8=0x%02x\n", |
| 1958 | pp->mcast_count[crc_result], crc_result); |
| 1959 | return -EINVAL; |
| 1960 | } |
| 1961 | } else |
| 1962 | pp->mcast_count[crc_result]++; |
| 1963 | |
| 1964 | mvneta_set_other_mcast_addr(pp, crc_result, queue); |
| 1965 | |
| 1966 | return 0; |
| 1967 | } |
| 1968 | |
| 1969 | /* Configure Fitering mode of Ethernet port */ |
| 1970 | static void mvneta_rx_unicast_promisc_set(struct mvneta_port *pp, |
| 1971 | int is_promisc) |
| 1972 | { |
| 1973 | u32 port_cfg_reg, val; |
| 1974 | |
| 1975 | port_cfg_reg = mvreg_read(pp, MVNETA_PORT_CONFIG); |
| 1976 | |
| 1977 | val = mvreg_read(pp, MVNETA_TYPE_PRIO); |
| 1978 | |
| 1979 | /* Set / Clear UPM bit in port configuration register */ |
| 1980 | if (is_promisc) { |
| 1981 | /* Accept all Unicast addresses */ |
| 1982 | port_cfg_reg |= MVNETA_UNI_PROMISC_MODE; |
| 1983 | val |= MVNETA_FORCE_UNI; |
| 1984 | mvreg_write(pp, MVNETA_MAC_ADDR_LOW, 0xffff); |
| 1985 | mvreg_write(pp, MVNETA_MAC_ADDR_HIGH, 0xffffffff); |
| 1986 | } else { |
| 1987 | /* Reject all Unicast addresses */ |
| 1988 | port_cfg_reg &= ~MVNETA_UNI_PROMISC_MODE; |
| 1989 | val &= ~MVNETA_FORCE_UNI; |
| 1990 | } |
| 1991 | |
| 1992 | mvreg_write(pp, MVNETA_PORT_CONFIG, port_cfg_reg); |
| 1993 | mvreg_write(pp, MVNETA_TYPE_PRIO, val); |
| 1994 | } |
| 1995 | |
| 1996 | /* register unicast and multicast addresses */ |
| 1997 | static void mvneta_set_rx_mode(struct net_device *dev) |
| 1998 | { |
| 1999 | struct mvneta_port *pp = netdev_priv(dev); |
| 2000 | struct netdev_hw_addr *ha; |
| 2001 | |
| 2002 | if (dev->flags & IFF_PROMISC) { |
| 2003 | /* Accept all: Multicast + Unicast */ |
| 2004 | mvneta_rx_unicast_promisc_set(pp, 1); |
| 2005 | mvneta_set_ucast_table(pp, rxq_def); |
| 2006 | mvneta_set_special_mcast_table(pp, rxq_def); |
| 2007 | mvneta_set_other_mcast_table(pp, rxq_def); |
| 2008 | } else { |
| 2009 | /* Accept single Unicast */ |
| 2010 | mvneta_rx_unicast_promisc_set(pp, 0); |
| 2011 | mvneta_set_ucast_table(pp, -1); |
| 2012 | mvneta_mac_addr_set(pp, dev->dev_addr, rxq_def); |
| 2013 | |
| 2014 | if (dev->flags & IFF_ALLMULTI) { |
| 2015 | /* Accept all multicast */ |
| 2016 | mvneta_set_special_mcast_table(pp, rxq_def); |
| 2017 | mvneta_set_other_mcast_table(pp, rxq_def); |
| 2018 | } else { |
| 2019 | /* Accept only initialized multicast */ |
| 2020 | mvneta_set_special_mcast_table(pp, -1); |
| 2021 | mvneta_set_other_mcast_table(pp, -1); |
| 2022 | |
| 2023 | if (!netdev_mc_empty(dev)) { |
| 2024 | netdev_for_each_mc_addr(ha, dev) { |
| 2025 | mvneta_mcast_addr_set(pp, ha->addr, |
| 2026 | rxq_def); |
| 2027 | } |
| 2028 | } |
| 2029 | } |
| 2030 | } |
| 2031 | } |
| 2032 | |
| 2033 | /* Interrupt handling - the callback for request_irq() */ |
| 2034 | static irqreturn_t mvneta_isr(int irq, void *dev_id) |
| 2035 | { |
| 2036 | struct mvneta_port *pp = (struct mvneta_port *)dev_id; |
| 2037 | |
| 2038 | /* Mask all interrupts */ |
| 2039 | mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0); |
| 2040 | |
| 2041 | napi_schedule(&pp->napi); |
| 2042 | |
| 2043 | return IRQ_HANDLED; |
| 2044 | } |
| 2045 | |
| 2046 | /* NAPI handler |
| 2047 | * Bits 0 - 7 of the causeRxTx register indicate that are transmitted |
| 2048 | * packets on the corresponding TXQ (Bit 0 is for TX queue 1). |
| 2049 | * Bits 8 -15 of the cause Rx Tx register indicate that are received |
| 2050 | * packets on the corresponding RXQ (Bit 8 is for RX queue 0). |
| 2051 | * Each CPU has its own causeRxTx register |
| 2052 | */ |
| 2053 | static int mvneta_poll(struct napi_struct *napi, int budget) |
| 2054 | { |
| 2055 | int rx_done = 0; |
| 2056 | u32 cause_rx_tx; |
| 2057 | unsigned long flags; |
| 2058 | struct mvneta_port *pp = netdev_priv(napi->dev); |
| 2059 | |
| 2060 | if (!netif_running(pp->dev)) { |
| 2061 | napi_complete(napi); |
| 2062 | return rx_done; |
| 2063 | } |
| 2064 | |
| 2065 | /* Read cause register */ |
| 2066 | cause_rx_tx = mvreg_read(pp, MVNETA_INTR_NEW_CAUSE) & |
willy tarreau | 71f6d1b | 2014-01-16 08:20:11 +0100 | [diff] [blame] | 2067 | (MVNETA_RX_INTR_MASK(rxq_number) | MVNETA_TX_INTR_MASK(txq_number)); |
| 2068 | |
| 2069 | /* Release Tx descriptors */ |
| 2070 | if (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL) { |
Arnaud Ebalard | 0713a86 | 2014-01-16 08:20:18 +0100 | [diff] [blame] | 2071 | mvneta_tx_done_gbe(pp, (cause_rx_tx & MVNETA_TX_INTR_MASK_ALL)); |
willy tarreau | 71f6d1b | 2014-01-16 08:20:11 +0100 | [diff] [blame] | 2072 | cause_rx_tx &= ~MVNETA_TX_INTR_MASK_ALL; |
| 2073 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2074 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2075 | /* For the case where the last mvneta_poll did not process all |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2076 | * RX packets |
| 2077 | */ |
| 2078 | cause_rx_tx |= pp->cause_rx_tx; |
| 2079 | if (rxq_number > 1) { |
willy tarreau | 71f6d1b | 2014-01-16 08:20:11 +0100 | [diff] [blame] | 2080 | while ((cause_rx_tx & MVNETA_RX_INTR_MASK_ALL) && (budget > 0)) { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2081 | int count; |
| 2082 | struct mvneta_rx_queue *rxq; |
| 2083 | /* get rx queue number from cause_rx_tx */ |
| 2084 | rxq = mvneta_rx_policy(pp, cause_rx_tx); |
| 2085 | if (!rxq) |
| 2086 | break; |
| 2087 | |
| 2088 | /* process the packet in that rx queue */ |
| 2089 | count = mvneta_rx(pp, budget, rxq); |
| 2090 | rx_done += count; |
| 2091 | budget -= count; |
| 2092 | if (budget > 0) { |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2093 | /* set off the rx bit of the |
| 2094 | * corresponding bit in the cause rx |
| 2095 | * tx register, so that next iteration |
| 2096 | * will find the next rx queue where |
| 2097 | * packets are received on |
| 2098 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2099 | cause_rx_tx &= ~((1 << rxq->id) << 8); |
| 2100 | } |
| 2101 | } |
| 2102 | } else { |
| 2103 | rx_done = mvneta_rx(pp, budget, &pp->rxqs[rxq_def]); |
| 2104 | budget -= rx_done; |
| 2105 | } |
| 2106 | |
| 2107 | if (budget > 0) { |
| 2108 | cause_rx_tx = 0; |
| 2109 | napi_complete(napi); |
| 2110 | local_irq_save(flags); |
| 2111 | mvreg_write(pp, MVNETA_INTR_NEW_MASK, |
willy tarreau | 71f6d1b | 2014-01-16 08:20:11 +0100 | [diff] [blame] | 2112 | MVNETA_RX_INTR_MASK(rxq_number) | MVNETA_TX_INTR_MASK(txq_number)); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2113 | local_irq_restore(flags); |
| 2114 | } |
| 2115 | |
| 2116 | pp->cause_rx_tx = cause_rx_tx; |
| 2117 | return rx_done; |
| 2118 | } |
| 2119 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2120 | /* Handle rxq fill: allocates rxq skbs; called when initializing a port */ |
| 2121 | static int mvneta_rxq_fill(struct mvneta_port *pp, struct mvneta_rx_queue *rxq, |
| 2122 | int num) |
| 2123 | { |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2124 | int i; |
| 2125 | |
| 2126 | for (i = 0; i < num; i++) { |
willy tarreau | a1a65ab | 2014-01-16 08:20:13 +0100 | [diff] [blame] | 2127 | memset(rxq->descs + i, 0, sizeof(struct mvneta_rx_desc)); |
| 2128 | if (mvneta_rx_refill(pp, rxq->descs + i) != 0) { |
| 2129 | netdev_err(pp->dev, "%s:rxq %d, %d of %d buffs filled\n", |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2130 | __func__, rxq->id, i, num); |
| 2131 | break; |
| 2132 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2133 | } |
| 2134 | |
| 2135 | /* Add this number of RX descriptors as non occupied (ready to |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2136 | * get packets) |
| 2137 | */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2138 | mvneta_rxq_non_occup_desc_add(pp, rxq, i); |
| 2139 | |
| 2140 | return i; |
| 2141 | } |
| 2142 | |
| 2143 | /* Free all packets pending transmit from all TXQs and reset TX port */ |
| 2144 | static void mvneta_tx_reset(struct mvneta_port *pp) |
| 2145 | { |
| 2146 | int queue; |
| 2147 | |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 2148 | /* free the skb's in the tx ring */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2149 | for (queue = 0; queue < txq_number; queue++) |
| 2150 | mvneta_txq_done_force(pp, &pp->txqs[queue]); |
| 2151 | |
| 2152 | mvreg_write(pp, MVNETA_PORT_TX_RESET, MVNETA_PORT_TX_DMA_RESET); |
| 2153 | mvreg_write(pp, MVNETA_PORT_TX_RESET, 0); |
| 2154 | } |
| 2155 | |
| 2156 | static void mvneta_rx_reset(struct mvneta_port *pp) |
| 2157 | { |
| 2158 | mvreg_write(pp, MVNETA_PORT_RX_RESET, MVNETA_PORT_RX_DMA_RESET); |
| 2159 | mvreg_write(pp, MVNETA_PORT_RX_RESET, 0); |
| 2160 | } |
| 2161 | |
| 2162 | /* Rx/Tx queue initialization/cleanup methods */ |
| 2163 | |
| 2164 | /* Create a specified RX queue */ |
| 2165 | static int mvneta_rxq_init(struct mvneta_port *pp, |
| 2166 | struct mvneta_rx_queue *rxq) |
| 2167 | |
| 2168 | { |
| 2169 | rxq->size = pp->rx_ring_size; |
| 2170 | |
| 2171 | /* Allocate memory for RX descriptors */ |
| 2172 | rxq->descs = dma_alloc_coherent(pp->dev->dev.parent, |
| 2173 | rxq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2174 | &rxq->descs_phys, GFP_KERNEL); |
Joe Perches | d0320f7 | 2013-03-14 13:07:21 +0000 | [diff] [blame] | 2175 | if (rxq->descs == NULL) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2176 | return -ENOMEM; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2177 | |
| 2178 | BUG_ON(rxq->descs != |
| 2179 | PTR_ALIGN(rxq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE)); |
| 2180 | |
| 2181 | rxq->last_desc = rxq->size - 1; |
| 2182 | |
| 2183 | /* Set Rx descriptors queue starting address */ |
| 2184 | mvreg_write(pp, MVNETA_RXQ_BASE_ADDR_REG(rxq->id), rxq->descs_phys); |
| 2185 | mvreg_write(pp, MVNETA_RXQ_SIZE_REG(rxq->id), rxq->size); |
| 2186 | |
| 2187 | /* Set Offset */ |
| 2188 | mvneta_rxq_offset_set(pp, rxq, NET_SKB_PAD); |
| 2189 | |
| 2190 | /* Set coalescing pkts and time */ |
| 2191 | mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal); |
| 2192 | mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal); |
| 2193 | |
| 2194 | /* Fill RXQ with buffers from RX pool */ |
| 2195 | mvneta_rxq_buf_size_set(pp, rxq, MVNETA_RX_BUF_SIZE(pp->pkt_size)); |
| 2196 | mvneta_rxq_bm_disable(pp, rxq); |
| 2197 | mvneta_rxq_fill(pp, rxq, rxq->size); |
| 2198 | |
| 2199 | return 0; |
| 2200 | } |
| 2201 | |
| 2202 | /* Cleanup Rx queue */ |
| 2203 | static void mvneta_rxq_deinit(struct mvneta_port *pp, |
| 2204 | struct mvneta_rx_queue *rxq) |
| 2205 | { |
| 2206 | mvneta_rxq_drop_pkts(pp, rxq); |
| 2207 | |
| 2208 | if (rxq->descs) |
| 2209 | dma_free_coherent(pp->dev->dev.parent, |
| 2210 | rxq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2211 | rxq->descs, |
| 2212 | rxq->descs_phys); |
| 2213 | |
| 2214 | rxq->descs = NULL; |
| 2215 | rxq->last_desc = 0; |
| 2216 | rxq->next_desc_to_proc = 0; |
| 2217 | rxq->descs_phys = 0; |
| 2218 | } |
| 2219 | |
| 2220 | /* Create and initialize a tx queue */ |
| 2221 | static int mvneta_txq_init(struct mvneta_port *pp, |
| 2222 | struct mvneta_tx_queue *txq) |
| 2223 | { |
| 2224 | txq->size = pp->tx_ring_size; |
| 2225 | |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 2226 | /* A queue must always have room for at least one skb. |
| 2227 | * Therefore, stop the queue when the free entries reaches |
| 2228 | * the maximum number of descriptors per skb. |
| 2229 | */ |
| 2230 | txq->tx_stop_threshold = txq->size - MVNETA_MAX_SKB_DESCS; |
| 2231 | txq->tx_wake_threshold = txq->tx_stop_threshold / 2; |
| 2232 | |
| 2233 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2234 | /* Allocate memory for TX descriptors */ |
| 2235 | txq->descs = dma_alloc_coherent(pp->dev->dev.parent, |
| 2236 | txq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2237 | &txq->descs_phys, GFP_KERNEL); |
Joe Perches | d0320f7 | 2013-03-14 13:07:21 +0000 | [diff] [blame] | 2238 | if (txq->descs == NULL) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2239 | return -ENOMEM; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2240 | |
| 2241 | /* Make sure descriptor address is cache line size aligned */ |
| 2242 | BUG_ON(txq->descs != |
| 2243 | PTR_ALIGN(txq->descs, MVNETA_CPU_D_CACHE_LINE_SIZE)); |
| 2244 | |
| 2245 | txq->last_desc = txq->size - 1; |
| 2246 | |
| 2247 | /* Set maximum bandwidth for enabled TXQs */ |
| 2248 | mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0x03ffffff); |
| 2249 | mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0x3fffffff); |
| 2250 | |
| 2251 | /* Set Tx descriptors queue starting address */ |
| 2252 | mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), txq->descs_phys); |
| 2253 | mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), txq->size); |
| 2254 | |
| 2255 | txq->tx_skb = kmalloc(txq->size * sizeof(*txq->tx_skb), GFP_KERNEL); |
| 2256 | if (txq->tx_skb == NULL) { |
| 2257 | dma_free_coherent(pp->dev->dev.parent, |
| 2258 | txq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2259 | txq->descs, txq->descs_phys); |
| 2260 | return -ENOMEM; |
| 2261 | } |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 2262 | |
| 2263 | /* Allocate DMA buffers for TSO MAC/IP/TCP headers */ |
| 2264 | txq->tso_hdrs = dma_alloc_coherent(pp->dev->dev.parent, |
| 2265 | txq->size * TSO_HEADER_SIZE, |
| 2266 | &txq->tso_hdrs_phys, GFP_KERNEL); |
| 2267 | if (txq->tso_hdrs == NULL) { |
| 2268 | kfree(txq->tx_skb); |
| 2269 | dma_free_coherent(pp->dev->dev.parent, |
| 2270 | txq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2271 | txq->descs, txq->descs_phys); |
| 2272 | return -ENOMEM; |
| 2273 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2274 | mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal); |
| 2275 | |
| 2276 | return 0; |
| 2277 | } |
| 2278 | |
| 2279 | /* Free allocated resources when mvneta_txq_init() fails to allocate memory*/ |
| 2280 | static void mvneta_txq_deinit(struct mvneta_port *pp, |
| 2281 | struct mvneta_tx_queue *txq) |
| 2282 | { |
| 2283 | kfree(txq->tx_skb); |
| 2284 | |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 2285 | if (txq->tso_hdrs) |
| 2286 | dma_free_coherent(pp->dev->dev.parent, |
| 2287 | txq->size * TSO_HEADER_SIZE, |
| 2288 | txq->tso_hdrs, txq->tso_hdrs_phys); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2289 | if (txq->descs) |
| 2290 | dma_free_coherent(pp->dev->dev.parent, |
| 2291 | txq->size * MVNETA_DESC_ALIGNED_SIZE, |
| 2292 | txq->descs, txq->descs_phys); |
| 2293 | |
| 2294 | txq->descs = NULL; |
| 2295 | txq->last_desc = 0; |
| 2296 | txq->next_desc_to_proc = 0; |
| 2297 | txq->descs_phys = 0; |
| 2298 | |
| 2299 | /* Set minimum bandwidth for disabled TXQs */ |
| 2300 | mvreg_write(pp, MVETH_TXQ_TOKEN_CFG_REG(txq->id), 0); |
| 2301 | mvreg_write(pp, MVETH_TXQ_TOKEN_COUNT_REG(txq->id), 0); |
| 2302 | |
| 2303 | /* Set Tx descriptors queue starting address and size */ |
| 2304 | mvreg_write(pp, MVNETA_TXQ_BASE_ADDR_REG(txq->id), 0); |
| 2305 | mvreg_write(pp, MVNETA_TXQ_SIZE_REG(txq->id), 0); |
| 2306 | } |
| 2307 | |
| 2308 | /* Cleanup all Tx queues */ |
| 2309 | static void mvneta_cleanup_txqs(struct mvneta_port *pp) |
| 2310 | { |
| 2311 | int queue; |
| 2312 | |
| 2313 | for (queue = 0; queue < txq_number; queue++) |
| 2314 | mvneta_txq_deinit(pp, &pp->txqs[queue]); |
| 2315 | } |
| 2316 | |
| 2317 | /* Cleanup all Rx queues */ |
| 2318 | static void mvneta_cleanup_rxqs(struct mvneta_port *pp) |
| 2319 | { |
| 2320 | int queue; |
| 2321 | |
| 2322 | for (queue = 0; queue < rxq_number; queue++) |
| 2323 | mvneta_rxq_deinit(pp, &pp->rxqs[queue]); |
| 2324 | } |
| 2325 | |
| 2326 | |
| 2327 | /* Init all Rx queues */ |
| 2328 | static int mvneta_setup_rxqs(struct mvneta_port *pp) |
| 2329 | { |
| 2330 | int queue; |
| 2331 | |
| 2332 | for (queue = 0; queue < rxq_number; queue++) { |
| 2333 | int err = mvneta_rxq_init(pp, &pp->rxqs[queue]); |
| 2334 | if (err) { |
| 2335 | netdev_err(pp->dev, "%s: can't create rxq=%d\n", |
| 2336 | __func__, queue); |
| 2337 | mvneta_cleanup_rxqs(pp); |
| 2338 | return err; |
| 2339 | } |
| 2340 | } |
| 2341 | |
| 2342 | return 0; |
| 2343 | } |
| 2344 | |
| 2345 | /* Init all tx queues */ |
| 2346 | static int mvneta_setup_txqs(struct mvneta_port *pp) |
| 2347 | { |
| 2348 | int queue; |
| 2349 | |
| 2350 | for (queue = 0; queue < txq_number; queue++) { |
| 2351 | int err = mvneta_txq_init(pp, &pp->txqs[queue]); |
| 2352 | if (err) { |
| 2353 | netdev_err(pp->dev, "%s: can't create txq=%d\n", |
| 2354 | __func__, queue); |
| 2355 | mvneta_cleanup_txqs(pp); |
| 2356 | return err; |
| 2357 | } |
| 2358 | } |
| 2359 | |
| 2360 | return 0; |
| 2361 | } |
| 2362 | |
| 2363 | static void mvneta_start_dev(struct mvneta_port *pp) |
| 2364 | { |
| 2365 | mvneta_max_rx_size_set(pp, pp->pkt_size); |
| 2366 | mvneta_txq_max_tx_size_set(pp, pp->pkt_size); |
| 2367 | |
| 2368 | /* start the Rx/Tx activity */ |
| 2369 | mvneta_port_enable(pp); |
| 2370 | |
| 2371 | /* Enable polling on the port */ |
| 2372 | napi_enable(&pp->napi); |
| 2373 | |
| 2374 | /* Unmask interrupts */ |
| 2375 | mvreg_write(pp, MVNETA_INTR_NEW_MASK, |
willy tarreau | 71f6d1b | 2014-01-16 08:20:11 +0100 | [diff] [blame] | 2376 | MVNETA_RX_INTR_MASK(rxq_number) | MVNETA_TX_INTR_MASK(txq_number)); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2377 | |
| 2378 | phy_start(pp->phy_dev); |
| 2379 | netif_tx_start_all_queues(pp->dev); |
| 2380 | } |
| 2381 | |
| 2382 | static void mvneta_stop_dev(struct mvneta_port *pp) |
| 2383 | { |
| 2384 | phy_stop(pp->phy_dev); |
| 2385 | |
| 2386 | napi_disable(&pp->napi); |
| 2387 | |
| 2388 | netif_carrier_off(pp->dev); |
| 2389 | |
| 2390 | mvneta_port_down(pp); |
| 2391 | netif_tx_stop_all_queues(pp->dev); |
| 2392 | |
| 2393 | /* Stop the port activity */ |
| 2394 | mvneta_port_disable(pp); |
| 2395 | |
| 2396 | /* Clear all ethernet port interrupts */ |
| 2397 | mvreg_write(pp, MVNETA_INTR_MISC_CAUSE, 0); |
| 2398 | mvreg_write(pp, MVNETA_INTR_OLD_CAUSE, 0); |
| 2399 | |
| 2400 | /* Mask all ethernet port interrupts */ |
| 2401 | mvreg_write(pp, MVNETA_INTR_NEW_MASK, 0); |
| 2402 | mvreg_write(pp, MVNETA_INTR_OLD_MASK, 0); |
| 2403 | mvreg_write(pp, MVNETA_INTR_MISC_MASK, 0); |
| 2404 | |
| 2405 | mvneta_tx_reset(pp); |
| 2406 | mvneta_rx_reset(pp); |
| 2407 | } |
| 2408 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2409 | /* Return positive if MTU is valid */ |
| 2410 | static int mvneta_check_mtu_valid(struct net_device *dev, int mtu) |
| 2411 | { |
| 2412 | if (mtu < 68) { |
| 2413 | netdev_err(dev, "cannot change mtu to less than 68\n"); |
| 2414 | return -EINVAL; |
| 2415 | } |
| 2416 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2417 | /* 9676 == 9700 - 20 and rounding to 8 */ |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2418 | if (mtu > 9676) { |
| 2419 | netdev_info(dev, "Illegal MTU value %d, round to 9676\n", mtu); |
| 2420 | mtu = 9676; |
| 2421 | } |
| 2422 | |
| 2423 | if (!IS_ALIGNED(MVNETA_RX_PKT_SIZE(mtu), 8)) { |
| 2424 | netdev_info(dev, "Illegal MTU value %d, rounding to %d\n", |
| 2425 | mtu, ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8)); |
| 2426 | mtu = ALIGN(MVNETA_RX_PKT_SIZE(mtu), 8); |
| 2427 | } |
| 2428 | |
| 2429 | return mtu; |
| 2430 | } |
| 2431 | |
| 2432 | /* Change the device mtu */ |
| 2433 | static int mvneta_change_mtu(struct net_device *dev, int mtu) |
| 2434 | { |
| 2435 | struct mvneta_port *pp = netdev_priv(dev); |
| 2436 | int ret; |
| 2437 | |
| 2438 | mtu = mvneta_check_mtu_valid(dev, mtu); |
| 2439 | if (mtu < 0) |
| 2440 | return -EINVAL; |
| 2441 | |
| 2442 | dev->mtu = mtu; |
| 2443 | |
| 2444 | if (!netif_running(dev)) |
| 2445 | return 0; |
| 2446 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2447 | /* The interface is running, so we have to force a |
Ezequiel Garcia | a92dbd9 | 2014-05-22 20:06:58 -0300 | [diff] [blame] | 2448 | * reallocation of the queues |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2449 | */ |
| 2450 | mvneta_stop_dev(pp); |
| 2451 | |
| 2452 | mvneta_cleanup_txqs(pp); |
| 2453 | mvneta_cleanup_rxqs(pp); |
| 2454 | |
Ezequiel Garcia | a92dbd9 | 2014-05-22 20:06:58 -0300 | [diff] [blame] | 2455 | pp->pkt_size = MVNETA_RX_PKT_SIZE(dev->mtu); |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 2456 | pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) + |
| 2457 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2458 | |
| 2459 | ret = mvneta_setup_rxqs(pp); |
| 2460 | if (ret) { |
Ezequiel Garcia | a92dbd9 | 2014-05-22 20:06:58 -0300 | [diff] [blame] | 2461 | netdev_err(dev, "unable to setup rxqs after MTU change\n"); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2462 | return ret; |
| 2463 | } |
| 2464 | |
Ezequiel Garcia | a92dbd9 | 2014-05-22 20:06:58 -0300 | [diff] [blame] | 2465 | ret = mvneta_setup_txqs(pp); |
| 2466 | if (ret) { |
| 2467 | netdev_err(dev, "unable to setup txqs after MTU change\n"); |
| 2468 | return ret; |
| 2469 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2470 | |
| 2471 | mvneta_start_dev(pp); |
| 2472 | mvneta_port_up(pp); |
| 2473 | |
| 2474 | return 0; |
| 2475 | } |
| 2476 | |
Thomas Petazzoni | 8cc3e43 | 2013-06-04 04:52:23 +0000 | [diff] [blame] | 2477 | /* Get mac address */ |
| 2478 | static void mvneta_get_mac_addr(struct mvneta_port *pp, unsigned char *addr) |
| 2479 | { |
| 2480 | u32 mac_addr_l, mac_addr_h; |
| 2481 | |
| 2482 | mac_addr_l = mvreg_read(pp, MVNETA_MAC_ADDR_LOW); |
| 2483 | mac_addr_h = mvreg_read(pp, MVNETA_MAC_ADDR_HIGH); |
| 2484 | addr[0] = (mac_addr_h >> 24) & 0xFF; |
| 2485 | addr[1] = (mac_addr_h >> 16) & 0xFF; |
| 2486 | addr[2] = (mac_addr_h >> 8) & 0xFF; |
| 2487 | addr[3] = mac_addr_h & 0xFF; |
| 2488 | addr[4] = (mac_addr_l >> 8) & 0xFF; |
| 2489 | addr[5] = mac_addr_l & 0xFF; |
| 2490 | } |
| 2491 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2492 | /* Handle setting mac address */ |
| 2493 | static int mvneta_set_mac_addr(struct net_device *dev, void *addr) |
| 2494 | { |
| 2495 | struct mvneta_port *pp = netdev_priv(dev); |
Ezequiel Garcia | e68de36 | 2014-05-22 20:07:00 -0300 | [diff] [blame] | 2496 | struct sockaddr *sockaddr = addr; |
| 2497 | int ret; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2498 | |
Ezequiel Garcia | e68de36 | 2014-05-22 20:07:00 -0300 | [diff] [blame] | 2499 | ret = eth_prepare_mac_addr_change(dev, addr); |
| 2500 | if (ret < 0) |
| 2501 | return ret; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2502 | /* Remove previous address table entry */ |
| 2503 | mvneta_mac_addr_set(pp, dev->dev_addr, -1); |
| 2504 | |
| 2505 | /* Set new addr in hw */ |
Ezequiel Garcia | e68de36 | 2014-05-22 20:07:00 -0300 | [diff] [blame] | 2506 | mvneta_mac_addr_set(pp, sockaddr->sa_data, rxq_def); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2507 | |
Ezequiel Garcia | e68de36 | 2014-05-22 20:07:00 -0300 | [diff] [blame] | 2508 | eth_commit_mac_addr_change(dev, addr); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2509 | return 0; |
| 2510 | } |
| 2511 | |
| 2512 | static void mvneta_adjust_link(struct net_device *ndev) |
| 2513 | { |
| 2514 | struct mvneta_port *pp = netdev_priv(ndev); |
| 2515 | struct phy_device *phydev = pp->phy_dev; |
| 2516 | int status_change = 0; |
| 2517 | |
| 2518 | if (phydev->link) { |
| 2519 | if ((pp->speed != phydev->speed) || |
| 2520 | (pp->duplex != phydev->duplex)) { |
| 2521 | u32 val; |
| 2522 | |
| 2523 | val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG); |
| 2524 | val &= ~(MVNETA_GMAC_CONFIG_MII_SPEED | |
| 2525 | MVNETA_GMAC_CONFIG_GMII_SPEED | |
Thomas Petazzoni | 7140860 | 2013-09-04 16:21:18 +0200 | [diff] [blame] | 2526 | MVNETA_GMAC_CONFIG_FULL_DUPLEX | |
| 2527 | MVNETA_GMAC_AN_SPEED_EN | |
| 2528 | MVNETA_GMAC_AN_DUPLEX_EN); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2529 | |
| 2530 | if (phydev->duplex) |
| 2531 | val |= MVNETA_GMAC_CONFIG_FULL_DUPLEX; |
| 2532 | |
| 2533 | if (phydev->speed == SPEED_1000) |
| 2534 | val |= MVNETA_GMAC_CONFIG_GMII_SPEED; |
Thomas Petazzoni | 4d12bc6 | 2014-07-08 10:49:43 +0200 | [diff] [blame] | 2535 | else if (phydev->speed == SPEED_100) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2536 | val |= MVNETA_GMAC_CONFIG_MII_SPEED; |
| 2537 | |
| 2538 | mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val); |
| 2539 | |
| 2540 | pp->duplex = phydev->duplex; |
| 2541 | pp->speed = phydev->speed; |
| 2542 | } |
| 2543 | } |
| 2544 | |
| 2545 | if (phydev->link != pp->link) { |
| 2546 | if (!phydev->link) { |
| 2547 | pp->duplex = -1; |
| 2548 | pp->speed = 0; |
| 2549 | } |
| 2550 | |
| 2551 | pp->link = phydev->link; |
| 2552 | status_change = 1; |
| 2553 | } |
| 2554 | |
| 2555 | if (status_change) { |
| 2556 | if (phydev->link) { |
| 2557 | u32 val = mvreg_read(pp, MVNETA_GMAC_AUTONEG_CONFIG); |
| 2558 | val |= (MVNETA_GMAC_FORCE_LINK_PASS | |
| 2559 | MVNETA_GMAC_FORCE_LINK_DOWN); |
| 2560 | mvreg_write(pp, MVNETA_GMAC_AUTONEG_CONFIG, val); |
| 2561 | mvneta_port_up(pp); |
| 2562 | netdev_info(pp->dev, "link up\n"); |
| 2563 | } else { |
| 2564 | mvneta_port_down(pp); |
| 2565 | netdev_info(pp->dev, "link down\n"); |
| 2566 | } |
| 2567 | } |
| 2568 | } |
| 2569 | |
| 2570 | static int mvneta_mdio_probe(struct mvneta_port *pp) |
| 2571 | { |
| 2572 | struct phy_device *phy_dev; |
| 2573 | |
| 2574 | phy_dev = of_phy_connect(pp->dev, pp->phy_node, mvneta_adjust_link, 0, |
| 2575 | pp->phy_interface); |
| 2576 | if (!phy_dev) { |
| 2577 | netdev_err(pp->dev, "could not find the PHY\n"); |
| 2578 | return -ENODEV; |
| 2579 | } |
| 2580 | |
| 2581 | phy_dev->supported &= PHY_GBIT_FEATURES; |
| 2582 | phy_dev->advertising = phy_dev->supported; |
| 2583 | |
| 2584 | pp->phy_dev = phy_dev; |
| 2585 | pp->link = 0; |
| 2586 | pp->duplex = 0; |
| 2587 | pp->speed = 0; |
| 2588 | |
| 2589 | return 0; |
| 2590 | } |
| 2591 | |
| 2592 | static void mvneta_mdio_remove(struct mvneta_port *pp) |
| 2593 | { |
| 2594 | phy_disconnect(pp->phy_dev); |
| 2595 | pp->phy_dev = NULL; |
| 2596 | } |
| 2597 | |
| 2598 | static int mvneta_open(struct net_device *dev) |
| 2599 | { |
| 2600 | struct mvneta_port *pp = netdev_priv(dev); |
| 2601 | int ret; |
| 2602 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2603 | pp->pkt_size = MVNETA_RX_PKT_SIZE(pp->dev->mtu); |
willy tarreau | 8ec2cd4 | 2014-01-16 08:20:16 +0100 | [diff] [blame] | 2604 | pp->frag_size = SKB_DATA_ALIGN(MVNETA_RX_BUF_SIZE(pp->pkt_size)) + |
| 2605 | SKB_DATA_ALIGN(sizeof(struct skb_shared_info)); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2606 | |
| 2607 | ret = mvneta_setup_rxqs(pp); |
| 2608 | if (ret) |
| 2609 | return ret; |
| 2610 | |
| 2611 | ret = mvneta_setup_txqs(pp); |
| 2612 | if (ret) |
| 2613 | goto err_cleanup_rxqs; |
| 2614 | |
| 2615 | /* Connect to port interrupt line */ |
| 2616 | ret = request_irq(pp->dev->irq, mvneta_isr, 0, |
| 2617 | MVNETA_DRIVER_NAME, pp); |
| 2618 | if (ret) { |
| 2619 | netdev_err(pp->dev, "cannot request irq %d\n", pp->dev->irq); |
| 2620 | goto err_cleanup_txqs; |
| 2621 | } |
| 2622 | |
| 2623 | /* In default link is down */ |
| 2624 | netif_carrier_off(pp->dev); |
| 2625 | |
| 2626 | ret = mvneta_mdio_probe(pp); |
| 2627 | if (ret < 0) { |
| 2628 | netdev_err(dev, "cannot probe MDIO bus\n"); |
| 2629 | goto err_free_irq; |
| 2630 | } |
| 2631 | |
| 2632 | mvneta_start_dev(pp); |
| 2633 | |
| 2634 | return 0; |
| 2635 | |
| 2636 | err_free_irq: |
| 2637 | free_irq(pp->dev->irq, pp); |
| 2638 | err_cleanup_txqs: |
| 2639 | mvneta_cleanup_txqs(pp); |
| 2640 | err_cleanup_rxqs: |
| 2641 | mvneta_cleanup_rxqs(pp); |
| 2642 | return ret; |
| 2643 | } |
| 2644 | |
| 2645 | /* Stop the port, free port interrupt line */ |
| 2646 | static int mvneta_stop(struct net_device *dev) |
| 2647 | { |
| 2648 | struct mvneta_port *pp = netdev_priv(dev); |
| 2649 | |
| 2650 | mvneta_stop_dev(pp); |
| 2651 | mvneta_mdio_remove(pp); |
| 2652 | free_irq(dev->irq, pp); |
| 2653 | mvneta_cleanup_rxqs(pp); |
| 2654 | mvneta_cleanup_txqs(pp); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2655 | |
| 2656 | return 0; |
| 2657 | } |
| 2658 | |
Thomas Petazzoni | 15f5945 | 2013-09-04 16:26:52 +0200 | [diff] [blame] | 2659 | static int mvneta_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd) |
| 2660 | { |
| 2661 | struct mvneta_port *pp = netdev_priv(dev); |
| 2662 | int ret; |
| 2663 | |
| 2664 | if (!pp->phy_dev) |
| 2665 | return -ENOTSUPP; |
| 2666 | |
| 2667 | ret = phy_mii_ioctl(pp->phy_dev, ifr, cmd); |
| 2668 | if (!ret) |
| 2669 | mvneta_adjust_link(dev); |
| 2670 | |
| 2671 | return ret; |
| 2672 | } |
| 2673 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2674 | /* Ethtool methods */ |
| 2675 | |
| 2676 | /* Get settings (phy address, speed) for ethtools */ |
| 2677 | int mvneta_ethtool_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 2678 | { |
| 2679 | struct mvneta_port *pp = netdev_priv(dev); |
| 2680 | |
| 2681 | if (!pp->phy_dev) |
| 2682 | return -ENODEV; |
| 2683 | |
| 2684 | return phy_ethtool_gset(pp->phy_dev, cmd); |
| 2685 | } |
| 2686 | |
| 2687 | /* Set settings (phy address, speed) for ethtools */ |
| 2688 | int mvneta_ethtool_set_settings(struct net_device *dev, struct ethtool_cmd *cmd) |
| 2689 | { |
| 2690 | struct mvneta_port *pp = netdev_priv(dev); |
| 2691 | |
| 2692 | if (!pp->phy_dev) |
| 2693 | return -ENODEV; |
| 2694 | |
| 2695 | return phy_ethtool_sset(pp->phy_dev, cmd); |
| 2696 | } |
| 2697 | |
| 2698 | /* Set interrupt coalescing for ethtools */ |
| 2699 | static int mvneta_ethtool_set_coalesce(struct net_device *dev, |
| 2700 | struct ethtool_coalesce *c) |
| 2701 | { |
| 2702 | struct mvneta_port *pp = netdev_priv(dev); |
| 2703 | int queue; |
| 2704 | |
| 2705 | for (queue = 0; queue < rxq_number; queue++) { |
| 2706 | struct mvneta_rx_queue *rxq = &pp->rxqs[queue]; |
| 2707 | rxq->time_coal = c->rx_coalesce_usecs; |
| 2708 | rxq->pkts_coal = c->rx_max_coalesced_frames; |
| 2709 | mvneta_rx_pkts_coal_set(pp, rxq, rxq->pkts_coal); |
| 2710 | mvneta_rx_time_coal_set(pp, rxq, rxq->time_coal); |
| 2711 | } |
| 2712 | |
| 2713 | for (queue = 0; queue < txq_number; queue++) { |
| 2714 | struct mvneta_tx_queue *txq = &pp->txqs[queue]; |
| 2715 | txq->done_pkts_coal = c->tx_max_coalesced_frames; |
| 2716 | mvneta_tx_done_pkts_coal_set(pp, txq, txq->done_pkts_coal); |
| 2717 | } |
| 2718 | |
| 2719 | return 0; |
| 2720 | } |
| 2721 | |
| 2722 | /* get coalescing for ethtools */ |
| 2723 | static int mvneta_ethtool_get_coalesce(struct net_device *dev, |
| 2724 | struct ethtool_coalesce *c) |
| 2725 | { |
| 2726 | struct mvneta_port *pp = netdev_priv(dev); |
| 2727 | |
| 2728 | c->rx_coalesce_usecs = pp->rxqs[0].time_coal; |
| 2729 | c->rx_max_coalesced_frames = pp->rxqs[0].pkts_coal; |
| 2730 | |
| 2731 | c->tx_max_coalesced_frames = pp->txqs[0].done_pkts_coal; |
| 2732 | return 0; |
| 2733 | } |
| 2734 | |
| 2735 | |
| 2736 | static void mvneta_ethtool_get_drvinfo(struct net_device *dev, |
| 2737 | struct ethtool_drvinfo *drvinfo) |
| 2738 | { |
| 2739 | strlcpy(drvinfo->driver, MVNETA_DRIVER_NAME, |
| 2740 | sizeof(drvinfo->driver)); |
| 2741 | strlcpy(drvinfo->version, MVNETA_DRIVER_VERSION, |
| 2742 | sizeof(drvinfo->version)); |
| 2743 | strlcpy(drvinfo->bus_info, dev_name(&dev->dev), |
| 2744 | sizeof(drvinfo->bus_info)); |
| 2745 | } |
| 2746 | |
| 2747 | |
| 2748 | static void mvneta_ethtool_get_ringparam(struct net_device *netdev, |
| 2749 | struct ethtool_ringparam *ring) |
| 2750 | { |
| 2751 | struct mvneta_port *pp = netdev_priv(netdev); |
| 2752 | |
| 2753 | ring->rx_max_pending = MVNETA_MAX_RXD; |
| 2754 | ring->tx_max_pending = MVNETA_MAX_TXD; |
| 2755 | ring->rx_pending = pp->rx_ring_size; |
| 2756 | ring->tx_pending = pp->tx_ring_size; |
| 2757 | } |
| 2758 | |
| 2759 | static int mvneta_ethtool_set_ringparam(struct net_device *dev, |
| 2760 | struct ethtool_ringparam *ring) |
| 2761 | { |
| 2762 | struct mvneta_port *pp = netdev_priv(dev); |
| 2763 | |
| 2764 | if ((ring->rx_pending == 0) || (ring->tx_pending == 0)) |
| 2765 | return -EINVAL; |
| 2766 | pp->rx_ring_size = ring->rx_pending < MVNETA_MAX_RXD ? |
| 2767 | ring->rx_pending : MVNETA_MAX_RXD; |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 2768 | |
| 2769 | pp->tx_ring_size = clamp_t(u16, ring->tx_pending, |
| 2770 | MVNETA_MAX_SKB_DESCS * 2, MVNETA_MAX_TXD); |
| 2771 | if (pp->tx_ring_size != ring->tx_pending) |
| 2772 | netdev_warn(dev, "TX queue size set to %u (requested %u)\n", |
| 2773 | pp->tx_ring_size, ring->tx_pending); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2774 | |
| 2775 | if (netif_running(dev)) { |
| 2776 | mvneta_stop(dev); |
| 2777 | if (mvneta_open(dev)) { |
| 2778 | netdev_err(dev, |
| 2779 | "error on opening device after ring param change\n"); |
| 2780 | return -ENOMEM; |
| 2781 | } |
| 2782 | } |
| 2783 | |
| 2784 | return 0; |
| 2785 | } |
| 2786 | |
| 2787 | static const struct net_device_ops mvneta_netdev_ops = { |
| 2788 | .ndo_open = mvneta_open, |
| 2789 | .ndo_stop = mvneta_stop, |
| 2790 | .ndo_start_xmit = mvneta_tx, |
| 2791 | .ndo_set_rx_mode = mvneta_set_rx_mode, |
| 2792 | .ndo_set_mac_address = mvneta_set_mac_addr, |
| 2793 | .ndo_change_mtu = mvneta_change_mtu, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2794 | .ndo_get_stats64 = mvneta_get_stats64, |
Thomas Petazzoni | 15f5945 | 2013-09-04 16:26:52 +0200 | [diff] [blame] | 2795 | .ndo_do_ioctl = mvneta_ioctl, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2796 | }; |
| 2797 | |
| 2798 | const struct ethtool_ops mvneta_eth_tool_ops = { |
| 2799 | .get_link = ethtool_op_get_link, |
| 2800 | .get_settings = mvneta_ethtool_get_settings, |
| 2801 | .set_settings = mvneta_ethtool_set_settings, |
| 2802 | .set_coalesce = mvneta_ethtool_set_coalesce, |
| 2803 | .get_coalesce = mvneta_ethtool_get_coalesce, |
| 2804 | .get_drvinfo = mvneta_ethtool_get_drvinfo, |
| 2805 | .get_ringparam = mvneta_ethtool_get_ringparam, |
| 2806 | .set_ringparam = mvneta_ethtool_set_ringparam, |
| 2807 | }; |
| 2808 | |
| 2809 | /* Initialize hw */ |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 2810 | static int mvneta_init(struct device *dev, struct mvneta_port *pp) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2811 | { |
| 2812 | int queue; |
| 2813 | |
| 2814 | /* Disable port */ |
| 2815 | mvneta_port_disable(pp); |
| 2816 | |
| 2817 | /* Set port default values */ |
| 2818 | mvneta_defaults_set(pp); |
| 2819 | |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 2820 | pp->txqs = devm_kcalloc(dev, txq_number, sizeof(struct mvneta_tx_queue), |
| 2821 | GFP_KERNEL); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2822 | if (!pp->txqs) |
| 2823 | return -ENOMEM; |
| 2824 | |
| 2825 | /* Initialize TX descriptor rings */ |
| 2826 | for (queue = 0; queue < txq_number; queue++) { |
| 2827 | struct mvneta_tx_queue *txq = &pp->txqs[queue]; |
| 2828 | txq->id = queue; |
| 2829 | txq->size = pp->tx_ring_size; |
| 2830 | txq->done_pkts_coal = MVNETA_TXDONE_COAL_PKTS; |
| 2831 | } |
| 2832 | |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 2833 | pp->rxqs = devm_kcalloc(dev, rxq_number, sizeof(struct mvneta_rx_queue), |
| 2834 | GFP_KERNEL); |
| 2835 | if (!pp->rxqs) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2836 | return -ENOMEM; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2837 | |
| 2838 | /* Create Rx descriptor rings */ |
| 2839 | for (queue = 0; queue < rxq_number; queue++) { |
| 2840 | struct mvneta_rx_queue *rxq = &pp->rxqs[queue]; |
| 2841 | rxq->id = queue; |
| 2842 | rxq->size = pp->rx_ring_size; |
| 2843 | rxq->pkts_coal = MVNETA_RX_COAL_PKTS; |
| 2844 | rxq->time_coal = MVNETA_RX_COAL_USEC; |
| 2845 | } |
| 2846 | |
| 2847 | return 0; |
| 2848 | } |
| 2849 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2850 | /* platform glue : initialize decoding windows */ |
Greg KH | 03ce758 | 2012-12-21 13:42:15 +0000 | [diff] [blame] | 2851 | static void mvneta_conf_mbus_windows(struct mvneta_port *pp, |
| 2852 | const struct mbus_dram_target_info *dram) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2853 | { |
| 2854 | u32 win_enable; |
| 2855 | u32 win_protect; |
| 2856 | int i; |
| 2857 | |
| 2858 | for (i = 0; i < 6; i++) { |
| 2859 | mvreg_write(pp, MVNETA_WIN_BASE(i), 0); |
| 2860 | mvreg_write(pp, MVNETA_WIN_SIZE(i), 0); |
| 2861 | |
| 2862 | if (i < 4) |
| 2863 | mvreg_write(pp, MVNETA_WIN_REMAP(i), 0); |
| 2864 | } |
| 2865 | |
| 2866 | win_enable = 0x3f; |
| 2867 | win_protect = 0; |
| 2868 | |
| 2869 | for (i = 0; i < dram->num_cs; i++) { |
| 2870 | const struct mbus_dram_window *cs = dram->cs + i; |
| 2871 | mvreg_write(pp, MVNETA_WIN_BASE(i), (cs->base & 0xffff0000) | |
| 2872 | (cs->mbus_attr << 8) | dram->mbus_dram_target_id); |
| 2873 | |
| 2874 | mvreg_write(pp, MVNETA_WIN_SIZE(i), |
| 2875 | (cs->size - 1) & 0xffff0000); |
| 2876 | |
| 2877 | win_enable &= ~(1 << i); |
| 2878 | win_protect |= 3 << (2 * i); |
| 2879 | } |
| 2880 | |
| 2881 | mvreg_write(pp, MVNETA_BASE_ADDR_ENABLE, win_enable); |
| 2882 | } |
| 2883 | |
| 2884 | /* Power up the port */ |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2885 | static int mvneta_port_power_up(struct mvneta_port *pp, int phy_mode) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2886 | { |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2887 | u32 ctrl; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2888 | |
| 2889 | /* MAC Cause register should be cleared */ |
| 2890 | mvreg_write(pp, MVNETA_UNIT_INTR_CAUSE, 0); |
| 2891 | |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2892 | ctrl = mvreg_read(pp, MVNETA_GMAC_CTRL_2); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2893 | |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2894 | /* Even though it might look weird, when we're configured in |
| 2895 | * SGMII or QSGMII mode, the RGMII bit needs to be set. |
| 2896 | */ |
| 2897 | switch(phy_mode) { |
| 2898 | case PHY_INTERFACE_MODE_QSGMII: |
| 2899 | mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_QSGMII_SERDES_PROTO); |
| 2900 | ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII; |
| 2901 | break; |
| 2902 | case PHY_INTERFACE_MODE_SGMII: |
| 2903 | mvreg_write(pp, MVNETA_SERDES_CFG, MVNETA_SGMII_SERDES_PROTO); |
| 2904 | ctrl |= MVNETA_GMAC2_PCS_ENABLE | MVNETA_GMAC2_PORT_RGMII; |
| 2905 | break; |
| 2906 | case PHY_INTERFACE_MODE_RGMII: |
| 2907 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 2908 | ctrl |= MVNETA_GMAC2_PORT_RGMII; |
| 2909 | break; |
| 2910 | default: |
| 2911 | return -EINVAL; |
| 2912 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2913 | |
| 2914 | /* Cancel Port Reset */ |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2915 | ctrl &= ~MVNETA_GMAC2_PORT_RESET; |
| 2916 | mvreg_write(pp, MVNETA_GMAC_CTRL_2, ctrl); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2917 | |
| 2918 | while ((mvreg_read(pp, MVNETA_GMAC_CTRL_2) & |
| 2919 | MVNETA_GMAC2_PORT_RESET) != 0) |
| 2920 | continue; |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 2921 | |
| 2922 | return 0; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2923 | } |
| 2924 | |
| 2925 | /* Device initialization routine */ |
Greg KH | 03ce758 | 2012-12-21 13:42:15 +0000 | [diff] [blame] | 2926 | static int mvneta_probe(struct platform_device *pdev) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2927 | { |
| 2928 | const struct mbus_dram_target_info *dram_target_info; |
Thomas Petazzoni | c3f0dd3 | 2014-03-27 11:39:29 +0100 | [diff] [blame] | 2929 | struct resource *res; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2930 | struct device_node *dn = pdev->dev.of_node; |
| 2931 | struct device_node *phy_node; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2932 | struct mvneta_port *pp; |
| 2933 | struct net_device *dev; |
Thomas Petazzoni | 8cc3e43 | 2013-06-04 04:52:23 +0000 | [diff] [blame] | 2934 | const char *dt_mac_addr; |
| 2935 | char hw_mac_addr[ETH_ALEN]; |
| 2936 | const char *mac_from; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2937 | int phy_mode; |
| 2938 | int err; |
| 2939 | |
Thomas Petazzoni | 6a20c17 | 2012-11-19 11:41:25 +0100 | [diff] [blame] | 2940 | /* Our multiqueue support is not complete, so for now, only |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2941 | * allow the usage of the first RX queue |
| 2942 | */ |
| 2943 | if (rxq_def != 0) { |
| 2944 | dev_err(&pdev->dev, "Invalid rxq_def argument: %d\n", rxq_def); |
| 2945 | return -EINVAL; |
| 2946 | } |
| 2947 | |
Willy Tarreau | ee40a11 | 2013-04-11 23:00:37 +0200 | [diff] [blame] | 2948 | dev = alloc_etherdev_mqs(sizeof(struct mvneta_port), txq_number, rxq_number); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2949 | if (!dev) |
| 2950 | return -ENOMEM; |
| 2951 | |
| 2952 | dev->irq = irq_of_parse_and_map(dn, 0); |
| 2953 | if (dev->irq == 0) { |
| 2954 | err = -EINVAL; |
| 2955 | goto err_free_netdev; |
| 2956 | } |
| 2957 | |
| 2958 | phy_node = of_parse_phandle(dn, "phy", 0); |
| 2959 | if (!phy_node) { |
Thomas Petazzoni | 83895be | 2014-05-16 16:14:06 +0200 | [diff] [blame] | 2960 | if (!of_phy_is_fixed_link(dn)) { |
| 2961 | dev_err(&pdev->dev, "no PHY specified\n"); |
| 2962 | err = -ENODEV; |
| 2963 | goto err_free_irq; |
| 2964 | } |
| 2965 | |
| 2966 | err = of_phy_register_fixed_link(dn); |
| 2967 | if (err < 0) { |
| 2968 | dev_err(&pdev->dev, "cannot register fixed PHY\n"); |
| 2969 | goto err_free_irq; |
| 2970 | } |
| 2971 | |
| 2972 | /* In the case of a fixed PHY, the DT node associated |
| 2973 | * to the PHY is the Ethernet MAC DT node. |
| 2974 | */ |
Uwe Kleine-König | c891c24 | 2014-08-07 21:58:46 +0200 | [diff] [blame] | 2975 | phy_node = of_node_get(dn); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2976 | } |
| 2977 | |
| 2978 | phy_mode = of_get_phy_mode(dn); |
| 2979 | if (phy_mode < 0) { |
| 2980 | dev_err(&pdev->dev, "incorrect phy-mode\n"); |
| 2981 | err = -EINVAL; |
Uwe Kleine-König | c891c24 | 2014-08-07 21:58:46 +0200 | [diff] [blame] | 2982 | goto err_put_phy_node; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2983 | } |
| 2984 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2985 | dev->tx_queue_len = MVNETA_MAX_TXD; |
| 2986 | dev->watchdog_timeo = 5 * HZ; |
| 2987 | dev->netdev_ops = &mvneta_netdev_ops; |
| 2988 | |
Wilfried Klaebe | 7ad24ea | 2014-05-11 00:12:32 +0000 | [diff] [blame] | 2989 | dev->ethtool_ops = &mvneta_eth_tool_ops; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2990 | |
| 2991 | pp = netdev_priv(dev); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 2992 | pp->phy_node = phy_node; |
| 2993 | pp->phy_interface = phy_mode; |
| 2994 | |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 2995 | pp->clk = devm_clk_get(&pdev->dev, NULL); |
| 2996 | if (IS_ERR(pp->clk)) { |
| 2997 | err = PTR_ERR(pp->clk); |
Uwe Kleine-König | c891c24 | 2014-08-07 21:58:46 +0200 | [diff] [blame] | 2998 | goto err_put_phy_node; |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 2999 | } |
| 3000 | |
| 3001 | clk_prepare_enable(pp->clk); |
| 3002 | |
Thomas Petazzoni | c3f0dd3 | 2014-03-27 11:39:29 +0100 | [diff] [blame] | 3003 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 3004 | pp->base = devm_ioremap_resource(&pdev->dev, res); |
| 3005 | if (IS_ERR(pp->base)) { |
| 3006 | err = PTR_ERR(pp->base); |
Arnaud Patard \(Rtp\) | 5445eaf | 2013-07-29 21:56:48 +0200 | [diff] [blame] | 3007 | goto err_clk; |
| 3008 | } |
| 3009 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3010 | /* Alloc per-cpu stats */ |
WANG Cong | 1c213bd | 2014-02-13 11:46:28 -0800 | [diff] [blame] | 3011 | pp->stats = netdev_alloc_pcpu_stats(struct mvneta_pcpu_stats); |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3012 | if (!pp->stats) { |
| 3013 | err = -ENOMEM; |
Thomas Petazzoni | c3f0dd3 | 2014-03-27 11:39:29 +0100 | [diff] [blame] | 3014 | goto err_clk; |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3015 | } |
| 3016 | |
Thomas Petazzoni | 8cc3e43 | 2013-06-04 04:52:23 +0000 | [diff] [blame] | 3017 | dt_mac_addr = of_get_mac_address(dn); |
Luka Perkov | 6c7a9a3 | 2013-10-30 00:10:01 +0100 | [diff] [blame] | 3018 | if (dt_mac_addr) { |
Thomas Petazzoni | 8cc3e43 | 2013-06-04 04:52:23 +0000 | [diff] [blame] | 3019 | mac_from = "device tree"; |
| 3020 | memcpy(dev->dev_addr, dt_mac_addr, ETH_ALEN); |
| 3021 | } else { |
| 3022 | mvneta_get_mac_addr(pp, hw_mac_addr); |
| 3023 | if (is_valid_ether_addr(hw_mac_addr)) { |
| 3024 | mac_from = "hardware"; |
| 3025 | memcpy(dev->dev_addr, hw_mac_addr, ETH_ALEN); |
| 3026 | } else { |
| 3027 | mac_from = "random"; |
| 3028 | eth_hw_addr_random(dev); |
| 3029 | } |
| 3030 | } |
| 3031 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3032 | pp->tx_ring_size = MVNETA_MAX_TXD; |
| 3033 | pp->rx_ring_size = MVNETA_MAX_RXD; |
| 3034 | |
| 3035 | pp->dev = dev; |
| 3036 | SET_NETDEV_DEV(dev, &pdev->dev); |
| 3037 | |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 3038 | err = mvneta_init(&pdev->dev, pp); |
| 3039 | if (err < 0) |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3040 | goto err_free_stats; |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 3041 | |
| 3042 | err = mvneta_port_power_up(pp, phy_mode); |
| 3043 | if (err < 0) { |
| 3044 | dev_err(&pdev->dev, "can't power up port\n"); |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 3045 | goto err_free_stats; |
Thomas Petazzoni | 3f1dd4b | 2014-04-15 15:50:20 +0200 | [diff] [blame] | 3046 | } |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3047 | |
| 3048 | dram_target_info = mv_mbus_dram_info(); |
| 3049 | if (dram_target_info) |
| 3050 | mvneta_conf_mbus_windows(pp, dram_target_info); |
| 3051 | |
Ezequiel Garcia | 9fa9379 | 2014-05-30 13:40:04 -0300 | [diff] [blame] | 3052 | netif_napi_add(dev, &pp->napi, mvneta_poll, NAPI_POLL_WEIGHT); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3053 | |
Ezequiel Garcia | 2adb719d | 2014-05-19 13:59:55 -0300 | [diff] [blame] | 3054 | dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO; |
Ezequiel Garcia | 01ef26c | 2014-05-19 13:59:53 -0300 | [diff] [blame] | 3055 | dev->hw_features |= dev->features; |
| 3056 | dev->vlan_features |= dev->features; |
willy tarreau | b50b72d | 2013-04-06 08:47:01 +0000 | [diff] [blame] | 3057 | dev->priv_flags |= IFF_UNICAST_FLT; |
Ezequiel Garcia | 8eef5f9 | 2014-05-30 13:40:05 -0300 | [diff] [blame] | 3058 | dev->gso_max_segs = MVNETA_MAX_TSO_SEGS; |
willy tarreau | b50b72d | 2013-04-06 08:47:01 +0000 | [diff] [blame] | 3059 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3060 | err = register_netdev(dev); |
| 3061 | if (err < 0) { |
| 3062 | dev_err(&pdev->dev, "failed to register\n"); |
Ezequiel Garcia | 9672850 | 2014-05-22 20:06:59 -0300 | [diff] [blame] | 3063 | goto err_free_stats; |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3064 | } |
| 3065 | |
Thomas Petazzoni | 8cc3e43 | 2013-06-04 04:52:23 +0000 | [diff] [blame] | 3066 | netdev_info(dev, "Using %s mac address %pM\n", mac_from, |
| 3067 | dev->dev_addr); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3068 | |
| 3069 | platform_set_drvdata(pdev, pp->dev); |
| 3070 | |
| 3071 | return 0; |
| 3072 | |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3073 | err_free_stats: |
| 3074 | free_percpu(pp->stats); |
Arnaud Patard \(Rtp\) | 5445eaf | 2013-07-29 21:56:48 +0200 | [diff] [blame] | 3075 | err_clk: |
| 3076 | clk_disable_unprepare(pp->clk); |
Uwe Kleine-König | c891c24 | 2014-08-07 21:58:46 +0200 | [diff] [blame] | 3077 | err_put_phy_node: |
| 3078 | of_node_put(phy_node); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3079 | err_free_irq: |
| 3080 | irq_dispose_mapping(dev->irq); |
| 3081 | err_free_netdev: |
| 3082 | free_netdev(dev); |
| 3083 | return err; |
| 3084 | } |
| 3085 | |
| 3086 | /* Device removal routine */ |
Greg KH | 03ce758 | 2012-12-21 13:42:15 +0000 | [diff] [blame] | 3087 | static int mvneta_remove(struct platform_device *pdev) |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3088 | { |
| 3089 | struct net_device *dev = platform_get_drvdata(pdev); |
| 3090 | struct mvneta_port *pp = netdev_priv(dev); |
| 3091 | |
| 3092 | unregister_netdev(dev); |
Thomas Petazzoni | 189dd62 | 2012-11-19 14:15:25 +0100 | [diff] [blame] | 3093 | clk_disable_unprepare(pp->clk); |
willy tarreau | 74c41b0 | 2014-01-16 08:20:08 +0100 | [diff] [blame] | 3094 | free_percpu(pp->stats); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3095 | irq_dispose_mapping(dev->irq); |
Uwe Kleine-König | c891c24 | 2014-08-07 21:58:46 +0200 | [diff] [blame] | 3096 | of_node_put(pp->phy_node); |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3097 | free_netdev(dev); |
| 3098 | |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3099 | return 0; |
| 3100 | } |
| 3101 | |
| 3102 | static const struct of_device_id mvneta_match[] = { |
| 3103 | { .compatible = "marvell,armada-370-neta" }, |
| 3104 | { } |
| 3105 | }; |
| 3106 | MODULE_DEVICE_TABLE(of, mvneta_match); |
| 3107 | |
| 3108 | static struct platform_driver mvneta_driver = { |
| 3109 | .probe = mvneta_probe, |
Greg KH | 03ce758 | 2012-12-21 13:42:15 +0000 | [diff] [blame] | 3110 | .remove = mvneta_remove, |
Thomas Petazzoni | c5aff18 | 2012-08-17 14:04:28 +0300 | [diff] [blame] | 3111 | .driver = { |
| 3112 | .name = MVNETA_DRIVER_NAME, |
| 3113 | .of_match_table = mvneta_match, |
| 3114 | }, |
| 3115 | }; |
| 3116 | |
| 3117 | module_platform_driver(mvneta_driver); |
| 3118 | |
| 3119 | MODULE_DESCRIPTION("Marvell NETA Ethernet Driver - www.marvell.com"); |
| 3120 | MODULE_AUTHOR("Rami Rosen <rosenr@marvell.com>, Thomas Petazzoni <thomas.petazzoni@free-electrons.com>"); |
| 3121 | MODULE_LICENSE("GPL"); |
| 3122 | |
| 3123 | module_param(rxq_number, int, S_IRUGO); |
| 3124 | module_param(txq_number, int, S_IRUGO); |
| 3125 | |
| 3126 | module_param(rxq_def, int, S_IRUGO); |
willy tarreau | f19fadf | 2014-01-16 08:20:17 +0100 | [diff] [blame] | 3127 | module_param(rx_copybreak, int, S_IRUGO | S_IWUSR); |