blob: 76f392954733631c7b660cc806d87736fb2d8d15 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040025#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030026#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Lu Baolufa895372016-01-26 17:50:05 +020031#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030034#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070037/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020040#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070041#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070042
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020043#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020044#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020045
Takashi Iwai638298d2013-09-12 08:11:06 +020046#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
47#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030048#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020049#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
50#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
51#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020052#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030053#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030054#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nymana0c16632017-05-17 18:32:00 +030055#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Takashi Iwai638298d2013-09-12 08:11:06 +020056
Jiahau Chang9da5a102017-07-20 14:48:27 +030057#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
58
Sarah Sharp66d4ead2009-04-27 19:52:28 -070059static const char hcd_name[] = "xhci_hcd";
60
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030061static struct hc_driver __read_mostly xhci_pci_hc_driver;
62
Roger Quadroscd33a322015-05-29 17:01:46 +030063static int xhci_pci_setup(struct usb_hcd *hcd);
64
65static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030066 .reset = xhci_pci_setup,
67};
68
Sarah Sharp66d4ead2009-04-27 19:52:28 -070069/* called after powerup, by probe or system-pm "wakeup" */
70static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
71{
72 /*
73 * TODO: Implement finding debug ports later.
74 * TODO: see if there are any quirks that need to be added to handle
75 * new extended capabilities.
76 */
77
78 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
79 if (!pci_set_mwi(pdev))
80 xhci_dbg(xhci, "MWI active\n");
81
82 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
83 return 0;
84}
85
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070086static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
87{
88 struct pci_dev *pdev = to_pci_dev(dev);
89
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070090 /* Look for vendor-specific quirks */
91 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070092 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
93 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
94 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
95 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070096 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030097 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
98 "QUIRK: Fresco Logic xHC needs configure"
99 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -0700100 }
Oliver Neukum455f5892013-09-30 15:50:54 +0200101 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
102 pdev->revision == 0x4) {
103 xhci->quirks |= XHCI_SLOW_SUSPEND;
104 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
105 "QUIRK: Fresco Logic xHC revision %u"
106 "must be suspended extra slowly",
107 pdev->revision);
108 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100109 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
110 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700111 /* Fresco Logic confirms: all revisions of this chip do not
112 * support MSI, even though some of them claim to in their PCI
113 * capabilities.
114 */
115 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300116 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
117 "QUIRK: Fresco Logic revision %u "
118 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700119 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700120 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700121 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700122
Hans de Goeded95815b2016-06-01 21:01:29 +0200123 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
124 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
125 xhci->quirks |= XHCI_BROKEN_STREAMS;
126
Sarah Sharp02386342010-05-24 13:25:28 -0700127 if (pdev->vendor == PCI_VENDOR_ID_NEC)
128 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700129
Andiry Xu7e393a82011-09-23 14:19:54 -0700130 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
131 xhci->quirks |= XHCI_AMD_0x96_HOST;
132
Andiry Xuc41136b2011-03-22 17:08:14 +0800133 /* AMD PLL quirk */
134 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
135 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300136
137 if (pdev->vendor == PCI_VENDOR_ID_AMD)
138 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
139
Sarah Sharpe3567d22012-05-16 13:36:24 -0700140 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
141 xhci->quirks |= XHCI_LPM_SUPPORT;
142 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200143 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700144 }
Sarah Sharpad808332011-05-25 10:43:56 -0700145 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
146 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700147 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
148 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700149 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300150 /*
151 * PPT desktop boards DH77EB and DH77DF will power back on after
152 * a few seconds of being shutdown. The fix for this is to
153 * switch the ports from xHCI to EHCI on shutdown. We can't use
154 * DMI information to find those particular boards (since each
155 * vendor will change the board name), so we have to key off all
156 * PPT chipsets.
157 */
158 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700159 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200160 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300161 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
162 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300163 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300164 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200165 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200166 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
167 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
168 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200169 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300170 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie6c97cfc2017-01-03 18:28:52 +0200171 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300172 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
173 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200174 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
175 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200176 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
177 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
178 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
179 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300180 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
181 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nymana0c16632017-05-17 18:32:00 +0300182 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
183 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300184 xhci->quirks |= XHCI_MISSING_CAS;
185
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200186 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200187 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200188 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700189 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200190 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200191 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800192 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300193 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800194 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800195 if (pdev->vendor == PCI_VENDOR_ID_VIA)
196 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200197
Hans de Goedee21eba02014-08-25 12:21:56 +0200198 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
199 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
200 pdev->device == 0x3432)
201 xhci->quirks |= XHCI_BROKEN_STREAMS;
202
Hans de Goede2391eac2014-10-28 11:05:29 +0100203 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
204 pdev->device == 0x1042)
205 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbed2f48f02017-06-09 14:48:41 +0300206 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
207 pdev->device == 0x1142)
208 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100209
Jiahau Chang9da5a102017-07-20 14:48:27 +0300210 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
211 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
212 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
213
Roger Quadros69307cc2017-04-07 17:57:12 +0300214 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
215 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
216
Oliver Neukum85f4e45b2014-05-14 14:00:23 +0200217 if (xhci->quirks & XHCI_RESET_ON_RESUME)
218 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
219 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700220}
Andiry Xuc41136b2011-03-22 17:08:14 +0800221
Mathias Nymanc3c58192015-07-21 17:20:25 +0300222#ifdef CONFIG_ACPI
223static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
224{
Andy Shevchenko94116f82017-06-05 19:40:46 +0300225 static const guid_t intel_dsm_guid =
226 GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
227 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
Mika Westerberg84ed9152015-12-04 15:53:42 +0200228 union acpi_object *obj;
229
Andy Shevchenko94116f82017-06-05 19:40:46 +0300230 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
Mika Westerberg84ed9152015-12-04 15:53:42 +0200231 NULL);
232 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300233}
234#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200235static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300236#endif /* CONFIG_ACPI */
237
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700238/* called during probe() after chip reset completes */
239static int xhci_pci_setup(struct usb_hcd *hcd)
240{
241 struct xhci_hcd *xhci;
242 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
243 int retval;
244
Mathias Nymanb50107b2015-10-01 18:40:38 +0300245 xhci = hcd_to_xhci(hcd);
246 if (!xhci->sbrn)
247 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
248
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700249 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700250 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700251 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700252
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700253 if (!usb_hcd_is_primary_hcd(hcd))
254 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700255
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700256 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
257
258 /* Find any debug ports */
Lu Baolu989bad12017-01-23 14:20:03 +0200259 return xhci_pci_reinit(xhci, pdev);
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700260}
261
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800262/*
263 * We need to register our own PCI probe function (instead of the USB core's
264 * function) in order to create a second roothub under xHCI.
265 */
266static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
267{
268 int retval;
269 struct xhci_hcd *xhci;
270 struct hc_driver *driver;
271 struct usb_hcd *hcd;
272
273 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200274
Marc Zyngier84664892017-08-01 20:11:08 -0500275 /* For some HW implementation, a XHCI reset is just not enough... */
276 if (usb_xhci_needs_pci_reset(dev)) {
277 dev_info(&dev->dev, "Resetting\n");
278 if (pci_reset_function_locked(dev))
279 dev_warn(&dev->dev, "Reset failed");
280 }
281
Mathias Nymanbcffae72014-03-03 19:30:17 +0200282 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
283 pm_runtime_get_noresume(&dev->dev);
284
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800285 /* Register the USB 2.0 roothub.
286 * FIXME: USB core must know to register the USB 2.0 roothub first.
287 * This is sort of silly, because we could just set the HCD driver flags
288 * to say USB 2.0, but I'm not sure what the implications would be in
289 * the other parts of the HCD code.
290 */
291 retval = usb_hcd_pci_probe(dev, id);
292
293 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200294 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800295
296 /* USB 2.0 roothub is stored in the PCI device now. */
297 hcd = dev_get_drvdata(&dev->dev);
298 xhci = hcd_to_xhci(hcd);
299 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
300 pci_name(dev), hcd);
301 if (!xhci->shared_hcd) {
302 retval = -ENOMEM;
303 goto dealloc_usb2_hcd;
304 }
305
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800306 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800307 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800308 if (retval)
309 goto put_usb3_hcd;
310 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700311
Hans de Goede8f873c12014-07-25 22:01:18 +0200312 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
313 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100314 xhci->shared_hcd->can_do_streams = 1;
315
Mathias Nymanc3c58192015-07-21 17:20:25 +0300316 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
317 xhci_pme_acpi_rtd3_enable(dev);
318
Mathias Nymanbcffae72014-03-03 19:30:17 +0200319 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
320 pm_runtime_put_noidle(&dev->dev);
321
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800322 return 0;
323
324put_usb3_hcd:
325 usb_put_hcd(xhci->shared_hcd);
326dealloc_usb2_hcd:
327 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200328put_runtime_pm:
329 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800330 return retval;
331}
332
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700333static void xhci_pci_remove(struct pci_dev *dev)
334{
335 struct xhci_hcd *xhci;
336
337 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300338 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800339 if (xhci->shared_hcd) {
340 usb_remove_hcd(xhci->shared_hcd);
341 usb_put_hcd(xhci->shared_hcd);
342 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200343
344 /* Workaround for spurious wakeups at shutdown with HSW */
345 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
346 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300347
348 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700349}
350
Andiry Xu5535b1d52010-10-14 07:23:06 -0700351#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300352/*
353 * In some Intel xHCI controllers, in order to get D3 working,
354 * through a vendor specific SSIC CONFIG register at offset 0x883c,
355 * SSIC PORT need to be marked as "unused" before putting xHCI
356 * into D3. After D3 exit, the SSIC port need to be marked as "used".
357 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300358 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200359static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300360{
361 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300362 u32 val;
363 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200364 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300365
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200366 for (i = 0; i < SSIC_PORT_NUM; i++) {
367 reg = (void __iomem *) xhci->cap_regs +
368 SSIC_PORT_CFG2 +
369 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300370
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200371 /* Notify SSIC that SSIC profile programming is not done. */
372 val = readl(reg) & ~PROG_DONE;
373 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300374
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200375 /* Mark SSIC port as unused(suspend) or used(resume) */
376 val = readl(reg);
377 if (suspend)
378 val |= SSIC_PORT_UNUSED;
379 else
380 val &= ~SSIC_PORT_UNUSED;
381 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300382
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200383 /* Notify SSIC that SSIC profile programming is done */
384 val = readl(reg) | PROG_DONE;
385 writel(val, reg);
386 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300387 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200388}
389
390/*
391 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
392 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
393 */
394static void xhci_pme_quirk(struct usb_hcd *hcd)
395{
396 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
397 void __iomem *reg;
398 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300399
400 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
401 val = readl(reg);
402 writel(val | BIT(28), reg);
403 readl(reg);
404}
405
Andiry Xu5535b1d52010-10-14 07:23:06 -0700406static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
407{
408 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700409 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200410 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700411
412 /*
413 * Systems with the TI redriver that loses port status change events
414 * need to have the registers polled during D3, so avoid D3cold.
415 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300416 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300417 pci_d3cold_disable(pdev);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700418
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200419 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200420 xhci_pme_quirk(hcd);
421
422 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
423 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200424
Lu Baolu92149c92016-01-26 17:50:07 +0200425 ret = xhci_suspend(xhci, do_wakeup);
426 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
427 xhci_ssic_port_unused_quirk(hcd, false);
428
429 return ret;
Andiry Xu5535b1d52010-10-14 07:23:06 -0700430}
431
432static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
433{
434 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800435 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d52010-10-14 07:23:06 -0700436 int retval = 0;
437
Sarah Sharp69e848c2011-02-22 09:57:15 -0800438 /* The BIOS on systems with the Intel Panther Point chipset may or may
439 * not support xHCI natively. That means that during system resume, it
440 * may switch the ports back to EHCI so that users can use their
441 * keyboard to select a kernel from GRUB after resume from hibernate.
442 *
443 * The BIOS is supposed to remember whether the OS had xHCI ports
444 * enabled before resume, and switch the ports back to xHCI when the
445 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
446 * writers.
447 *
448 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300449 * It should not matter whether the EHCI or xHCI controller is
450 * resumed first. It's enough to do the switchover in xHCI because
451 * USB core won't notice anything as the hub driver doesn't start
452 * running again until after all the devices (including both EHCI and
453 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800454 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300455
456 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
457 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800458
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200459 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
460 xhci_ssic_port_unused_quirk(hcd, false);
461
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200462 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200463 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200464
Andiry Xu5535b1d52010-10-14 07:23:06 -0700465 retval = xhci_resume(xhci, hibernated);
466 return retval;
467}
468#endif /* CONFIG_PM */
469
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700470/*-------------------------------------------------------------------------*/
471
472/* PCI driver selection metadata; PCI hotplugging uses this */
473static const struct pci_device_id pci_ids[] = { {
474 /* handle any USB 3.0 xHCI controller */
475 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
476 .driver_data = (unsigned long) &xhci_pci_hc_driver,
477 },
478 { /* end: all zeroes */ }
479};
480MODULE_DEVICE_TABLE(pci, pci_ids);
481
482/* pci driver glue; this is a "new style" PCI driver module */
483static struct pci_driver xhci_pci_driver = {
484 .name = (char *) hcd_name,
485 .id_table = pci_ids,
486
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800487 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700488 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700489 /* suspend and resume implemented later */
490
491 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400492#ifdef CONFIG_PM
Andiry Xu5535b1d52010-10-14 07:23:06 -0700493 .driver = {
494 .pm = &usb_hcd_pci_pm_ops
495 },
496#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700497};
498
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300499static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700500{
Roger Quadroscd33a322015-05-29 17:01:46 +0300501 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300502#ifdef CONFIG_PM
503 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
504 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
505#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700506 return pci_register_driver(&xhci_pci_driver);
507}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300508module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700509
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300510static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700511{
512 pci_unregister_driver(&xhci_pci_driver);
513}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300514module_exit(xhci_pci_exit);
515
516MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
517MODULE_LICENSE("GPL");