blob: d52f087cd8bb983c8d825ecff71550b533d6e373 [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Felipe Balbi72246da2011-08-19 18:10:58 +03002/**
3 * core.c - DesignWare USB3 DRD Controller Core file
4 *
5 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03006 *
7 * Authors: Felipe Balbi <balbi@ti.com>,
8 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 *
Felipe Balbi5945f782013-06-30 14:15:11 +030010 * This program is free software: you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 of
12 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030013 *
Felipe Balbi5945f782013-06-30 14:15:11 +030014 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030018 *
Felipe Balbi5945f782013-06-30 14:15:11 +030019 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030021 */
22
Felipe Balbifa0ea132014-09-19 15:51:11 -050023#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030024#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030025#include <linux/kernel.h>
26#include <linux/slab.h>
27#include <linux/spinlock.h>
28#include <linux/platform_device.h>
29#include <linux/pm_runtime.h>
30#include <linux/interrupt.h>
31#include <linux/ioport.h>
32#include <linux/io.h>
33#include <linux/list.h>
34#include <linux/delay.h>
35#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020036#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030037#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053038#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030039
40#include <linux/usb/ch9.h>
41#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030042#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050043#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030044
45#include "core.h"
46#include "gadget.h"
47#include "io.h"
48
49#include "debug.h"
50
Felipe Balbifc8bb912016-05-16 13:14:48 +030051#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030052
Thinh Nguyen9d6173e2016-09-06 19:22:03 -070053/**
54 * dwc3_get_dr_mode - Validates and sets dr_mode
55 * @dwc: pointer to our context structure
56 */
57static int dwc3_get_dr_mode(struct dwc3 *dwc)
58{
59 enum usb_dr_mode mode;
60 struct device *dev = dwc->dev;
61 unsigned int hw_mode;
62
63 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
64 dwc->dr_mode = USB_DR_MODE_OTG;
65
66 mode = dwc->dr_mode;
67 hw_mode = DWC3_GHWPARAMS0_MODE(dwc->hwparams.hwparams0);
68
69 switch (hw_mode) {
70 case DWC3_GHWPARAMS0_MODE_GADGET:
71 if (IS_ENABLED(CONFIG_USB_DWC3_HOST)) {
72 dev_err(dev,
73 "Controller does not support host mode.\n");
74 return -EINVAL;
75 }
76 mode = USB_DR_MODE_PERIPHERAL;
77 break;
78 case DWC3_GHWPARAMS0_MODE_HOST:
79 if (IS_ENABLED(CONFIG_USB_DWC3_GADGET)) {
80 dev_err(dev,
81 "Controller does not support device mode.\n");
82 return -EINVAL;
83 }
84 mode = USB_DR_MODE_HOST;
85 break;
86 default:
87 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
88 mode = USB_DR_MODE_HOST;
89 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
90 mode = USB_DR_MODE_PERIPHERAL;
91 }
92
93 if (mode != dwc->dr_mode) {
94 dev_warn(dev,
95 "Configuration mismatch. dr_mode forced to %s\n",
96 mode == USB_DR_MODE_HOST ? "host" : "gadget");
97
98 dwc->dr_mode = mode;
99 }
100
101 return 0;
102}
103
Roger Quadros41ce1452017-04-04 12:49:18 +0300104static void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
105static int dwc3_event_buffers_setup(struct dwc3 *dwc);
106
107static void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode)
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100108{
109 u32 reg;
110
111 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
112 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
113 reg |= DWC3_GCTL_PRTCAPDIR(mode);
114 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Roger Quadros41ce1452017-04-04 12:49:18 +0300115}
Roger Quadros6b3261a2017-04-04 11:25:27 +0300116
Roger Quadros41ce1452017-04-04 12:49:18 +0300117static void __dwc3_set_mode(struct work_struct *work)
118{
119 struct dwc3 *dwc = work_to_dwc(work);
120 unsigned long flags;
121 int ret;
122
123 if (!dwc->desired_dr_role)
124 return;
125
126 if (dwc->desired_dr_role == dwc->current_dr_role)
127 return;
128
129 if (dwc->dr_mode != USB_DR_MODE_OTG)
130 return;
131
132 switch (dwc->current_dr_role) {
133 case DWC3_GCTL_PRTCAP_HOST:
134 dwc3_host_exit(dwc);
135 break;
136 case DWC3_GCTL_PRTCAP_DEVICE:
137 dwc3_gadget_exit(dwc);
138 dwc3_event_buffers_cleanup(dwc);
139 break;
140 default:
141 break;
142 }
143
144 spin_lock_irqsave(&dwc->lock, flags);
145
146 dwc3_set_prtcap(dwc, dwc->desired_dr_role);
147
148 dwc->current_dr_role = dwc->desired_dr_role;
149
150 spin_unlock_irqrestore(&dwc->lock, flags);
151
152 switch (dwc->desired_dr_role) {
153 case DWC3_GCTL_PRTCAP_HOST:
154 ret = dwc3_host_init(dwc);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300155 if (ret) {
Roger Quadros41ce1452017-04-04 12:49:18 +0300156 dev_err(dwc->dev, "failed to initialize host\n");
Felipe Balbi958d1a42017-06-05 17:22:10 +0300157 } else {
158 if (dwc->usb2_phy)
159 otg_set_vbus(dwc->usb2_phy->otg, true);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530160 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
161 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300162 }
Roger Quadros41ce1452017-04-04 12:49:18 +0300163 break;
164 case DWC3_GCTL_PRTCAP_DEVICE:
165 dwc3_event_buffers_setup(dwc);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300166
167 if (dwc->usb2_phy)
168 otg_set_vbus(dwc->usb2_phy->otg, false);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530169 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
170 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300171
Roger Quadros41ce1452017-04-04 12:49:18 +0300172 ret = dwc3_gadget_init(dwc);
173 if (ret)
174 dev_err(dwc->dev, "failed to initialize peripheral\n");
175 break;
176 default:
177 break;
178 }
179}
180
181void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
182{
183 unsigned long flags;
184
185 spin_lock_irqsave(&dwc->lock, flags);
186 dwc->desired_dr_role = mode;
187 spin_unlock_irqrestore(&dwc->lock, flags);
188
189 queue_work(system_power_efficient_wq, &dwc->drd_work);
Sebastian Andrzej Siewior3140e8cb2011-10-31 22:25:40 +0100190}
Felipe Balbi8300dd22011-10-18 13:54:01 +0300191
Felipe Balbicf6d8672016-04-14 15:03:39 +0300192u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
193{
194 struct dwc3 *dwc = dep->dwc;
195 u32 reg;
196
197 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
198 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
199 DWC3_GDBGFIFOSPACE_TYPE(type));
200
201 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
202
203 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
204}
205
Felipe Balbi72246da2011-08-19 18:10:58 +0300206/**
207 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
208 * @dwc: pointer to our context structure
209 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530210static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300211{
212 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +0200213 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530214 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300215
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300216 usb_phy_init(dwc->usb2_phy);
217 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530218 ret = phy_init(dwc->usb2_generic_phy);
219 if (ret < 0)
220 return ret;
221
222 ret = phy_init(dwc->usb3_generic_phy);
223 if (ret < 0) {
224 phy_exit(dwc->usb2_generic_phy);
225 return ret;
226 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300227
Felipe Balbif59dcab2016-03-11 10:51:52 +0200228 /*
229 * We're resetting only the device side because, if we're in host mode,
230 * XHCI driver will reset the host block. If dwc3 was configured for
231 * host-only mode, then we can return early.
232 */
233 if (dwc->dr_mode == USB_DR_MODE_HOST)
234 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300235
Felipe Balbif59dcab2016-03-11 10:51:52 +0200236 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
237 reg |= DWC3_DCTL_CSFTRST;
238 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300239
Felipe Balbif59dcab2016-03-11 10:51:52 +0200240 do {
241 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
242 if (!(reg & DWC3_DCTL_CSFTRST))
243 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530244
Felipe Balbif59dcab2016-03-11 10:51:52 +0200245 udelay(1);
246 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530247
Felipe Balbif59dcab2016-03-11 10:51:52 +0200248 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300249}
250
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530251/*
252 * dwc3_frame_length_adjustment - Adjusts frame length if required
253 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530254 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300255static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530256{
257 u32 reg;
258 u32 dft;
259
260 if (dwc->revision < DWC3_REVISION_250A)
261 return;
262
Felipe Balbibcdb3272016-05-16 10:42:23 +0300263 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530264 return;
265
266 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
267 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300268 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530269 "request value same as default, ignoring\n")) {
270 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300271 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530272 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
273 }
274}
275
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300276/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300277 * dwc3_free_one_event_buffer - Frees one event buffer
278 * @dwc: Pointer to our controller context structure
279 * @evt: Pointer to event buffer to be freed
280 */
281static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
282 struct dwc3_event_buffer *evt)
283{
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530284 dma_free_coherent(dwc->sysdev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300285}
286
287/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800288 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 * @dwc: Pointer to our controller context structure
290 * @length: size of the event buffer
291 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800292 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300293 * otherwise ERR_PTR(errno).
294 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200295static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
296 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300297{
298 struct dwc3_event_buffer *evt;
299
Felipe Balbi380f0d22012-10-11 13:48:36 +0300300 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300301 if (!evt)
302 return ERR_PTR(-ENOMEM);
303
304 evt->dwc = dwc;
305 evt->length = length;
John Yound9fa4c62016-11-15 12:54:15 +0200306 evt->cache = devm_kzalloc(dwc->dev, length, GFP_KERNEL);
307 if (!evt->cache)
308 return ERR_PTR(-ENOMEM);
309
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530310 evt->buf = dma_alloc_coherent(dwc->sysdev, length,
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200312 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300313 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300314
315 return evt;
316}
317
318/**
319 * dwc3_free_event_buffers - frees all allocated event buffers
320 * @dwc: Pointer to our controller context structure
321 */
322static void dwc3_free_event_buffers(struct dwc3 *dwc)
323{
324 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300325
Felipe Balbi696c8b12016-03-30 09:37:03 +0300326 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300327 if (evt)
328 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300329}
330
331/**
332 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800333 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 * @length: size of event buffer
335 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800336 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300337 * may contain some buffers allocated but not all which were requested.
338 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500339static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300340{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300341 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300342
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300343 evt = dwc3_alloc_one_event_buffer(dwc, length);
344 if (IS_ERR(evt)) {
345 dev_err(dwc->dev, "can't allocate event buffer\n");
346 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300347 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300348 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300349
350 return 0;
351}
352
353/**
354 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800355 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300356 *
357 * Returns 0 on success otherwise negative errno.
358 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300359static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300360{
361 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300362
Felipe Balbi696c8b12016-03-30 09:37:03 +0300363 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300364 evt->lpos = 0;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300365 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
366 lower_32_bits(evt->dma));
367 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
368 upper_32_bits(evt->dma));
369 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
370 DWC3_GEVNTSIZ_SIZE(evt->length));
371 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300372
373 return 0;
374}
375
376static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
377{
378 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
Felipe Balbi696c8b12016-03-30 09:37:03 +0300380 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300381
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300382 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300383
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300384 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
385 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
386 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
387 | DWC3_GEVNTSIZ_SIZE(0));
388 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300389}
390
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600391static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
392{
393 if (!dwc->has_hibernation)
394 return 0;
395
396 if (!dwc->nr_scratch)
397 return 0;
398
399 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
400 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
401 if (!dwc->scratchbuf)
402 return -ENOMEM;
403
404 return 0;
405}
406
407static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
408{
409 dma_addr_t scratch_addr;
410 u32 param;
411 int ret;
412
413 if (!dwc->has_hibernation)
414 return 0;
415
416 if (!dwc->nr_scratch)
417 return 0;
418
419 /* should never fall here */
420 if (!WARN_ON(dwc->scratchbuf))
421 return 0;
422
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530423 scratch_addr = dma_map_single(dwc->sysdev, dwc->scratchbuf,
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600424 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
425 DMA_BIDIRECTIONAL);
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530426 if (dma_mapping_error(dwc->sysdev, scratch_addr)) {
427 dev_err(dwc->sysdev, "failed to map scratch buffer\n");
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600428 ret = -EFAULT;
429 goto err0;
430 }
431
432 dwc->scratch_addr = scratch_addr;
433
434 param = lower_32_bits(scratch_addr);
435
436 ret = dwc3_send_gadget_generic_command(dwc,
437 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
438 if (ret < 0)
439 goto err1;
440
441 param = upper_32_bits(scratch_addr);
442
443 ret = dwc3_send_gadget_generic_command(dwc,
444 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
445 if (ret < 0)
446 goto err1;
447
448 return 0;
449
450err1:
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530451 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600452 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
453
454err0:
455 return ret;
456}
457
458static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
459{
460 if (!dwc->has_hibernation)
461 return;
462
463 if (!dwc->nr_scratch)
464 return;
465
466 /* should never fall here */
467 if (!WARN_ON(dwc->scratchbuf))
468 return;
469
Arnd Bergmannd64ff402016-11-17 17:13:47 +0530470 dma_unmap_single(dwc->sysdev, dwc->scratch_addr, dwc->nr_scratch *
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600471 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
472 kfree(dwc->scratchbuf);
473}
474
Felipe Balbi789451f62011-05-05 15:53:10 +0300475static void dwc3_core_num_eps(struct dwc3 *dwc)
476{
477 struct dwc3_hwparams *parms = &dwc->hwparams;
478
Bryan O'Donoghue47d39462017-01-31 20:58:10 +0000479 dwc->num_eps = DWC3_NUM_EPS(parms);
Felipe Balbi789451f62011-05-05 15:53:10 +0300480}
481
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500482static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300483{
484 struct dwc3_hwparams *parms = &dwc->hwparams;
485
486 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
487 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
488 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
489 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
490 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
491 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
492 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
493 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
494 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
495}
496
Felipe Balbi72246da2011-08-19 18:10:58 +0300497/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800498 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
499 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300500 *
501 * Returns 0 on success. The USB PHY interfaces are configured but not
502 * initialized. The PHY interfaces and the PHYs get initialized together with
503 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800504 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300505static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800506{
507 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300508 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800509
510 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
511
Huang Rui2164a472014-10-28 19:54:35 +0800512 /*
Felipe Balbi1966b862016-08-03 14:16:15 +0300513 * Make sure UX_EXIT_PX is cleared as that causes issues with some
514 * PHYs. Also, this bit is not supposed to be used in normal operation.
515 */
516 reg &= ~DWC3_GUSB3PIPECTL_UX_EXIT_PX;
517
518 /*
Huang Rui2164a472014-10-28 19:54:35 +0800519 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
520 * to '0' during coreConsultant configuration. So default value
521 * will be '0' when the core is reset. Application needs to set it
522 * to '1' after the core initialization is completed.
523 */
524 if (dwc->revision > DWC3_REVISION_194A)
525 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
526
Huang Ruib5a65c42014-10-28 19:54:28 +0800527 if (dwc->u2ss_inp3_quirk)
528 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
529
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530530 if (dwc->dis_rxdet_inp3_quirk)
531 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
532
Huang Ruidf31f5b2014-10-28 19:54:29 +0800533 if (dwc->req_p1p2p3_quirk)
534 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
535
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800536 if (dwc->del_p1p2p3_quirk)
537 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
538
Huang Rui41c06ff2014-10-28 19:54:31 +0800539 if (dwc->del_phy_power_chg_quirk)
540 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
541
Huang Ruifb67afc2014-10-28 19:54:32 +0800542 if (dwc->lfps_filter_quirk)
543 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
544
Huang Rui14f4ac52014-10-28 19:54:33 +0800545 if (dwc->rx_detect_poll_quirk)
546 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
547
Huang Rui6b6a0c92014-10-31 11:11:12 +0800548 if (dwc->tx_de_emphasis_quirk)
549 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
550
Felipe Balbicd72f892014-11-06 11:31:00 -0600551 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800552 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
553
William Wu00fe0812016-08-16 22:44:39 +0800554 if (dwc->dis_del_phy_power_chg_quirk)
555 reg &= ~DWC3_GUSB3PIPECTL_DEPOCHANGE;
556
Huang Ruib5a65c42014-10-28 19:54:28 +0800557 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
558
Huang Rui2164a472014-10-28 19:54:35 +0800559 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
560
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300561 /* Select the HS PHY interface */
562 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
563 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500564 if (dwc->hsphy_interface &&
565 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300566 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300567 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500568 } else if (dwc->hsphy_interface &&
569 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300570 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300571 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300572 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300573 /* Relying on default value. */
574 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
575 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300576 }
577 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300578 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300579 ret = dwc3_ulpi_init(dwc);
580 if (ret)
581 return ret;
582 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300583 default:
584 break;
585 }
586
William Wu32f2ed82016-08-16 22:44:38 +0800587 switch (dwc->hsphy_mode) {
588 case USBPHY_INTERFACE_MODE_UTMI:
589 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
590 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
591 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
592 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
593 break;
594 case USBPHY_INTERFACE_MODE_UTMIW:
595 reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
596 DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
597 reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
598 DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
599 break;
600 default:
601 break;
602 }
603
Huang Rui2164a472014-10-28 19:54:35 +0800604 /*
605 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
606 * '0' during coreConsultant configuration. So default value will
607 * be '0' when the core is reset. Application needs to set it to
608 * '1' after the core initialization is completed.
609 */
610 if (dwc->revision > DWC3_REVISION_194A)
611 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
612
Felipe Balbicd72f892014-11-06 11:31:00 -0600613 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800614 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
615
John Younec791d12015-10-02 20:30:57 -0700616 if (dwc->dis_enblslpm_quirk)
617 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
618
William Wu16199f32016-08-16 22:44:37 +0800619 if (dwc->dis_u2_freeclk_exists_quirk)
620 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
621
Huang Rui2164a472014-10-28 19:54:35 +0800622 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300623
624 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800625}
626
Felipe Balbic499ff72016-05-16 10:49:01 +0300627static void dwc3_core_exit(struct dwc3 *dwc)
628{
629 dwc3_event_buffers_cleanup(dwc);
630
631 usb_phy_shutdown(dwc->usb2_phy);
632 usb_phy_shutdown(dwc->usb3_phy);
633 phy_exit(dwc->usb2_generic_phy);
634 phy_exit(dwc->usb3_generic_phy);
635
636 usb_phy_set_suspend(dwc->usb2_phy, 1);
637 usb_phy_set_suspend(dwc->usb3_phy, 1);
638 phy_power_off(dwc->usb2_generic_phy);
639 phy_power_off(dwc->usb3_generic_phy);
640}
641
Felipe Balbi07599562016-10-14 16:19:01 +0300642static bool dwc3_core_is_valid(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300643{
Felipe Balbi07599562016-10-14 16:19:01 +0300644 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300645
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200646 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
Felipe Balbi07599562016-10-14 16:19:01 +0300647
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200648 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700649 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
650 /* Detected DWC_usb3 IP */
651 dwc->revision = reg;
652 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
653 /* Detected DWC_usb31 IP */
654 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
655 dwc->revision |= DWC3_REVISION_IS_DWC31;
656 } else {
Felipe Balbi07599562016-10-14 16:19:01 +0300657 return false;
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200658 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200659
Felipe Balbi07599562016-10-14 16:19:01 +0300660 return true;
661}
Felipe Balbifa0ea132014-09-19 15:51:11 -0500662
Felipe Balbi941f9182016-10-14 16:23:24 +0300663static void dwc3_core_setup_global_control(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300664{
Felipe Balbi941f9182016-10-14 16:23:24 +0300665 u32 hwparams4 = dwc->hwparams.hwparams4;
666 u32 reg;
Felipe Balbic499ff72016-05-16 10:49:01 +0300667
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100668 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800669 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100670
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100671 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100672 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600673 /**
674 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
675 * issue which would cause xHCI compliance tests to fail.
676 *
677 * Because of that we cannot enable clock gating on such
678 * configurations.
679 *
680 * Refers to:
681 *
682 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
683 * SOF/ITP Mode Used
684 */
685 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
686 dwc->dr_mode == USB_DR_MODE_OTG) &&
687 (dwc->revision >= DWC3_REVISION_210A &&
688 dwc->revision <= DWC3_REVISION_250A))
689 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
690 else
691 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100692 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600693 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
694 /* enable hibernation here */
695 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800696
697 /*
698 * REVISIT Enabling this bit so that host-mode hibernation
699 * will work. Device-mode hibernation is not yet implemented.
700 */
701 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600702 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100703 default:
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200704 /* nothing */
705 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100706 }
707
Huang Rui946bd572014-10-28 19:54:23 +0800708 /* check if current dwc3 is on simulation board */
709 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi5eb30ce2016-11-03 14:07:51 +0200710 dev_info(dwc->dev, "Running with FPGA optmizations\n");
Huang Rui946bd572014-10-28 19:54:23 +0800711 dwc->is_fpga = true;
712 }
713
Huang Rui3b812212014-10-28 19:54:25 +0800714 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
715 "disable_scramble cannot be used on non-FPGA builds\n");
716
717 if (dwc->disable_scramble_quirk && dwc->is_fpga)
718 reg |= DWC3_GCTL_DISSCRAMBLE;
719 else
720 reg &= ~DWC3_GCTL_DISSCRAMBLE;
721
Huang Rui9a5b2f32014-10-28 19:54:27 +0800722 if (dwc->u2exit_lfps_quirk)
723 reg |= DWC3_GCTL_U2EXIT_LFPS;
724
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100725 /*
726 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800727 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100728 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800729 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100730 */
731 if (dwc->revision < DWC3_REVISION_190A)
732 reg |= DWC3_GCTL_U2RSTECN;
733
734 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
Felipe Balbi941f9182016-10-14 16:23:24 +0300735}
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100736
Felipe Balbif54edb52017-06-05 17:03:18 +0300737static int dwc3_core_get_phy(struct dwc3 *dwc);
738
Felipe Balbi941f9182016-10-14 16:23:24 +0300739/**
740 * dwc3_core_init - Low-level initialization of DWC3 Core
741 * @dwc: Pointer to our controller context structure
742 *
743 * Returns 0 on success otherwise negative errno.
744 */
745static int dwc3_core_init(struct dwc3 *dwc)
746{
747 u32 reg;
748 int ret;
749
750 if (!dwc3_core_is_valid(dwc)) {
751 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
752 ret = -ENODEV;
753 goto err0;
754 }
755
756 /*
757 * Write Linux Version Code to our GUID register so it's easy to figure
758 * out which kernel version a bug was found.
759 */
760 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
761
762 /* Handle USB2.0-only core configuration */
763 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
764 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
765 if (dwc->maximum_speed == USB_SPEED_SUPER)
766 dwc->maximum_speed = USB_SPEED_HIGH;
767 }
768
Vignesh R541768b2017-06-29 10:55:14 +0530769 ret = dwc3_core_get_phy(dwc);
770 if (ret)
771 goto err0;
772
Felipe Balbi941f9182016-10-14 16:23:24 +0300773 ret = dwc3_core_soft_reset(dwc);
774 if (ret)
775 goto err0;
776
777 ret = dwc3_phy_setup(dwc);
778 if (ret)
779 goto err0;
780
781 dwc3_core_setup_global_control(dwc);
Felipe Balbic499ff72016-05-16 10:49:01 +0300782 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600783
784 ret = dwc3_setup_scratch_buffers(dwc);
785 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300786 goto err1;
787
788 /* Adjust Frame Length */
789 dwc3_frame_length_adjustment(dwc);
790
791 usb_phy_set_suspend(dwc->usb2_phy, 0);
792 usb_phy_set_suspend(dwc->usb3_phy, 0);
793 ret = phy_power_on(dwc->usb2_generic_phy);
794 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600795 goto err2;
796
Felipe Balbic499ff72016-05-16 10:49:01 +0300797 ret = phy_power_on(dwc->usb3_generic_phy);
798 if (ret < 0)
799 goto err3;
800
801 ret = dwc3_event_buffers_setup(dwc);
802 if (ret) {
803 dev_err(dwc->dev, "failed to setup event buffers\n");
804 goto err4;
805 }
806
John Youn06281d42016-08-22 15:39:13 -0700807 /*
808 * ENDXFER polling is available on version 3.10a and later of
809 * the DWC_usb3 controller. It is NOT available in the
810 * DWC_usb31 controller.
811 */
812 if (!dwc3_is_usb31(dwc) && dwc->revision >= DWC3_REVISION_310A) {
813 reg = dwc3_readl(dwc->regs, DWC3_GUCTL2);
814 reg |= DWC3_GUCTL2_RST_ACTBITLATER;
815 dwc3_writel(dwc->regs, DWC3_GUCTL2, reg);
816 }
817
William Wu65db7a02017-04-19 20:11:38 +0800818 if (dwc->revision >= DWC3_REVISION_250A) {
John Youn0bb39ca2016-10-12 18:00:55 -0700819 reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
William Wu65db7a02017-04-19 20:11:38 +0800820
821 /*
822 * Enable hardware control of sending remote wakeup
823 * in HS when the device is in the L1 state.
824 */
825 if (dwc->revision >= DWC3_REVISION_290A)
826 reg |= DWC3_GUCTL1_DEV_L1_EXIT_BY_HW;
827
828 if (dwc->dis_tx_ipgap_linecheck_quirk)
829 reg |= DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS;
830
John Youn0bb39ca2016-10-12 18:00:55 -0700831 dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
832 }
833
Felipe Balbi72246da2011-08-19 18:10:58 +0300834 return 0;
835
Felipe Balbic499ff72016-05-16 10:49:01 +0300836err4:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530837 phy_power_off(dwc->usb3_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300838
839err3:
Vivek Gautam9b9d7cd2016-10-21 16:21:07 +0530840 phy_power_off(dwc->usb2_generic_phy);
Felipe Balbic499ff72016-05-16 10:49:01 +0300841
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600842err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300843 usb_phy_set_suspend(dwc->usb2_phy, 1);
844 usb_phy_set_suspend(dwc->usb3_phy, 1);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600845
846err1:
847 usb_phy_shutdown(dwc->usb2_phy);
848 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530849 phy_exit(dwc->usb2_generic_phy);
850 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600851
Felipe Balbi72246da2011-08-19 18:10:58 +0300852err0:
853 return ret;
854}
855
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500856static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300857{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500858 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300859 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500860 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300861
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530862 if (node) {
863 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
864 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500865 } else {
866 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
867 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530868 }
869
Felipe Balbid105e7f2013-03-15 10:52:08 +0200870 if (IS_ERR(dwc->usb2_phy)) {
871 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530872 if (ret == -ENXIO || ret == -ENODEV) {
873 dwc->usb2_phy = NULL;
874 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200875 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530876 } else {
877 dev_err(dev, "no usb2 phy configured\n");
878 return ret;
879 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300880 }
881
Felipe Balbid105e7f2013-03-15 10:52:08 +0200882 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500883 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530884 if (ret == -ENXIO || ret == -ENODEV) {
885 dwc->usb3_phy = NULL;
886 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200887 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530888 } else {
889 dev_err(dev, "no usb3 phy configured\n");
890 return ret;
891 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300892 }
893
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530894 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
895 if (IS_ERR(dwc->usb2_generic_phy)) {
896 ret = PTR_ERR(dwc->usb2_generic_phy);
897 if (ret == -ENOSYS || ret == -ENODEV) {
898 dwc->usb2_generic_phy = NULL;
899 } else if (ret == -EPROBE_DEFER) {
900 return ret;
901 } else {
902 dev_err(dev, "no usb2 phy configured\n");
903 return ret;
904 }
905 }
906
907 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
908 if (IS_ERR(dwc->usb3_generic_phy)) {
909 ret = PTR_ERR(dwc->usb3_generic_phy);
910 if (ret == -ENOSYS || ret == -ENODEV) {
911 dwc->usb3_generic_phy = NULL;
912 } else if (ret == -EPROBE_DEFER) {
913 return ret;
914 } else {
915 dev_err(dev, "no usb3 phy configured\n");
916 return ret;
917 }
918 }
919
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500920 return 0;
921}
922
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500923static int dwc3_core_init_mode(struct dwc3 *dwc)
924{
925 struct device *dev = dwc->dev;
926 int ret;
927
928 switch (dwc->dr_mode) {
929 case USB_DR_MODE_PERIPHERAL:
Manu Gautam689bf722017-09-27 16:49:20 +0530930 dwc->current_dr_role = DWC3_GCTL_PRTCAP_DEVICE;
Roger Quadros41ce1452017-04-04 12:49:18 +0300931 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300932
933 if (dwc->usb2_phy)
934 otg_set_vbus(dwc->usb2_phy->otg, false);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530935 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_DEVICE);
936 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_DEVICE);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300937
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500938 ret = dwc3_gadget_init(dwc);
939 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300940 if (ret != -EPROBE_DEFER)
941 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500942 return ret;
943 }
944 break;
945 case USB_DR_MODE_HOST:
Manu Gautam689bf722017-09-27 16:49:20 +0530946 dwc->current_dr_role = DWC3_GCTL_PRTCAP_HOST;
Roger Quadros41ce1452017-04-04 12:49:18 +0300947 dwc3_set_prtcap(dwc, DWC3_GCTL_PRTCAP_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300948
949 if (dwc->usb2_phy)
950 otg_set_vbus(dwc->usb2_phy->otg, true);
Manu Gautam644cbbc2017-09-27 16:49:22 +0530951 phy_set_mode(dwc->usb2_generic_phy, PHY_MODE_USB_HOST);
952 phy_set_mode(dwc->usb3_generic_phy, PHY_MODE_USB_HOST);
Felipe Balbi958d1a42017-06-05 17:22:10 +0300953
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500954 ret = dwc3_host_init(dwc);
955 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300956 if (ret != -EPROBE_DEFER)
957 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500958 return ret;
959 }
960 break;
961 case USB_DR_MODE_OTG:
Roger Quadros41ce1452017-04-04 12:49:18 +0300962 INIT_WORK(&dwc->drd_work, __dwc3_set_mode);
Roger Quadros98403542017-04-05 13:39:31 +0300963 ret = dwc3_drd_init(dwc);
964 if (ret) {
965 if (ret != -EPROBE_DEFER)
966 dev_err(dev, "failed to initialize dual-role\n");
967 return ret;
968 }
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500969 break;
970 default:
971 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
972 return -EINVAL;
973 }
974
975 return 0;
976}
977
978static void dwc3_core_exit_mode(struct dwc3 *dwc)
979{
980 switch (dwc->dr_mode) {
981 case USB_DR_MODE_PERIPHERAL:
982 dwc3_gadget_exit(dwc);
983 break;
984 case USB_DR_MODE_HOST:
985 dwc3_host_exit(dwc);
986 break;
987 case USB_DR_MODE_OTG:
Roger Quadros98403542017-04-05 13:39:31 +0300988 dwc3_drd_exit(dwc);
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500989 break;
990 default:
991 /* do nothing */
992 break;
993 }
994}
995
Felipe Balbic5ac6112016-10-14 16:30:52 +0300996static void dwc3_get_properties(struct dwc3 *dwc)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500997{
Felipe Balbic5ac6112016-10-14 16:30:52 +0300998 struct device *dev = dwc->dev;
Huang Rui80caf7d2014-10-28 19:54:26 +0800999 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001000 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +08001001 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001002
Huang Rui80caf7d2014-10-28 19:54:26 +08001003 /* default to highest possible threshold */
1004 lpm_nyet_threshold = 0xff;
1005
Huang Rui6b6a0c92014-10-31 11:11:12 +08001006 /* default to -3.5dB de-emphasis */
1007 tx_de_emphasis = 1;
1008
Huang Rui460d0982014-10-31 11:11:18 +08001009 /*
1010 * default to assert utmi_sleep_n and use maximum allowed HIRD
1011 * threshold value of 0b1100
1012 */
1013 hird_threshold = 12;
1014
Heikki Krogerus63863b92015-09-21 11:14:32 +03001015 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +03001016 dwc->dr_mode = usb_get_dr_mode(dev);
William Wu32f2ed82016-08-16 22:44:38 +08001017 dwc->hsphy_mode = of_usb_get_phy_mode(dev->of_node);
Heikki Krogerus63863b92015-09-21 11:14:32 +03001018
Arnd Bergmannd64ff402016-11-17 17:13:47 +05301019 dwc->sysdev_is_parent = device_property_read_bool(dev,
1020 "linux,sysdev_is_parent");
1021 if (dwc->sysdev_is_parent)
1022 dwc->sysdev = dwc->dev->parent;
1023 else
1024 dwc->sysdev = dwc->dev;
1025
Heikki Krogerus3d128912015-09-21 11:14:35 +03001026 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +08001027 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001028 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +08001029 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001030 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +08001031 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001032 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +08001033 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001034 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +01001035 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -05001036
Heikki Krogerus3d128912015-09-21 11:14:35 +03001037 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +08001038 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001039 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +08001040 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001041 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +08001042 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001043 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +08001044 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001045 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +08001046 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001047 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +08001048 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001049 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +08001050 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001051 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +08001052 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001053 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +08001054 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001055 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +08001056 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -07001057 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
1058 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +05301059 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
1060 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +08001061 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
1062 "snps,dis-u2-freeclk-exists-quirk");
William Wu00fe0812016-08-16 22:44:39 +08001063 dwc->dis_del_phy_power_chg_quirk = device_property_read_bool(dev,
1064 "snps,dis-del-phy-power-chg-quirk");
William Wu65db7a02017-04-19 20:11:38 +08001065 dwc->dis_tx_ipgap_linecheck_quirk = device_property_read_bool(dev,
1066 "snps,dis-tx-ipgap-linecheck-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +08001067
Heikki Krogerus3d128912015-09-21 11:14:35 +03001068 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +08001069 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +03001070 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +08001071 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001072 device_property_read_string(dev, "snps,hsphy_interface",
1073 &dwc->hsphy_interface);
1074 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +03001075 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +03001076
Huang Rui80caf7d2014-10-28 19:54:26 +08001077 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +08001078 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +08001079
Huang Rui460d0982014-10-31 11:11:18 +08001080 dwc->hird_threshold = hird_threshold
1081 | (dwc->is_utmi_l1_suspend << 4);
1082
John Youncf40b862016-11-14 12:32:43 -08001083 dwc->imod_interval = 0;
1084}
1085
1086/* check whether the core supports IMOD */
1087bool dwc3_has_imod(struct dwc3 *dwc)
1088{
1089 return ((dwc3_is_usb3(dwc) &&
1090 dwc->revision >= DWC3_REVISION_300A) ||
1091 (dwc3_is_usb31(dwc) &&
1092 dwc->revision >= DWC3_USB31_REVISION_120A));
Felipe Balbic5ac6112016-10-14 16:30:52 +03001093}
1094
John Youn7ac51a12016-11-10 17:08:51 -08001095static void dwc3_check_params(struct dwc3 *dwc)
1096{
1097 struct device *dev = dwc->dev;
1098
John Youncf40b862016-11-14 12:32:43 -08001099 /* Check for proper value of imod_interval */
1100 if (dwc->imod_interval && !dwc3_has_imod(dwc)) {
1101 dev_warn(dwc->dev, "Interrupt moderation not supported\n");
1102 dwc->imod_interval = 0;
1103 }
1104
John Youn28632b42016-11-14 12:32:45 -08001105 /*
1106 * Workaround for STAR 9000961433 which affects only version
1107 * 3.00a of the DWC_usb3 core. This prevents the controller
1108 * interrupt from being masked while handling events. IMOD
1109 * allows us to work around this issue. Enable it for the
1110 * affected version.
1111 */
1112 if (!dwc->imod_interval &&
1113 (dwc->revision == DWC3_REVISION_300A))
1114 dwc->imod_interval = 1;
1115
John Youn7ac51a12016-11-10 17:08:51 -08001116 /* Check the maximum_speed parameter */
1117 switch (dwc->maximum_speed) {
1118 case USB_SPEED_LOW:
1119 case USB_SPEED_FULL:
1120 case USB_SPEED_HIGH:
1121 case USB_SPEED_SUPER:
1122 case USB_SPEED_SUPER_PLUS:
1123 break;
1124 default:
1125 dev_err(dev, "invalid maximum_speed parameter %d\n",
1126 dwc->maximum_speed);
1127 /* fall through */
1128 case USB_SPEED_UNKNOWN:
1129 /* default to superspeed */
1130 dwc->maximum_speed = USB_SPEED_SUPER;
1131
1132 /*
1133 * default to superspeed plus if we are capable.
1134 */
1135 if (dwc3_is_usb31(dwc) &&
1136 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1137 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1138 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
1139
1140 break;
1141 }
1142}
1143
Felipe Balbic5ac6112016-10-14 16:30:52 +03001144static int dwc3_probe(struct platform_device *pdev)
1145{
1146 struct device *dev = &pdev->dev;
1147 struct resource *res;
1148 struct dwc3 *dwc;
1149
1150 int ret;
1151
1152 void __iomem *regs;
1153
1154 dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
1155 if (!dwc)
1156 return -ENOMEM;
1157
1158 dwc->dev = dev;
1159
1160 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1161 if (!res) {
1162 dev_err(dev, "missing memory resource\n");
1163 return -ENODEV;
1164 }
1165
1166 dwc->xhci_resources[0].start = res->start;
1167 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
1168 DWC3_XHCI_REGS_END;
1169 dwc->xhci_resources[0].flags = res->flags;
1170 dwc->xhci_resources[0].name = res->name;
1171
1172 res->start += DWC3_GLOBALS_REGS_START;
1173
1174 /*
1175 * Request memory region but exclude xHCI regs,
1176 * since it will be requested by the xhci-plat driver.
1177 */
1178 regs = devm_ioremap_resource(dev, res);
1179 if (IS_ERR(regs)) {
1180 ret = PTR_ERR(regs);
1181 goto err0;
1182 }
1183
1184 dwc->regs = regs;
1185 dwc->regs_size = resource_size(res);
1186
1187 dwc3_get_properties(dwc);
1188
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001189 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +03001190 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +03001191
Felipe Balbi72246da2011-08-19 18:10:58 +03001192 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001193
Felipe Balbifc8bb912016-05-16 13:14:48 +03001194 pm_runtime_set_active(dev);
1195 pm_runtime_use_autosuspend(dev);
1196 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +09001197 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +03001198 ret = pm_runtime_get_sync(dev);
1199 if (ret < 0)
1200 goto err1;
1201
Chanho Park802ca852012-02-15 18:27:55 +09001202 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001203
Felipe Balbi39214262012-10-11 13:54:36 +03001204 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1205 if (ret) {
1206 dev_err(dwc->dev, "failed to allocate event buffers\n");
1207 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +03001208 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +03001209 }
1210
Thinh Nguyen9d6173e2016-09-06 19:22:03 -07001211 ret = dwc3_get_dr_mode(dwc);
1212 if (ret)
1213 goto err3;
Felipe Balbi32a4a132014-02-25 14:00:13 -06001214
Felipe Balbic499ff72016-05-16 10:49:01 +03001215 ret = dwc3_alloc_scratch_buffers(dwc);
1216 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001217 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +03001218
Felipe Balbi72246da2011-08-19 18:10:58 +03001219 ret = dwc3_core_init(dwc);
1220 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +09001221 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +03001222 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001223 }
1224
John Youn7ac51a12016-11-10 17:08:51 -08001225 dwc3_check_params(dwc);
John Youn2c7f1bd2016-02-05 17:08:59 -08001226
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001227 ret = dwc3_core_init_mode(dwc);
1228 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001229 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001230
Du, Changbin4e9f3112016-04-12 19:10:18 +08001231 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001232 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001233
1234 return 0;
1235
Roger Quadros32808232016-06-10 14:38:02 +03001236err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001237 dwc3_event_buffers_cleanup(dwc);
1238
Roger Quadros32808232016-06-10 14:38:02 +03001239err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001240 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001241
Roger Quadros32808232016-06-10 14:38:02 +03001242err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001243 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001244 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001245
Roger Quadros32808232016-06-10 14:38:02 +03001246err2:
1247 pm_runtime_allow(&pdev->dev);
1248
1249err1:
1250 pm_runtime_put_sync(&pdev->dev);
1251 pm_runtime_disable(&pdev->dev);
1252
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001253err0:
1254 /*
1255 * restore res->start back to its original value so that, in case the
1256 * probe is deferred, we don't end up getting error in request the
1257 * memory region the next time probe is called.
1258 */
1259 res->start -= DWC3_GLOBALS_REGS_START;
1260
Felipe Balbi72246da2011-08-19 18:10:58 +03001261 return ret;
1262}
1263
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001264static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001265{
Felipe Balbi72246da2011-08-19 18:10:58 +03001266 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001267 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1268
Felipe Balbifc8bb912016-05-16 13:14:48 +03001269 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001270 /*
1271 * restore res->start back to its original value so that, in case the
1272 * probe is deferred, we don't end up getting error in request the
1273 * memory region the next time probe is called.
1274 */
1275 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001276
Felipe Balbidc99f162014-09-03 16:13:37 -05001277 dwc3_debugfs_exit(dwc);
1278 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301279
Felipe Balbi72246da2011-08-19 18:10:58 +03001280 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001281 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001282
Felipe Balbifc8bb912016-05-16 13:14:48 +03001283 pm_runtime_put_sync(&pdev->dev);
1284 pm_runtime_allow(&pdev->dev);
1285 pm_runtime_disable(&pdev->dev);
1286
Felipe Balbic499ff72016-05-16 10:49:01 +03001287 dwc3_free_event_buffers(dwc);
1288 dwc3_free_scratch_buffers(dwc);
1289
Felipe Balbi72246da2011-08-19 18:10:58 +03001290 return 0;
1291}
1292
Felipe Balbifc8bb912016-05-16 13:14:48 +03001293#ifdef CONFIG_PM
1294static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001295{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001296 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001297
Manu Gautam689bf722017-09-27 16:49:20 +05301298 switch (dwc->current_dr_role) {
1299 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001300 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001301 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001302 spin_unlock_irqrestore(&dwc->lock, flags);
Manu Gautam689bf722017-09-27 16:49:20 +05301303 dwc3_core_exit(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001304 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301305 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001306 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001307 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001308 break;
1309 }
1310
Felipe Balbifc8bb912016-05-16 13:14:48 +03001311 return 0;
1312}
1313
1314static int dwc3_resume_common(struct dwc3 *dwc)
1315{
1316 unsigned long flags;
1317 int ret;
1318
Manu Gautam689bf722017-09-27 16:49:20 +05301319 switch (dwc->current_dr_role) {
1320 case DWC3_GCTL_PRTCAP_DEVICE:
1321 ret = dwc3_core_init(dwc);
1322 if (ret)
1323 return ret;
Felipe Balbifc8bb912016-05-16 13:14:48 +03001324
Felipe Balbifc8bb912016-05-16 13:14:48 +03001325 spin_lock_irqsave(&dwc->lock, flags);
1326 dwc3_gadget_resume(dwc);
1327 spin_unlock_irqrestore(&dwc->lock, flags);
Manu Gautam689bf722017-09-27 16:49:20 +05301328 break;
1329 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001330 default:
1331 /* do nothing */
1332 break;
1333 }
1334
1335 return 0;
1336}
1337
1338static int dwc3_runtime_checks(struct dwc3 *dwc)
1339{
Manu Gautam689bf722017-09-27 16:49:20 +05301340 switch (dwc->current_dr_role) {
Felipe Balbifc8bb912016-05-16 13:14:48 +03001341 case USB_DR_MODE_PERIPHERAL:
1342 case USB_DR_MODE_OTG:
1343 if (dwc->connected)
1344 return -EBUSY;
1345 break;
1346 case USB_DR_MODE_HOST:
1347 default:
1348 /* do nothing */
1349 break;
1350 }
1351
1352 return 0;
1353}
1354
1355static int dwc3_runtime_suspend(struct device *dev)
1356{
1357 struct dwc3 *dwc = dev_get_drvdata(dev);
1358 int ret;
1359
1360 if (dwc3_runtime_checks(dwc))
1361 return -EBUSY;
1362
1363 ret = dwc3_suspend_common(dwc);
1364 if (ret)
1365 return ret;
1366
1367 device_init_wakeup(dev, true);
1368
1369 return 0;
1370}
1371
1372static int dwc3_runtime_resume(struct device *dev)
1373{
1374 struct dwc3 *dwc = dev_get_drvdata(dev);
1375 int ret;
1376
1377 device_init_wakeup(dev, false);
1378
1379 ret = dwc3_resume_common(dwc);
1380 if (ret)
1381 return ret;
1382
Manu Gautam689bf722017-09-27 16:49:20 +05301383 switch (dwc->current_dr_role) {
1384 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001385 dwc3_gadget_process_pending_events(dwc);
1386 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301387 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001388 default:
1389 /* do nothing */
1390 break;
1391 }
1392
1393 pm_runtime_mark_last_busy(dev);
1394
1395 return 0;
1396}
1397
1398static int dwc3_runtime_idle(struct device *dev)
1399{
1400 struct dwc3 *dwc = dev_get_drvdata(dev);
1401
Manu Gautam689bf722017-09-27 16:49:20 +05301402 switch (dwc->current_dr_role) {
1403 case DWC3_GCTL_PRTCAP_DEVICE:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001404 if (dwc3_runtime_checks(dwc))
1405 return -EBUSY;
1406 break;
Manu Gautam689bf722017-09-27 16:49:20 +05301407 case DWC3_GCTL_PRTCAP_HOST:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001408 default:
1409 /* do nothing */
1410 break;
1411 }
1412
1413 pm_runtime_mark_last_busy(dev);
1414 pm_runtime_autosuspend(dev);
1415
1416 return 0;
1417}
1418#endif /* CONFIG_PM */
1419
1420#ifdef CONFIG_PM_SLEEP
1421static int dwc3_suspend(struct device *dev)
1422{
1423 struct dwc3 *dwc = dev_get_drvdata(dev);
1424 int ret;
1425
1426 ret = dwc3_suspend_common(dwc);
1427 if (ret)
1428 return ret;
1429
Sekhar Nori63444752015-08-31 21:09:08 +05301430 pinctrl_pm_select_sleep_state(dev);
1431
Felipe Balbi7415f172012-04-30 14:56:33 +03001432 return 0;
1433}
1434
1435static int dwc3_resume(struct device *dev)
1436{
1437 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301438 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001439
Sekhar Nori63444752015-08-31 21:09:08 +05301440 pinctrl_pm_select_default_state(dev);
1441
Felipe Balbifc8bb912016-05-16 13:14:48 +03001442 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001443 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001444 return ret;
1445
Felipe Balbi7415f172012-04-30 14:56:33 +03001446 pm_runtime_disable(dev);
1447 pm_runtime_set_active(dev);
1448 pm_runtime_enable(dev);
1449
1450 return 0;
1451}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001452#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001453
1454static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001455 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001456 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1457 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001458};
1459
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301460#ifdef CONFIG_OF
1461static const struct of_device_id of_dwc3_match[] = {
1462 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001463 .compatible = "snps,dwc3"
1464 },
1465 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301466 .compatible = "synopsys,dwc3"
1467 },
1468 { },
1469};
1470MODULE_DEVICE_TABLE(of, of_dwc3_match);
1471#endif
1472
Heikki Krogerus404905a2014-09-25 10:57:02 +03001473#ifdef CONFIG_ACPI
1474
1475#define ACPI_ID_INTEL_BSW "808622B7"
1476
1477static const struct acpi_device_id dwc3_acpi_match[] = {
1478 { ACPI_ID_INTEL_BSW, 0 },
1479 { },
1480};
1481MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1482#endif
1483
Felipe Balbi72246da2011-08-19 18:10:58 +03001484static struct platform_driver dwc3_driver = {
1485 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001486 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001487 .driver = {
1488 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301489 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001490 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001491 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001492 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001493};
1494
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001495module_platform_driver(dwc3_driver);
1496
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001497MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001498MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001499MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001500MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");