blob: dd8bcdf64a9f79dc528248e37f481da06de1a2df [file] [log] [blame]
Greg Kroah-Hartman5fd54ac2017-11-03 11:28:30 +01001// SPDX-License-Identifier: GPL-2.0
Aleksander Morgado45ba2152015-03-06 17:14:21 +02002
Sarah Sharp74c68742009-04-27 19:52:22 -07003/*
4 * xHCI host controller driver
5 *
6 * Copyright (C) 2008 Intel Corp.
7 *
8 * Author: Sarah Sharp
9 * Some code borrowed from the Linux EHCI driver.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
18 * for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software Foundation,
22 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
25#ifndef __LINUX_XHCI_HCD_H
26#define __LINUX_XHCI_HCD_H
27
28#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070029#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070030#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020031#include <linux/usb/hcd.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080032#include <linux/io-64-nonatomic-lo-hi.h>
Andy Shevchenko5990e5d2015-10-09 13:30:09 +030033
Sarah Sharp74c68742009-04-27 19:52:22 -070034/* Code sharing between pci-quirks and xhci hcd */
35#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080036#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070037
38/* xHCI PCI Configuration Registers */
39#define XHCI_SBRN_OFFSET (0x60)
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* Max number of USB devices for any host controller - limit in section 6.1 */
42#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070043/* Section 5.3.3 - MaxPorts */
44#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070045
Sarah Sharp74c68742009-04-27 19:52:22 -070046/*
47 * xHCI register interface.
48 * This corresponds to the eXtensible Host Controller Interface (xHCI)
49 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070050 */
51
52/**
53 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
54 * @hc_capbase: length of the capabilities register and HC version number
55 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
56 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
57 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
58 * @hcc_params: HCCPARAMS - Capability Parameters
59 * @db_off: DBOFF - Doorbell array offset
60 * @run_regs_off: RTSOFF - Runtime register space offset
Lu Baolu04abb6d2015-10-01 18:40:31 +030061 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
Sarah Sharp74c68742009-04-27 19:52:22 -070062 */
63struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110064 __le32 hc_capbase;
65 __le32 hcs_params1;
66 __le32 hcs_params2;
67 __le32 hcs_params3;
68 __le32 hcc_params;
69 __le32 db_off;
70 __le32 run_regs_off;
Lu Baolu04abb6d2015-10-01 18:40:31 +030071 __le32 hcc_params2; /* xhci 1.1 */
Sarah Sharp74c68742009-04-27 19:52:22 -070072 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070073};
Sarah Sharp74c68742009-04-27 19:52:22 -070074
75/* hc_capbase bitmasks */
76/* bits 7:0 - how long is the Capabilities register */
77#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
78/* bits 31:16 */
79#define HC_VERSION(p) (((p) >> 16) & 0xffff)
80
81/* HCSPARAMS1 - hcs_params1 - bitmasks */
82/* bits 0:7, Max Device Slots */
83#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
84#define HCS_SLOTS_MASK 0xff
85/* bits 8:18, Max Interrupters */
86#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
87/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
88#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
89
90/* HCSPARAMS2 - hcs_params2 - bitmasks */
91/* bits 0:3, frames or uframes that SW needs to queue transactions
92 * ahead of the HW to meet periodic deadlines */
93#define HCS_IST(p) (((p) >> 0) & 0xf)
94/* bits 4:7, max number of Event Ring segments */
95#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
Mathias Nyman6596a9262015-02-24 18:27:01 +020096/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
Sarah Sharp74c68742009-04-27 19:52:22 -070097/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
Mathias Nyman6596a9262015-02-24 18:27:01 +020098/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
99#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
Sarah Sharp74c68742009-04-27 19:52:22 -0700100
101/* HCSPARAMS3 - hcs_params3 - bitmasks */
102/* bits 0:7, Max U1 to U0 latency for the roothub ports */
103#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
104/* bits 16:31, Max U2 to U0 latency for the roothub ports */
105#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
106
107/* HCCPARAMS - hcc_params - bitmasks */
108/* true: HC can use 64-bit address pointers */
109#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
110/* true: HC can do bandwidth negotiation */
111#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
112/* true: HC uses 64-byte Device Context structures
113 * FIXME 64-byte context structures aren't supported yet.
114 */
115#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
116/* true: HC has port power switches */
117#define HCC_PPC(p) ((p) & (1 << 3))
118/* true: HC has port indicators */
119#define HCS_INDICATOR(p) ((p) & (1 << 4))
120/* true: HC has Light HC Reset Capability */
121#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
122/* true: HC supports latency tolerance messaging */
123#define HCC_LTC(p) ((p) & (1 << 6))
124/* true: no secondary Stream ID Support */
125#define HCC_NSS(p) ((p) & (1 << 7))
Lu Baolu40a3b772015-08-06 19:24:01 +0300126/* true: HC supports Stopped - Short Packet */
127#define HCC_SPC(p) ((p) & (1 << 9))
Lu Baolu79b80942015-08-06 19:24:00 +0300128/* true: HC has Contiguous Frame ID Capability */
129#define HCC_CFC(p) ((p) & (1 << 11))
Sarah Sharp74c68742009-04-27 19:52:22 -0700130/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700131#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700132/* Extended Capabilities pointer from PCI base - section 5.3.6 */
133#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
134
Lu Baolu02b6fdc2017-10-05 11:21:39 +0300135#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
136
Sarah Sharp74c68742009-04-27 19:52:22 -0700137/* db_off bitmask - bits 0:1 reserved */
138#define DBOFF_MASK (~0x3)
139
140/* run_regs_off bitmask - bits 0:4 reserved */
141#define RTSOFF_MASK (~0x1f)
142
Lu Baolu04abb6d2015-10-01 18:40:31 +0300143/* HCCPARAMS2 - hcc_params2 - bitmasks */
144/* true: HC supports U3 entry Capability */
145#define HCC2_U3C(p) ((p) & (1 << 0))
146/* true: HC supports Configure endpoint command Max exit latency too large */
147#define HCC2_CMC(p) ((p) & (1 << 1))
148/* true: HC supports Force Save context Capability */
149#define HCC2_FSC(p) ((p) & (1 << 2))
150/* true: HC supports Compliance Transition Capability */
151#define HCC2_CTC(p) ((p) & (1 << 3))
152/* true: HC support Large ESIT payload Capability > 48k */
153#define HCC2_LEC(p) ((p) & (1 << 4))
154/* true: HC support Configuration Information Capability */
155#define HCC2_CIC(p) ((p) & (1 << 5))
156/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
157#define HCC2_ETC(p) ((p) & (1 << 6))
Sarah Sharp74c68742009-04-27 19:52:22 -0700158
159/* Number of registers per port */
160#define NUM_PORT_REGS 4
161
Mathias Nymanb6e76372013-05-23 17:14:29 +0300162#define PORTSC 0
163#define PORTPMSC 1
164#define PORTLI 2
165#define PORTHLPMC 3
166
Sarah Sharp74c68742009-04-27 19:52:22 -0700167/**
168 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
169 * @command: USBCMD - xHC command register
170 * @status: USBSTS - xHC status register
171 * @page_size: This indicates the page size that the host controller
172 * supports. If bit n is set, the HC supports a page size
173 * of 2^(n+12), up to a 128MB page size.
174 * 4K is the minimum page size.
175 * @cmd_ring: CRP - 64-bit Command Ring Pointer
176 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
177 * @config_reg: CONFIG - Configure Register
178 * @port_status_base: PORTSCn - base address for Port Status and Control
179 * Each port has a Port Status and Control register,
180 * followed by a Port Power Management Status and Control
181 * register, a Port Link Info register, and a reserved
182 * register.
183 * @port_power_base: PORTPMSCn - base address for
184 * Port Power Management Status and Control
185 * @port_link_base: PORTLIn - base address for Port Link Info (current
186 * Link PM state and control) for USB 2.1 and USB 3.0
187 * devices.
188 */
189struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100190 __le32 command;
191 __le32 status;
192 __le32 page_size;
193 __le32 reserved1;
194 __le32 reserved2;
195 __le32 dev_notification;
196 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700197 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100198 __le32 reserved3[4];
199 __le64 dcbaa_ptr;
200 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700201 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100202 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700203 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100204 __le32 port_status_base;
205 __le32 port_power_base;
206 __le32 port_link_base;
207 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700208 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100209 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700210};
Sarah Sharp74c68742009-04-27 19:52:22 -0700211
212/* USBCMD - USB command - command bitmasks */
213/* start/stop HC execution - do not write unless HC is halted*/
214#define CMD_RUN XHCI_CMD_RUN
215/* Reset HC - resets internal HC state machine and all registers (except
216 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
217 * The xHCI driver must reinitialize the xHC after setting this bit.
218 */
219#define CMD_RESET (1 << 1)
220/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
221#define CMD_EIE XHCI_CMD_EIE
222/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
223#define CMD_HSEIE XHCI_CMD_HSEIE
224/* bits 4:6 are reserved (and should be preserved on writes). */
225/* light reset (port status stays unchanged) - reset completed when this is 0 */
226#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d52010-10-14 07:23:06 -0700227/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700228#define CMD_CSS (1 << 8)
229#define CMD_CRS (1 << 9)
230/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
231#define CMD_EWE XHCI_CMD_EWE
232/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
233 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
234 * '0' means the xHC can power it off if all ports are in the disconnect,
235 * disabled, or powered-off state.
236 */
237#define CMD_PM_INDEX (1 << 11)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200238/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
239#define CMD_ETE (1 << 14)
240/* bits 15:31 are reserved (and should be preserved on writes). */
Sarah Sharp74c68742009-04-27 19:52:22 -0700241
Felipe Balbi4e833c02012-03-15 16:37:08 +0200242/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800243#define IMAN_IE (1 << 1)
244#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200245
Sarah Sharp74c68742009-04-27 19:52:22 -0700246/* USBSTS - USB status - status bitmasks */
247/* HC not running - set to 1 when run/stop bit is cleared. */
248#define STS_HALT XHCI_STS_HALT
249/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
250#define STS_FATAL (1 << 2)
251/* event interrupt - clear this prior to clearing any IP flags in IR set*/
252#define STS_EINT (1 << 3)
253/* port change detect */
254#define STS_PORT (1 << 4)
255/* bits 5:7 reserved and zeroed */
256/* save state status - '1' means xHC is saving state */
257#define STS_SAVE (1 << 8)
258/* restore state status - '1' means xHC is restoring state */
259#define STS_RESTORE (1 << 9)
260/* true: save or restore error */
261#define STS_SRE (1 << 10)
262/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
263#define STS_CNR XHCI_STS_CNR
264/* true: internal Host Controller Error - SW needs to reset and reinitialize */
265#define STS_HCE (1 << 12)
266/* bits 13:31 reserved and should be preserved */
267
268/*
269 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
270 * Generate a device notification event when the HC sees a transaction with a
271 * notification type that matches a bit set in this bit field.
272 */
273#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700274#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700275/* Most of the device notification types should only be used for debug.
276 * SW does need to pay attention to function wake notifications.
277 */
278#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
279
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700280/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
281/* bit 0 is the command ring cycle state */
282/* stop ring operation after completion of the currently executing command */
283#define CMD_RING_PAUSE (1 << 1)
284/* stop ring immediately - abort the currently executing command */
285#define CMD_RING_ABORT (1 << 2)
286/* true: command ring is running */
287#define CMD_RING_RUNNING (1 << 3)
288/* bits 4:5 reserved and should be preserved */
289/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700290#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700291
Sarah Sharp74c68742009-04-27 19:52:22 -0700292/* CONFIG - Configure Register - config_reg bitmasks */
293/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
294#define MAX_DEVS(p) ((p) & 0xff)
Lu Baolu04abb6d2015-10-01 18:40:31 +0300295/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
296#define CONFIG_U3E (1 << 8)
297/* bit 9: Configuration Information Enable, xhci 1.1 */
298#define CONFIG_CIE (1 << 9)
299/* bits 10:31 - reserved and should be preserved */
Sarah Sharp74c68742009-04-27 19:52:22 -0700300
301/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
302/* true: device connected */
303#define PORT_CONNECT (1 << 0)
304/* true: port enabled */
305#define PORT_PE (1 << 1)
306/* bit 2 reserved and zeroed */
307/* true: port has an over-current condition */
308#define PORT_OC (1 << 3)
309/* true: port reset signaling asserted */
310#define PORT_RESET (1 << 4)
311/* Port Link State - bits 5:8
312 * A read gives the current link PM state of the port,
313 * a write with Link State Write Strobe set sets the link state.
314 */
Andiry Xube88fe42010-10-14 07:22:57 -0700315#define PORT_PLS_MASK (0xf << 5)
316#define XDEV_U0 (0x0 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300317#define XDEV_U1 (0x1 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700318#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700319#define XDEV_U3 (0x3 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300320#define XDEV_DISABLED (0x4 << 5)
321#define XDEV_RXDETECT (0x5 << 5)
Zhuang Jin Canfac42712015-07-21 17:20:30 +0300322#define XDEV_INACTIVE (0x6 << 5)
Mathias Nyman346e99732016-10-20 18:09:19 +0300323#define XDEV_POLLING (0x7 << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300324#define XDEV_RECOVERY (0x8 << 5)
325#define XDEV_HOT_RESET (0x9 << 5)
326#define XDEV_COMP_MODE (0xa << 5)
327#define XDEV_TEST_MODE (0xb << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700328#define XDEV_RESUME (0xf << 5)
Mathias Nyman7344ee32017-08-16 14:23:21 +0300329
Sarah Sharp74c68742009-04-27 19:52:22 -0700330/* true: port has power (see HCC_PPC) */
331#define PORT_POWER (1 << 9)
332/* bits 10:13 indicate device speed:
333 * 0 - undefined speed - port hasn't be initialized by a reset yet
334 * 1 - full speed
335 * 2 - low speed
336 * 3 - high speed
337 * 4 - super speed
338 * 5-15 reserved
339 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700340#define DEV_SPEED_MASK (0xf << 10)
341#define XDEV_FS (0x1 << 10)
342#define XDEV_LS (0x2 << 10)
343#define XDEV_HS (0x3 << 10)
344#define XDEV_SS (0x4 << 10)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300345#define XDEV_SSP (0x5 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700346#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700347#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
348#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
349#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
350#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300351#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
352#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
Mathias Nyman395f5402015-10-01 18:40:39 +0300353#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300354
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700355/* Bits 20:23 in the Slot Context are the speed for the device */
356#define SLOT_SPEED_FS (XDEV_FS << 10)
357#define SLOT_SPEED_LS (XDEV_LS << 10)
358#define SLOT_SPEED_HS (XDEV_HS << 10)
359#define SLOT_SPEED_SS (XDEV_SS << 10)
Mathias Nymand7854042016-01-25 15:30:47 +0200360#define SLOT_SPEED_SSP (XDEV_SSP << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700361/* Port Indicator Control */
362#define PORT_LED_OFF (0 << 14)
363#define PORT_LED_AMBER (1 << 14)
364#define PORT_LED_GREEN (2 << 14)
365#define PORT_LED_MASK (3 << 14)
366/* Port Link State Write Strobe - set this when changing link state */
367#define PORT_LINK_STROBE (1 << 16)
368/* true: connect status change */
369#define PORT_CSC (1 << 17)
370/* true: port enable change */
371#define PORT_PEC (1 << 18)
372/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
373 * into an enabled state, and the device into the default state. A "warm" reset
374 * also resets the link, forcing the device through the link training sequence.
375 * SW can also look at the Port Reset register to see when warm reset is done.
376 */
377#define PORT_WRC (1 << 19)
378/* true: over-current change */
379#define PORT_OCC (1 << 20)
380/* true: reset change - 1 to 0 transition of PORT_RESET */
381#define PORT_RC (1 << 21)
382/* port link status change - set on some port link state transitions:
383 * Transition Reason
384 * ------------------------------------------------------------------------------
385 * - U3 to Resume Wakeup signaling from a device
386 * - Resume to Recovery to U0 USB 3.0 device resume
387 * - Resume to U0 USB 2.0 device resume
388 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
389 * - U3 to U0 Software resume of USB 2.0 device complete
390 * - U2 to U0 L1 resume of USB 2.1 device complete
391 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
392 * - U0 to disabled L1 entry error with USB 2.1 device
393 * - Any state to inactive Error on USB 3.0 port
394 */
395#define PORT_PLC (1 << 22)
396/* port configure error change - port failed to configure its link partner */
397#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200398/* Cold Attach Status - xHC can set this bit to report device attached during
399 * Sx state. Warm port reset should be perfomed to clear this bit and move port
400 * to connected state.
401 */
402#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700403/* wake on connect (enable) */
404#define PORT_WKCONN_E (1 << 25)
405/* wake on disconnect (enable) */
406#define PORT_WKDISC_E (1 << 26)
407/* wake on over-current (enable) */
408#define PORT_WKOC_E (1 << 27)
409/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200410/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700411#define PORT_DEV_REMOVE (1 << 30)
412/* Initiate a warm port reset - complete when PORT_WRC is '1' */
413#define PORT_WR (1 << 31)
414
Dan Carpenter22e04872011-03-17 22:39:49 +0300415/* We mark duplicate entries with -1 */
416#define DUPLICATE_ENTRY ((u8)(-1))
417
Sarah Sharp74c68742009-04-27 19:52:22 -0700418/* Port Power Management Status and Control - port_power_base bitmasks */
419/* Inactivity timer value for transitions into U1, in microseconds.
420 * Timeout can be up to 127us. 0xFF means an infinite timeout.
421 */
422#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800423#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700424/* Inactivity timer value for transitions into U2 */
425#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800426#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700427/* Bits 24:31 for port testing */
428
Andiry Xu9777e3c2010-10-14 07:23:03 -0700429/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700430#define PORT_L1S_MASK 7
431#define PORT_L1S_SUCCESS 1
432#define PORT_RWE (1 << 3)
433#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700434#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700435#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700436#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700437#define PORT_HLE (1 << 16)
Guoqing Zhang0f1d8322017-04-07 17:56:54 +0300438#define PORT_TEST_MODE_SHIFT 28
Sarah Sharp74c68742009-04-27 19:52:22 -0700439
Mathias Nyman395f5402015-10-01 18:40:39 +0300440/* USB3 Protocol PORTLI Port Link Information */
441#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
442#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
Mathias Nymana558ccd2013-05-23 17:14:30 +0300443
444/* USB2 Protocol PORTHLPMC */
445#define PORT_HIRDM(p)((p) & 3)
446#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
447#define PORT_BESLD(p)(((p) & 0xf) << 10)
448
449/* use 512 microseconds as USB2 LPM L1 default timeout. */
450#define XHCI_L1_TIMEOUT 512
451
452/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
453 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
454 * by other operating systems.
455 *
456 * XHCI 1.0 errata 8/14/12 Table 13 notes:
457 * "Software should choose xHC BESL/BESLD field values that do not violate a
458 * device's resume latency requirements,
459 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
460 * or not program values < '4' if BLC = '0' and a BESL device is attached.
461 */
462#define XHCI_DEFAULT_BESL 4
463
Sarah Sharp74c68742009-04-27 19:52:22 -0700464/**
Sarah Sharp98441972009-05-14 11:44:18 -0700465 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700466 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
467 * interrupts and check for pending interrupts.
468 * @irq_control: IMOD - Interrupt Moderation Register.
469 * Used to throttle interrupts.
470 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
471 * @erst_base: ERST base address.
472 * @erst_dequeue: Event ring dequeue pointer.
473 *
474 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
475 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
476 * multiple segments of the same size. The HC places events on the ring and
477 * "updates the Cycle bit in the TRBs to indicate to software the current
478 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
479 * updates the dequeue pointer.
480 */
Sarah Sharp98441972009-05-14 11:44:18 -0700481struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100482 __le32 irq_pending;
483 __le32 irq_control;
484 __le32 erst_size;
485 __le32 rsvd;
486 __le64 erst_base;
487 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700488};
Sarah Sharp74c68742009-04-27 19:52:22 -0700489
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700490/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700491#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700492/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700493/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700494#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
495#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
496#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
497
498/* irq_control bitmasks */
499/* Minimum interval between interrupts (in 250ns intervals). The interval
500 * between interrupts will be longer if there are no events on the event ring.
501 * Default is 4000 (1 ms).
502 */
503#define ER_IRQ_INTERVAL_MASK (0xffff)
504/* Counter used to count down the time to the next interrupt - HW use only */
505#define ER_IRQ_COUNTER_MASK (0xffff << 16)
506
507/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700508/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700509#define ERST_SIZE_MASK (0xffff << 16)
510
511/* erst_dequeue bitmasks */
512/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
513 * where the current dequeue pointer lies. This is an optional HW hint.
514 */
515#define ERST_DESI_MASK (0x7)
516/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
517 * a work queue (or delayed service routine)?
518 */
519#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700520#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700521
522/**
523 * struct xhci_run_regs
524 * @microframe_index:
525 * MFINDEX - current microframe number
526 *
527 * Section 5.5 Host Controller Runtime Registers:
528 * "Software should read and write these registers using only Dword (32 bit)
529 * or larger accesses"
530 */
531struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100532 __le32 microframe_index;
533 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700534 struct xhci_intr_reg ir_set[128];
535};
Sarah Sharp74c68742009-04-27 19:52:22 -0700536
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700537/**
538 * struct doorbell_array
539 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500540 * Bits 0 - 7: Endpoint target
541 * Bits 8 - 15: RsvdZ
542 * Bits 16 - 31: Stream ID
543 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700544 * Section 5.6
545 */
546struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100547 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700548};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700549
Matthew Wilcox50d646762010-12-15 14:18:11 -0500550#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
551#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700552
Sarah Sharpa74588f2009-04-27 19:53:42 -0700553/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700554 * struct xhci_protocol_caps
555 * @revision: major revision, minor revision, capability ID,
556 * and next capability pointer.
557 * @name_string: Four ASCII characters to say which spec this xHC
558 * follows, typically "USB ".
559 * @port_info: Port offset, count, and protocol-defined information.
560 */
561struct xhci_protocol_caps {
562 u32 revision;
563 u32 name_string;
564 u32 port_info;
565};
566
567#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
Mathias Nyman47189092015-10-01 18:40:34 +0300568#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
569#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
Sarah Sharpda6699c2010-10-26 16:47:13 -0700570#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
571#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
572
Mathias Nyman47189092015-10-01 18:40:34 +0300573#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
574#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
575#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
576#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
577#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
578#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
579
580#define PLT_MASK (0x03 << 6)
581#define PLT_SYM (0x00 << 6)
582#define PLT_ASYM_RX (0x02 << 6)
583#define PLT_ASYM_TX (0x03 << 6)
584
Sarah Sharpda6699c2010-10-26 16:47:13 -0700585/**
John Yound115b042009-07-27 12:05:15 -0700586 * struct xhci_container_ctx
587 * @type: Type of context. Used to calculated offsets to contained contexts.
588 * @size: Size of the context data
589 * @bytes: The raw context data given to HW
590 * @dma: dma address of the bytes
591 *
592 * Represents either a Device or Input context. Holds a pointer to the raw
593 * memory used for the context (bytes) and dma address of it (dma).
594 */
595struct xhci_container_ctx {
596 unsigned type;
597#define XHCI_CTX_TYPE_DEVICE 0x1
598#define XHCI_CTX_TYPE_INPUT 0x2
599
600 int size;
601
602 u8 *bytes;
603 dma_addr_t dma;
604};
605
606/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700607 * struct xhci_slot_ctx
608 * @dev_info: Route string, device speed, hub info, and last valid endpoint
609 * @dev_info2: Max exit latency for device number, root hub port number
610 * @tt_info: tt_info is used to construct split transaction tokens
611 * @dev_state: slot state and device address
612 *
613 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
614 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
615 * reserved at the end of the slot context for HC internal use.
616 */
617struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100618 __le32 dev_info;
619 __le32 dev_info2;
620 __le32 tt_info;
621 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700622 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100623 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700624};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700625
626/* dev_info bitmasks */
627/* Route String - 0:19 */
628#define ROUTE_STRING_MASK (0xfffff)
629/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
630#define DEV_SPEED (0xf << 20)
Felipe Balbi19a7d0d2017-04-07 17:56:57 +0300631#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700632/* bit 24 reserved */
633/* Is this LS/FS device connected through a HS hub? - bit 25 */
634#define DEV_MTT (0x1 << 25)
635/* Set if the device is a hub - bit 26 */
636#define DEV_HUB (0x1 << 26)
637/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700638#define LAST_CTX_MASK (0x1f << 27)
639#define LAST_CTX(p) ((p) << 27)
640#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700641#define SLOT_FLAG (1 << 0)
642#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700643
644/* dev_info2 bitmasks */
645/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
646#define MAX_EXIT (0xffff)
647/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700648#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700649#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700650/* Maximum number of ports under a hub device */
651#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Felipe Balbi19a7d0d2017-04-07 17:56:57 +0300652#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700653
654/* tt_info bitmasks */
655/*
656 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
657 * The Slot ID of the hub that isolates the high speed signaling from
658 * this low or full-speed device. '0' if attached to root hub port.
659 */
660#define TT_SLOT (0xff)
661/*
662 * The number of the downstream facing port of the high-speed hub
663 * '0' if the device is not low or full speed.
664 */
665#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700666#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Felipe Balbi19a7d0d2017-04-07 17:56:57 +0300667#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700668
669/* dev_state bitmasks */
670/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700671#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700672/* bits 8:26 reserved */
673/* Slot state */
674#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700675#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700676
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200677#define SLOT_STATE_DISABLED 0
678#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
679#define SLOT_STATE_DEFAULT 1
680#define SLOT_STATE_ADDRESSED 2
681#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700682
683/**
684 * struct xhci_ep_ctx
685 * @ep_info: endpoint state, streams, mult, and interval information.
686 * @ep_info2: information on endpoint type, max packet size, max burst size,
687 * error count, and whether the HC will force an event for all
688 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700689 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
690 * defines one stream, this points to the endpoint transfer ring.
691 * Otherwise, it points to a stream context array, which has a
692 * ring pointer for each flow.
693 * @tx_info:
694 * Average TRB lengths for the endpoint ring and
695 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700696 *
697 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
698 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
699 * reserved at the end of the endpoint context for HC internal use.
700 */
701struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100702 __le32 ep_info;
703 __le32 ep_info2;
704 __le64 deq;
705 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700706 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100707 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700708};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700709
710/* ep_info bitmasks */
711/*
712 * Endpoint State - bits 0:2
713 * 0 - disabled
714 * 1 - running
715 * 2 - halted due to halt condition - ok to manipulate endpoint ring
716 * 3 - stopped
717 * 4 - TRB error
718 * 5-7 - reserved
719 */
Sarah Sharpd0e96f52009-04-27 19:58:01 -0700720#define EP_STATE_MASK (0xf)
721#define EP_STATE_DISABLED 0
722#define EP_STATE_RUNNING 1
723#define EP_STATE_HALTED 2
724#define EP_STATE_STOPPED 3
725#define EP_STATE_ERROR 4
Mathias Nyman5071e6b2016-11-11 15:13:28 +0200726#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
727
Sarah Sharpa74588f2009-04-27 19:53:42 -0700728/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700729#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700730#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700731/* bits 10:14 are Max Primary Streams */
732/* bit 15 is Linear Stream Array */
733/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700734#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700735#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700736#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700737#define EP_MAXPSTREAMS_MASK (0x1f << 10)
738#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
739/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
740#define EP_HAS_LSA (1 << 15)
Mathias Nyman76a14d72017-09-18 17:39:15 +0300741/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
742#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700743
744/* ep_info2 bitmasks */
745/*
746 * Force Event - generate transfer events for all TRBs for this endpoint
747 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
748 */
749#define FORCE_EVENT (0x1)
750#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700751#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700752#define EP_TYPE(p) ((p) << 3)
753#define ISOC_OUT_EP 1
754#define BULK_OUT_EP 2
755#define INT_OUT_EP 3
756#define CTRL_EP 4
757#define ISOC_IN_EP 5
758#define BULK_IN_EP 6
759#define INT_IN_EP 7
760/* bit 6 reserved */
761/* bit 7 is Host Initiate Disable - for disabling stream selection */
762#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700763#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700764#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700765#define MAX_PACKET_MASK (0xffff << 16)
766#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700767
Sarah Sharp9238f252010-04-16 08:07:27 -0700768/* tx_info bitmasks */
Mathias Nymandef4e6f2016-02-12 16:40:15 +0200769#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
770#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
Mathias Nyman8ef8a9f2016-02-12 16:40:16 +0200771#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700772#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700773
Sarah Sharpbf161e82011-02-23 15:46:42 -0800774/* deq bitmasks */
775#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e292013-10-04 00:29:49 +0200776#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800777
Sarah Sharpa74588f2009-04-27 19:53:42 -0700778
779/**
John Yound115b042009-07-27 12:05:15 -0700780 * struct xhci_input_control_context
781 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700782 *
783 * @drop_context: set the bit of the endpoint context you want to disable
784 * @add_context: set the bit of the endpoint context you want to enable
785 */
John Yound115b042009-07-27 12:05:15 -0700786struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100787 __le32 drop_flags;
788 __le32 add_flags;
789 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700790};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700791
Sarah Sharp9af5d712011-09-02 11:05:48 -0700792#define EP_IS_ADDED(ctrl_ctx, i) \
793 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
794#define EP_IS_DROPPED(ctrl_ctx, i) \
795 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
796
Sarah Sharp913a8a32009-09-04 10:53:13 -0700797/* Represents everything that is needed to issue a command on the command ring.
798 * It's useful to pre-allocate these for commands that cannot fail due to
799 * out-of-memory errors, like freeing streams.
800 */
801struct xhci_command {
802 /* Input context for changing device state */
803 struct xhci_container_ctx *in_ctx;
804 u32 status;
Lu Baoluc2d3d492016-11-11 15:13:31 +0200805 int slot_id;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700806 /* If completion is null, no one is waiting on this command
807 * and the structure can be freed after the command completes.
808 */
809 struct completion *completion;
810 union xhci_trb *command_trb;
811 struct list_head cmd_list;
812};
813
Sarah Sharpa74588f2009-04-27 19:53:42 -0700814/* drop context bitmasks */
815#define DROP_EP(x) (0x1 << x)
816/* add context bitmasks */
817#define ADD_EP(x) (0x1 << x)
818
Sarah Sharp8df75f42010-04-02 15:34:16 -0700819struct xhci_stream_ctx {
820 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100821 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700822 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100823 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700824};
825
826/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300827#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700828/* Secondary stream array type, dequeue pointer is to a transfer ring */
829#define SCT_SEC_TR 0
830/* Primary stream array type, dequeue pointer is to a transfer ring */
831#define SCT_PRI_TR 1
832/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
833#define SCT_SSA_8 2
834#define SCT_SSA_16 3
835#define SCT_SSA_32 4
836#define SCT_SSA_64 5
837#define SCT_SSA_128 6
838#define SCT_SSA_256 7
839
840/* Assume no secondary streams for now */
841struct xhci_stream_info {
842 struct xhci_ring **stream_rings;
843 /* Number of streams, including stream 0 (which drivers can't use) */
844 unsigned int num_streams;
845 /* The stream context array may be bigger than
846 * the number of streams the driver asked for
847 */
848 struct xhci_stream_ctx *stream_ctx_array;
849 unsigned int num_stream_ctxs;
850 dma_addr_t ctx_array_dma;
851 /* For mapping physical TRB addresses to segments in stream rings */
852 struct radix_tree_root trb_address_map;
853 struct xhci_command *free_streams_command;
854};
855
856#define SMALL_STREAM_ARRAY_SIZE 256
857#define MEDIUM_STREAM_ARRAY_SIZE 1024
858
Sarah Sharp9af5d712011-09-02 11:05:48 -0700859/* Some Intel xHCI host controllers need software to keep track of the bus
860 * bandwidth. Keep track of endpoint info here. Each root port is allocated
861 * the full bus bandwidth. We must also treat TTs (including each port under a
862 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
863 * (DMI) also limits the total bandwidth (across all domains) that can be used.
864 */
865struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700866 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700867 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700868 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700869 unsigned int mult;
870 unsigned int num_packets;
871 unsigned int max_packet_size;
872 unsigned int max_esit_payload;
873 unsigned int type;
874};
875
Sarah Sharpc29eea62011-09-02 11:05:52 -0700876/* "Block" sizes in bytes the hardware uses for different device speeds.
877 * The logic in this part of the hardware limits the number of bits the hardware
878 * can use, so must represent bandwidth in a less precise manner to mimic what
879 * the scheduler hardware computes.
880 */
881#define FS_BLOCK 1
882#define HS_BLOCK 4
883#define SS_BLOCK 16
884#define DMI_BLOCK 32
885
886/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
887 * with each byte transferred. SuperSpeed devices have an initial overhead to
888 * set up bursts. These are in blocks, see above. LS overhead has already been
889 * translated into FS blocks.
890 */
891#define DMI_OVERHEAD 8
892#define DMI_OVERHEAD_BURST 4
893#define SS_OVERHEAD 8
894#define SS_OVERHEAD_BURST 32
895#define HS_OVERHEAD 26
896#define FS_OVERHEAD 20
897#define LS_OVERHEAD 128
898/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
899 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
900 * of overhead associated with split transfers crossing microframe boundaries.
901 * 31 blocks is pure protocol overhead.
902 */
903#define TT_HS_OVERHEAD (31 + 94)
904#define TT_DMI_OVERHEAD (25 + 12)
905
906/* Bandwidth limits in blocks */
907#define FS_BW_LIMIT 1285
908#define TT_BW_LIMIT 1320
909#define HS_BW_LIMIT 1607
910#define SS_BW_LIMIT_IN 3906
911#define DMI_BW_LIMIT_IN 3906
912#define SS_BW_LIMIT_OUT 3906
913#define DMI_BW_LIMIT_OUT 3906
914
915/* Percentage of bus bandwidth reserved for non-periodic transfers */
916#define FS_BW_RESERVED 10
917#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700918#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700919
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700920struct xhci_virt_ep {
921 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700922 /* Related to endpoints that are configured to use stream IDs only */
923 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700924 /* Temporary storage in case the configure endpoint command fails and we
925 * have to restore the device state to the previous state
926 */
927 struct xhci_ring *new_ring;
928 unsigned int ep_state;
929#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700930#define EP_HALTED (1 << 1) /* For stall handling */
Mathias Nyman9983a5f2017-01-23 14:19:52 +0200931#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700932/* Transitioning the endpoint to using streams, don't enqueue URBs */
933#define EP_GETTING_STREAMS (1 << 3)
934#define EP_HAS_STREAMS (1 << 4)
935/* Transitioning the endpoint to not using streams, don't enqueue URBs */
936#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700937 /* ---- Related to URB cancellation ---- */
938 struct list_head cancelled_td_list;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700939 /* Watchdog timer for stop endpoint command to cancel URBs */
940 struct timer_list stop_cmd_timer;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700941 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800942 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
943 * command. We'll need to update the ring's dequeue segment and dequeue
944 * pointer after the command completes.
945 */
946 struct xhci_segment *queued_deq_seg;
947 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700948 /*
949 * Sometimes the xHC can not process isochronous endpoint ring quickly
950 * enough, and it will miss some isoc tds on the ring and generate
951 * a Missed Service Error Event.
952 * Set skip flag when receive a Missed Service Error Event and
953 * process the missed tds on the endpoint ring.
954 */
955 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700956 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700957 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700958 struct list_head bw_endpoint_list;
Lu Baolu79b80942015-08-06 19:24:00 +0300959 /* Isoch Frame ID checking storage */
960 int next_frame_id;
Mathias Nyman2f6d3b62016-02-12 16:40:18 +0200961 /* Use new Isoch TRB layout needed for extended TBC support */
962 bool use_extended_tbc;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700963};
964
Sarah Sharp839c8172011-09-02 11:05:47 -0700965enum xhci_overhead_type {
966 LS_OVERHEAD_TYPE = 0,
967 FS_OVERHEAD_TYPE,
968 HS_OVERHEAD_TYPE,
969};
970
971struct xhci_interval_bw {
972 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700973 /* Sorted by max packet size.
974 * Head of the list is the greatest max packet size.
975 */
976 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700977 /* How many endpoints of each speed are present. */
978 unsigned int overhead[3];
979};
980
981#define XHCI_MAX_INTERVAL 16
982
983struct xhci_interval_bw_table {
984 unsigned int interval0_esit_payload;
985 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700986 /* Includes reserved bandwidth for async endpoints */
987 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700988 unsigned int ss_bw_in;
989 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700990};
991
992
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700993struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700994 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700995 /*
996 * Commands to the hardware are passed an "input context" that
997 * tells the hardware what to change in its data structures.
998 * The hardware will return changes in an "output context" that
999 * software must allocate for the hardware. We need to keep
1000 * track of input and output contexts separately because
1001 * these commands might fail and we don't trust the hardware.
1002 */
John Yound115b042009-07-27 12:05:15 -07001003 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001004 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -07001005 struct xhci_container_ctx *in_ctx;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001006 struct xhci_virt_ep eps[31];
Sarah Sharpfe301822011-09-02 11:05:41 -07001007 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -07001008 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -07001009 struct xhci_interval_bw_table *bw_table;
1010 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -07001011 /* The current max exit latency for the enabled USB3 link states. */
1012 u16 current_mel;
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001013 /* Used for the debugfs interfaces. */
1014 void *debugfs_private;
Sarah Sharp839c8172011-09-02 11:05:47 -07001015};
1016
1017/*
1018 * For each roothub, keep track of the bandwidth information for each periodic
1019 * interval.
1020 *
1021 * If a high speed hub is attached to the roothub, each TT associated with that
1022 * hub is a separate bandwidth domain. The interval information for the
1023 * endpoints on the devices under that TT will appear in the TT structure.
1024 */
1025struct xhci_root_port_bw_info {
1026 struct list_head tts;
1027 unsigned int num_active_tts;
1028 struct xhci_interval_bw_table bw_table;
1029};
1030
1031struct xhci_tt_bw_info {
1032 struct list_head tt_list;
1033 int slot_id;
1034 int ttport;
1035 struct xhci_interval_bw_table bw_table;
1036 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001037};
1038
1039
Sarah Sharpa74588f2009-04-27 19:53:42 -07001040/**
1041 * struct xhci_device_context_array
1042 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1043 */
1044struct xhci_device_context_array {
1045 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +11001046 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -07001047 /* private xHCD pointers */
1048 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001049};
Sarah Sharpa74588f2009-04-27 19:53:42 -07001050/* TODO: write function to set the 64-bit device DMA address */
1051/*
1052 * TODO: change this to be dynamically sized at HC mem init time since the HC
1053 * might not be able to handle the maximum number of devices possible.
1054 */
1055
1056
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001057struct xhci_transfer_event {
1058 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +11001059 __le64 buffer;
1060 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001061 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +11001062 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001063};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001064
Vivek Gautam1c11a172013-03-21 12:06:48 +05301065/* Transfer event TRB length bit mask */
1066/* bits 0:23 */
1067#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1068
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001069/** Transfer Event bit fields **/
1070#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1071
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001072/* Completion Code - only applicable for some types of TRBs */
1073#define COMP_CODE_MASK (0xff << 24)
1074#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
Felipe Balbi0b7c1052017-01-23 14:20:06 +02001075#define COMP_INVALID 0
1076#define COMP_SUCCESS 1
1077#define COMP_DATA_BUFFER_ERROR 2
1078#define COMP_BABBLE_DETECTED_ERROR 3
1079#define COMP_USB_TRANSACTION_ERROR 4
1080#define COMP_TRB_ERROR 5
1081#define COMP_STALL_ERROR 6
1082#define COMP_RESOURCE_ERROR 7
1083#define COMP_BANDWIDTH_ERROR 8
1084#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1085#define COMP_INVALID_STREAM_TYPE_ERROR 10
1086#define COMP_SLOT_NOT_ENABLED_ERROR 11
1087#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1088#define COMP_SHORT_PACKET 13
1089#define COMP_RING_UNDERRUN 14
1090#define COMP_RING_OVERRUN 15
1091#define COMP_VF_EVENT_RING_FULL_ERROR 16
1092#define COMP_PARAMETER_ERROR 17
1093#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1094#define COMP_CONTEXT_STATE_ERROR 19
1095#define COMP_NO_PING_RESPONSE_ERROR 20
1096#define COMP_EVENT_RING_FULL_ERROR 21
1097#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1098#define COMP_MISSED_SERVICE_ERROR 23
1099#define COMP_COMMAND_RING_STOPPED 24
1100#define COMP_COMMAND_ABORTED 25
1101#define COMP_STOPPED 26
1102#define COMP_STOPPED_LENGTH_INVALID 27
1103#define COMP_STOPPED_SHORT_PACKET 28
1104#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1105#define COMP_ISOCH_BUFFER_OVERRUN 31
1106#define COMP_EVENT_LOST_ERROR 32
1107#define COMP_UNDEFINED_ERROR 33
1108#define COMP_INVALID_STREAM_ID_ERROR 34
1109#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1110#define COMP_SPLIT_TRANSACTION_ERROR 36
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001111
Felipe Balbied6d6432017-01-23 14:20:18 +02001112static inline const char *xhci_trb_comp_code_string(u8 status)
1113{
1114 switch (status) {
1115 case COMP_INVALID:
1116 return "Invalid";
1117 case COMP_SUCCESS:
1118 return "Success";
1119 case COMP_DATA_BUFFER_ERROR:
1120 return "Data Buffer Error";
1121 case COMP_BABBLE_DETECTED_ERROR:
1122 return "Babble Detected";
1123 case COMP_USB_TRANSACTION_ERROR:
1124 return "USB Transaction Error";
1125 case COMP_TRB_ERROR:
1126 return "TRB Error";
1127 case COMP_STALL_ERROR:
1128 return "Stall Error";
1129 case COMP_RESOURCE_ERROR:
1130 return "Resource Error";
1131 case COMP_BANDWIDTH_ERROR:
1132 return "Bandwidth Error";
1133 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1134 return "No Slots Available Error";
1135 case COMP_INVALID_STREAM_TYPE_ERROR:
1136 return "Invalid Stream Type Error";
1137 case COMP_SLOT_NOT_ENABLED_ERROR:
1138 return "Slot Not Enabled Error";
1139 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1140 return "Endpoint Not Enabled Error";
1141 case COMP_SHORT_PACKET:
1142 return "Short Packet";
1143 case COMP_RING_UNDERRUN:
1144 return "Ring Underrun";
1145 case COMP_RING_OVERRUN:
1146 return "Ring Overrun";
1147 case COMP_VF_EVENT_RING_FULL_ERROR:
1148 return "VF Event Ring Full Error";
1149 case COMP_PARAMETER_ERROR:
1150 return "Parameter Error";
1151 case COMP_BANDWIDTH_OVERRUN_ERROR:
1152 return "Bandwidth Overrun Error";
1153 case COMP_CONTEXT_STATE_ERROR:
1154 return "Context State Error";
1155 case COMP_NO_PING_RESPONSE_ERROR:
1156 return "No Ping Response Error";
1157 case COMP_EVENT_RING_FULL_ERROR:
1158 return "Event Ring Full Error";
1159 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1160 return "Incompatible Device Error";
1161 case COMP_MISSED_SERVICE_ERROR:
1162 return "Missed Service Error";
1163 case COMP_COMMAND_RING_STOPPED:
1164 return "Command Ring Stopped";
1165 case COMP_COMMAND_ABORTED:
1166 return "Command Aborted";
1167 case COMP_STOPPED:
1168 return "Stopped";
1169 case COMP_STOPPED_LENGTH_INVALID:
1170 return "Stopped - Length Invalid";
1171 case COMP_STOPPED_SHORT_PACKET:
1172 return "Stopped - Short Packet";
1173 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1174 return "Max Exit Latency Too Large Error";
1175 case COMP_ISOCH_BUFFER_OVERRUN:
1176 return "Isoch Buffer Overrun";
1177 case COMP_EVENT_LOST_ERROR:
1178 return "Event Lost Error";
1179 case COMP_UNDEFINED_ERROR:
1180 return "Undefined Error";
1181 case COMP_INVALID_STREAM_ID_ERROR:
1182 return "Invalid Stream ID Error";
1183 case COMP_SECONDARY_BANDWIDTH_ERROR:
1184 return "Secondary Bandwidth Error";
1185 case COMP_SPLIT_TRANSACTION_ERROR:
1186 return "Split Transaction Error";
1187 default:
1188 return "Unknown!!";
1189 }
1190}
1191
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001192struct xhci_link_trb {
1193 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001194 __le64 segment_ptr;
1195 __le32 intr_target;
1196 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001197};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001198
1199/* control bitfields */
1200#define LINK_TOGGLE (0x1<<1)
1201
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001202/* Command completion event TRB */
1203struct xhci_event_cmd {
1204 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001205 __le64 cmd_trb;
1206 __le32 status;
1207 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001208};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001209
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001210/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001211
1212/* Address device - disable SetAddress */
1213#define TRB_BSR (1<<9)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001214
1215/* Configure Endpoint - Deconfigure */
1216#define TRB_DC (1<<9)
1217
1218/* Stop Ring - Transfer State Preserve */
1219#define TRB_TSP (1<<9)
1220
Mathias Nyman21749142017-06-15 11:55:44 +03001221enum xhci_ep_reset_type {
1222 EP_HARD_RESET,
1223 EP_SOFT_RESET,
1224};
1225
Felipe Balbia37c3f72017-01-23 14:20:19 +02001226/* Force Event */
1227#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1228#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1229
1230/* Set Latency Tolerance Value */
1231#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1232
1233/* Get Port Bandwidth */
1234#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1235
1236/* Force Header */
1237#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1238#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1239
Dan Williams48fc7db2013-12-05 17:07:27 -08001240enum xhci_setup_dev {
1241 SETUP_CONTEXT_ONLY,
1242 SETUP_CONTEXT_ADDRESS,
1243};
1244
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001245/* bits 16:23 are the virtual function ID */
1246/* bits 24:31 are the slot ID */
1247#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1248#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001249
Sarah Sharpae636742009-04-29 19:02:31 -07001250/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1251#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1252#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1253
Andiry Xube88fe42010-10-14 07:22:57 -07001254#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1255#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1256#define LAST_EP_INDEX 30
1257
Hans de Goede95241db2013-10-04 00:29:48 +02001258/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001259#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1260#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001261#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001262
Felipe Balbia37c3f72017-01-23 14:20:19 +02001263/* Link TRB specific fields */
1264#define TRB_TC (1<<1)
Sarah Sharpae636742009-04-29 19:02:31 -07001265
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001266/* Port Status Change Event TRB fields */
1267/* Port ID - bits 31:24 */
1268#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1269
Felipe Balbia37c3f72017-01-23 14:20:19 +02001270#define EVENT_DATA (1 << 2)
1271
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001272/* Normal TRB fields */
1273/* transfer_len bitmasks - bits 0:16 */
1274#define TRB_LEN(p) ((p) & 0x1ffff)
Mathias Nymanc840d6c2015-10-09 13:30:08 +03001275/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1276#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
Felipe Balbia37c3f72017-01-23 14:20:19 +02001277#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001278/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1279#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001280/* Interrupter Target - which MSI-X vector to target the completion event at */
1281#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1282#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02001283/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001284#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001285#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001286
1287/* Cycle bit - indicates TRB ownership by HC or HCD */
1288#define TRB_CYCLE (1<<0)
1289/*
1290 * Force next event data TRB to be evaluated before task switch.
1291 * Used to pass OS data back after a TD completes.
1292 */
1293#define TRB_ENT (1<<1)
1294/* Interrupt on short packet */
1295#define TRB_ISP (1<<2)
1296/* Set PCIe no snoop attribute */
1297#define TRB_NO_SNOOP (1<<3)
1298/* Chain multiple TRBs into a TD */
1299#define TRB_CHAIN (1<<4)
1300/* Interrupt on completion */
1301#define TRB_IOC (1<<5)
1302/* The buffer pointer contains immediate data */
1303#define TRB_IDT (1<<6)
1304
Andiry Xuad106f292011-05-05 18:14:02 +08001305/* Block Event Interrupt */
1306#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001307
1308/* Control transfer TRB specific fields */
1309#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001310#define TRB_TX_TYPE(p) ((p) << 16)
1311#define TRB_DATA_OUT 2
1312#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001313
Andiry Xu04e51902010-07-22 15:23:39 -07001314/* Isochronous TRB specific fields */
1315#define TRB_SIA (1<<31)
Lu Baolu79b80942015-08-06 19:24:00 +03001316#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
Andiry Xu04e51902010-07-22 15:23:39 -07001317
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001318struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001319 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001320};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001321
1322union xhci_trb {
1323 struct xhci_link_trb link;
1324 struct xhci_transfer_event trans_event;
1325 struct xhci_event_cmd event_cmd;
1326 struct xhci_generic_trb generic;
1327};
1328
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001329/* TRB bit mask */
1330#define TRB_TYPE_BITMASK (0xfc00)
1331#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001332#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001333/* TRB type IDs */
1334/* bulk, interrupt, isoc scatter/gather, and control data stage */
1335#define TRB_NORMAL 1
1336/* setup stage for control transfers */
1337#define TRB_SETUP 2
1338/* data stage for control transfers */
1339#define TRB_DATA 3
1340/* status stage for control transfers */
1341#define TRB_STATUS 4
1342/* isoc transfers */
1343#define TRB_ISOC 5
1344/* TRB for linking ring segments */
1345#define TRB_LINK 6
1346#define TRB_EVENT_DATA 7
1347/* Transfer Ring No-op (not for the command ring) */
1348#define TRB_TR_NOOP 8
1349/* Command TRBs */
1350/* Enable Slot Command */
1351#define TRB_ENABLE_SLOT 9
1352/* Disable Slot Command */
1353#define TRB_DISABLE_SLOT 10
1354/* Address Device Command */
1355#define TRB_ADDR_DEV 11
1356/* Configure Endpoint Command */
1357#define TRB_CONFIG_EP 12
1358/* Evaluate Context Command */
1359#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001360/* Reset Endpoint Command */
1361#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001362/* Stop Transfer Ring Command */
1363#define TRB_STOP_RING 15
1364/* Set Transfer Ring Dequeue Pointer Command */
1365#define TRB_SET_DEQ 16
1366/* Reset Device Command */
1367#define TRB_RESET_DEV 17
1368/* Force Event Command (opt) */
1369#define TRB_FORCE_EVENT 18
1370/* Negotiate Bandwidth Command (opt) */
1371#define TRB_NEG_BANDWIDTH 19
1372/* Set Latency Tolerance Value Command (opt) */
1373#define TRB_SET_LT 20
1374/* Get port bandwidth Command */
1375#define TRB_GET_BW 21
1376/* Force Header Command - generate a transaction or link management packet */
1377#define TRB_FORCE_HEADER 22
1378/* No-op Command - not for transfer rings */
1379#define TRB_CMD_NOOP 23
1380/* TRB IDs 24-31 reserved */
1381/* Event TRBS */
1382/* Transfer Event */
1383#define TRB_TRANSFER 32
1384/* Command Completion Event */
1385#define TRB_COMPLETION 33
1386/* Port Status Change Event */
1387#define TRB_PORT_STATUS 34
1388/* Bandwidth Request Event (opt) */
1389#define TRB_BANDWIDTH_EVENT 35
1390/* Doorbell Event (opt) */
1391#define TRB_DOORBELL 36
1392/* Host Controller Event */
1393#define TRB_HC_EVENT 37
1394/* Device Notification Event - device sent function wake notification */
1395#define TRB_DEV_NOTE 38
1396/* MFINDEX Wrap Event - microframe counter wrapped */
1397#define TRB_MFINDEX_WRAP 39
1398/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1399
Sarah Sharp02386342010-05-24 13:25:28 -07001400/* Nec vendor-specific command completion event. */
1401#define TRB_NEC_CMD_COMP 48
1402/* Get NEC firmware revision. */
1403#define TRB_NEC_GET_FW 49
1404
Felipe Balbia37c3f72017-01-23 14:20:19 +02001405static inline const char *xhci_trb_type_string(u8 type)
1406{
1407 switch (type) {
1408 case TRB_NORMAL:
1409 return "Normal";
1410 case TRB_SETUP:
1411 return "Setup Stage";
1412 case TRB_DATA:
1413 return "Data Stage";
1414 case TRB_STATUS:
1415 return "Status Stage";
1416 case TRB_ISOC:
1417 return "Isoch";
1418 case TRB_LINK:
1419 return "Link";
1420 case TRB_EVENT_DATA:
1421 return "Event Data";
1422 case TRB_TR_NOOP:
1423 return "No-Op";
1424 case TRB_ENABLE_SLOT:
1425 return "Enable Slot Command";
1426 case TRB_DISABLE_SLOT:
1427 return "Disable Slot Command";
1428 case TRB_ADDR_DEV:
1429 return "Address Device Command";
1430 case TRB_CONFIG_EP:
1431 return "Configure Endpoint Command";
1432 case TRB_EVAL_CONTEXT:
1433 return "Evaluate Context Command";
1434 case TRB_RESET_EP:
1435 return "Reset Endpoint Command";
1436 case TRB_STOP_RING:
1437 return "Stop Ring Command";
1438 case TRB_SET_DEQ:
1439 return "Set TR Dequeue Pointer Command";
1440 case TRB_RESET_DEV:
1441 return "Reset Device Command";
1442 case TRB_FORCE_EVENT:
1443 return "Force Event Command";
1444 case TRB_NEG_BANDWIDTH:
1445 return "Negotiate Bandwidth Command";
1446 case TRB_SET_LT:
1447 return "Set Latency Tolerance Value Command";
1448 case TRB_GET_BW:
1449 return "Get Port Bandwidth Command";
1450 case TRB_FORCE_HEADER:
1451 return "Force Header Command";
1452 case TRB_CMD_NOOP:
1453 return "No-Op Command";
1454 case TRB_TRANSFER:
1455 return "Transfer Event";
1456 case TRB_COMPLETION:
1457 return "Command Completion Event";
1458 case TRB_PORT_STATUS:
1459 return "Port Status Change Event";
1460 case TRB_BANDWIDTH_EVENT:
1461 return "Bandwidth Request Event";
1462 case TRB_DOORBELL:
1463 return "Doorbell Event";
1464 case TRB_HC_EVENT:
1465 return "Host Controller Event";
1466 case TRB_DEV_NOTE:
1467 return "Device Notification Event";
1468 case TRB_MFINDEX_WRAP:
1469 return "MFINDEX Wrap Event";
1470 case TRB_NEC_CMD_COMP:
1471 return "NEC Command Completion Event";
1472 case TRB_NEC_GET_FW:
1473 return "NET Get Firmware Revision Command";
1474 default:
1475 return "UNKNOWN";
1476 }
1477}
1478
Matt Evansf5960b62011-06-01 10:22:55 +10001479#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1480/* Above, but for __le32 types -- can avoid work by swapping constants: */
1481#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1482 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1483#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1484 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1485
Sarah Sharp02386342010-05-24 13:25:28 -07001486#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1487#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1488
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001489/*
1490 * TRBS_PER_SEGMENT must be a multiple of 4,
1491 * since the command ring is 64-byte aligned.
1492 * It must also be greater than 16.
1493 */
Mathias Nyman18cc2f42015-04-30 17:16:03 +03001494#define TRBS_PER_SEGMENT 256
Sarah Sharp913a8a32009-09-04 10:53:13 -07001495/* Allow two commands + a link TRB, along with any reserved command TRBs */
1496#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001497#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1498#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001499/* TRB buffer pointers can't cross 64KB boundaries */
1500#define TRB_MAX_BUFF_SHIFT 16
1501#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03001502/* How much data is left before the 64KB boundary? */
1503#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1504 (addr & (TRB_MAX_BUFF_SIZE - 1)))
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001505
1506struct xhci_segment {
1507 union xhci_trb *trbs;
1508 /* private to HCD */
1509 struct xhci_segment *next;
1510 dma_addr_t dma;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001511 /* Max packet sized bounce buffer for td-fragmant alignment */
1512 dma_addr_t bounce_dma;
1513 void *bounce_buf;
1514 unsigned int bounce_offs;
1515 unsigned int bounce_len;
Sarah Sharp98441972009-05-14 11:44:18 -07001516};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001517
Sarah Sharpae636742009-04-29 19:02:31 -07001518struct xhci_td {
1519 struct list_head td_list;
1520 struct list_head cancelled_td_list;
1521 struct urb *urb;
1522 struct xhci_segment *start_seg;
1523 union xhci_trb *first_trb;
1524 union xhci_trb *last_trb;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001525 struct xhci_segment *bounce_seg;
Aleksander Morgado45ba2152015-03-06 17:14:21 +02001526 /* actual_length of the URB has already been set */
1527 bool urb_length_set;
Sarah Sharpae636742009-04-29 19:02:31 -07001528};
1529
Elric Fu6e4468b2012-06-27 16:31:52 +08001530/* xHCI command default timeout value */
1531#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1532
Elric Fub92cc662012-06-27 16:31:12 +08001533/* command descriptor */
1534struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001535 struct xhci_command *command;
1536 union xhci_trb *cmd_trb;
1537};
1538
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001539struct xhci_dequeue_state {
1540 struct xhci_segment *new_deq_seg;
1541 union xhci_trb *new_deq_ptr;
1542 int new_cycle_state;
Mathias Nyman87907362017-06-02 16:36:23 +03001543 unsigned int stream_id;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001544};
1545
Andiry Xu3b72fca2012-03-05 17:49:32 +08001546enum xhci_ring_type {
1547 TYPE_CTRL = 0,
1548 TYPE_ISOC,
1549 TYPE_BULK,
1550 TYPE_INTR,
1551 TYPE_STREAM,
1552 TYPE_COMMAND,
1553 TYPE_EVENT,
1554};
1555
Felipe Balbia37c3f72017-01-23 14:20:19 +02001556static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1557{
1558 switch (type) {
1559 case TYPE_CTRL:
1560 return "CTRL";
1561 case TYPE_ISOC:
1562 return "ISOC";
1563 case TYPE_BULK:
1564 return "BULK";
1565 case TYPE_INTR:
1566 return "INTR";
1567 case TYPE_STREAM:
1568 return "STREAM";
1569 case TYPE_COMMAND:
1570 return "CMD";
1571 case TYPE_EVENT:
1572 return "EVENT";
1573 }
1574
1575 return "UNKNOWN";
1576}
1577
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001578struct xhci_ring {
1579 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001580 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001581 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001582 struct xhci_segment *enq_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001583 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001584 struct xhci_segment *deq_seg;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001585 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001586 /*
1587 * Write the cycle state into the TRB cycle field to give ownership of
1588 * the TRB to the host controller (if we are the producer), or to check
1589 * if we own the TRB (if we are the consumer). See section 4.9.1.
1590 */
1591 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001592 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001593 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001594 unsigned int num_trbs_free;
1595 unsigned int num_trbs_free_temp;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001596 unsigned int bounce_buf_len;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001597 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001598 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001599 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001600};
1601
1602struct xhci_erst_entry {
1603 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001604 __le64 seg_addr;
1605 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001606 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001607 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001608};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001609
1610struct xhci_erst {
1611 struct xhci_erst_entry *entries;
1612 unsigned int num_entries;
1613 /* xhci->event_ring keeps track of segment dma addresses */
1614 dma_addr_t erst_dma_addr;
1615 /* Num entries the ERST can contain */
1616 unsigned int erst_size;
1617};
1618
John Youn254c80a2009-07-27 12:05:03 -07001619struct xhci_scratchpad {
1620 u64 *sp_array;
1621 dma_addr_t sp_dma;
1622 void **sp_buffers;
John Youn254c80a2009-07-27 12:05:03 -07001623};
1624
Andiry Xu8e51adc2010-07-22 15:23:31 -07001625struct urb_priv {
Mathias Nyman9ef7fbb2017-01-23 14:20:25 +02001626 int num_tds;
1627 int num_tds_done;
Mathias Nyman7e64b032017-01-23 14:20:26 +02001628 struct xhci_td td[0];
Andiry Xu8e51adc2010-07-22 15:23:31 -07001629};
1630
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001631/*
1632 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1633 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1634 * meaning 64 ring segments.
1635 * Initial allocated size of the ERST, in number of entries */
1636#define ERST_NUM_SEGS 1
1637/* Initial allocated size of the ERST, in number of entries */
1638#define ERST_SIZE 64
1639/* Initial number of event segment rings allocated */
1640#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001641/* Poll every 60 seconds */
1642#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001643/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1644#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001645/* XXX: Make these module parameters */
1646
Andiry Xu5535b1d52010-10-14 07:23:06 -07001647struct s3_save {
1648 u32 command;
1649 u32 dev_nt;
1650 u64 dcbaa_ptr;
1651 u32 config_reg;
1652 u32 irq_pending;
1653 u32 irq_control;
1654 u32 erst_size;
1655 u64 erst_base;
1656 u64 erst_dequeue;
1657};
Sarah Sharp74c68742009-04-27 19:52:22 -07001658
Andiry Xu95743232011-09-23 14:19:51 -07001659/* Use for lpm */
1660struct dev_info {
1661 u32 dev_id;
1662 struct list_head list;
1663};
1664
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001665struct xhci_bus_state {
1666 unsigned long bus_suspended;
1667 unsigned long next_statechange;
1668
1669 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1670 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1671 u32 port_c_suspend;
1672 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001673 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001674 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001675 /* which ports have started to resume */
1676 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001677 /* Which ports are waiting on RExit to U0 transition. */
1678 unsigned long rexit_ports;
1679 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001680};
1681
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001682
1683/*
1684 * It can take up to 20 ms to transition from RExit to U0 on the
1685 * Intel Lynx Point LP xHCI host.
1686 */
1687#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1688
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001689static inline unsigned int hcd_index(struct usb_hcd *hcd)
1690{
Mathias Nyman5a838a12017-09-18 17:39:13 +03001691 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001692 return 0;
1693 else
1694 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001695}
1696
Mathias Nyman47189092015-10-01 18:40:34 +03001697struct xhci_hub {
1698 u8 maj_rev;
1699 u8 min_rev;
1700 u32 *psi; /* array of protocol speed ID entries */
1701 u8 psi_count;
1702 u8 psi_uid_count;
1703};
1704
Sarah Sharp05103112011-06-28 15:50:19 -07001705/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001706struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001707 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001708 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001709 /* glue to PCI and HCD framework */
1710 struct xhci_cap_regs __iomem *cap_regs;
1711 struct xhci_op_regs __iomem *op_regs;
1712 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001713 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001714 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001715 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001716
1717 /* Cached register copies of read-only HC data */
1718 __u32 hcs_params1;
1719 __u32 hcs_params2;
1720 __u32 hcs_params3;
1721 __u32 hcc_params;
Lu Baolu04abb6d2015-10-01 18:40:31 +03001722 __u32 hcc_params2;
Sarah Sharp74c68742009-04-27 19:52:22 -07001723
1724 spinlock_t lock;
1725
1726 /* packed release number */
1727 u8 sbrn;
1728 u16 hci_version;
1729 u8 max_slots;
1730 u8 max_interrupters;
1731 u8 max_ports;
1732 u8 isoc_threshold;
1733 int event_ring_max;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001734 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001735 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001736 /* Valid values are 12 to 20, inclusive */
1737 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001738 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001739 int msix_count;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001740 /* optional clock */
1741 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001742 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001743 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001744 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001745 unsigned int cmd_ring_state;
1746#define CMD_RING_STATE_RUNNING (1 << 0)
1747#define CMD_RING_STATE_ABORTED (1 << 1)
1748#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001749 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001750 unsigned int cmd_ring_reserved_trbs;
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02001751 struct delayed_work cmd_timer;
OGAWA Hirofumi1c111b62017-01-03 18:28:51 +02001752 struct completion cmd_ring_stop_completion;
Mathias Nymanc311e392014-05-08 19:26:03 +03001753 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001754 struct xhci_ring *event_ring;
1755 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001756 /* Scratchpad */
1757 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001758 /* Store LPM test failed devices' information */
1759 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001760
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001761 /* slot enabling and address device helpers */
Chris Bainbridgea00918d2015-05-19 16:30:51 +03001762 /* these are not thread safe so use mutex */
1763 struct mutex mutex;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001764 /* For USB 3.0 LPM enable/disable. */
1765 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001766 /* Internal mirror of the HW's dcbaa */
1767 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001768 /* For keeping track of bandwidth domains per roothub. */
1769 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001770
1771 /* DMA pools */
1772 struct dma_pool *device_pool;
1773 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001774 struct dma_pool *small_streams_pool;
1775 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001776
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001777 /* Host controller watchdog timer structures */
1778 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001779
Andiry Xu9777e3c2010-10-14 07:23:03 -07001780 u32 command;
Andiry Xu5535b1d52010-10-14 07:23:06 -07001781 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001782/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1783 *
1784 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1785 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1786 * that sees this status (other than the timer that set it) should stop touching
1787 * hardware immediately. Interrupt handlers should return immediately when
1788 * they see this status (any time they drop and re-acquire xhci->lock).
1789 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1790 * putting the TD on the canceled list, etc.
1791 *
1792 * There are no reports of xHCI host controllers that display this issue.
1793 */
1794#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001795#define XHCI_STATE_HALTED (1 << 1)
Mathias Nyman98d74f92016-04-08 16:25:10 +03001796#define XHCI_STATE_REMOVING (1 << 2)
Sarah Sharpb0567b32009-08-07 14:04:36 -07001797 unsigned int quirks;
1798#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001799#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001800#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001801#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001802#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001803/*
1804 * Certain Intel host controllers have a limit to the number of endpoint
1805 * contexts they can handle. Ideally, they would signal that they can't handle
1806 * anymore endpoint contexts by returning a Resource Error for the Configure
1807 * Endpoint command, but they don't. Instead they expect software to keep track
1808 * of the number of active endpoints for them, across configure endpoint
1809 * commands, reset device commands, disable slot commands, and address device
1810 * commands.
1811 */
1812#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001813#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001814#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001815#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001816#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001817#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001818#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001819#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001820#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001821#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001822#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001823#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001824#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001825#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001826/* For controllers with a broken beyond repair streams implementation */
1827#define XHCI_BROKEN_STREAMS (1 << 19)
Mathias Nymanb8cb91e2015-03-06 17:23:19 +02001828#define XHCI_PME_STUCK_QUIRK (1 << 20)
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02001829#define XHCI_MTK_HOST (1 << 21)
Lu Baolu7e70cbf2016-01-26 17:50:06 +02001830#define XHCI_SSIC_PORT_UNUSED (1 << 22)
Yoshihiro Shimoda0a380be2016-04-08 16:25:07 +03001831#define XHCI_NO_64BIT_SUPPORT (1 << 23)
Mathias Nyman346e99732016-10-20 18:09:19 +03001832#define XHCI_MISSING_CAS (1 << 24)
Felipe Balbi41135de2017-01-23 14:19:58 +02001833/* For controller with a broken Port Disable implementation */
1834#define XHCI_BROKEN_PORT_PED (1 << 25)
Roger Quadros69307cc2017-04-07 17:57:12 +03001835#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 (1 << 26)
Kai-Heng Fengbcd6a7a2017-09-18 17:39:19 +03001836/* Reserved. It was XHCI_U2_DISABLE_WAKE */
Jiahau Chang9da5a102017-07-20 14:48:27 +03001837#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL (1 << 28)
Thang Q. Nguyen4750bc72017-10-05 11:21:37 +03001838#define XHCI_HW_LPM_DISABLE (1 << 29)
Felipe Balbi41135de2017-01-23 14:19:58 +02001839
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001840 unsigned int num_active_eps;
1841 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001842 /* There are two roothubs to keep track of bus suspend info for */
1843 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001844 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1845 u8 *port_array;
1846 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001847 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001848 unsigned int num_usb3_ports;
1849 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001850 __le32 __iomem **usb2_ports;
Mathias Nyman47189092015-10-01 18:40:34 +03001851 struct xhci_hub usb2_rhub;
1852 struct xhci_hub usb3_rhub;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001853 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001854 /* support xHCI 0.96 spec USB2 software LPM */
1855 unsigned sw_lpm_support:1;
1856 /* support xHCI 1.0 spec USB2 hardware LPM */
1857 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001858 /* cached usb2 extened protocol capabilites */
1859 u32 *ext_caps;
1860 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001861 /* Compliance Mode Recovery Data */
1862 struct timer_list comp_mode_recovery_timer;
1863 u32 port_status_u0;
Guoqing Zhang0f1d8322017-04-07 17:56:54 +03001864 u16 test_mode;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001865/* Compliance Mode Timer Triggered every 2 seconds */
1866#define COMP_MODE_RCVRY_MSECS 2000
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001867
Lu Baolu02b6fdc2017-10-05 11:21:39 +03001868 struct dentry *debugfs_root;
1869 struct dentry *debugfs_slots;
1870 struct list_head regset_list;
1871
Yoshihiro Shimoda79a17ddf2015-11-24 13:09:48 +02001872 /* platform-specific data -- must come last */
1873 unsigned long priv[0] __aligned(sizeof(s64));
Sarah Sharp74c68742009-04-27 19:52:22 -07001874};
1875
Roger Quadroscd33a322015-05-29 17:01:46 +03001876/* Platform specific overrides to generic XHCI hc_driver ops */
1877struct xhci_driver_overrides {
1878 size_t extra_priv_size;
1879 int (*reset)(struct usb_hcd *hcd);
1880 int (*start)(struct usb_hcd *hcd);
1881};
1882
Lu Baolu79b80942015-08-06 19:24:00 +03001883#define XHCI_CFC_DELAY 10
1884
Sarah Sharp74c68742009-04-27 19:52:22 -07001885/* convert between an HCD pointer and the corresponding EHCI_HCD */
1886static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1887{
Roger Quadroscd33a322015-05-29 17:01:46 +03001888 struct usb_hcd *primary_hcd;
1889
1890 if (usb_hcd_is_primary_hcd(hcd))
1891 primary_hcd = hcd;
1892 else
1893 primary_hcd = hcd->primary_hcd;
1894
1895 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
Sarah Sharp74c68742009-04-27 19:52:22 -07001896}
1897
1898static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1899{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001900 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001901}
1902
Sarah Sharp74c68742009-04-27 19:52:22 -07001903#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001904 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001905#define xhci_err(xhci, fmt, args...) \
1906 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1907#define xhci_warn(xhci, fmt, args...) \
1908 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001909#define xhci_warn_ratelimited(xhci, fmt, args...) \
1910 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001911#define xhci_info(xhci, fmt, args...) \
1912 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001913
Sarah Sharp477632d2014-01-29 14:02:00 -08001914/*
1915 * Registers should always be accessed with double word or quad word accesses.
1916 *
1917 * Some xHCI implementations may support 64-bit address pointers. Registers
1918 * with 64-bit address pointers should be written to with dword accesses by
1919 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1920 * xHCI implementations that do not support 64-bit address pointers will ignore
1921 * the high dword, and write order is irrelevant.
1922 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001923static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1924 __le64 __iomem *regs)
1925{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001926 return lo_hi_readq(regs);
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001927}
Sarah Sharp477632d2014-01-29 14:02:00 -08001928static inline void xhci_write_64(struct xhci_hcd *xhci,
1929 const u64 val, __le64 __iomem *regs)
1930{
Andy Shevchenko5990e5d2015-10-09 13:30:09 +03001931 lo_hi_writeq(val, regs);
Sarah Sharp477632d2014-01-29 14:02:00 -08001932}
1933
Sarah Sharpb0567b32009-08-07 14:04:36 -07001934static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1935{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001936 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001937}
1938
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001939/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001940void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001941void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001942void xhci_dbg_regs(struct xhci_hcd *xhci);
1943void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001944void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1945void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001946char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001947 struct xhci_container_ctx *ctx);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001948void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1949 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001950
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001951/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001952void xhci_mem_cleanup(struct xhci_hcd *xhci);
1953int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001954void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1955int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1956int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001957void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1958 struct usb_device *udev);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001959unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001960unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001961unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001962void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001963void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1964 struct xhci_virt_device *virt_dev,
1965 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001966void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1967void xhci_update_bw_info(struct xhci_hcd *xhci,
1968 struct xhci_container_ctx *in_ctx,
1969 struct xhci_input_control_ctx *ctrl_ctx,
1970 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001971void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001972 struct xhci_container_ctx *in_ctx,
1973 struct xhci_container_ctx *out_ctx,
1974 unsigned int ep_index);
1975void xhci_slot_copy(struct xhci_hcd *xhci,
1976 struct xhci_container_ctx *in_ctx,
1977 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001978int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1979 struct usb_device *udev, struct usb_host_endpoint *ep,
1980 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001981void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001982int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1983 unsigned int num_trbs, gfp_t flags);
Mathias Nymanc5628a22017-06-15 11:55:42 +03001984void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
Sarah Sharp412566b2009-12-09 15:59:01 -08001985 struct xhci_virt_device *virt_dev,
1986 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001987struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1988 unsigned int num_stream_ctxs,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001989 unsigned int num_streams,
1990 unsigned int max_packet, gfp_t flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001991void xhci_free_stream_info(struct xhci_hcd *xhci,
1992 struct xhci_stream_info *stream_info);
1993void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1994 struct xhci_ep_ctx *ep_ctx,
1995 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001996void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001997 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001998void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1999 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002000struct xhci_ring *xhci_dma_to_transfer_ring(
2001 struct xhci_virt_ep *ep,
2002 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002003struct xhci_ring *xhci_stream_id_to_ring(
2004 struct xhci_virt_device *dev,
2005 unsigned int ep_index,
2006 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002007struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08002008 bool allocate_in_ctx, bool allocate_completion,
2009 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02002010void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002011void xhci_free_command(struct xhci_hcd *xhci,
2012 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002013
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002014/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002015typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02002016int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07002017void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002018int xhci_halt(struct xhci_hcd *xhci);
Guoqing Zhang26bba5c2017-04-07 17:56:53 +03002019int xhci_start(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002020int xhci_reset(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002021int xhci_run(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07002022int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Roger Quadroscd33a322015-05-29 17:01:46 +03002023void xhci_init_driver(struct hc_driver *drv,
2024 const struct xhci_driver_overrides *over);
Lu Baolucd3f1792017-10-05 11:21:41 +03002025int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
Sarah Sharp436a3892010-10-15 14:59:15 -07002026
Lu Baolua1377e52014-11-18 11:27:14 +02002027int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d52010-10-14 07:23:06 -07002028int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07002029
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002030irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08002031irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002032int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07002033int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2034 struct xhci_virt_device *virt_dev,
2035 struct usb_device *hdev,
2036 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002037
2038/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002039dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03002040struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2041 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2042 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08002043int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002044void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002045int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2046 u32 trb_type, u32 slot_id);
2047int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2048 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2049int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07002050 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002051int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2052 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002053int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2054 int slot_id, unsigned int ep_index);
2055int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2056 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002057int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2058 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07002059int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2060 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002061int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2062 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2063 bool command_must_succeed);
2064int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2065 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2066int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
Mathias Nyman21749142017-06-15 11:55:44 +03002067 int slot_id, unsigned int ep_index,
2068 enum xhci_ep_reset_type reset_type);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002069int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2070 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002071void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2072 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002073 unsigned int stream_id, struct xhci_td *cur_td,
2074 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002075void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002076 unsigned int slot_id, unsigned int ep_index,
2077 struct xhci_dequeue_state *deq_state);
Mathias Nymand36374f2017-06-15 11:55:47 +03002078void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2079 unsigned int stream_id, struct xhci_td *td);
Kees Cook66a45502017-10-16 16:16:58 -07002080void xhci_stop_endpoint_command_watchdog(struct timer_list *t);
OGAWA Hirofumicb4d5ce2017-01-03 18:28:50 +02002081void xhci_handle_command_timeout(struct work_struct *work);
Mathias Nymanc311e392014-05-08 19:26:03 +03002082
Andiry Xube88fe42010-10-14 07:22:57 -07002083void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2084 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03002085void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002086
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002087/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07002088void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2089 int port_id, u32 link_state);
Andiry Xud2f52c92011-09-23 14:19:49 -07002090void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2091 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002092int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2093 char *buf, u16 wLength);
2094int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08002095int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Mathias Nymand9f11ba2017-04-07 17:57:01 +03002096void xhci_hc_died(struct xhci_hcd *xhci);
Sarah Sharp436a3892010-10-15 14:59:15 -07002097
2098#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07002099int xhci_bus_suspend(struct usb_hcd *hcd);
2100int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07002101#else
2102#define xhci_bus_suspend NULL
2103#define xhci_bus_resume NULL
2104#endif /* CONFIG_PM */
2105
Andiry Xu56192532010-10-14 07:23:00 -07002106u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08002107int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2108 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07002109void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002110
John Yound115b042009-07-27 12:05:15 -07002111/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02002112struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07002113struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2114struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2115
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002116struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2117 unsigned int slot_id, unsigned int ep_index,
2118 unsigned int stream_id);
Lu Baolu02b6fdc2017-10-05 11:21:39 +03002119
Alexandr Ivanov75b040e2016-04-22 13:17:10 +03002120static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2121 struct urb *urb)
2122{
2123 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2124 xhci_get_endpoint_index(&urb->ep->desc),
2125 urb->stream_id);
2126}
2127
Felipe Balbi52407722017-04-07 17:56:56 +03002128static inline char *xhci_slot_state_string(u32 state)
2129{
2130 switch (state) {
2131 case SLOT_STATE_ENABLED:
2132 return "enabled/disabled";
2133 case SLOT_STATE_DEFAULT:
2134 return "default";
2135 case SLOT_STATE_ADDRESSED:
2136 return "addressed";
2137 case SLOT_STATE_CONFIGURED:
2138 return "configured";
2139 default:
2140 return "reserved";
2141 }
2142}
2143
Felipe Balbia37c3f72017-01-23 14:20:19 +02002144static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2145 u32 field3)
2146{
2147 static char str[256];
2148 int type = TRB_FIELD_TO_TYPE(field3);
2149
2150 switch (type) {
2151 case TRB_LINK:
2152 sprintf(str,
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002153 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2154 field1, field0, GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002155 xhci_trb_type_string(type),
Lu Baolu96d9a6e2017-04-07 17:57:10 +03002156 field3 & TRB_IOC ? 'I' : 'i',
2157 field3 & TRB_CHAIN ? 'C' : 'c',
2158 field3 & TRB_TC ? 'T' : 't',
Felipe Balbia37c3f72017-01-23 14:20:19 +02002159 field3 & TRB_CYCLE ? 'C' : 'c');
2160 break;
2161 case TRB_TRANSFER:
2162 case TRB_COMPLETION:
2163 case TRB_PORT_STATUS:
2164 case TRB_BANDWIDTH_EVENT:
2165 case TRB_DOORBELL:
2166 case TRB_HC_EVENT:
2167 case TRB_DEV_NOTE:
2168 case TRB_MFINDEX_WRAP:
2169 sprintf(str,
2170 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2171 field1, field0,
2172 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2173 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2174 /* Macro decrements 1, maybe it shouldn't?!? */
2175 TRB_TO_EP_INDEX(field3) + 1,
Lu Baolud2561622017-04-07 17:57:11 +03002176 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002177 field3 & EVENT_DATA ? 'E' : 'e',
2178 field3 & TRB_CYCLE ? 'C' : 'c');
2179
2180 break;
2181 case TRB_SETUP:
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002182 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2183 field0 & 0xff,
2184 (field0 & 0xff00) >> 8,
2185 (field0 & 0xff000000) >> 24,
2186 (field0 & 0xff0000) >> 16,
2187 (field1 & 0xff00) >> 8,
2188 field1 & 0xff,
2189 (field1 & 0xff000000) >> 16 |
2190 (field1 & 0xff0000) >> 16,
2191 TRB_LEN(field2), GET_TD_SIZE(field2),
2192 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002193 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002194 field3 & TRB_IDT ? 'I' : 'i',
2195 field3 & TRB_IOC ? 'I' : 'i',
2196 field3 & TRB_CYCLE ? 'C' : 'c');
2197 break;
2198 case TRB_DATA:
2199 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2200 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2201 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002202 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002203 field3 & TRB_IDT ? 'I' : 'i',
2204 field3 & TRB_IOC ? 'I' : 'i',
2205 field3 & TRB_CHAIN ? 'C' : 'c',
2206 field3 & TRB_NO_SNOOP ? 'S' : 's',
2207 field3 & TRB_ISP ? 'I' : 'i',
2208 field3 & TRB_ENT ? 'E' : 'e',
2209 field3 & TRB_CYCLE ? 'C' : 'c');
2210 break;
2211 case TRB_STATUS:
2212 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2213 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2214 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002215 xhci_trb_type_string(type),
Felipe Balbi5d062ab2017-04-07 17:56:58 +03002216 field3 & TRB_IOC ? 'I' : 'i',
2217 field3 & TRB_CHAIN ? 'C' : 'c',
2218 field3 & TRB_ENT ? 'E' : 'e',
2219 field3 & TRB_CYCLE ? 'C' : 'c');
Felipe Balbia37c3f72017-01-23 14:20:19 +02002220 break;
2221 case TRB_NORMAL:
Felipe Balbia37c3f72017-01-23 14:20:19 +02002222 case TRB_ISOC:
2223 case TRB_EVENT_DATA:
2224 case TRB_TR_NOOP:
2225 sprintf(str,
2226 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2227 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2228 GET_INTR_TARGET(field2),
Lu Baolud2561622017-04-07 17:57:11 +03002229 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002230 field3 & TRB_BEI ? 'B' : 'b',
2231 field3 & TRB_IDT ? 'I' : 'i',
2232 field3 & TRB_IOC ? 'I' : 'i',
2233 field3 & TRB_CHAIN ? 'C' : 'c',
2234 field3 & TRB_NO_SNOOP ? 'S' : 's',
2235 field3 & TRB_ISP ? 'I' : 'i',
2236 field3 & TRB_ENT ? 'E' : 'e',
2237 field3 & TRB_CYCLE ? 'C' : 'c');
2238 break;
2239
2240 case TRB_CMD_NOOP:
2241 case TRB_ENABLE_SLOT:
2242 sprintf(str,
2243 "%s: flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002244 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002245 field3 & TRB_CYCLE ? 'C' : 'c');
2246 break;
2247 case TRB_DISABLE_SLOT:
2248 case TRB_NEG_BANDWIDTH:
2249 sprintf(str,
2250 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002251 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002252 TRB_TO_SLOT_ID(field3),
2253 field3 & TRB_CYCLE ? 'C' : 'c');
2254 break;
2255 case TRB_ADDR_DEV:
2256 sprintf(str,
2257 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002258 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002259 field1, field0,
2260 TRB_TO_SLOT_ID(field3),
2261 field3 & TRB_BSR ? 'B' : 'b',
2262 field3 & TRB_CYCLE ? 'C' : 'c');
2263 break;
2264 case TRB_CONFIG_EP:
2265 sprintf(str,
2266 "%s: ctx %08x%08x slot %d flags %c:%c",
Lu Baolud2561622017-04-07 17:57:11 +03002267 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002268 field1, field0,
2269 TRB_TO_SLOT_ID(field3),
2270 field3 & TRB_DC ? 'D' : 'd',
2271 field3 & TRB_CYCLE ? 'C' : 'c');
2272 break;
2273 case TRB_EVAL_CONTEXT:
2274 sprintf(str,
2275 "%s: ctx %08x%08x slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002276 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002277 field1, field0,
2278 TRB_TO_SLOT_ID(field3),
2279 field3 & TRB_CYCLE ? 'C' : 'c');
2280 break;
2281 case TRB_RESET_EP:
2282 sprintf(str,
2283 "%s: ctx %08x%08x slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002284 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002285 field1, field0,
2286 TRB_TO_SLOT_ID(field3),
2287 /* Macro decrements 1, maybe it shouldn't?!? */
2288 TRB_TO_EP_INDEX(field3) + 1,
2289 field3 & TRB_CYCLE ? 'C' : 'c');
2290 break;
2291 case TRB_STOP_RING:
2292 sprintf(str,
2293 "%s: slot %d sp %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002294 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002295 TRB_TO_SLOT_ID(field3),
2296 TRB_TO_SUSPEND_PORT(field3),
2297 /* Macro decrements 1, maybe it shouldn't?!? */
2298 TRB_TO_EP_INDEX(field3) + 1,
2299 field3 & TRB_CYCLE ? 'C' : 'c');
2300 break;
2301 case TRB_SET_DEQ:
2302 sprintf(str,
2303 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002304 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002305 field1, field0,
2306 TRB_TO_STREAM_ID(field2),
2307 TRB_TO_SLOT_ID(field3),
2308 /* Macro decrements 1, maybe it shouldn't?!? */
2309 TRB_TO_EP_INDEX(field3) + 1,
2310 field3 & TRB_CYCLE ? 'C' : 'c');
2311 break;
2312 case TRB_RESET_DEV:
2313 sprintf(str,
2314 "%s: slot %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002315 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002316 TRB_TO_SLOT_ID(field3),
2317 field3 & TRB_CYCLE ? 'C' : 'c');
2318 break;
2319 case TRB_FORCE_EVENT:
2320 sprintf(str,
2321 "%s: event %08x%08x vf intr %d vf id %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002322 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002323 field1, field0,
2324 TRB_TO_VF_INTR_TARGET(field2),
2325 TRB_TO_VF_ID(field3),
2326 field3 & TRB_CYCLE ? 'C' : 'c');
2327 break;
2328 case TRB_SET_LT:
2329 sprintf(str,
2330 "%s: belt %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002331 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002332 TRB_TO_BELT(field3),
2333 field3 & TRB_CYCLE ? 'C' : 'c');
2334 break;
2335 case TRB_GET_BW:
2336 sprintf(str,
2337 "%s: ctx %08x%08x slot %d speed %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002338 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002339 field1, field0,
2340 TRB_TO_SLOT_ID(field3),
2341 TRB_TO_DEV_SPEED(field3),
2342 field3 & TRB_CYCLE ? 'C' : 'c');
2343 break;
2344 case TRB_FORCE_HEADER:
2345 sprintf(str,
2346 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
Lu Baolud2561622017-04-07 17:57:11 +03002347 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002348 field2, field1, field0 & 0xffffffe0,
2349 TRB_TO_PACKET_TYPE(field0),
2350 TRB_TO_ROOTHUB_PORT(field3),
2351 field3 & TRB_CYCLE ? 'C' : 'c');
2352 break;
2353 default:
2354 sprintf(str,
2355 "type '%s' -> raw %08x %08x %08x %08x",
Lu Baolud2561622017-04-07 17:57:11 +03002356 xhci_trb_type_string(type),
Felipe Balbia37c3f72017-01-23 14:20:19 +02002357 field0, field1, field2, field3);
2358 }
2359
2360 return str;
2361}
2362
Felipe Balbi19a7d0d2017-04-07 17:56:57 +03002363static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2364 u32 tt_info, u32 state)
2365{
2366 static char str[1024];
2367 u32 speed;
2368 u32 hub;
2369 u32 mtt;
2370 int ret = 0;
2371
2372 speed = info & DEV_SPEED;
2373 hub = info & DEV_HUB;
2374 mtt = info & DEV_MTT;
2375
2376 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2377 info & ROUTE_STRING_MASK,
2378 ({ char *s;
2379 switch (speed) {
2380 case SLOT_SPEED_FS:
2381 s = "full-speed";
2382 break;
2383 case SLOT_SPEED_LS:
2384 s = "low-speed";
2385 break;
2386 case SLOT_SPEED_HS:
2387 s = "high-speed";
2388 break;
2389 case SLOT_SPEED_SS:
2390 s = "super-speed";
2391 break;
2392 case SLOT_SPEED_SSP:
2393 s = "super-speed plus";
2394 break;
2395 default:
2396 s = "UNKNOWN speed";
2397 } s; }),
2398 mtt ? " multi-TT" : "",
2399 hub ? " Hub" : "",
2400 (info & LAST_CTX_MASK) >> 27,
2401 info2 & MAX_EXIT,
2402 DEVINFO_TO_ROOT_HUB_PORT(info2),
2403 DEVINFO_TO_MAX_PORTS(info2));
2404
2405 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2406 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2407 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2408 state & DEV_ADDR_MASK,
2409 xhci_slot_state_string(GET_SLOT_STATE(state)));
2410
2411 return str;
2412}
2413
Mathias Nyman2e77a822017-08-16 14:23:22 +03002414
2415static inline const char *xhci_portsc_link_state_string(u32 portsc)
2416{
2417 switch (portsc & PORT_PLS_MASK) {
2418 case XDEV_U0:
2419 return "U0";
2420 case XDEV_U1:
2421 return "U1";
2422 case XDEV_U2:
2423 return "U2";
2424 case XDEV_U3:
2425 return "U3";
2426 case XDEV_DISABLED:
2427 return "Disabled";
2428 case XDEV_RXDETECT:
2429 return "RxDetect";
2430 case XDEV_INACTIVE:
2431 return "Inactive";
2432 case XDEV_POLLING:
2433 return "Polling";
2434 case XDEV_RECOVERY:
2435 return "Recovery";
2436 case XDEV_HOT_RESET:
2437 return "Hot Reset";
2438 case XDEV_COMP_MODE:
2439 return "Compliance mode";
2440 case XDEV_TEST_MODE:
2441 return "Test mode";
2442 case XDEV_RESUME:
2443 return "Resume";
2444 default:
2445 break;
2446 }
2447 return "Unknown";
2448}
2449
2450static inline const char *xhci_decode_portsc(u32 portsc)
2451{
2452 static char str[256];
2453 int ret;
2454
Mathias Nyman8f114872017-10-05 11:21:38 +03002455 ret = sprintf(str, "%s %s %s Link:%s PortSpeed:%d ",
Mathias Nyman2e77a822017-08-16 14:23:22 +03002456 portsc & PORT_POWER ? "Powered" : "Powered-off",
2457 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2458 portsc & PORT_PE ? "Enabled" : "Disabled",
Mathias Nyman8f114872017-10-05 11:21:38 +03002459 xhci_portsc_link_state_string(portsc),
2460 DEV_PORT_SPEED(portsc));
Mathias Nyman2e77a822017-08-16 14:23:22 +03002461
2462 if (portsc & PORT_OC)
2463 ret += sprintf(str + ret, "OverCurrent ");
2464 if (portsc & PORT_RESET)
2465 ret += sprintf(str + ret, "In-Reset ");
2466
2467 ret += sprintf(str + ret, "Change: ");
2468 if (portsc & PORT_CSC)
2469 ret += sprintf(str + ret, "CSC ");
2470 if (portsc & PORT_PEC)
2471 ret += sprintf(str + ret, "PEC ");
2472 if (portsc & PORT_WRC)
2473 ret += sprintf(str + ret, "WRC ");
2474 if (portsc & PORT_OCC)
2475 ret += sprintf(str + ret, "OCC ");
2476 if (portsc & PORT_RC)
2477 ret += sprintf(str + ret, "PRC ");
2478 if (portsc & PORT_PLC)
2479 ret += sprintf(str + ret, "PLC ");
2480 if (portsc & PORT_CEC)
2481 ret += sprintf(str + ret, "CEC ");
2482 if (portsc & PORT_CAS)
2483 ret += sprintf(str + ret, "CAS ");
2484
2485 ret += sprintf(str + ret, "Wake: ");
2486 if (portsc & PORT_WKCONN_E)
2487 ret += sprintf(str + ret, "WCE ");
2488 if (portsc & PORT_WKDISC_E)
2489 ret += sprintf(str + ret, "WDE ");
2490 if (portsc & PORT_WKOC_E)
2491 ret += sprintf(str + ret, "WOE ");
2492
2493 return str;
2494}
2495
Felipe Balbi19a7d0d2017-04-07 17:56:57 +03002496static inline const char *xhci_ep_state_string(u8 state)
2497{
2498 switch (state) {
2499 case EP_STATE_DISABLED:
2500 return "disabled";
2501 case EP_STATE_RUNNING:
2502 return "running";
2503 case EP_STATE_HALTED:
2504 return "halted";
2505 case EP_STATE_STOPPED:
2506 return "stopped";
2507 case EP_STATE_ERROR:
2508 return "error";
2509 default:
2510 return "INVALID";
2511 }
2512}
2513
2514static inline const char *xhci_ep_type_string(u8 type)
2515{
2516 switch (type) {
2517 case ISOC_OUT_EP:
2518 return "Isoc OUT";
2519 case BULK_OUT_EP:
2520 return "Bulk OUT";
2521 case INT_OUT_EP:
2522 return "Int OUT";
2523 case CTRL_EP:
2524 return "Ctrl";
2525 case ISOC_IN_EP:
2526 return "Isoc IN";
2527 case BULK_IN_EP:
2528 return "Bulk IN";
2529 case INT_IN_EP:
2530 return "Int IN";
2531 default:
2532 return "INVALID";
2533 }
2534}
2535
2536static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2537 u32 tx_info)
2538{
2539 static char str[1024];
2540 int ret;
2541
2542 u32 esit;
2543 u16 maxp;
2544 u16 avg;
2545
2546 u8 max_pstr;
2547 u8 ep_state;
2548 u8 interval;
2549 u8 ep_type;
2550 u8 burst;
2551 u8 cerr;
2552 u8 mult;
2553 u8 lsa;
2554 u8 hid;
2555
Mathias Nyman76a14d72017-09-18 17:39:15 +03002556 esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2557 CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
Felipe Balbi19a7d0d2017-04-07 17:56:57 +03002558
2559 ep_state = info & EP_STATE_MASK;
2560 max_pstr = info & EP_MAXPSTREAMS_MASK;
2561 interval = CTX_TO_EP_INTERVAL(info);
2562 mult = CTX_TO_EP_MULT(info) + 1;
2563 lsa = info & EP_HAS_LSA;
2564
2565 cerr = (info2 & (3 << 1)) >> 1;
2566 ep_type = CTX_TO_EP_TYPE(info2);
2567 hid = info2 & (1 << 7);
2568 burst = CTX_TO_MAX_BURST(info2);
2569 maxp = MAX_PACKET_DECODED(info2);
2570
2571 avg = EP_AVG_TRB_LENGTH(tx_info);
2572
2573 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2574 xhci_ep_state_string(ep_state), mult,
2575 max_pstr, lsa ? "LSA " : "");
2576
2577 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2578 (1 << interval) * 125, esit, cerr);
2579
2580 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2581 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2582 burst, maxp, deq);
2583
2584 ret += sprintf(str + ret, "avg trb len %d", avg);
2585
2586 return str;
2587}
Felipe Balbia37c3f72017-01-23 14:20:19 +02002588
Sarah Sharp74c68742009-04-27 19:52:22 -07002589#endif /* __LINUX_XHCI_HCD_H */