blob: 99dd7e12abc0f98f9528323f5cd693eac1ac4d3d [file] [log] [blame]
Jani Nikula4e646492013-08-27 15:12:20 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Author: Jani Nikula <jani.nikula@intel.com>
24 */
25
26#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080027#include <drm/drm_atomic_helper.h>
Jani Nikula4e646492013-08-27 15:12:20 +030028#include <drm/drm_crtc.h>
29#include <drm/drm_edid.h>
30#include <drm/i915_drm.h>
Jani Nikula593e0622015-01-23 15:30:56 +020031#include <drm/drm_panel.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020032#include <drm/drm_mipi_dsi.h>
Jani Nikula4e646492013-08-27 15:12:20 +030033#include <linux/slab.h>
Shobhit Kumarfc45e822015-06-26 14:32:09 +053034#include <linux/gpio/consumer.h>
Jani Nikula4e646492013-08-27 15:12:20 +030035#include "i915_drv.h"
36#include "intel_drv.h"
37#include "intel_dsi.h"
Jani Nikula4e646492013-08-27 15:12:20 +030038
Jani Nikula593e0622015-01-23 15:30:56 +020039static const struct {
40 u16 panel_id;
41 struct drm_panel * (*init)(struct intel_dsi *intel_dsi, u16 panel_id);
42} intel_dsi_drivers[] = {
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053043 {
44 .panel_id = MIPI_DSI_GENERIC_PANEL_ID,
Jani Nikula593e0622015-01-23 15:30:56 +020045 .init = vbt_panel_init,
Shobhit Kumar2ab8b452014-05-23 21:35:27 +053046 },
Jani Nikula4e646492013-08-27 15:12:20 +030047};
48
Ramalingam C042ab0c2016-04-19 13:48:14 +053049/* return pixels in terms of txbyteclkhs */
50static u16 txbyteclkhs(u16 pixels, int bpp, int lane_count,
51 u16 burst_mode_ratio)
52{
53 return DIV_ROUND_UP(DIV_ROUND_UP(pixels * bpp * burst_mode_ratio,
54 8 * 100), lane_count);
55}
56
Ramalingam Ccefc4e12016-04-19 13:48:13 +053057/* return pixels equvalent to txbyteclkhs */
58static u16 pixels_from_txbyteclkhs(u16 clk_hs, int bpp, int lane_count,
59 u16 burst_mode_ratio)
60{
61 return DIV_ROUND_UP((clk_hs * lane_count * 8 * 100),
62 (bpp * burst_mode_ratio));
63}
64
Ramalingam C43367ec2016-04-07 14:36:06 +053065enum mipi_dsi_pixel_format pixel_format_from_register_bits(u32 fmt)
66{
67 /* It just so happens the VBT matches register contents. */
68 switch (fmt) {
69 case VID_MODE_FORMAT_RGB888:
70 return MIPI_DSI_FMT_RGB888;
71 case VID_MODE_FORMAT_RGB666:
72 return MIPI_DSI_FMT_RGB666;
73 case VID_MODE_FORMAT_RGB666_PACKED:
74 return MIPI_DSI_FMT_RGB666_PACKED;
75 case VID_MODE_FORMAT_RGB565:
76 return MIPI_DSI_FMT_RGB565;
77 default:
78 MISSING_CASE(fmt);
79 return MIPI_DSI_FMT_RGB666;
80 }
81}
82
Jani Nikula7f6a6a42015-01-16 14:27:19 +020083static void wait_for_dsi_fifo_empty(struct intel_dsi *intel_dsi, enum port port)
Jani Nikula3b1808b2015-01-16 14:27:18 +020084{
85 struct drm_encoder *encoder = &intel_dsi->base.base;
86 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010087 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula3b1808b2015-01-16 14:27:18 +020088 u32 mask;
89
90 mask = LP_CTRL_FIFO_EMPTY | HS_CTRL_FIFO_EMPTY |
91 LP_DATA_FIFO_EMPTY | HS_DATA_FIFO_EMPTY;
92
Chris Wilson9b6a2d72016-06-30 15:33:13 +010093 if (intel_wait_for_register(dev_priv,
94 MIPI_GEN_FIFO_STAT(port), mask, mask,
95 100))
Jani Nikula3b1808b2015-01-16 14:27:18 +020096 DRM_ERROR("DPI FIFOs are not empty\n");
97}
98
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020099static void write_data(struct drm_i915_private *dev_priv,
100 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200101 const u8 *data, u32 len)
102{
103 u32 i, j;
104
105 for (i = 0; i < len; i += 4) {
106 u32 val = 0;
107
108 for (j = 0; j < min_t(u32, len - i, 4); j++)
109 val |= *data++ << 8 * j;
110
111 I915_WRITE(reg, val);
112 }
113}
114
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200115static void read_data(struct drm_i915_private *dev_priv,
116 i915_reg_t reg,
Jani Nikula7e9804f2015-01-16 14:27:23 +0200117 u8 *data, u32 len)
118{
119 u32 i, j;
120
121 for (i = 0; i < len; i += 4) {
122 u32 val = I915_READ(reg);
123
124 for (j = 0; j < min_t(u32, len - i, 4); j++)
125 *data++ = val >> 8 * j;
126 }
127}
128
129static ssize_t intel_dsi_host_transfer(struct mipi_dsi_host *host,
130 const struct mipi_dsi_msg *msg)
131{
132 struct intel_dsi_host *intel_dsi_host = to_intel_dsi_host(host);
133 struct drm_device *dev = intel_dsi_host->intel_dsi->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula7e9804f2015-01-16 14:27:23 +0200135 enum port port = intel_dsi_host->port;
136 struct mipi_dsi_packet packet;
137 ssize_t ret;
138 const u8 *header, *data;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t data_reg, ctrl_reg;
140 u32 data_mask, ctrl_mask;
Jani Nikula7e9804f2015-01-16 14:27:23 +0200141
142 ret = mipi_dsi_create_packet(&packet, msg);
143 if (ret < 0)
144 return ret;
145
146 header = packet.header;
147 data = packet.payload;
148
149 if (msg->flags & MIPI_DSI_MSG_USE_LPM) {
150 data_reg = MIPI_LP_GEN_DATA(port);
151 data_mask = LP_DATA_FIFO_FULL;
152 ctrl_reg = MIPI_LP_GEN_CTRL(port);
153 ctrl_mask = LP_CTRL_FIFO_FULL;
154 } else {
155 data_reg = MIPI_HS_GEN_DATA(port);
156 data_mask = HS_DATA_FIFO_FULL;
157 ctrl_reg = MIPI_HS_GEN_CTRL(port);
158 ctrl_mask = HS_CTRL_FIFO_FULL;
159 }
160
161 /* note: this is never true for reads */
162 if (packet.payload_length) {
Chris Wilson8c6cea02016-06-30 15:33:14 +0100163 if (intel_wait_for_register(dev_priv,
164 MIPI_GEN_FIFO_STAT(port),
165 data_mask, 0,
166 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200167 DRM_ERROR("Timeout waiting for HS/LP DATA FIFO !full\n");
168
169 write_data(dev_priv, data_reg, packet.payload,
170 packet.payload_length);
171 }
172
173 if (msg->rx_len) {
174 I915_WRITE(MIPI_INTR_STAT(port), GEN_READ_DATA_AVAIL);
175 }
176
Chris Wilson84c2aa92016-06-30 15:33:15 +0100177 if (intel_wait_for_register(dev_priv,
178 MIPI_GEN_FIFO_STAT(port),
179 ctrl_mask, 0,
180 50)) {
Jani Nikula7e9804f2015-01-16 14:27:23 +0200181 DRM_ERROR("Timeout waiting for HS/LP CTRL FIFO !full\n");
182 }
183
184 I915_WRITE(ctrl_reg, header[2] << 16 | header[1] << 8 | header[0]);
185
186 /* ->rx_len is set only for reads */
187 if (msg->rx_len) {
188 data_mask = GEN_READ_DATA_AVAIL;
Chris Wilsone7615b32016-06-30 15:33:16 +0100189 if (intel_wait_for_register(dev_priv,
190 MIPI_INTR_STAT(port),
191 data_mask, data_mask,
192 50))
Jani Nikula7e9804f2015-01-16 14:27:23 +0200193 DRM_ERROR("Timeout waiting for read data.\n");
194
195 read_data(dev_priv, data_reg, msg->rx_buf, msg->rx_len);
196 }
197
198 /* XXX: fix for reads and writes */
199 return 4 + packet.payload_length;
200}
201
202static int intel_dsi_host_attach(struct mipi_dsi_host *host,
203 struct mipi_dsi_device *dsi)
204{
205 return 0;
206}
207
208static int intel_dsi_host_detach(struct mipi_dsi_host *host,
209 struct mipi_dsi_device *dsi)
210{
211 return 0;
212}
213
214static const struct mipi_dsi_host_ops intel_dsi_host_ops = {
215 .attach = intel_dsi_host_attach,
216 .detach = intel_dsi_host_detach,
217 .transfer = intel_dsi_host_transfer,
218};
219
220static struct intel_dsi_host *intel_dsi_host_init(struct intel_dsi *intel_dsi,
221 enum port port)
222{
223 struct intel_dsi_host *host;
224 struct mipi_dsi_device *device;
225
226 host = kzalloc(sizeof(*host), GFP_KERNEL);
227 if (!host)
228 return NULL;
229
230 host->base.ops = &intel_dsi_host_ops;
231 host->intel_dsi = intel_dsi;
232 host->port = port;
233
234 /*
235 * We should call mipi_dsi_host_register(&host->base) here, but we don't
236 * have a host->dev, and we don't have OF stuff either. So just use the
237 * dsi framework as a library and hope for the best. Create the dsi
238 * devices by ourselves here too. Need to be careful though, because we
239 * don't initialize any of the driver model devices here.
240 */
241 device = kzalloc(sizeof(*device), GFP_KERNEL);
242 if (!device) {
243 kfree(host);
244 return NULL;
245 }
246
247 device->host = &host->base;
248 host->device = device;
249
250 return host;
251}
252
Jani Nikulaa2581a92015-01-16 14:27:26 +0200253/*
254 * send a video mode command
255 *
256 * XXX: commands with data in MIPI_DPI_DATA?
257 */
258static int dpi_send_cmd(struct intel_dsi *intel_dsi, u32 cmd, bool hs,
259 enum port port)
260{
261 struct drm_encoder *encoder = &intel_dsi->base.base;
262 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100263 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaa2581a92015-01-16 14:27:26 +0200264 u32 mask;
265
266 /* XXX: pipe, hs */
267 if (hs)
268 cmd &= ~DPI_LP_MODE;
269 else
270 cmd |= DPI_LP_MODE;
271
272 /* clear bit */
273 I915_WRITE(MIPI_INTR_STAT(port), SPL_PKT_SENT_INTERRUPT);
274
275 /* XXX: old code skips write if control unchanged */
276 if (cmd == I915_READ(MIPI_DPI_CONTROL(port)))
277 DRM_ERROR("Same special packet %02x twice in a row.\n", cmd);
278
279 I915_WRITE(MIPI_DPI_CONTROL(port), cmd);
280
281 mask = SPL_PKT_SENT_INTERRUPT;
Chris Wilson2af05072016-06-30 15:33:17 +0100282 if (intel_wait_for_register(dev_priv,
283 MIPI_INTR_STAT(port), mask, mask,
284 100))
Jani Nikulaa2581a92015-01-16 14:27:26 +0200285 DRM_ERROR("Video mode command 0x%08x send failed.\n", cmd);
286
287 return 0;
288}
289
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530290static void band_gap_reset(struct drm_i915_private *dev_priv)
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300291{
Ville Syrjäläa5805162015-05-26 20:42:30 +0300292 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300293
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530294 vlv_flisdsi_write(dev_priv, 0x08, 0x0001);
295 vlv_flisdsi_write(dev_priv, 0x0F, 0x0005);
296 vlv_flisdsi_write(dev_priv, 0x0F, 0x0025);
297 udelay(150);
298 vlv_flisdsi_write(dev_priv, 0x0F, 0x0000);
299 vlv_flisdsi_write(dev_priv, 0x08, 0x0000);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300300
Ville Syrjäläa5805162015-05-26 20:42:30 +0300301 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar4ce8c9a2013-08-27 15:12:24 +0300302}
303
Jani Nikula4e646492013-08-27 15:12:20 +0300304static inline bool is_vid_mode(struct intel_dsi *intel_dsi)
305{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530306 return intel_dsi->operation_mode == INTEL_DSI_VIDEO_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300307}
308
309static inline bool is_cmd_mode(struct intel_dsi *intel_dsi)
310{
Shobhit Kumardfba2e22014-04-14 11:18:24 +0530311 return intel_dsi->operation_mode == INTEL_DSI_COMMAND_MODE;
Jani Nikula4e646492013-08-27 15:12:20 +0300312}
313
Jani Nikula4e646492013-08-27 15:12:20 +0300314static bool intel_dsi_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200315 struct intel_crtc_state *pipe_config,
316 struct drm_connector_state *conn_state)
Jani Nikula4e646492013-08-27 15:12:20 +0300317{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100318 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300319 struct intel_dsi *intel_dsi = container_of(encoder, struct intel_dsi,
320 base);
321 struct intel_connector *intel_connector = intel_dsi->attached_connector;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300322 struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
323 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Jani Nikulaa65347b2015-11-27 12:21:46 +0200324 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300325 int ret;
Jani Nikula4e646492013-08-27 15:12:20 +0300326
327 DRM_DEBUG_KMS("\n");
328
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300329 if (fixed_mode) {
Jani Nikula4e646492013-08-27 15:12:20 +0300330 intel_fixed_panel_mode(fixed_mode, adjusted_mode);
331
Ville Syrjäläf4ee2652016-04-12 22:14:37 +0300332 if (HAS_GMCH_DISPLAY(dev_priv))
333 intel_gmch_panel_fitting(crtc, pipe_config,
334 intel_connector->panel.fitting_mode);
335 else
336 intel_pch_panel_fitting(crtc, pipe_config,
337 intel_connector->panel.fitting_mode);
338 }
339
Shobhit Kumarf573de52014-07-30 20:32:37 +0530340 /* DSI uses short packets for sync events, so clear mode flags for DSI */
341 adjusted_mode->flags = 0;
342
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200343 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula4d1de972016-03-18 17:05:42 +0200344 /* Dual link goes to DSI transcoder A. */
345 if (intel_dsi->ports == BIT(PORT_C))
346 pipe_config->cpu_transcoder = TRANSCODER_DSI_C;
347 else
348 pipe_config->cpu_transcoder = TRANSCODER_DSI_A;
349 }
350
Ville Syrjälä47eacba2016-04-12 22:14:35 +0300351 ret = intel_compute_dsi_pll(encoder, pipe_config);
352 if (ret)
353 return false;
354
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300355 pipe_config->clock_set = true;
356
Jani Nikula4e646492013-08-27 15:12:20 +0300357 return true;
358}
359
Shashank Sharma37ab0812015-09-01 19:41:42 +0530360static void bxt_dsi_device_ready(struct intel_encoder *encoder)
Gaurav K Singh5505a242014-12-04 10:58:47 +0530361{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100362 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh5505a242014-12-04 10:58:47 +0530363 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530364 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530365 u32 val;
Gaurav K Singh5505a242014-12-04 10:58:47 +0530366
Shashank Sharma37ab0812015-09-01 19:41:42 +0530367 DRM_DEBUG_KMS("\n");
Gaurav K Singha9da9bc2014-12-05 14:13:41 +0530368
Shashank Sharma37ab0812015-09-01 19:41:42 +0530369 /* Exit Low power state in 4 steps*/
Gaurav K Singh369602d2014-12-05 14:09:28 +0530370 for_each_dsi_port(port, intel_dsi->ports) {
Gaurav K Singh369602d2014-12-05 14:09:28 +0530371
Shashank Sharma37ab0812015-09-01 19:41:42 +0530372 /* 1. Enable MIPI PHY transparent latch */
373 val = I915_READ(BXT_MIPI_PORT_CTRL(port));
374 I915_WRITE(BXT_MIPI_PORT_CTRL(port), val | LP_OUTPUT_HOLD);
375 usleep_range(2000, 2500);
376
377 /* 2. Enter ULPS */
378 val = I915_READ(MIPI_DEVICE_READY(port));
379 val &= ~ULPS_STATE_MASK;
380 val |= (ULPS_STATE_ENTER | DEVICE_READY);
381 I915_WRITE(MIPI_DEVICE_READY(port), val);
Nicholas Mc Guire0a7b35ce2016-12-16 02:59:20 +0100382 /* at least 2us - relaxed for hrtimer subsystem optimization */
383 usleep_range(10, 50);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530384
385 /* 3. Exit ULPS */
386 val = I915_READ(MIPI_DEVICE_READY(port));
387 val &= ~ULPS_STATE_MASK;
388 val |= (ULPS_STATE_EXIT | DEVICE_READY);
389 I915_WRITE(MIPI_DEVICE_READY(port), val);
390 usleep_range(1000, 1500);
391
392 /* Clear ULPS and set device ready */
393 val = I915_READ(MIPI_DEVICE_READY(port));
394 val &= ~ULPS_STATE_MASK;
395 val |= DEVICE_READY;
396 I915_WRITE(MIPI_DEVICE_READY(port), val);
Gaurav K Singh369602d2014-12-05 14:09:28 +0530397 }
Gaurav K Singh5505a242014-12-04 10:58:47 +0530398}
399
Shashank Sharma37ab0812015-09-01 19:41:42 +0530400static void vlv_dsi_device_ready(struct intel_encoder *encoder)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530401{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100402 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530403 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
404 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530405 u32 val;
406
407 DRM_DEBUG_KMS("\n");
408
Ville Syrjäläa5805162015-05-26 20:42:30 +0300409 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530410 /* program rcomp for compliance, reduce from 50 ohms to 45 ohms
411 * needed everytime after power gate */
412 vlv_flisdsi_write(dev_priv, 0x04, 0x0004);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300413 mutex_unlock(&dev_priv->sb_lock);
Shobhit Kumar2095f9f2014-04-09 13:59:30 +0530414
415 /* bandgap reset is needed after everytime we do power gate */
416 band_gap_reset(dev_priv);
417
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530418 for_each_dsi_port(port, intel_dsi->ports) {
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530419
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530420 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_ENTER);
421 usleep_range(2500, 3000);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530422
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530423 /* Enable MIPI PHY transparent latch
424 * Common bit for both MIPI Port A & MIPI Port C
425 * No similar bit in MIPI Port C reg
426 */
Shobhit Kumar4ba7d932015-02-05 17:08:45 +0530427 val = I915_READ(MIPI_PORT_CTRL(PORT_A));
Gaurav K Singhbf344e82014-12-07 16:13:54 +0530428 I915_WRITE(MIPI_PORT_CTRL(PORT_A), val | LP_OUTPUT_HOLD);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530429 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530430
Gaurav K Singh24ee0e62014-12-05 14:24:21 +0530431 I915_WRITE(MIPI_DEVICE_READY(port), ULPS_STATE_EXIT);
432 usleep_range(2500, 3000);
433
434 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY);
435 usleep_range(2500, 3000);
436 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530437}
Jani Nikula4e646492013-08-27 15:12:20 +0300438
Shashank Sharma37ab0812015-09-01 19:41:42 +0530439static void intel_dsi_device_ready(struct intel_encoder *encoder)
440{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100441 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530442
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +0100443 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530444 vlv_dsi_device_ready(encoder);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200445 else if (IS_GEN9_LP(dev_priv))
Shashank Sharma37ab0812015-09-01 19:41:42 +0530446 bxt_dsi_device_ready(encoder);
447}
448
449static void intel_dsi_port_enable(struct intel_encoder *encoder)
450{
451 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100452 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530453 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
454 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
455 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530456
457 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200458 u32 temp;
Deepak M60438012017-02-14 18:46:16 +0530459 if (IS_GEN9_LP(dev_priv)) {
460 for_each_dsi_port(port, intel_dsi->ports) {
461 temp = I915_READ(MIPI_CTRL(port));
462 temp &= ~BXT_PIXEL_OVERLAP_CNT_MASK |
463 intel_dsi->pixel_overlap <<
464 BXT_PIXEL_OVERLAP_CNT_SHIFT;
465 I915_WRITE(MIPI_CTRL(port), temp);
466 }
467 } else {
468 temp = I915_READ(VLV_CHICKEN_3);
469 temp &= ~PIXEL_OVERLAP_CNT_MASK |
Shashank Sharma37ab0812015-09-01 19:41:42 +0530470 intel_dsi->pixel_overlap <<
471 PIXEL_OVERLAP_CNT_SHIFT;
Deepak M60438012017-02-14 18:46:16 +0530472 I915_WRITE(VLV_CHICKEN_3, temp);
473 }
Shashank Sharma37ab0812015-09-01 19:41:42 +0530474 }
475
476 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200477 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200478 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
479 u32 temp;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530480
481 temp = I915_READ(port_ctrl);
482
483 temp &= ~LANE_CONFIGURATION_MASK;
484 temp &= ~DUAL_LINK_MODE_MASK;
485
Jani Nikula701d25b2016-03-18 17:05:43 +0200486 if (intel_dsi->ports == (BIT(PORT_A) | BIT(PORT_C))) {
Shashank Sharma37ab0812015-09-01 19:41:42 +0530487 temp |= (intel_dsi->dual_link - 1)
488 << DUAL_LINK_MODE_SHIFT;
Bob Paauwe812b1d22016-11-21 14:24:06 -0800489 if (IS_BROXTON(dev_priv))
490 temp |= LANE_CONFIGURATION_DUAL_LINK_A;
491 else
492 temp |= intel_crtc->pipe ?
Shashank Sharma37ab0812015-09-01 19:41:42 +0530493 LANE_CONFIGURATION_DUAL_LINK_B :
494 LANE_CONFIGURATION_DUAL_LINK_A;
495 }
496 /* assert ip_tg_enable signal */
497 I915_WRITE(port_ctrl, temp | DPI_ENABLE);
498 POSTING_READ(port_ctrl);
499 }
500}
501
502static void intel_dsi_port_disable(struct intel_encoder *encoder)
503{
504 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100505 struct drm_i915_private *dev_priv = to_i915(dev);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530506 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
507 enum port port;
Shashank Sharma37ab0812015-09-01 19:41:42 +0530508
509 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200510 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200511 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
512 u32 temp;
513
Shashank Sharma37ab0812015-09-01 19:41:42 +0530514 /* de-assert ip_tg_enable signal */
Shashank Sharmab389a452015-09-01 19:41:44 +0530515 temp = I915_READ(port_ctrl);
516 I915_WRITE(port_ctrl, temp & ~DPI_ENABLE);
517 POSTING_READ(port_ctrl);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530518 }
519}
520
Jani Nikula4e646492013-08-27 15:12:20 +0300521static void intel_dsi_enable(struct intel_encoder *encoder)
522{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530523 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100524 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300525 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikula4934b652015-01-22 15:01:35 +0200526 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300527
528 DRM_DEBUG_KMS("\n");
529
Jani Nikula4934b652015-01-22 15:01:35 +0200530 if (is_cmd_mode(intel_dsi)) {
531 for_each_dsi_port(port, intel_dsi->ports)
532 I915_WRITE(MIPI_MAX_RETURN_PKT_SIZE(port), 8 * 4);
533 } else {
Jani Nikula4e646492013-08-27 15:12:20 +0300534 msleep(20); /* XXX */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200535 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200536 dpi_send_cmd(intel_dsi, TURN_ON, false, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300537 msleep(100);
538
Jani Nikula593e0622015-01-23 15:30:56 +0200539 drm_panel_enable(intel_dsi->panel);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530540
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200541 for_each_dsi_port(port, intel_dsi->ports)
542 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530543
Gaurav K Singh5505a242014-12-04 10:58:47 +0530544 intel_dsi_port_enable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300545 }
Shobhit Kumarb029e662015-06-26 14:32:10 +0530546
547 intel_panel_enable_backlight(intel_dsi->attached_connector);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530548}
Jani Nikula4e646492013-08-27 15:12:20 +0300549
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200550static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
551 struct intel_crtc_state *pipe_config);
Jani Nikulae3488e72015-11-27 12:21:44 +0200552
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200553static void intel_dsi_pre_enable(struct intel_encoder *encoder,
554 struct intel_crtc_state *pipe_config,
555 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530556{
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200557 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530558 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200559 enum port port;
Uma Shankar1881a422017-01-25 19:43:23 +0530560 u32 val;
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530561
562 DRM_DEBUG_KMS("\n");
563
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200564 /*
565 * The BIOS may leave the PLL in a wonky state where it doesn't
566 * lock. It needs to be fully powered down to fix it.
567 */
568 intel_disable_dsi_pll(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200569 intel_enable_dsi_pll(encoder, pipe_config);
Ville Syrjäläf00b5682016-03-15 16:40:03 +0200570
Uma Shankar1881a422017-01-25 19:43:23 +0530571 if (IS_BROXTON(dev_priv)) {
572 /* Add MIPI IO reset programming for modeset */
573 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
574 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
575 val | MIPIO_RST_CTRL);
576
577 /* Power up DSI regulator */
578 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
579 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, 0);
580 }
581
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200582 intel_dsi_prepare(encoder, pipe_config);
Jani Nikulae3488e72015-11-27 12:21:44 +0200583
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530584 /* Panel Enable over CRC PMIC */
585 if (intel_dsi->gpio_panel)
586 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 1);
587
588 msleep(intel_dsi->panel_on_delay);
589
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300590 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
591 u32 val;
592
Ville Syrjäläcd2d34d2016-04-12 22:14:34 +0300593 /* Disable DPOunit clock gating, can stall pipe */
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300594 val = I915_READ(DSPCLK_GATE_D);
595 val |= DPOUNIT_CLOCK_GATE_DISABLE;
596 I915_WRITE(DSPCLK_GATE_D, val);
Shashank Sharma37ab0812015-09-01 19:41:42 +0530597 }
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530598
599 /* put device in ready state */
600 intel_dsi_device_ready(encoder);
601
Jani Nikula593e0622015-01-23 15:30:56 +0200602 drm_panel_prepare(intel_dsi->panel);
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530603
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200604 for_each_dsi_port(port, intel_dsi->ports)
605 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530606
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530607 /* Enable port in pre-enable phase itself because as per hw team
608 * recommendation, port should be enabled befor plane & pipe */
609 intel_dsi_enable(encoder);
610}
611
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200612static void intel_dsi_enable_nop(struct intel_encoder *encoder,
613 struct intel_crtc_state *pipe_config,
614 struct drm_connector_state *conn_state)
Shobhit Kumar2634fd72014-04-09 13:59:31 +0530615{
616 DRM_DEBUG_KMS("\n");
617
618 /* for DSI port enable has to be done before pipe
619 * and plane enable, so port enable is done in
620 * pre_enable phase itself unlike other encoders
621 */
Jani Nikula4e646492013-08-27 15:12:20 +0300622}
623
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200624static void intel_dsi_pre_disable(struct intel_encoder *encoder,
625 struct intel_crtc_state *old_crtc_state,
626 struct drm_connector_state *old_conn_state)
Imre Deakc315faf2014-05-27 19:00:09 +0300627{
628 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Jani Nikulaf03e4172015-01-16 14:27:16 +0200629 enum port port;
Imre Deakc315faf2014-05-27 19:00:09 +0300630
631 DRM_DEBUG_KMS("\n");
632
Shobhit Kumarb029e662015-06-26 14:32:10 +0530633 intel_panel_disable_backlight(intel_dsi->attached_connector);
634
Imre Deakc315faf2014-05-27 19:00:09 +0300635 if (is_vid_mode(intel_dsi)) {
636 /* Send Shutdown command to the panel in LP mode */
Jani Nikulaf03e4172015-01-16 14:27:16 +0200637 for_each_dsi_port(port, intel_dsi->ports)
Jani Nikulaa2581a92015-01-16 14:27:26 +0200638 dpi_send_cmd(intel_dsi, SHUTDOWN, false, port);
Imre Deakc315faf2014-05-27 19:00:09 +0300639 msleep(10);
640 }
641}
642
Jani Nikula4e646492013-08-27 15:12:20 +0300643static void intel_dsi_disable(struct intel_encoder *encoder)
644{
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530645 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100646 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +0300647 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530648 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +0300649 u32 temp;
650
651 DRM_DEBUG_KMS("\n");
652
Jani Nikula4e646492013-08-27 15:12:20 +0300653 if (is_vid_mode(intel_dsi)) {
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200654 for_each_dsi_port(port, intel_dsi->ports)
655 wait_for_dsi_fifo_empty(intel_dsi, port);
Shobhit Kumar13813082014-07-12 17:17:22 +0530656
Gaurav K Singh5505a242014-12-04 10:58:47 +0530657 intel_dsi_port_disable(encoder);
Jani Nikula4e646492013-08-27 15:12:20 +0300658 msleep(2);
659 }
660
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530661 for_each_dsi_port(port, intel_dsi->ports) {
662 /* Panel commands can be sent when clock is in LP11 */
663 I915_WRITE(MIPI_DEVICE_READY(port), 0x0);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530664
Shashank Sharmab389a452015-09-01 19:41:44 +0530665 intel_dsi_reset_clocks(encoder, port);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530666 I915_WRITE(MIPI_EOT_DISABLE(port), CLOCKSTOP);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530667
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530668 temp = I915_READ(MIPI_DSI_FUNC_PRG(port));
669 temp &= ~VID_MODE_FORMAT_MASK;
670 I915_WRITE(MIPI_DSI_FUNC_PRG(port), temp);
Shobhit Kumar339023e2014-04-09 13:59:34 +0530671
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530672 I915_WRITE(MIPI_DEVICE_READY(port), 0x1);
673 }
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530674 /* if disable packets are sent before sending shutdown packet then in
675 * some next enable sequence send turn on packet error is observed */
Jani Nikula593e0622015-01-23 15:30:56 +0200676 drm_panel_disable(intel_dsi->panel);
Shobhit Kumar13813082014-07-12 17:17:22 +0530677
Jani Nikula7f6a6a42015-01-16 14:27:19 +0200678 for_each_dsi_port(port, intel_dsi->ports)
679 wait_for_dsi_fifo_empty(intel_dsi, port);
Jani Nikula4e646492013-08-27 15:12:20 +0300680}
681
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530682static void intel_dsi_clear_device_ready(struct intel_encoder *encoder)
Jani Nikula4e646492013-08-27 15:12:20 +0300683{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100684 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530685 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
686 enum port port;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530687
Jani Nikula4e646492013-08-27 15:12:20 +0300688 DRM_DEBUG_KMS("\n");
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530689 for_each_dsi_port(port, intel_dsi->ports) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200690 /* Common bit for both MIPI Port A & MIPI Port C on VLV/CHV */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200691 i915_reg_t port_ctrl = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200692 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(PORT_A);
693 u32 val;
ymohanmabe4fc042013-08-27 23:40:56 +0300694
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530695 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
696 ULPS_STATE_ENTER);
697 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530698
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530699 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
700 ULPS_STATE_EXIT);
701 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530702
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530703 I915_WRITE(MIPI_DEVICE_READY(port), DEVICE_READY |
704 ULPS_STATE_ENTER);
705 usleep_range(2000, 2500);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530706
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530707 /* Wait till Clock lanes are in LP-00 state for MIPI Port A
708 * only. MIPI Port C has no similar bit for checking
709 */
Chris Wilson0698cf62016-06-30 15:33:18 +0100710 if (intel_wait_for_register(dev_priv,
711 port_ctrl, AFE_LATCHOUT, 0,
712 30))
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530713 DRM_ERROR("DSI LP not going Low\n");
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530714
Shashank Sharmab389a452015-09-01 19:41:44 +0530715 /* Disable MIPI PHY transparent latch */
716 val = I915_READ(port_ctrl);
717 I915_WRITE(port_ctrl, val & ~LP_OUTPUT_HOLD);
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530718 usleep_range(1000, 1500);
Shobhit Kumaraceb3652014-07-03 16:35:41 +0530719
Gaurav K Singh384f02a2014-12-05 14:22:44 +0530720 I915_WRITE(MIPI_DEVICE_READY(port), 0x00);
721 usleep_range(2000, 2500);
722 }
Jani Nikula4e646492013-08-27 15:12:20 +0300723}
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530724
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200725static void intel_dsi_post_disable(struct intel_encoder *encoder,
726 struct intel_crtc_state *pipe_config,
727 struct drm_connector_state *conn_state)
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530728{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100729 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530730 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Uma Shankar1881a422017-01-25 19:43:23 +0530731 u32 val;
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530732
733 DRM_DEBUG_KMS("\n");
734
Imre Deakc315faf2014-05-27 19:00:09 +0300735 intel_dsi_disable(encoder);
736
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530737 intel_dsi_clear_device_ready(encoder);
738
Uma Shankar1881a422017-01-25 19:43:23 +0530739 if (IS_BROXTON(dev_priv)) {
740 /* Power down DSI regulator to save power */
741 I915_WRITE(BXT_P_DSI_REGULATOR_CFG, STAP_SELECT);
742 I915_WRITE(BXT_P_DSI_REGULATOR_TX_CTRL, HS_IO_CTRL_SELECT);
743
744 /* Add MIPI IO reset programming for modeset */
745 val = I915_READ(BXT_P_CR_GT_DISP_PWRON);
746 I915_WRITE(BXT_P_CR_GT_DISP_PWRON,
747 val & ~MIPIO_RST_CTRL);
748 }
749
Hans de Goedee840fd32016-12-01 21:29:13 +0100750 intel_disable_dsi_pll(encoder);
751
Ville Syrjäläd1877c02016-04-18 19:18:25 +0300752 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Uma Shankard6e3af52016-02-18 13:49:26 +0200753 u32 val;
754
755 val = I915_READ(DSPCLK_GATE_D);
756 val &= ~DPOUNIT_CLOCK_GATE_DISABLE;
757 I915_WRITE(DSPCLK_GATE_D, val);
758 }
Shobhit Kumar20e5bf62014-04-09 13:59:32 +0530759
Jani Nikula593e0622015-01-23 15:30:56 +0200760 drm_panel_unprepare(intel_dsi->panel);
Shobhit Kumardf38e652014-04-14 11:18:26 +0530761
762 msleep(intel_dsi->panel_off_delay);
Shobhit Kumarfc45e822015-06-26 14:32:09 +0530763
764 /* Panel Disable over CRC PMIC */
765 if (intel_dsi->gpio_panel)
766 gpiod_set_value_cansleep(intel_dsi->gpio_panel, 0);
Ville Syrjälä1d5c65e2016-04-18 19:17:51 +0300767
768 /*
769 * FIXME As we do with eDP, just make a note of the time here
770 * and perform the wait before the next panel power on.
771 */
772 msleep(intel_dsi->panel_pwr_cycle_delay);
Shobhit Kumar1dbd7cb2013-12-11 17:52:05 +0530773}
Jani Nikula4e646492013-08-27 15:12:20 +0300774
775static bool intel_dsi_get_hw_state(struct intel_encoder *encoder,
776 enum pipe *pipe)
777{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100778 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530779 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Imre Deak6d129be2014-03-05 16:20:54 +0200780 enum intel_display_power_domain power_domain;
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200781 enum port port;
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200782 bool active = false;
Jani Nikula4e646492013-08-27 15:12:20 +0300783
784 DRM_DEBUG_KMS("\n");
785
Imre Deak6d129be2014-03-05 16:20:54 +0200786 power_domain = intel_display_port_power_domain(encoder);
Imre Deak3f3f42b2016-02-12 18:55:19 +0200787 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +0200788 return false;
789
Imre Deakdb18b6a2016-03-24 12:41:40 +0200790 /*
791 * On Broxton the PLL needs to be enabled with a valid divider
792 * configuration, otherwise accessing DSI registers will hang the
793 * machine. See BSpec North Display Engine registers/MIPI[BXT].
794 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200795 if (IS_GEN9_LP(dev_priv) && !intel_dsi_pll_is_enabled(dev_priv))
Imre Deakdb18b6a2016-03-24 12:41:40 +0200796 goto out_put_power;
797
Jani Nikula4e646492013-08-27 15:12:20 +0300798 /* XXX: this only works for one DSI output */
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530799 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200800 i915_reg_t ctrl_reg = IS_GEN9_LP(dev_priv) ?
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200801 BXT_MIPI_PORT_CTRL(port) : MIPI_PORT_CTRL(port);
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200802 bool enabled = I915_READ(ctrl_reg) & DPI_ENABLE;
Jani Nikula4e646492013-08-27 15:12:20 +0300803
Jani Nikulae6f57782016-04-15 15:47:31 +0300804 /*
805 * Due to some hardware limitations on VLV/CHV, the DPI enable
806 * bit in port C control register does not get set. As a
807 * workaround, check pipe B conf instead.
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530808 */
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100809 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
810 port == PORT_C)
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200811 enabled = I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
Gaurav K Singhc0beefd2014-12-09 10:59:20 +0530812
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200813 /* Try command mode if video mode not enabled */
814 if (!enabled) {
815 u32 tmp = I915_READ(MIPI_DSI_FUNC_PRG(port));
816 enabled = tmp & CMD_MODE_DATA_WIDTH_MASK;
Jani Nikula4e646492013-08-27 15:12:20 +0300817 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200818
819 if (!enabled)
820 continue;
821
822 if (!(I915_READ(MIPI_DEVICE_READY(port)) & DEVICE_READY))
823 continue;
824
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200825 if (IS_GEN9_LP(dev_priv)) {
Jani Nikula6b93e9c2016-03-15 21:51:12 +0200826 u32 tmp = I915_READ(MIPI_CTRL(port));
827 tmp &= BXT_PIPE_SELECT_MASK;
828 tmp >>= BXT_PIPE_SELECT_SHIFT;
829
830 if (WARN_ON(tmp > PIPE_C))
831 continue;
832
833 *pipe = tmp;
834 } else {
835 *pipe = port == PORT_A ? PIPE_A : PIPE_B;
836 }
837
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200838 active = true;
839 break;
Jani Nikula4e646492013-08-27 15:12:20 +0300840 }
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200841
Imre Deakdb18b6a2016-03-24 12:41:40 +0200842out_put_power:
Imre Deak3f3f42b2016-02-12 18:55:19 +0200843 intel_display_power_put(dev_priv, power_domain);
Jani Nikula4e646492013-08-27 15:12:20 +0300844
Jani Nikula1dcec2f2016-03-15 21:51:11 +0200845 return active;
Jani Nikula4e646492013-08-27 15:12:20 +0300846}
847
Ramalingam C6f0e7532016-04-07 14:36:07 +0530848static void bxt_dsi_get_pipe_config(struct intel_encoder *encoder,
849 struct intel_crtc_state *pipe_config)
850{
851 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100852 struct drm_i915_private *dev_priv = to_i915(dev);
Ramalingam C6f0e7532016-04-07 14:36:07 +0530853 struct drm_display_mode *adjusted_mode =
854 &pipe_config->base.adjusted_mode;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530855 struct drm_display_mode *adjusted_mode_sw;
856 struct intel_crtc *intel_crtc;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530857 struct intel_dsi *intel_dsi = enc_to_intel_dsi(&encoder->base);
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530858 unsigned int lane_count = intel_dsi->lane_count;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530859 unsigned int bpp, fmt;
860 enum port port;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530861 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
Ramalingam C042ab0c2016-04-19 13:48:14 +0530862 u16 hfp_sw, hsync_sw, hbp_sw;
863 u16 crtc_htotal_sw, crtc_hsync_start_sw, crtc_hsync_end_sw,
864 crtc_hblank_start_sw, crtc_hblank_end_sw;
865
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +0200866 /* FIXME: hw readout should not depend on SW state */
Ramalingam C042ab0c2016-04-19 13:48:14 +0530867 intel_crtc = to_intel_crtc(encoder->base.crtc);
868 adjusted_mode_sw = &intel_crtc->config->base.adjusted_mode;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530869
870 /*
871 * Atleast one port is active as encoder->get_config called only if
872 * encoder->get_hw_state() returns true.
873 */
874 for_each_dsi_port(port, intel_dsi->ports) {
875 if (I915_READ(BXT_MIPI_PORT_CTRL(port)) & DPI_ENABLE)
876 break;
877 }
878
879 fmt = I915_READ(MIPI_DSI_FUNC_PRG(port)) & VID_MODE_FORMAT_MASK;
880 pipe_config->pipe_bpp =
881 mipi_dsi_pixel_format_to_bpp(
882 pixel_format_from_register_bits(fmt));
883 bpp = pipe_config->pipe_bpp;
884
885 /* In terms of pixels */
886 adjusted_mode->crtc_hdisplay =
887 I915_READ(BXT_MIPI_TRANS_HACTIVE(port));
888 adjusted_mode->crtc_vdisplay =
889 I915_READ(BXT_MIPI_TRANS_VACTIVE(port));
890 adjusted_mode->crtc_vtotal =
891 I915_READ(BXT_MIPI_TRANS_VTOTAL(port));
892
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530893 hactive = adjusted_mode->crtc_hdisplay;
894 hfp = I915_READ(MIPI_HFP_COUNT(port));
895
Ramalingam C6f0e7532016-04-07 14:36:07 +0530896 /*
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530897 * Meaningful for video mode non-burst sync pulse mode only,
898 * can be zero for non-burst sync events and burst modes
Ramalingam C6f0e7532016-04-07 14:36:07 +0530899 */
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530900 hsync = I915_READ(MIPI_HSYNC_PADDING_COUNT(port));
901 hbp = I915_READ(MIPI_HBP_COUNT(port));
902
903 /* harizontal values are in terms of high speed byte clock */
904 hfp = pixels_from_txbyteclkhs(hfp, bpp, lane_count,
905 intel_dsi->burst_mode_ratio);
906 hsync = pixels_from_txbyteclkhs(hsync, bpp, lane_count,
907 intel_dsi->burst_mode_ratio);
908 hbp = pixels_from_txbyteclkhs(hbp, bpp, lane_count,
909 intel_dsi->burst_mode_ratio);
910
911 if (intel_dsi->dual_link) {
912 hfp *= 2;
913 hsync *= 2;
914 hbp *= 2;
915 }
Ramalingam C6f0e7532016-04-07 14:36:07 +0530916
917 /* vertical values are in terms of lines */
918 vfp = I915_READ(MIPI_VFP_COUNT(port));
919 vsync = I915_READ(MIPI_VSYNC_PADDING_COUNT(port));
920 vbp = I915_READ(MIPI_VBP_COUNT(port));
921
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530922 adjusted_mode->crtc_htotal = hactive + hfp + hsync + hbp;
923 adjusted_mode->crtc_hsync_start = hfp + adjusted_mode->crtc_hdisplay;
924 adjusted_mode->crtc_hsync_end = hsync + adjusted_mode->crtc_hsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530925 adjusted_mode->crtc_hblank_start = adjusted_mode->crtc_hdisplay;
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530926 adjusted_mode->crtc_hblank_end = adjusted_mode->crtc_htotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530927
Ramalingam Ccefc4e12016-04-19 13:48:13 +0530928 adjusted_mode->crtc_vsync_start = vfp + adjusted_mode->crtc_vdisplay;
929 adjusted_mode->crtc_vsync_end = vsync + adjusted_mode->crtc_vsync_start;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530930 adjusted_mode->crtc_vblank_start = adjusted_mode->crtc_vdisplay;
931 adjusted_mode->crtc_vblank_end = adjusted_mode->crtc_vtotal;
Ramalingam C6f0e7532016-04-07 14:36:07 +0530932
Ramalingam C042ab0c2016-04-19 13:48:14 +0530933 /*
934 * In BXT DSI there is no regs programmed with few horizontal timings
935 * in Pixels but txbyteclkhs.. So retrieval process adds some
936 * ROUND_UP ERRORS in the process of PIXELS<==>txbyteclkhs.
937 * Actually here for the given adjusted_mode, we are calculating the
938 * value programmed to the port and then back to the horizontal timing
939 * param in pixels. This is the expected value, including roundup errors
940 * And if that is same as retrieved value from port, then
941 * (HW state) adjusted_mode's horizontal timings are corrected to
942 * match with SW state to nullify the errors.
943 */
944 /* Calculating the value programmed to the Port register */
945 hfp_sw = adjusted_mode_sw->crtc_hsync_start -
946 adjusted_mode_sw->crtc_hdisplay;
947 hsync_sw = adjusted_mode_sw->crtc_hsync_end -
948 adjusted_mode_sw->crtc_hsync_start;
949 hbp_sw = adjusted_mode_sw->crtc_htotal -
950 adjusted_mode_sw->crtc_hsync_end;
951
952 if (intel_dsi->dual_link) {
953 hfp_sw /= 2;
954 hsync_sw /= 2;
955 hbp_sw /= 2;
956 }
957
958 hfp_sw = txbyteclkhs(hfp_sw, bpp, lane_count,
959 intel_dsi->burst_mode_ratio);
960 hsync_sw = txbyteclkhs(hsync_sw, bpp, lane_count,
961 intel_dsi->burst_mode_ratio);
962 hbp_sw = txbyteclkhs(hbp_sw, bpp, lane_count,
963 intel_dsi->burst_mode_ratio);
964
965 /* Reverse calculating the adjusted mode parameters from port reg vals*/
966 hfp_sw = pixels_from_txbyteclkhs(hfp_sw, bpp, lane_count,
967 intel_dsi->burst_mode_ratio);
968 hsync_sw = pixels_from_txbyteclkhs(hsync_sw, bpp, lane_count,
969 intel_dsi->burst_mode_ratio);
970 hbp_sw = pixels_from_txbyteclkhs(hbp_sw, bpp, lane_count,
971 intel_dsi->burst_mode_ratio);
972
973 if (intel_dsi->dual_link) {
974 hfp_sw *= 2;
975 hsync_sw *= 2;
976 hbp_sw *= 2;
977 }
978
979 crtc_htotal_sw = adjusted_mode_sw->crtc_hdisplay + hfp_sw +
980 hsync_sw + hbp_sw;
981 crtc_hsync_start_sw = hfp_sw + adjusted_mode_sw->crtc_hdisplay;
982 crtc_hsync_end_sw = hsync_sw + crtc_hsync_start_sw;
983 crtc_hblank_start_sw = adjusted_mode_sw->crtc_hdisplay;
984 crtc_hblank_end_sw = crtc_htotal_sw;
985
986 if (adjusted_mode->crtc_htotal == crtc_htotal_sw)
987 adjusted_mode->crtc_htotal = adjusted_mode_sw->crtc_htotal;
988
989 if (adjusted_mode->crtc_hsync_start == crtc_hsync_start_sw)
990 adjusted_mode->crtc_hsync_start =
991 adjusted_mode_sw->crtc_hsync_start;
992
993 if (adjusted_mode->crtc_hsync_end == crtc_hsync_end_sw)
994 adjusted_mode->crtc_hsync_end =
995 adjusted_mode_sw->crtc_hsync_end;
996
997 if (adjusted_mode->crtc_hblank_start == crtc_hblank_start_sw)
998 adjusted_mode->crtc_hblank_start =
999 adjusted_mode_sw->crtc_hblank_start;
1000
1001 if (adjusted_mode->crtc_hblank_end == crtc_hblank_end_sw)
1002 adjusted_mode->crtc_hblank_end =
1003 adjusted_mode_sw->crtc_hblank_end;
1004}
Ramalingam C6f0e7532016-04-07 14:36:07 +05301005
Jani Nikula4e646492013-08-27 15:12:20 +03001006static void intel_dsi_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001007 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001008{
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01001009 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikulad7d85d82016-01-08 12:45:39 +02001010 u32 pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001011 DRM_DEBUG_KMS("\n");
1012
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001013 if (IS_GEN9_LP(dev_priv))
Ramalingam C6f0e7532016-04-07 14:36:07 +05301014 bxt_dsi_get_pipe_config(encoder, pipe_config);
1015
Ville Syrjälä47eacba2016-04-12 22:14:35 +03001016 pclk = intel_dsi_get_pclk(encoder, pipe_config->pipe_bpp,
1017 pipe_config);
Shobhit Kumarf573de52014-07-30 20:32:37 +05301018 if (!pclk)
1019 return;
1020
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001021 pipe_config->base.adjusted_mode.crtc_clock = pclk;
Shobhit Kumarf573de52014-07-30 20:32:37 +05301022 pipe_config->port_clock = pclk;
Jani Nikula4e646492013-08-27 15:12:20 +03001023}
1024
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001025static enum drm_mode_status
1026intel_dsi_mode_valid(struct drm_connector *connector,
1027 struct drm_display_mode *mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001028{
1029 struct intel_connector *intel_connector = to_intel_connector(connector);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001030 const struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Mika Kahola759a1e92015-08-18 14:37:01 +03001031 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jani Nikula4e646492013-08-27 15:12:20 +03001032
1033 DRM_DEBUG_KMS("\n");
1034
1035 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
1036 DRM_DEBUG_KMS("MODE_NO_DBLESCAN\n");
1037 return MODE_NO_DBLESCAN;
1038 }
1039
1040 if (fixed_mode) {
1041 if (mode->hdisplay > fixed_mode->hdisplay)
1042 return MODE_PANEL;
1043 if (mode->vdisplay > fixed_mode->vdisplay)
1044 return MODE_PANEL;
Mika Kahola759a1e92015-08-18 14:37:01 +03001045 if (fixed_mode->clock > max_dotclk)
1046 return MODE_CLOCK_HIGH;
Jani Nikula4e646492013-08-27 15:12:20 +03001047 }
1048
Jani Nikula36d21f42015-01-16 14:27:20 +02001049 return MODE_OK;
Jani Nikula4e646492013-08-27 15:12:20 +03001050}
1051
1052/* return txclkesc cycles in terms of divider and duration in us */
1053static u16 txclkesc(u32 divider, unsigned int us)
1054{
1055 switch (divider) {
1056 case ESCAPE_CLOCK_DIVIDER_1:
1057 default:
1058 return 20 * us;
1059 case ESCAPE_CLOCK_DIVIDER_2:
1060 return 10 * us;
1061 case ESCAPE_CLOCK_DIVIDER_4:
1062 return 5 * us;
1063 }
1064}
1065
Jani Nikula4e646492013-08-27 15:12:20 +03001066static void set_dsi_timings(struct drm_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +03001067 const struct drm_display_mode *adjusted_mode)
Jani Nikula4e646492013-08-27 15:12:20 +03001068{
1069 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001070 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikula4e646492013-08-27 15:12:20 +03001071 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301072 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001073 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001074 unsigned int lane_count = intel_dsi->lane_count;
1075
1076 u16 hactive, hfp, hsync, hbp, vfp, vsync, vbp;
1077
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001078 hactive = adjusted_mode->crtc_hdisplay;
1079 hfp = adjusted_mode->crtc_hsync_start - adjusted_mode->crtc_hdisplay;
1080 hsync = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
1081 hbp = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001082
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301083 if (intel_dsi->dual_link) {
1084 hactive /= 2;
1085 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1086 hactive += intel_dsi->pixel_overlap;
1087 hfp /= 2;
1088 hsync /= 2;
1089 hbp /= 2;
1090 }
1091
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001092 vfp = adjusted_mode->crtc_vsync_start - adjusted_mode->crtc_vdisplay;
1093 vsync = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
1094 vbp = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_end;
Jani Nikula4e646492013-08-27 15:12:20 +03001095
1096 /* horizontal values are in terms of high speed byte clock */
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301097 hactive = txbyteclkhs(hactive, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001098 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301099 hfp = txbyteclkhs(hfp, bpp, lane_count, intel_dsi->burst_mode_ratio);
1100 hsync = txbyteclkhs(hsync, bpp, lane_count,
Daniel Vetter7f3de832014-07-30 22:34:27 +02001101 intel_dsi->burst_mode_ratio);
Shobhit Kumar7f0c8602014-07-30 20:34:57 +05301102 hbp = txbyteclkhs(hbp, bpp, lane_count, intel_dsi->burst_mode_ratio);
Jani Nikula4e646492013-08-27 15:12:20 +03001103
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301104 for_each_dsi_port(port, intel_dsi->ports) {
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001105 if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301106 /*
1107 * Program hdisplay and vdisplay on MIPI transcoder.
1108 * This is different from calculated hactive and
1109 * vactive, as they are calculated per channel basis,
1110 * whereas these values should be based on resolution.
1111 */
1112 I915_WRITE(BXT_MIPI_TRANS_HACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001113 adjusted_mode->crtc_hdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301114 I915_WRITE(BXT_MIPI_TRANS_VACTIVE(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001115 adjusted_mode->crtc_vdisplay);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301116 I915_WRITE(BXT_MIPI_TRANS_VTOTAL(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001117 adjusted_mode->crtc_vtotal);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301118 }
1119
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301120 I915_WRITE(MIPI_HACTIVE_AREA_COUNT(port), hactive);
1121 I915_WRITE(MIPI_HFP_COUNT(port), hfp);
Jani Nikula4e646492013-08-27 15:12:20 +03001122
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301123 /* meaningful for video mode non-burst sync pulse mode only,
1124 * can be zero for non-burst sync events and burst modes */
1125 I915_WRITE(MIPI_HSYNC_PADDING_COUNT(port), hsync);
1126 I915_WRITE(MIPI_HBP_COUNT(port), hbp);
Jani Nikula4e646492013-08-27 15:12:20 +03001127
Gaurav K Singhaa102d22014-12-04 10:58:54 +05301128 /* vertical values are in terms of lines */
1129 I915_WRITE(MIPI_VFP_COUNT(port), vfp);
1130 I915_WRITE(MIPI_VSYNC_PADDING_COUNT(port), vsync);
1131 I915_WRITE(MIPI_VBP_COUNT(port), vbp);
1132 }
Jani Nikula4e646492013-08-27 15:12:20 +03001133}
1134
Jani Nikula1e78aa02016-03-16 12:21:40 +02001135static u32 pixel_format_to_reg(enum mipi_dsi_pixel_format fmt)
1136{
1137 switch (fmt) {
1138 case MIPI_DSI_FMT_RGB888:
1139 return VID_MODE_FORMAT_RGB888;
1140 case MIPI_DSI_FMT_RGB666:
1141 return VID_MODE_FORMAT_RGB666;
1142 case MIPI_DSI_FMT_RGB666_PACKED:
1143 return VID_MODE_FORMAT_RGB666_PACKED;
1144 case MIPI_DSI_FMT_RGB565:
1145 return VID_MODE_FORMAT_RGB565;
1146 default:
1147 MISSING_CASE(fmt);
1148 return VID_MODE_FORMAT_RGB666;
1149 }
1150}
1151
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001152static void intel_dsi_prepare(struct intel_encoder *intel_encoder,
1153 struct intel_crtc_state *pipe_config)
Jani Nikula4e646492013-08-27 15:12:20 +03001154{
1155 struct drm_encoder *encoder = &intel_encoder->base;
1156 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001157 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001158 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikula4e646492013-08-27 15:12:20 +03001159 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001160 const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301161 enum port port;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001162 unsigned int bpp = mipi_dsi_pixel_format_to_bpp(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001163 u32 val, tmp;
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301164 u16 mode_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001165
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001166 DRM_DEBUG_KMS("pipe %c\n", pipe_name(intel_crtc->pipe));
Jani Nikula4e646492013-08-27 15:12:20 +03001167
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001168 mode_hdisplay = adjusted_mode->crtc_hdisplay;
Jani Nikula4e646492013-08-27 15:12:20 +03001169
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301170 if (intel_dsi->dual_link) {
1171 mode_hdisplay /= 2;
1172 if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
1173 mode_hdisplay += intel_dsi->pixel_overlap;
1174 }
Jani Nikula4e646492013-08-27 15:12:20 +03001175
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301176 for_each_dsi_port(port, intel_dsi->ports) {
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001177 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301178 /*
1179 * escape clock divider, 20MHz, shared for A and C.
1180 * device ready must be off when doing this! txclkesc?
1181 */
1182 tmp = I915_READ(MIPI_CTRL(PORT_A));
1183 tmp &= ~ESCAPE_CLOCK_DIVIDER_MASK;
1184 I915_WRITE(MIPI_CTRL(PORT_A), tmp |
1185 ESCAPE_CLOCK_DIVIDER_1);
Jani Nikula4e646492013-08-27 15:12:20 +03001186
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301187 /* read request priority is per pipe */
1188 tmp = I915_READ(MIPI_CTRL(port));
1189 tmp &= ~READ_REQUEST_PRIORITY_MASK;
1190 I915_WRITE(MIPI_CTRL(port), tmp |
1191 READ_REQUEST_PRIORITY_HIGH);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001192 } else if (IS_GEN9_LP(dev_priv)) {
Deepak M56c48972015-12-09 20:14:04 +05301193 enum pipe pipe = intel_crtc->pipe;
1194
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301195 tmp = I915_READ(MIPI_CTRL(port));
1196 tmp &= ~BXT_PIPE_SELECT_MASK;
1197
Deepak M56c48972015-12-09 20:14:04 +05301198 tmp |= BXT_PIPE_SELECT(pipe);
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301199 I915_WRITE(MIPI_CTRL(port), tmp);
1200 }
Jani Nikula4e646492013-08-27 15:12:20 +03001201
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301202 /* XXX: why here, why like this? handling in irq handler?! */
1203 I915_WRITE(MIPI_INTR_STAT(port), 0xffffffff);
1204 I915_WRITE(MIPI_INTR_EN(port), 0xffffffff);
1205
1206 I915_WRITE(MIPI_DPHY_PARAM(port), intel_dsi->dphy_reg);
1207
1208 I915_WRITE(MIPI_DPI_RESOLUTION(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001209 adjusted_mode->crtc_vdisplay << VERTICAL_ADDRESS_SHIFT |
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301210 mode_hdisplay << HORIZONTAL_ADDRESS_SHIFT);
1211 }
Jani Nikula4e646492013-08-27 15:12:20 +03001212
1213 set_dsi_timings(encoder, adjusted_mode);
1214
1215 val = intel_dsi->lane_count << DATA_LANES_PRG_REG_SHIFT;
1216 if (is_cmd_mode(intel_dsi)) {
1217 val |= intel_dsi->channel << CMD_MODE_CHANNEL_NUMBER_SHIFT;
1218 val |= CMD_MODE_DATA_WIDTH_8_BIT; /* XXX */
1219 } else {
1220 val |= intel_dsi->channel << VID_MODE_CHANNEL_NUMBER_SHIFT;
Jani Nikula1e78aa02016-03-16 12:21:40 +02001221 val |= pixel_format_to_reg(intel_dsi->pixel_format);
Jani Nikula4e646492013-08-27 15:12:20 +03001222 }
Jani Nikula4e646492013-08-27 15:12:20 +03001223
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301224 tmp = 0;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301225 if (intel_dsi->eotp_pkt == 0)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301226 tmp |= EOT_DISABLE;
Shobhit Kumarf1c79f12014-04-09 13:59:33 +05301227 if (intel_dsi->clock_stop)
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301228 tmp |= CLOCKSTOP;
Jani Nikula4e646492013-08-27 15:12:20 +03001229
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001230 if (IS_GEN9_LP(dev_priv)) {
Jani Nikulaf90e8c32016-06-03 17:57:05 +03001231 tmp |= BXT_DPHY_DEFEATURE_EN;
1232 if (!is_cmd_mode(intel_dsi))
1233 tmp |= BXT_DEFEATURE_DPI_FIFO_CTR;
1234 }
1235
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301236 for_each_dsi_port(port, intel_dsi->ports) {
1237 I915_WRITE(MIPI_DSI_FUNC_PRG(port), val);
Jani Nikula4e646492013-08-27 15:12:20 +03001238
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301239 /* timeouts for recovery. one frame IIUC. if counter expires,
1240 * EOT and stop state. */
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +05301241
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301242 /*
1243 * In burst mode, value greater than one DPI line Time in byte
1244 * clock (txbyteclkhs) To timeout this timer 1+ of the above
1245 * said value is recommended.
1246 *
1247 * In non-burst mode, Value greater than one DPI frame time in
1248 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1249 * said value is recommended.
1250 *
1251 * In DBI only mode, value greater than one DBI frame time in
1252 * byte clock(txbyteclkhs) To timeout this timer 1+ of the above
1253 * said value is recommended.
1254 */
Jani Nikula4e646492013-08-27 15:12:20 +03001255
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301256 if (is_vid_mode(intel_dsi) &&
1257 intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
1258 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001259 txbyteclkhs(adjusted_mode->crtc_htotal, bpp,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001260 intel_dsi->lane_count,
1261 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301262 } else {
1263 I915_WRITE(MIPI_HS_TX_TIMEOUT(port),
Ville Syrjäläaad941d2015-09-25 16:38:56 +03001264 txbyteclkhs(adjusted_mode->crtc_vtotal *
1265 adjusted_mode->crtc_htotal,
Ville Syrjälä124abe02015-09-08 13:40:45 +03001266 bpp, intel_dsi->lane_count,
1267 intel_dsi->burst_mode_ratio) + 1);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301268 }
1269 I915_WRITE(MIPI_LP_RX_TIMEOUT(port), intel_dsi->lp_rx_timeout);
1270 I915_WRITE(MIPI_TURN_AROUND_TIMEOUT(port),
1271 intel_dsi->turn_arnd_val);
1272 I915_WRITE(MIPI_DEVICE_RESET_TIMER(port),
1273 intel_dsi->rst_timer_val);
Jani Nikula4e646492013-08-27 15:12:20 +03001274
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301275 /* dphy stuff */
Jani Nikula4e646492013-08-27 15:12:20 +03001276
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301277 /* in terms of low power clock */
1278 I915_WRITE(MIPI_INIT_COUNT(port),
1279 txclkesc(intel_dsi->escape_clk_div, 100));
Jani Nikula4e646492013-08-27 15:12:20 +03001280
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001281 if (IS_GEN9_LP(dev_priv) && (!intel_dsi->dual_link)) {
Shashank Sharmad2e08c02015-09-01 19:41:40 +05301282 /*
1283 * BXT spec says write MIPI_INIT_COUNT for
1284 * both the ports, even if only one is
1285 * getting used. So write the other port
1286 * if not in dual link mode.
1287 */
1288 I915_WRITE(MIPI_INIT_COUNT(port ==
1289 PORT_A ? PORT_C : PORT_A),
1290 intel_dsi->init_count);
1291 }
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301292
1293 /* recovery disables */
Shobhit Kumar87c54d02015-02-03 12:17:35 +05301294 I915_WRITE(MIPI_EOT_DISABLE(port), tmp);
Gaurav K Singh24ee0e62014-12-05 14:24:21 +05301295
1296 /* in terms of low power clock */
1297 I915_WRITE(MIPI_INIT_COUNT(port), intel_dsi->init_count);
1298
1299 /* in terms of txbyteclkhs. actual high to low switch +
1300 * MIPI_STOP_STATE_STALL * MIPI_LP_BYTECLK.
1301 *
1302 * XXX: write MIPI_STOP_STATE_STALL?
1303 */
1304 I915_WRITE(MIPI_HIGH_LOW_SWITCH_COUNT(port),
1305 intel_dsi->hs_to_lp_count);
1306
1307 /* XXX: low power clock equivalence in terms of byte clock.
1308 * the number of byte clocks occupied in one low power clock.
1309 * based on txbyteclkhs and txclkesc.
1310 * txclkesc time / txbyteclk time * (105 + MIPI_STOP_STATE_STALL
1311 * ) / 105.???
1312 */
1313 I915_WRITE(MIPI_LP_BYTECLK(port), intel_dsi->lp_byte_clk);
1314
1315 /* the bw essential for transmitting 16 long packets containing
1316 * 252 bytes meant for dcs write memory command is programmed in
1317 * this register in terms of byte clocks. based on dsi transfer
1318 * rate and the number of lanes configured the time taken to
1319 * transmit 16 long packets in a dsi stream varies. */
1320 I915_WRITE(MIPI_DBI_BW_CTRL(port), intel_dsi->bw_timer);
1321
1322 I915_WRITE(MIPI_CLK_LANE_SWITCH_TIME_CNT(port),
1323 intel_dsi->clk_lp_to_hs_count << LP_HS_SSW_CNT_SHIFT |
1324 intel_dsi->clk_hs_to_lp_count << HS_LP_PWR_SW_CNT_SHIFT);
1325
1326 if (is_vid_mode(intel_dsi))
1327 /* Some panels might have resolution which is not a
1328 * multiple of 64 like 1366 x 768. Enable RANDOM
1329 * resolution support for such panels by default */
1330 I915_WRITE(MIPI_VIDEO_MODE_FORMAT(port),
1331 intel_dsi->video_frmt_cfg_bits |
1332 intel_dsi->video_mode_format |
1333 IP_TG_CONFIG |
1334 RANDOM_DPI_DISPLAY_RESOLUTION);
1335 }
Jani Nikula4e646492013-08-27 15:12:20 +03001336}
1337
Jani Nikula4e646492013-08-27 15:12:20 +03001338static int intel_dsi_get_modes(struct drm_connector *connector)
1339{
1340 struct intel_connector *intel_connector = to_intel_connector(connector);
1341 struct drm_display_mode *mode;
1342
1343 DRM_DEBUG_KMS("\n");
1344
1345 if (!intel_connector->panel.fixed_mode) {
1346 DRM_DEBUG_KMS("no fixed mode\n");
1347 return 0;
1348 }
1349
1350 mode = drm_mode_duplicate(connector->dev,
1351 intel_connector->panel.fixed_mode);
1352 if (!mode) {
1353 DRM_DEBUG_KMS("drm_mode_duplicate failed\n");
1354 return 0;
1355 }
1356
1357 drm_mode_probed_add(connector, mode);
1358 return 1;
1359}
1360
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001361static int intel_dsi_set_property(struct drm_connector *connector,
1362 struct drm_property *property,
1363 uint64_t val)
1364{
1365 struct drm_device *dev = connector->dev;
1366 struct intel_connector *intel_connector = to_intel_connector(connector);
1367 struct drm_crtc *crtc;
1368 int ret;
1369
1370 ret = drm_object_property_set_value(&connector->base, property, val);
1371 if (ret)
1372 return ret;
1373
1374 if (property == dev->mode_config.scaling_mode_property) {
1375 if (val == DRM_MODE_SCALE_NONE) {
1376 DRM_DEBUG_KMS("no scaling not supported\n");
1377 return -EINVAL;
1378 }
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01001379 if (HAS_GMCH_DISPLAY(to_i915(dev)) &&
Ville Syrjälä234126c2016-04-12 22:14:38 +03001380 val == DRM_MODE_SCALE_CENTER) {
1381 DRM_DEBUG_KMS("centering not supported\n");
1382 return -EINVAL;
1383 }
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001384
1385 if (intel_connector->panel.fitting_mode == val)
1386 return 0;
1387
1388 intel_connector->panel.fitting_mode = val;
1389 }
1390
Maarten Lankhorst5eff0ed2016-08-09 17:04:09 +02001391 crtc = connector->state->crtc;
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001392 if (crtc && crtc->state->enable) {
1393 /*
1394 * If the CRTC is enabled, the display will be changed
1395 * according to the new panel fitting mode.
1396 */
1397 intel_crtc_restore_mode(crtc);
1398 }
1399
1400 return 0;
1401}
1402
Jani Nikula593e0622015-01-23 15:30:56 +02001403static void intel_dsi_connector_destroy(struct drm_connector *connector)
Jani Nikula4e646492013-08-27 15:12:20 +03001404{
1405 struct intel_connector *intel_connector = to_intel_connector(connector);
1406
1407 DRM_DEBUG_KMS("\n");
1408 intel_panel_fini(&intel_connector->panel);
Jani Nikula4e646492013-08-27 15:12:20 +03001409 drm_connector_cleanup(connector);
1410 kfree(connector);
1411}
1412
Jani Nikula593e0622015-01-23 15:30:56 +02001413static void intel_dsi_encoder_destroy(struct drm_encoder *encoder)
1414{
1415 struct intel_dsi *intel_dsi = enc_to_intel_dsi(encoder);
1416
1417 if (intel_dsi->panel) {
1418 drm_panel_detach(intel_dsi->panel);
1419 /* XXX: Logically this call belongs in the panel driver. */
1420 drm_panel_remove(intel_dsi->panel);
1421 }
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301422
1423 /* dispose of the gpios */
1424 if (intel_dsi->gpio_panel)
1425 gpiod_put(intel_dsi->gpio_panel);
1426
Jani Nikula593e0622015-01-23 15:30:56 +02001427 intel_encoder_destroy(encoder);
1428}
1429
Jani Nikula4e646492013-08-27 15:12:20 +03001430static const struct drm_encoder_funcs intel_dsi_funcs = {
Jani Nikula593e0622015-01-23 15:30:56 +02001431 .destroy = intel_dsi_encoder_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001432};
1433
1434static const struct drm_connector_helper_funcs intel_dsi_connector_helper_funcs = {
1435 .get_modes = intel_dsi_get_modes,
1436 .mode_valid = intel_dsi_mode_valid,
Jani Nikula4e646492013-08-27 15:12:20 +03001437};
1438
1439static const struct drm_connector_funcs intel_dsi_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02001440 .dpms = drm_atomic_helper_connector_dpms,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001441 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001442 .early_unregister = intel_connector_unregister,
Jani Nikula593e0622015-01-23 15:30:56 +02001443 .destroy = intel_dsi_connector_destroy,
Jani Nikula4e646492013-08-27 15:12:20 +03001444 .fill_modes = drm_helper_probe_single_connector_modes,
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001445 .set_property = intel_dsi_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08001446 .atomic_get_property = intel_connector_atomic_get_property,
Matt Roperc6f95f22015-01-22 16:50:32 -08001447 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001448 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jani Nikula4e646492013-08-27 15:12:20 +03001449};
1450
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001451static void intel_dsi_add_properties(struct intel_connector *connector)
1452{
1453 struct drm_device *dev = connector->base.dev;
1454
1455 if (connector->panel.fixed_mode) {
1456 drm_mode_create_scaling_mode_property(dev);
1457 drm_object_attach_property(&connector->base.base,
1458 dev->mode_config.scaling_mode_property,
1459 DRM_MODE_SCALE_ASPECT);
1460 connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
1461 }
1462}
1463
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001464void intel_dsi_init(struct drm_i915_private *dev_priv)
Jani Nikula4e646492013-08-27 15:12:20 +03001465{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001466 struct drm_device *dev = &dev_priv->drm;
Jani Nikula4e646492013-08-27 15:12:20 +03001467 struct intel_dsi *intel_dsi;
1468 struct intel_encoder *intel_encoder;
1469 struct drm_encoder *encoder;
1470 struct intel_connector *intel_connector;
1471 struct drm_connector *connector;
Jani Nikula593e0622015-01-23 15:30:56 +02001472 struct drm_display_mode *scan, *fixed_mode = NULL;
Jani Nikula7e9804f2015-01-16 14:27:23 +02001473 enum port port;
Jani Nikula4e646492013-08-27 15:12:20 +03001474 unsigned int i;
1475
1476 DRM_DEBUG_KMS("\n");
1477
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301478 /* There is no detection method for MIPI so rely on VBT */
Jani Nikula7137aec2016-03-16 12:43:32 +02001479 if (!intel_bios_is_dsi_present(dev_priv, &port))
Damien Lespiau4328633d2014-05-28 12:30:56 +01001480 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001481
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01001482 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301483 dev_priv->mipi_mmio_base = VLV_MIPI_BASE;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001484 } else if (IS_GEN9_LP(dev_priv)) {
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001485 dev_priv->mipi_mmio_base = BXT_MIPI_BASE;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301486 } else {
1487 DRM_ERROR("Unsupported Mipi device to reg base");
Christoph Jaeger868d6652014-06-13 21:51:22 +02001488 return;
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301489 }
1490
Jani Nikula4e646492013-08-27 15:12:20 +03001491 intel_dsi = kzalloc(sizeof(*intel_dsi), GFP_KERNEL);
1492 if (!intel_dsi)
Damien Lespiau4328633d2014-05-28 12:30:56 +01001493 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001494
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001495 intel_connector = intel_connector_alloc();
Jani Nikula4e646492013-08-27 15:12:20 +03001496 if (!intel_connector) {
1497 kfree(intel_dsi);
Damien Lespiau4328633d2014-05-28 12:30:56 +01001498 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001499 }
1500
1501 intel_encoder = &intel_dsi->base;
1502 encoder = &intel_encoder->base;
1503 intel_dsi->attached_connector = intel_connector;
1504
Jani Nikula4e646492013-08-27 15:12:20 +03001505 connector = &intel_connector->base;
1506
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001507 drm_encoder_init(dev, encoder, &intel_dsi_funcs, DRM_MODE_ENCODER_DSI,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001508 "DSI %c", port_name(port));
Jani Nikula4e646492013-08-27 15:12:20 +03001509
Jani Nikula4e646492013-08-27 15:12:20 +03001510 intel_encoder->compute_config = intel_dsi_compute_config;
Jani Nikula4e646492013-08-27 15:12:20 +03001511 intel_encoder->pre_enable = intel_dsi_pre_enable;
Shobhit Kumar2634fd72014-04-09 13:59:31 +05301512 intel_encoder->enable = intel_dsi_enable_nop;
Imre Deakc315faf2014-05-27 19:00:09 +03001513 intel_encoder->disable = intel_dsi_pre_disable;
Jani Nikula4e646492013-08-27 15:12:20 +03001514 intel_encoder->post_disable = intel_dsi_post_disable;
1515 intel_encoder->get_hw_state = intel_dsi_get_hw_state;
1516 intel_encoder->get_config = intel_dsi_get_config;
1517
1518 intel_connector->get_hw_state = intel_connector_get_hw_state;
1519
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001520 intel_encoder->port = port;
Jani Nikula2e85ab42016-03-18 17:05:44 +02001521 /*
1522 * On BYT/CHV, pipe A maps to MIPI DSI port A, pipe B maps to MIPI DSI
1523 * port C. BXT isn't limited like this.
1524 */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001525 if (IS_GEN9_LP(dev_priv))
Jani Nikula2e85ab42016-03-18 17:05:44 +02001526 intel_encoder->crtc_mask = BIT(PIPE_A) | BIT(PIPE_B) | BIT(PIPE_C);
1527 else if (port == PORT_A)
Jani Nikula701d25b2016-03-18 17:05:43 +02001528 intel_encoder->crtc_mask = BIT(PIPE_A);
Jani Nikula7137aec2016-03-16 12:43:32 +02001529 else
Jani Nikula701d25b2016-03-18 17:05:43 +02001530 intel_encoder->crtc_mask = BIT(PIPE_B);
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001531
Jani Nikula90198352016-04-26 16:14:25 +03001532 if (dev_priv->vbt.dsi.config->dual_link) {
Jani Nikula701d25b2016-03-18 17:05:43 +02001533 intel_dsi->ports = BIT(PORT_A) | BIT(PORT_C);
Jani Nikula90198352016-04-26 16:14:25 +03001534
1535 switch (dev_priv->vbt.dsi.config->dl_dcs_backlight_ports) {
1536 case DL_DCS_PORT_A:
1537 intel_dsi->dcs_backlight_ports = BIT(PORT_A);
1538 break;
1539 case DL_DCS_PORT_C:
1540 intel_dsi->dcs_backlight_ports = BIT(PORT_C);
1541 break;
1542 default:
1543 case DL_DCS_PORT_A_AND_C:
1544 intel_dsi->dcs_backlight_ports = BIT(PORT_A) | BIT(PORT_C);
1545 break;
1546 }
Deepak M1ecc1c62016-04-26 16:14:26 +03001547
1548 switch (dev_priv->vbt.dsi.config->dl_dcs_cabc_ports) {
1549 case DL_DCS_PORT_A:
1550 intel_dsi->dcs_cabc_ports = BIT(PORT_A);
1551 break;
1552 case DL_DCS_PORT_C:
1553 intel_dsi->dcs_cabc_ports = BIT(PORT_C);
1554 break;
1555 default:
1556 case DL_DCS_PORT_A_AND_C:
1557 intel_dsi->dcs_cabc_ports = BIT(PORT_A) | BIT(PORT_C);
1558 break;
1559 }
Jani Nikula90198352016-04-26 16:14:25 +03001560 } else {
Jani Nikula701d25b2016-03-18 17:05:43 +02001561 intel_dsi->ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001562 intel_dsi->dcs_backlight_ports = BIT(port);
Deepak M1ecc1c62016-04-26 16:14:26 +03001563 intel_dsi->dcs_cabc_ports = BIT(port);
Jani Nikula90198352016-04-26 16:14:25 +03001564 }
Gaurav K Singh82425782015-08-03 15:45:32 +05301565
Deepak M1ecc1c62016-04-26 16:14:26 +03001566 if (!dev_priv->vbt.dsi.config->cabc_supported)
1567 intel_dsi->dcs_cabc_ports = 0;
1568
Jani Nikula7e9804f2015-01-16 14:27:23 +02001569 /* Create a DSI host (and a device) for each port. */
1570 for_each_dsi_port(port, intel_dsi->ports) {
1571 struct intel_dsi_host *host;
1572
1573 host = intel_dsi_host_init(intel_dsi, port);
1574 if (!host)
1575 goto err;
1576
1577 intel_dsi->dsi_hosts[port] = host;
1578 }
1579
Jani Nikula593e0622015-01-23 15:30:56 +02001580 for (i = 0; i < ARRAY_SIZE(intel_dsi_drivers); i++) {
1581 intel_dsi->panel = intel_dsi_drivers[i].init(intel_dsi,
1582 intel_dsi_drivers[i].panel_id);
1583 if (intel_dsi->panel)
Jani Nikula4e646492013-08-27 15:12:20 +03001584 break;
1585 }
1586
Jani Nikula593e0622015-01-23 15:30:56 +02001587 if (!intel_dsi->panel) {
Jani Nikula4e646492013-08-27 15:12:20 +03001588 DRM_DEBUG_KMS("no device found\n");
1589 goto err;
1590 }
1591
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301592 /*
1593 * In case of BYT with CRC PMIC, we need to use GPIO for
1594 * Panel control.
1595 */
Uma Shankar645a2f62017-02-08 16:20:50 +05301596 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1597 (dev_priv->vbt.dsi.config->pwm_blc == PPS_BLC_PMIC)) {
Shobhit Kumarfc45e822015-06-26 14:32:09 +05301598 intel_dsi->gpio_panel =
1599 gpiod_get(dev->dev, "panel", GPIOD_OUT_HIGH);
1600
1601 if (IS_ERR(intel_dsi->gpio_panel)) {
1602 DRM_ERROR("Failed to own gpio for panel control\n");
1603 intel_dsi->gpio_panel = NULL;
1604 }
1605 }
1606
Jani Nikula4e646492013-08-27 15:12:20 +03001607 intel_encoder->type = INTEL_OUTPUT_DSI;
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001608 intel_encoder->cloneable = 0;
Jani Nikula4e646492013-08-27 15:12:20 +03001609 drm_connector_init(dev, connector, &intel_dsi_connector_funcs,
1610 DRM_MODE_CONNECTOR_DSI);
1611
1612 drm_connector_helper_add(connector, &intel_dsi_connector_helper_funcs);
1613
1614 connector->display_info.subpixel_order = SubPixelHorizontalRGB; /*XXX*/
1615 connector->interlace_allowed = false;
1616 connector->doublescan_allowed = false;
1617
1618 intel_connector_attach_encoder(intel_connector, intel_encoder);
1619
Jani Nikula593e0622015-01-23 15:30:56 +02001620 drm_panel_attach(intel_dsi->panel, connector);
1621
1622 mutex_lock(&dev->mode_config.mutex);
1623 drm_panel_get_modes(intel_dsi->panel);
1624 list_for_each_entry(scan, &connector->probed_modes, head) {
1625 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
1626 fixed_mode = drm_mode_duplicate(dev, scan);
1627 break;
1628 }
1629 }
1630 mutex_unlock(&dev->mode_config.mutex);
1631
Jani Nikula4e646492013-08-27 15:12:20 +03001632 if (!fixed_mode) {
1633 DRM_DEBUG_KMS("no fixed mode\n");
1634 goto err;
1635 }
1636
Ville Syrjälädf457242016-05-31 12:08:34 +03001637 connector->display_info.width_mm = fixed_mode->width_mm;
1638 connector->display_info.height_mm = fixed_mode->height_mm;
1639
Vandana Kannan4b6ed682014-02-11 14:26:36 +05301640 intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
Chris Wilsonfda9ee92016-06-24 14:00:13 +01001641 intel_panel_setup_backlight(connector, INVALID_PIPE);
Ville Syrjäläf4ee2652016-04-12 22:14:37 +03001642
1643 intel_dsi_add_properties(intel_connector);
1644
Damien Lespiau4328633d2014-05-28 12:30:56 +01001645 return;
Jani Nikula4e646492013-08-27 15:12:20 +03001646
1647err:
1648 drm_encoder_cleanup(&intel_encoder->base);
1649 kfree(intel_dsi);
1650 kfree(intel_connector);
Jani Nikula4e646492013-08-27 15:12:20 +03001651}