blob: 72d70eb04a174668a19e248ea6b85f0bccd373b2 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
29#include "drm_sarea.h"
30#include "radeon.h"
31#include "radeon_drm.h"
32
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100035
Jerome Glissecf0fe452009-12-09 18:21:55 +010036int radeon_driver_unload_kms(struct drm_device *dev)
37{
38 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020039
Jerome Glissecf0fe452009-12-09 18:21:55 +010040 if (rdev == NULL)
41 return 0;
42 radeon_modeset_fini(rdev);
43 radeon_device_fini(rdev);
44 kfree(rdev);
45 dev->dev_private = NULL;
46 return 0;
47}
48
Jerome Glisse771fe6b2009-06-05 14:42:42 +020049int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
50{
51 struct radeon_device *rdev;
Alberto Miloned7a29522010-07-06 11:40:24 -040052 int r, acpi_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053
54 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
55 if (rdev == NULL) {
56 return -ENOMEM;
57 }
58 dev->dev_private = (void *)rdev;
59
Dave Airlie466e69b2011-12-19 11:15:29 +000060 pci_set_master(dev->pdev);
61
Jerome Glisse771fe6b2009-06-05 14:42:42 +020062 /* update BUS flag */
Dave Airlie8410ea32010-12-15 03:16:38 +100063 if (drm_pci_device_is_agp(dev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064 flags |= RADEON_IS_AGP;
Jon Mason58b65422011-06-27 16:07:50 +000065 } else if (pci_is_pcie(dev->pdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066 flags |= RADEON_IS_PCIE;
67 } else {
68 flags |= RADEON_IS_PCI;
69 }
70
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +020071 /* radeon_device_init should report only fatal error
72 * like memory allocation failure or iomapping failure,
73 * or memory manager initialization failure, it must
74 * properly initialize the GPU MC controller and permit
75 * VRAM allocation
76 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077 r = radeon_device_init(rdev, dev, dev->pdev, flags);
78 if (r) {
Jerome Glissecf0fe452009-12-09 18:21:55 +010079 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
80 goto out;
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +020081 }
Alberto Miloned7a29522010-07-06 11:40:24 -040082
83 /* Call ACPI methods */
84 acpi_status = radeon_acpi_init(rdev);
85 if (acpi_status)
Dave Airliedc77de12010-08-04 11:16:56 +100086 dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
Alberto Miloned7a29522010-07-06 11:40:24 -040087
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +020088 /* Again modeset_init should fail only on fatal error
89 * otherwise it should provide enough functionalities
90 * for shadowfb to run
91 */
92 r = radeon_modeset_init(rdev);
Jerome Glissecf0fe452009-12-09 18:21:55 +010093 if (r)
94 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
95out:
96 if (r)
97 radeon_driver_unload_kms(dev);
98 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099}
100
Marek Olšák9eba4a92011-01-05 05:46:48 +0100101static void radeon_set_filp_rights(struct drm_device *dev,
102 struct drm_file **owner,
103 struct drm_file *applier,
104 uint32_t *value)
105{
106 mutex_lock(&dev->struct_mutex);
107 if (*value == 1) {
108 /* wants rights */
109 if (!*owner)
110 *owner = applier;
111 } else if (*value == 0) {
112 /* revokes rights */
113 if (*owner == applier)
114 *owner = NULL;
115 }
116 *value = *owner == applier ? 1 : 0;
117 mutex_unlock(&dev->struct_mutex);
118}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200119
120/*
Marek Olšák9eba4a92011-01-05 05:46:48 +0100121 * Userspace get information ioctl
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200122 */
123int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
124{
125 struct radeon_device *rdev = dev->dev_private;
126 struct drm_radeon_info *info;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200127 struct radeon_mode_info *minfo = &rdev->mode_info;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200128 uint32_t *value_ptr;
129 uint32_t value;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200130 struct drm_crtc *crtc;
131 int i, found;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200132
133 info = data;
134 value_ptr = (uint32_t *)((unsigned long)info->value);
Dr. David Alan Gilbertd8ab3552010-08-02 09:43:52 +1000135 if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
136 return -EFAULT;
137
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200138 switch (info->request) {
139 case RADEON_INFO_DEVICE_ID:
140 value = dev->pci_device;
141 break;
142 case RADEON_INFO_NUM_GB_PIPES:
143 value = rdev->num_gb_pipes;
144 break;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400145 case RADEON_INFO_NUM_Z_PIPES:
146 value = rdev->num_z_pipes;
147 break;
Jerome Glisse733289c2009-09-16 15:24:21 +0200148 case RADEON_INFO_ACCEL_WORKING:
Alex Deucher148a03b2010-06-03 19:00:03 -0400149 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
150 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
151 value = false;
152 else
153 value = rdev->accel_working;
Jerome Glisse733289c2009-09-16 15:24:21 +0200154 break;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200155 case RADEON_INFO_CRTC_FROM_ID:
156 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
157 crtc = (struct drm_crtc *)minfo->crtcs[i];
158 if (crtc && crtc->base.id == value) {
Alex Deucher0baf2d82010-07-21 14:05:35 -0400159 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
160 value = radeon_crtc->crtc_id;
Jerome Glissebc35afd2010-05-12 18:01:13 +0200161 found = 1;
162 break;
163 }
164 }
165 if (!found) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000166 DRM_DEBUG_KMS("unknown crtc id %d\n", value);
Jerome Glissebc35afd2010-05-12 18:01:13 +0200167 return -EINVAL;
168 }
169 break;
Alex Deucher148a03b2010-06-03 19:00:03 -0400170 case RADEON_INFO_ACCEL_WORKING2:
171 value = rdev->accel_working;
172 break;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400173 case RADEON_INFO_TILING_CONFIG:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500174 if (rdev->family >= CHIP_CAYMAN)
175 value = rdev->config.cayman.tile_config;
176 else if (rdev->family >= CHIP_CEDAR)
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400177 value = rdev->config.evergreen.tile_config;
178 else if (rdev->family >= CHIP_RV770)
179 value = rdev->config.rv770.tile_config;
180 else if (rdev->family >= CHIP_R600)
181 value = rdev->config.r600.tile_config;
182 else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000183 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400184 return -EINVAL;
185 }
Alex Deucherb824b362010-08-12 08:25:47 -0400186 break;
Dave Airlieab9e1f52010-07-13 11:11:11 +1000187 case RADEON_INFO_WANT_HYPERZ:
Marek Olšák43861f72010-08-07 03:36:34 +0200188 /* The "value" here is both an input and output parameter.
189 * If the input value is 1, filp requests hyper-z access.
190 * If the input value is 0, filp revokes its hyper-z access.
191 *
192 * When returning, the value is 1 if filp owns hyper-z access,
193 * 0 otherwise. */
194 if (value >= 2) {
195 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
196 return -EINVAL;
Dave Airlieab9e1f52010-07-13 11:11:11 +1000197 }
Marek Olšák9eba4a92011-01-05 05:46:48 +0100198 radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
199 break;
200 case RADEON_INFO_WANT_CMASK:
201 /* The same logic as Hyper-Z. */
202 if (value >= 2) {
203 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
204 return -EINVAL;
Marek Olšák43861f72010-08-07 03:36:34 +0200205 }
Marek Olšák9eba4a92011-01-05 05:46:48 +0100206 radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400207 break;
Alex Deucher58bbf012011-01-24 17:14:26 -0500208 case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
209 /* return clock value in KHz */
210 value = rdev->clock.spll.reference_freq * 10;
211 break;
Dave Airlie486af182011-03-01 14:32:27 +1000212 case RADEON_INFO_NUM_BACKENDS:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500213 if (rdev->family >= CHIP_CAYMAN)
214 value = rdev->config.cayman.max_backends_per_se *
215 rdev->config.cayman.max_shader_engines;
216 else if (rdev->family >= CHIP_CEDAR)
Dave Airlie486af182011-03-01 14:32:27 +1000217 value = rdev->config.evergreen.max_backends;
218 else if (rdev->family >= CHIP_RV770)
219 value = rdev->config.rv770.max_backends;
220 else if (rdev->family >= CHIP_R600)
221 value = rdev->config.r600.max_backends;
222 else {
223 return -EINVAL;
224 }
225 break;
Alex Deucher65659452011-04-26 13:27:43 -0400226 case RADEON_INFO_NUM_TILE_PIPES:
227 if (rdev->family >= CHIP_CAYMAN)
228 value = rdev->config.cayman.max_tile_pipes;
229 else if (rdev->family >= CHIP_CEDAR)
230 value = rdev->config.evergreen.max_tile_pipes;
231 else if (rdev->family >= CHIP_RV770)
232 value = rdev->config.rv770.max_tile_pipes;
233 else if (rdev->family >= CHIP_R600)
234 value = rdev->config.r600.max_tile_pipes;
235 else {
236 return -EINVAL;
237 }
238 break;
Alex Deucher8aeb96f2011-05-03 19:28:02 -0400239 case RADEON_INFO_FUSION_GART_WORKING:
240 value = 1;
241 break;
Alex Deuchere55b9422011-07-15 19:53:52 +0000242 case RADEON_INFO_BACKEND_MAP:
243 if (rdev->family >= CHIP_CAYMAN)
244 value = rdev->config.cayman.backend_map;
245 else if (rdev->family >= CHIP_CEDAR)
246 value = rdev->config.evergreen.backend_map;
247 else if (rdev->family >= CHIP_RV770)
248 value = rdev->config.rv770.backend_map;
249 else if (rdev->family >= CHIP_R600)
250 value = rdev->config.r600.backend_map;
251 else {
252 return -EINVAL;
253 }
254 break;
Jerome Glisse721604a2012-01-05 22:11:05 -0500255 case RADEON_INFO_VA_START:
256 /* this is where we report if vm is supported or not */
257 if (rdev->family < CHIP_CAYMAN)
258 return -EINVAL;
259 value = RADEON_VA_RESERVED_SIZE;
260 break;
261 case RADEON_INFO_IB_VM_MAX_SIZE:
262 /* this is where we report if vm is supported or not */
263 if (rdev->family < CHIP_CAYMAN)
264 return -EINVAL;
265 value = RADEON_IB_VM_MAX_SIZE;
266 break;
Tom Stellard609c1e12012-03-20 17:17:55 -0400267 case RADEON_INFO_MAX_PIPES:
268 if (rdev->family >= CHIP_CAYMAN)
269 value = rdev->config.cayman.max_pipes_per_simd;
270 else if (rdev->family >= CHIP_CEDAR)
271 value = rdev->config.evergreen.max_pipes;
272 else if (rdev->family >= CHIP_RV770)
273 value = rdev->config.rv770.max_pipes;
274 else if (rdev->family >= CHIP_R600)
275 value = rdev->config.r600.max_pipes;
276 else {
277 return -EINVAL;
278 }
279 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280 default:
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000281 DRM_DEBUG_KMS("Invalid request %d\n", info->request);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282 return -EINVAL;
283 }
284 if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
285 DRM_ERROR("copy_to_user\n");
286 return -EFAULT;
287 }
288 return 0;
289}
290
291
292/*
293 * Outdated mess for old drm with Xorg being in charge (void function now).
294 */
295int radeon_driver_firstopen_kms(struct drm_device *dev)
296{
297 return 0;
298}
299
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200300void radeon_driver_lastclose_kms(struct drm_device *dev)
301{
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000302 vga_switcheroo_process_delayed_switch();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303}
304
305int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
306{
Jerome Glisse721604a2012-01-05 22:11:05 -0500307 struct radeon_device *rdev = dev->dev_private;
308
309 file_priv->driver_priv = NULL;
310
311 /* new gpu have virtual address space support */
312 if (rdev->family >= CHIP_CAYMAN) {
313 struct radeon_fpriv *fpriv;
314 int r;
315
316 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
317 if (unlikely(!fpriv)) {
318 return -ENOMEM;
319 }
320
321 r = radeon_vm_init(rdev, &fpriv->vm);
322 if (r) {
323 radeon_vm_fini(rdev, &fpriv->vm);
324 kfree(fpriv);
325 return r;
326 }
327
328 file_priv->driver_priv = fpriv;
329 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200330 return 0;
331}
332
333void radeon_driver_postclose_kms(struct drm_device *dev,
334 struct drm_file *file_priv)
335{
Jerome Glisse721604a2012-01-05 22:11:05 -0500336 struct radeon_device *rdev = dev->dev_private;
337
338 /* new gpu have virtual address space support */
339 if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
340 struct radeon_fpriv *fpriv = file_priv->driver_priv;
341
342 radeon_vm_fini(rdev, &fpriv->vm);
343 kfree(fpriv);
344 file_priv->driver_priv = NULL;
345 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346}
347
348void radeon_driver_preclose_kms(struct drm_device *dev,
349 struct drm_file *file_priv)
350{
Dave Airlieab9e1f52010-07-13 11:11:11 +1000351 struct radeon_device *rdev = dev->dev_private;
352 if (rdev->hyperz_filp == file_priv)
353 rdev->hyperz_filp = NULL;
Marek Olšákdca0d612011-01-27 22:46:15 +0100354 if (rdev->cmask_filp == file_priv)
355 rdev->cmask_filp = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356}
357
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200358/*
359 * VBlank related functions.
360 */
361u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
362{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200363 struct radeon_device *rdev = dev->dev_private;
364
Dave Airlie9c950a42010-04-23 13:21:58 +1000365 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200366 DRM_ERROR("Invalid crtc %d\n", crtc);
367 return -EINVAL;
368 }
369
370 return radeon_get_vblank_counter(rdev, crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200371}
372
373int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
374{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200375 struct radeon_device *rdev = dev->dev_private;
376
Dave Airlie9c950a42010-04-23 13:21:58 +1000377 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200378 DRM_ERROR("Invalid crtc %d\n", crtc);
379 return -EINVAL;
380 }
381
382 rdev->irq.crtc_vblank_int[crtc] = true;
383
384 return radeon_irq_set(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385}
386
387void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
388{
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200389 struct radeon_device *rdev = dev->dev_private;
390
Dave Airlie9c950a42010-04-23 13:21:58 +1000391 if (crtc < 0 || crtc >= rdev->num_crtc) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200392 DRM_ERROR("Invalid crtc %d\n", crtc);
393 return;
394 }
395
396 rdev->irq.crtc_vblank_int[crtc] = false;
397
398 radeon_irq_set(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200399}
400
Mario Kleinerf5a80202010-10-23 04:42:17 +0200401int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
402 int *max_error,
403 struct timeval *vblank_time,
404 unsigned flags)
405{
406 struct drm_crtc *drmcrtc;
407 struct radeon_device *rdev = dev->dev_private;
408
409 if (crtc < 0 || crtc >= dev->num_crtcs) {
410 DRM_ERROR("Invalid crtc %d\n", crtc);
411 return -EINVAL;
412 }
413
414 /* Get associated drm_crtc: */
415 drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
416
417 /* Helper routine in DRM core does all the work: */
418 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
419 vblank_time, flags,
420 drmcrtc);
421}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422
423/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424 * IOCTL.
425 */
426int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
427 struct drm_file *file_priv)
428{
429 /* Not valid in KMS. */
430 return -EINVAL;
431}
432
433#define KMS_INVALID_IOCTL(name) \
434int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
435{ \
436 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
437 return -EINVAL; \
438}
439
440/*
441 * All these ioctls are invalid in kms world.
442 */
443KMS_INVALID_IOCTL(radeon_cp_init_kms)
444KMS_INVALID_IOCTL(radeon_cp_start_kms)
445KMS_INVALID_IOCTL(radeon_cp_stop_kms)
446KMS_INVALID_IOCTL(radeon_cp_reset_kms)
447KMS_INVALID_IOCTL(radeon_cp_idle_kms)
448KMS_INVALID_IOCTL(radeon_cp_resume_kms)
449KMS_INVALID_IOCTL(radeon_engine_reset_kms)
450KMS_INVALID_IOCTL(radeon_fullscreen_kms)
451KMS_INVALID_IOCTL(radeon_cp_swap_kms)
452KMS_INVALID_IOCTL(radeon_cp_clear_kms)
453KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
454KMS_INVALID_IOCTL(radeon_cp_indices_kms)
455KMS_INVALID_IOCTL(radeon_cp_texture_kms)
456KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
457KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
458KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
459KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
460KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
461KMS_INVALID_IOCTL(radeon_cp_flip_kms)
462KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
463KMS_INVALID_IOCTL(radeon_mem_free_kms)
464KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
465KMS_INVALID_IOCTL(radeon_irq_emit_kms)
466KMS_INVALID_IOCTL(radeon_irq_wait_kms)
467KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
468KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
469KMS_INVALID_IOCTL(radeon_surface_free_kms)
470
471
472struct drm_ioctl_desc radeon_ioctls_kms[] = {
Dave Airlie1b2f1482010-08-14 20:20:34 +1000473 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
474 DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
475 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
476 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
477 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
478 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
479 DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
480 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
481 DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
482 DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
483 DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
484 DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
485 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
486 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
487 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
488 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
489 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
490 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
491 DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
492 DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
493 DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
494 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
495 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
496 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
497 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
498 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
499 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500 /* KMS */
Dave Airlie1b2f1482010-08-14 20:20:34 +1000501 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
502 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
503 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
504 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
505 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
506 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
507 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
508 DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
509 DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
510 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
511 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
512 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
Jerome Glisse721604a2012-01-05 22:11:05 -0500513 DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200514};
515int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);