Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2014 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 21 | * DEALINGS IN THE SOFTWARE. |
| 22 | */ |
| 23 | |
| 24 | #include <linux/kernel.h> |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 25 | #include <linux/component.h> |
| 26 | #include <drm/i915_component.h> |
| 27 | #include "intel_drv.h" |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 28 | |
| 29 | #include <drm/drmP.h> |
| 30 | #include <drm/drm_edid.h> |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 31 | #include "i915_drv.h" |
| 32 | |
Jani Nikula | 28855d2 | 2014-10-27 16:27:00 +0200 | [diff] [blame] | 33 | /** |
| 34 | * DOC: High Definition Audio over HDMI and Display Port |
| 35 | * |
| 36 | * The graphics and audio drivers together support High Definition Audio over |
| 37 | * HDMI and Display Port. The audio programming sequences are divided into audio |
| 38 | * codec and controller enable and disable sequences. The graphics driver |
| 39 | * handles the audio codec sequences, while the audio driver handles the audio |
| 40 | * controller sequences. |
| 41 | * |
| 42 | * The disable sequences must be performed before disabling the transcoder or |
| 43 | * port. The enable sequences may only be performed after enabling the |
Jani Nikula | 3e6da4a | 2015-07-02 16:05:27 +0300 | [diff] [blame] | 44 | * transcoder and port, and after completed link training. Therefore the audio |
| 45 | * enable/disable sequences are part of the modeset sequence. |
Jani Nikula | 28855d2 | 2014-10-27 16:27:00 +0200 | [diff] [blame] | 46 | * |
| 47 | * The codec and controller sequences could be done either parallel or serial, |
| 48 | * but generally the ELDV/PD change in the codec sequence indicates to the audio |
| 49 | * driver that the controller sequence should start. Indeed, most of the |
| 50 | * co-operation between the graphics and audio drivers is handled via audio |
| 51 | * related registers. (The notable exception is the power management, not |
| 52 | * covered here.) |
Libin Yang | cb42261 | 2015-10-01 17:01:09 +0800 | [diff] [blame] | 53 | * |
Daniel Vetter | 62cacc7 | 2016-08-12 22:48:37 +0200 | [diff] [blame] | 54 | * The struct &i915_audio_component is used to interact between the graphics |
| 55 | * and audio drivers. The struct &i915_audio_component_ops @ops in it is |
Libin Yang | cb42261 | 2015-10-01 17:01:09 +0800 | [diff] [blame] | 56 | * defined in graphics driver and called in audio driver. The |
Daniel Vetter | 62cacc7 | 2016-08-12 22:48:37 +0200 | [diff] [blame] | 57 | * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver. |
Jani Nikula | 28855d2 | 2014-10-27 16:27:00 +0200 | [diff] [blame] | 58 | */ |
| 59 | |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 60 | /* DP N/M table */ |
| 61 | #define LC_540M 540000 |
| 62 | #define LC_270M 270000 |
| 63 | #define LC_162M 162000 |
| 64 | |
| 65 | struct dp_aud_n_m { |
| 66 | int sample_rate; |
| 67 | int clock; |
| 68 | u16 m; |
| 69 | u16 n; |
| 70 | }; |
| 71 | |
| 72 | /* Values according to DP 1.4 Table 2-104 */ |
| 73 | static const struct dp_aud_n_m dp_aud_n_m[] = { |
| 74 | { 32000, LC_162M, 1024, 10125 }, |
| 75 | { 44100, LC_162M, 784, 5625 }, |
| 76 | { 48000, LC_162M, 512, 3375 }, |
| 77 | { 64000, LC_162M, 2048, 10125 }, |
| 78 | { 88200, LC_162M, 1568, 5625 }, |
| 79 | { 96000, LC_162M, 1024, 3375 }, |
| 80 | { 128000, LC_162M, 4096, 10125 }, |
| 81 | { 176400, LC_162M, 3136, 5625 }, |
| 82 | { 192000, LC_162M, 2048, 3375 }, |
| 83 | { 32000, LC_270M, 1024, 16875 }, |
| 84 | { 44100, LC_270M, 784, 9375 }, |
| 85 | { 48000, LC_270M, 512, 5625 }, |
| 86 | { 64000, LC_270M, 2048, 16875 }, |
| 87 | { 88200, LC_270M, 1568, 9375 }, |
| 88 | { 96000, LC_270M, 1024, 5625 }, |
| 89 | { 128000, LC_270M, 4096, 16875 }, |
| 90 | { 176400, LC_270M, 3136, 9375 }, |
| 91 | { 192000, LC_270M, 2048, 5625 }, |
| 92 | { 32000, LC_540M, 1024, 33750 }, |
| 93 | { 44100, LC_540M, 784, 18750 }, |
| 94 | { 48000, LC_540M, 512, 11250 }, |
| 95 | { 64000, LC_540M, 2048, 33750 }, |
| 96 | { 88200, LC_540M, 1568, 18750 }, |
| 97 | { 96000, LC_540M, 1024, 11250 }, |
| 98 | { 128000, LC_540M, 4096, 33750 }, |
| 99 | { 176400, LC_540M, 3136, 18750 }, |
| 100 | { 192000, LC_540M, 2048, 11250 }, |
| 101 | }; |
| 102 | |
| 103 | static const struct dp_aud_n_m * |
| 104 | audio_config_dp_get_n_m(struct intel_crtc *intel_crtc, int rate) |
| 105 | { |
| 106 | int i; |
| 107 | |
| 108 | for (i = 0; i < ARRAY_SIZE(dp_aud_n_m); i++) { |
| 109 | if (rate == dp_aud_n_m[i].sample_rate && |
| 110 | intel_crtc->config->port_clock == dp_aud_n_m[i].clock) |
| 111 | return &dp_aud_n_m[i]; |
| 112 | } |
| 113 | |
| 114 | return NULL; |
| 115 | } |
| 116 | |
Jani Nikula | 87fcb2a | 2014-10-27 16:26:44 +0200 | [diff] [blame] | 117 | static const struct { |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 118 | int clock; |
| 119 | u32 config; |
| 120 | } hdmi_audio_clock[] = { |
Ville Syrjälä | 606bb5e | 2015-10-08 11:43:34 +0300 | [diff] [blame] | 121 | { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 }, |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 122 | { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */ |
| 123 | { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 }, |
Ville Syrjälä | 606bb5e | 2015-10-08 11:43:34 +0300 | [diff] [blame] | 124 | { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 }, |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 125 | { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 }, |
Ville Syrjälä | 606bb5e | 2015-10-08 11:43:34 +0300 | [diff] [blame] | 126 | { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 }, |
| 127 | { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 }, |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 128 | { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 }, |
Ville Syrjälä | 606bb5e | 2015-10-08 11:43:34 +0300 | [diff] [blame] | 129 | { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 }, |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 130 | { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 }, |
| 131 | }; |
| 132 | |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 133 | /* HDMI N/CTS table */ |
| 134 | #define TMDS_297M 297000 |
Ville Syrjälä | 606bb5e | 2015-10-08 11:43:34 +0300 | [diff] [blame] | 135 | #define TMDS_296M 296703 |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 136 | static const struct { |
| 137 | int sample_rate; |
| 138 | int clock; |
| 139 | int n; |
| 140 | int cts; |
Jani Nikula | 9eeb730 | 2016-10-10 18:04:07 +0300 | [diff] [blame] | 141 | } hdmi_aud_ncts[] = { |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 142 | { 44100, TMDS_296M, 4459, 234375 }, |
| 143 | { 44100, TMDS_297M, 4704, 247500 }, |
| 144 | { 48000, TMDS_296M, 5824, 281250 }, |
| 145 | { 48000, TMDS_297M, 5120, 247500 }, |
| 146 | { 32000, TMDS_296M, 5824, 421875 }, |
| 147 | { 32000, TMDS_297M, 3072, 222750 }, |
| 148 | { 88200, TMDS_296M, 8918, 234375 }, |
| 149 | { 88200, TMDS_297M, 9408, 247500 }, |
| 150 | { 96000, TMDS_296M, 11648, 281250 }, |
| 151 | { 96000, TMDS_297M, 10240, 247500 }, |
| 152 | { 176400, TMDS_296M, 17836, 234375 }, |
| 153 | { 176400, TMDS_297M, 18816, 247500 }, |
| 154 | { 192000, TMDS_296M, 23296, 281250 }, |
| 155 | { 192000, TMDS_297M, 20480, 247500 }, |
| 156 | }; |
| 157 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 158 | /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */ |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 159 | static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 160 | { |
| 161 | int i; |
| 162 | |
| 163 | for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) { |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 164 | if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 165 | break; |
| 166 | } |
| 167 | |
| 168 | if (i == ARRAY_SIZE(hdmi_audio_clock)) { |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 169 | DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", |
Ville Syrjälä | aad941d | 2015-09-25 16:38:56 +0300 | [diff] [blame] | 170 | adjusted_mode->crtc_clock); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 171 | i = 1; |
| 172 | } |
| 173 | |
| 174 | DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n", |
| 175 | hdmi_audio_clock[i].clock, |
| 176 | hdmi_audio_clock[i].config); |
| 177 | |
| 178 | return hdmi_audio_clock[i].config; |
| 179 | } |
| 180 | |
Jani Nikula | 9eeb730 | 2016-10-10 18:04:07 +0300 | [diff] [blame] | 181 | static int audio_config_hdmi_get_n(const struct drm_display_mode *adjusted_mode, |
| 182 | int rate) |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 183 | { |
| 184 | int i; |
| 185 | |
Jani Nikula | 9eeb730 | 2016-10-10 18:04:07 +0300 | [diff] [blame] | 186 | for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) { |
| 187 | if (rate == hdmi_aud_ncts[i].sample_rate && |
| 188 | adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) { |
| 189 | return hdmi_aud_ncts[i].n; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 190 | } |
| 191 | } |
| 192 | return 0; |
| 193 | } |
| 194 | |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 195 | static bool intel_eld_uptodate(struct drm_connector *connector, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 196 | i915_reg_t reg_eldv, uint32_t bits_eldv, |
| 197 | i915_reg_t reg_elda, uint32_t bits_elda, |
| 198 | i915_reg_t reg_edid) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 199 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 200 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 201 | uint8_t *eld = connector->eld; |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 202 | uint32_t tmp; |
| 203 | int i; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 204 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 205 | tmp = I915_READ(reg_eldv); |
| 206 | tmp &= bits_eldv; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 207 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 208 | if (!tmp) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 209 | return false; |
| 210 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 211 | tmp = I915_READ(reg_elda); |
| 212 | tmp &= ~bits_elda; |
| 213 | I915_WRITE(reg_elda, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 214 | |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 215 | for (i = 0; i < drm_eld_size(eld) / 4; i++) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 216 | if (I915_READ(reg_edid) != *((uint32_t *)eld + i)) |
| 217 | return false; |
| 218 | |
| 219 | return true; |
| 220 | } |
| 221 | |
Jani Nikula | 76d8d3e | 2014-10-27 16:26:57 +0200 | [diff] [blame] | 222 | static void g4x_audio_codec_disable(struct intel_encoder *encoder) |
| 223 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 224 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | 76d8d3e | 2014-10-27 16:26:57 +0200 | [diff] [blame] | 225 | uint32_t eldv, tmp; |
| 226 | |
| 227 | DRM_DEBUG_KMS("Disable audio codec\n"); |
| 228 | |
| 229 | tmp = I915_READ(G4X_AUD_VID_DID); |
| 230 | if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL) |
| 231 | eldv = G4X_ELDV_DEVCL_DEVBLC; |
| 232 | else |
| 233 | eldv = G4X_ELDV_DEVCTG; |
| 234 | |
| 235 | /* Invalidate ELD */ |
| 236 | tmp = I915_READ(G4X_AUD_CNTL_ST); |
| 237 | tmp &= ~eldv; |
| 238 | I915_WRITE(G4X_AUD_CNTL_ST, tmp); |
| 239 | } |
| 240 | |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 241 | static void g4x_audio_codec_enable(struct drm_connector *connector, |
| 242 | struct intel_encoder *encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 243 | const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 244 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 245 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 246 | uint8_t *eld = connector->eld; |
| 247 | uint32_t eldv; |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 248 | uint32_t tmp; |
| 249 | int len, i; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 250 | |
Jani Nikula | d5ee08d | 2014-10-27 16:26:58 +0200 | [diff] [blame] | 251 | DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]); |
| 252 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 253 | tmp = I915_READ(G4X_AUD_VID_DID); |
| 254 | if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 255 | eldv = G4X_ELDV_DEVCL_DEVBLC; |
| 256 | else |
| 257 | eldv = G4X_ELDV_DEVCTG; |
| 258 | |
| 259 | if (intel_eld_uptodate(connector, |
| 260 | G4X_AUD_CNTL_ST, eldv, |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 261 | G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK, |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 262 | G4X_HDMIW_HDMIEDID)) |
| 263 | return; |
| 264 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 265 | tmp = I915_READ(G4X_AUD_CNTL_ST); |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 266 | tmp &= ~(eldv | G4X_ELD_ADDR_MASK); |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 267 | len = (tmp >> 9) & 0x1f; /* ELD buffer size */ |
| 268 | I915_WRITE(G4X_AUD_CNTL_ST, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 269 | |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 270 | len = min(drm_eld_size(eld) / 4, len); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 271 | DRM_DEBUG_DRIVER("ELD size %d\n", len); |
| 272 | for (i = 0; i < len; i++) |
| 273 | I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i)); |
| 274 | |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 275 | tmp = I915_READ(G4X_AUD_CNTL_ST); |
| 276 | tmp |= eldv; |
| 277 | I915_WRITE(G4X_AUD_CNTL_ST, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 278 | } |
| 279 | |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 280 | static void |
| 281 | hsw_dp_audio_config_update(struct intel_crtc *intel_crtc, enum port port, |
| 282 | const struct drm_display_mode *adjusted_mode) |
| 283 | { |
| 284 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 285 | struct i915_audio_component *acomp = dev_priv->audio_component; |
| 286 | int rate = acomp ? acomp->aud_sample_rate[port] : 0; |
| 287 | const struct dp_aud_n_m *nm = audio_config_dp_get_n_m(intel_crtc, rate); |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 288 | enum pipe pipe = intel_crtc->pipe; |
| 289 | u32 tmp; |
| 290 | |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 291 | if (nm) |
| 292 | DRM_DEBUG_KMS("using Maud %u, Naud %u\n", nm->m, nm->n); |
| 293 | else |
| 294 | DRM_DEBUG_KMS("using automatic Maud, Naud\n"); |
| 295 | |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 296 | tmp = I915_READ(HSW_AUD_CFG(pipe)); |
| 297 | tmp &= ~AUD_CONFIG_N_VALUE_INDEX; |
| 298 | tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK; |
| 299 | tmp &= ~AUD_CONFIG_N_PROG_ENABLE; |
| 300 | tmp |= AUD_CONFIG_N_VALUE_INDEX; |
| 301 | |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 302 | if (nm) { |
| 303 | tmp &= ~AUD_CONFIG_N_MASK; |
| 304 | tmp |= AUD_CONFIG_N(nm->n); |
| 305 | tmp |= AUD_CONFIG_N_PROG_ENABLE; |
| 306 | } |
| 307 | |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 308 | I915_WRITE(HSW_AUD_CFG(pipe), tmp); |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 309 | |
| 310 | tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe)); |
| 311 | tmp &= ~AUD_CONFIG_M_MASK; |
| 312 | tmp &= ~AUD_M_CTS_M_VALUE_INDEX; |
| 313 | tmp &= ~AUD_M_CTS_M_PROG_ENABLE; |
| 314 | |
| 315 | if (nm) { |
| 316 | tmp |= nm->m; |
| 317 | tmp |= AUD_M_CTS_M_VALUE_INDEX; |
| 318 | tmp |= AUD_M_CTS_M_PROG_ENABLE; |
| 319 | } |
| 320 | |
| 321 | I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp); |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 322 | } |
| 323 | |
| 324 | static void |
| 325 | hsw_hdmi_audio_config_update(struct intel_crtc *intel_crtc, enum port port, |
| 326 | const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 327 | { |
| 328 | struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); |
| 329 | struct i915_audio_component *acomp = dev_priv->audio_component; |
Jani Nikula | 3af306d | 2016-10-10 18:04:01 +0300 | [diff] [blame] | 330 | int rate = acomp ? acomp->aud_sample_rate[port] : 0; |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 331 | enum pipe pipe = intel_crtc->pipe; |
Jani Nikula | 3af306d | 2016-10-10 18:04:01 +0300 | [diff] [blame] | 332 | int n; |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 333 | u32 tmp; |
| 334 | |
| 335 | tmp = I915_READ(HSW_AUD_CFG(pipe)); |
| 336 | tmp &= ~AUD_CONFIG_N_VALUE_INDEX; |
| 337 | tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK; |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 338 | tmp &= ~AUD_CONFIG_N_PROG_ENABLE; |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 339 | tmp |= audio_config_hdmi_pixel_clock(adjusted_mode); |
| 340 | |
Jani Nikula | 9ca89c4 | 2016-10-25 17:54:17 +0300 | [diff] [blame] | 341 | n = audio_config_hdmi_get_n(adjusted_mode, rate); |
| 342 | if (n != 0) { |
| 343 | DRM_DEBUG_KMS("using N %d\n", n); |
| 344 | |
| 345 | tmp &= ~AUD_CONFIG_N_MASK; |
| 346 | tmp |= AUD_CONFIG_N(n); |
| 347 | tmp |= AUD_CONFIG_N_PROG_ENABLE; |
| 348 | } else { |
| 349 | DRM_DEBUG_KMS("using automatic N\n"); |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 350 | } |
| 351 | |
| 352 | I915_WRITE(HSW_AUD_CFG(pipe), tmp); |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 353 | |
| 354 | tmp = I915_READ(HSW_AUD_M_CTS_ENABLE(pipe)); |
| 355 | tmp &= ~AUD_CONFIG_M_MASK; |
| 356 | tmp &= ~AUD_M_CTS_M_VALUE_INDEX; |
| 357 | tmp |= AUD_M_CTS_M_PROG_ENABLE; |
| 358 | I915_WRITE(HSW_AUD_M_CTS_ENABLE(pipe), tmp); |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 359 | } |
| 360 | |
Jani Nikula | 12e87f2 | 2016-10-10 18:04:03 +0300 | [diff] [blame] | 361 | static void |
| 362 | hsw_audio_config_update(struct intel_crtc *intel_crtc, enum port port, |
| 363 | const struct drm_display_mode *adjusted_mode) |
| 364 | { |
| 365 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
| 366 | hsw_dp_audio_config_update(intel_crtc, port, adjusted_mode); |
| 367 | else |
| 368 | hsw_hdmi_audio_config_update(intel_crtc, port, adjusted_mode); |
| 369 | } |
| 370 | |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 371 | static void hsw_audio_codec_disable(struct intel_encoder *encoder) |
| 372 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 373 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 374 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 375 | enum pipe pipe = intel_crtc->pipe; |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 376 | uint32_t tmp; |
| 377 | |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 378 | DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe)); |
| 379 | |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 380 | mutex_lock(&dev_priv->av_mutex); |
| 381 | |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 382 | /* Disable timestamps */ |
| 383 | tmp = I915_READ(HSW_AUD_CFG(pipe)); |
| 384 | tmp &= ~AUD_CONFIG_N_VALUE_INDEX; |
| 385 | tmp |= AUD_CONFIG_N_PROG_ENABLE; |
| 386 | tmp &= ~AUD_CONFIG_UPPER_N_MASK; |
| 387 | tmp &= ~AUD_CONFIG_LOWER_N_MASK; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 388 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 389 | tmp |= AUD_CONFIG_N_VALUE_INDEX; |
| 390 | I915_WRITE(HSW_AUD_CFG(pipe), tmp); |
| 391 | |
| 392 | /* Invalidate ELD */ |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 393 | tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD); |
Jani Nikula | 82910ac | 2014-10-27 16:26:59 +0200 | [diff] [blame] | 394 | tmp &= ~AUDIO_ELD_VALID(pipe); |
Jani Nikula | eb45fa0 | 2014-11-18 12:11:29 +0200 | [diff] [blame] | 395 | tmp &= ~AUDIO_OUTPUT_ENABLE(pipe); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 396 | I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp); |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 397 | |
| 398 | mutex_unlock(&dev_priv->av_mutex); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 399 | } |
| 400 | |
| 401 | static void hsw_audio_codec_enable(struct drm_connector *connector, |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 402 | struct intel_encoder *intel_encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 403 | const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 404 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 405 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 406 | struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc); |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 407 | enum pipe pipe = intel_crtc->pipe; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 408 | enum port port = intel_encoder->port; |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 409 | const uint8_t *eld = connector->eld; |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 410 | uint32_t tmp; |
| 411 | int len, i; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 412 | |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 413 | DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n", |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 414 | pipe_name(pipe), drm_eld_size(eld)); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 415 | |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 416 | mutex_lock(&dev_priv->av_mutex); |
| 417 | |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 418 | /* Enable audio presence detect, invalidate ELD */ |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 419 | tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD); |
Jani Nikula | 82910ac | 2014-10-27 16:26:59 +0200 | [diff] [blame] | 420 | tmp |= AUDIO_OUTPUT_ENABLE(pipe); |
| 421 | tmp &= ~AUDIO_ELD_VALID(pipe); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 422 | I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp); |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 423 | |
| 424 | /* |
| 425 | * FIXME: We're supposed to wait for vblank here, but we have vblanks |
| 426 | * disabled during the mode set. The proper fix would be to push the |
| 427 | * rest of the setup into a vblank work item, queued here, but the |
| 428 | * infrastructure is not there yet. |
| 429 | */ |
| 430 | |
| 431 | /* Reset ELD write address */ |
| 432 | tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe)); |
| 433 | tmp &= ~IBX_ELD_ADDRESS_MASK; |
| 434 | I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp); |
| 435 | |
| 436 | /* Up to 84 bytes of hw ELD buffer */ |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 437 | len = min(drm_eld_size(eld), 84); |
| 438 | for (i = 0; i < len / 4; i++) |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 439 | I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i)); |
| 440 | |
| 441 | /* ELD valid */ |
| 442 | tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD); |
Jani Nikula | 82910ac | 2014-10-27 16:26:59 +0200 | [diff] [blame] | 443 | tmp |= AUDIO_ELD_VALID(pipe); |
Jani Nikula | 5fad84a | 2014-11-04 10:30:23 +0200 | [diff] [blame] | 444 | I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp); |
| 445 | |
| 446 | /* Enable timestamps */ |
Jani Nikula | 6c26291 | 2016-10-10 18:04:00 +0300 | [diff] [blame] | 447 | hsw_audio_config_update(intel_crtc, port, adjusted_mode); |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 448 | |
| 449 | mutex_unlock(&dev_priv->av_mutex); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 450 | } |
| 451 | |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 452 | static void ilk_audio_codec_disable(struct intel_encoder *intel_encoder) |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 453 | { |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 454 | struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev); |
| 455 | struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc); |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 456 | enum pipe pipe = intel_crtc->pipe; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 457 | enum port port = intel_encoder->port; |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 458 | uint32_t tmp, eldv; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 459 | i915_reg_t aud_config, aud_cntrl_st2; |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 460 | |
| 461 | DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n", |
| 462 | port_name(port), pipe_name(pipe)); |
| 463 | |
Jani Nikula | d3902c3 | 2015-05-04 17:20:49 +0300 | [diff] [blame] | 464 | if (WARN_ON(port == PORT_A)) |
| 465 | return; |
| 466 | |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 467 | if (HAS_PCH_IBX(dev_priv)) { |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 468 | aud_config = IBX_AUD_CFG(pipe); |
| 469 | aud_cntrl_st2 = IBX_AUD_CNTL_ST2; |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 470 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 471 | aud_config = VLV_AUD_CFG(pipe); |
| 472 | aud_cntrl_st2 = VLV_AUD_CNTL_ST2; |
| 473 | } else { |
| 474 | aud_config = CPT_AUD_CFG(pipe); |
| 475 | aud_cntrl_st2 = CPT_AUD_CNTRL_ST2; |
| 476 | } |
| 477 | |
| 478 | /* Disable timestamps */ |
| 479 | tmp = I915_READ(aud_config); |
| 480 | tmp &= ~AUD_CONFIG_N_VALUE_INDEX; |
| 481 | tmp |= AUD_CONFIG_N_PROG_ENABLE; |
| 482 | tmp &= ~AUD_CONFIG_UPPER_N_MASK; |
| 483 | tmp &= ~AUD_CONFIG_LOWER_N_MASK; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 484 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 485 | tmp |= AUD_CONFIG_N_VALUE_INDEX; |
| 486 | I915_WRITE(aud_config, tmp); |
| 487 | |
Jani Nikula | d3902c3 | 2015-05-04 17:20:49 +0300 | [diff] [blame] | 488 | eldv = IBX_ELD_VALID(port); |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 489 | |
| 490 | /* Invalidate ELD */ |
| 491 | tmp = I915_READ(aud_cntrl_st2); |
| 492 | tmp &= ~eldv; |
| 493 | I915_WRITE(aud_cntrl_st2, tmp); |
| 494 | } |
| 495 | |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 496 | static void ilk_audio_codec_enable(struct drm_connector *connector, |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 497 | struct intel_encoder *intel_encoder, |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 498 | const struct drm_display_mode *adjusted_mode) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 499 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 500 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 501 | struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc); |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 502 | enum pipe pipe = intel_crtc->pipe; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 503 | enum port port = intel_encoder->port; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 504 | uint8_t *eld = connector->eld; |
Pandiyan, Dhinakaran | 38cb2ec | 2016-08-10 23:41:13 -0700 | [diff] [blame] | 505 | uint32_t tmp, eldv; |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 506 | int len, i; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 507 | i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2; |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 508 | |
| 509 | DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n", |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 510 | port_name(port), pipe_name(pipe), drm_eld_size(eld)); |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 511 | |
Jani Nikula | d3902c3 | 2015-05-04 17:20:49 +0300 | [diff] [blame] | 512 | if (WARN_ON(port == PORT_A)) |
| 513 | return; |
| 514 | |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 515 | /* |
| 516 | * FIXME: We're supposed to wait for vblank here, but we have vblanks |
| 517 | * disabled during the mode set. The proper fix would be to push the |
| 518 | * rest of the setup into a vblank work item, queued here, but the |
| 519 | * infrastructure is not there yet. |
| 520 | */ |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 521 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 522 | if (HAS_PCH_IBX(dev_priv)) { |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 523 | hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe); |
| 524 | aud_config = IBX_AUD_CFG(pipe); |
| 525 | aud_cntl_st = IBX_AUD_CNTL_ST(pipe); |
| 526 | aud_cntrl_st2 = IBX_AUD_CNTL_ST2; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 527 | } else if (IS_VALLEYVIEW(dev_priv) || |
| 528 | IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 529 | hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe); |
| 530 | aud_config = VLV_AUD_CFG(pipe); |
| 531 | aud_cntl_st = VLV_AUD_CNTL_ST(pipe); |
| 532 | aud_cntrl_st2 = VLV_AUD_CNTL_ST2; |
| 533 | } else { |
| 534 | hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe); |
| 535 | aud_config = CPT_AUD_CFG(pipe); |
| 536 | aud_cntl_st = CPT_AUD_CNTL_ST(pipe); |
| 537 | aud_cntrl_st2 = CPT_AUD_CNTRL_ST2; |
| 538 | } |
| 539 | |
Jani Nikula | d3902c3 | 2015-05-04 17:20:49 +0300 | [diff] [blame] | 540 | eldv = IBX_ELD_VALID(port); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 541 | |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 542 | /* Invalidate ELD */ |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 543 | tmp = I915_READ(aud_cntrl_st2); |
| 544 | tmp &= ~eldv; |
| 545 | I915_WRITE(aud_cntrl_st2, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 546 | |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 547 | /* Reset ELD write address */ |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 548 | tmp = I915_READ(aud_cntl_st); |
Jani Nikula | c46f111 | 2014-10-27 16:26:52 +0200 | [diff] [blame] | 549 | tmp &= ~IBX_ELD_ADDRESS_MASK; |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 550 | I915_WRITE(aud_cntl_st, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 551 | |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 552 | /* Up to 84 bytes of hw ELD buffer */ |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 553 | len = min(drm_eld_size(eld), 84); |
| 554 | for (i = 0; i < len / 4; i++) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 555 | I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i)); |
| 556 | |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 557 | /* ELD valid */ |
Jani Nikula | f9f682a | 2014-10-27 16:26:45 +0200 | [diff] [blame] | 558 | tmp = I915_READ(aud_cntrl_st2); |
| 559 | tmp |= eldv; |
| 560 | I915_WRITE(aud_cntrl_st2, tmp); |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 561 | |
| 562 | /* Enable timestamps */ |
| 563 | tmp = I915_READ(aud_config); |
| 564 | tmp &= ~AUD_CONFIG_N_VALUE_INDEX; |
| 565 | tmp &= ~AUD_CONFIG_N_PROG_ENABLE; |
| 566 | tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK; |
Ville Syrjälä | 2210ce7 | 2016-06-22 21:57:05 +0300 | [diff] [blame] | 567 | if (intel_crtc_has_dp_encoder(intel_crtc->config)) |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 568 | tmp |= AUD_CONFIG_N_VALUE_INDEX; |
| 569 | else |
Ville Syrjälä | 5e7234c | 2015-09-25 16:37:43 +0300 | [diff] [blame] | 570 | tmp |= audio_config_hdmi_pixel_clock(adjusted_mode); |
Jani Nikula | c6bde93 | 2014-11-04 10:31:28 +0200 | [diff] [blame] | 571 | I915_WRITE(aud_config, tmp); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 572 | } |
| 573 | |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 574 | /** |
| 575 | * intel_audio_codec_enable - Enable the audio codec for HD audio |
| 576 | * @intel_encoder: encoder on which to enable audio |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 577 | * @crtc_state: pointer to the current crtc state. |
| 578 | * @conn_state: pointer to the current connector state. |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 579 | * |
| 580 | * The enable sequences may only be performed after enabling the transcoder and |
| 581 | * port, and after completed link training. |
| 582 | */ |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 583 | void intel_audio_codec_enable(struct intel_encoder *intel_encoder, |
| 584 | const struct intel_crtc_state *crtc_state, |
| 585 | const struct drm_connector_state *conn_state) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 586 | { |
Jani Nikula | 33d1e7c6 | 2014-10-27 16:26:46 +0200 | [diff] [blame] | 587 | struct drm_encoder *encoder = &intel_encoder->base; |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 588 | const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 589 | struct drm_connector *connector; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 590 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 591 | struct i915_audio_component *acomp = dev_priv->audio_component; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 592 | enum port port = intel_encoder->port; |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 593 | enum pipe pipe = to_intel_crtc(crtc_state->base.crtc)->pipe; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 594 | |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 595 | connector = conn_state->connector; |
| 596 | if (!connector || !connector->eld[0]) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 597 | return; |
| 598 | |
| 599 | DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n", |
| 600 | connector->base.id, |
| 601 | connector->name, |
| 602 | connector->encoder->base.id, |
| 603 | connector->encoder->name); |
| 604 | |
Jani Nikula | 6189b03 | 2014-10-28 13:53:01 +0200 | [diff] [blame] | 605 | /* ELD Conn_Type */ |
| 606 | connector->eld[5] &= ~(3 << 2); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 607 | if (intel_crtc_has_dp_encoder(crtc_state)) |
Jani Nikula | 6189b03 | 2014-10-28 13:53:01 +0200 | [diff] [blame] | 608 | connector->eld[5] |= (1 << 2); |
| 609 | |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 610 | connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2; |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 611 | |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 612 | if (dev_priv->display.audio_codec_enable) |
Ville Syrjälä | 124abe0 | 2015-09-08 13:40:45 +0300 | [diff] [blame] | 613 | dev_priv->display.audio_codec_enable(connector, intel_encoder, |
| 614 | adjusted_mode); |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 615 | |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 616 | mutex_lock(&dev_priv->av_mutex); |
Pandiyan, Dhinakaran | f1a3ace | 2016-09-19 18:24:40 -0700 | [diff] [blame] | 617 | intel_encoder->audio_connector = connector; |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 618 | |
Takashi Iwai | 9dfbffc | 2016-02-24 15:35:22 +0100 | [diff] [blame] | 619 | /* referred in audio callbacks */ |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 620 | dev_priv->av_enc_map[pipe] = intel_encoder; |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 621 | mutex_unlock(&dev_priv->av_mutex); |
| 622 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 623 | /* audio drivers expect pipe = -1 to indicate Non-MST cases */ |
| 624 | if (intel_encoder->type != INTEL_OUTPUT_DP_MST) |
| 625 | pipe = -1; |
| 626 | |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 627 | if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 628 | acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, |
| 629 | (int) port, (int) pipe); |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 630 | } |
| 631 | |
| 632 | /** |
| 633 | * intel_audio_codec_disable - Disable the audio codec for HD audio |
Geliang Tang | 95d0be6 | 2015-09-15 06:04:36 -0700 | [diff] [blame] | 634 | * @intel_encoder: encoder on which to disable audio |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 635 | * |
| 636 | * The disable sequences must be performed before disabling the transcoder or |
| 637 | * port. |
| 638 | */ |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 639 | void intel_audio_codec_disable(struct intel_encoder *intel_encoder) |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 640 | { |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 641 | struct drm_encoder *encoder = &intel_encoder->base; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 642 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 643 | struct i915_audio_component *acomp = dev_priv->audio_component; |
Pandiyan, Dhinakaran | d8dee42 | 2016-09-19 18:24:39 -0700 | [diff] [blame] | 644 | enum port port = intel_encoder->port; |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 645 | struct intel_crtc *crtc = to_intel_crtc(encoder->crtc); |
| 646 | enum pipe pipe = crtc->pipe; |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 647 | |
| 648 | if (dev_priv->display.audio_codec_disable) |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 649 | dev_priv->display.audio_codec_disable(intel_encoder); |
| 650 | |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 651 | mutex_lock(&dev_priv->av_mutex); |
Pandiyan, Dhinakaran | f1a3ace | 2016-09-19 18:24:40 -0700 | [diff] [blame] | 652 | intel_encoder->audio_connector = NULL; |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 653 | dev_priv->av_enc_map[pipe] = NULL; |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 654 | mutex_unlock(&dev_priv->av_mutex); |
| 655 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 656 | /* audio drivers expect pipe = -1 to indicate Non-MST cases */ |
| 657 | if (intel_encoder->type != INTEL_OUTPUT_DP_MST) |
| 658 | pipe = -1; |
| 659 | |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 660 | if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify) |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 661 | acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr, |
| 662 | (int) port, (int) pipe); |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 663 | } |
| 664 | |
| 665 | /** |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 666 | * intel_init_audio_hooks - Set up chip specific audio hooks |
| 667 | * @dev_priv: device private |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 668 | */ |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 669 | void intel_init_audio_hooks(struct drm_i915_private *dev_priv) |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 670 | { |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 671 | if (IS_G4X(dev_priv)) { |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 672 | dev_priv->display.audio_codec_enable = g4x_audio_codec_enable; |
Jani Nikula | 76d8d3e | 2014-10-27 16:26:57 +0200 | [diff] [blame] | 673 | dev_priv->display.audio_codec_disable = g4x_audio_codec_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 674 | } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 675 | dev_priv->display.audio_codec_enable = ilk_audio_codec_enable; |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 676 | dev_priv->display.audio_codec_disable = ilk_audio_codec_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 677 | } else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) { |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 678 | dev_priv->display.audio_codec_enable = hsw_audio_codec_enable; |
| 679 | dev_priv->display.audio_codec_disable = hsw_audio_codec_disable; |
Imre Deak | 8821294 | 2016-03-16 13:38:53 +0200 | [diff] [blame] | 680 | } else if (HAS_PCH_SPLIT(dev_priv)) { |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 681 | dev_priv->display.audio_codec_enable = ilk_audio_codec_enable; |
Jani Nikula | 495a5bb | 2014-10-27 16:26:55 +0200 | [diff] [blame] | 682 | dev_priv->display.audio_codec_disable = ilk_audio_codec_disable; |
Jani Nikula | 69bfe1a | 2014-10-27 16:26:50 +0200 | [diff] [blame] | 683 | } |
Jani Nikula | 7c10a2b | 2014-10-27 16:26:43 +0200 | [diff] [blame] | 684 | } |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 685 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 686 | static void i915_audio_component_get_power(struct device *kdev) |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 687 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 688 | intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 689 | } |
| 690 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 691 | static void i915_audio_component_put_power(struct device *kdev) |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 692 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 693 | intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 694 | } |
| 695 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 696 | static void i915_audio_component_codec_wake_override(struct device *kdev, |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 697 | bool enable) |
| 698 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 699 | struct drm_i915_private *dev_priv = kdev_to_i915(kdev); |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 700 | u32 tmp; |
| 701 | |
Rodrigo Vivi | ef11bdb | 2015-10-28 04:16:45 -0700 | [diff] [blame] | 702 | if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv)) |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 703 | return; |
| 704 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 705 | i915_audio_component_get_power(kdev); |
Chris Wilson | d838a11 | 2016-08-03 17:09:00 +0100 | [diff] [blame] | 706 | |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 707 | /* |
| 708 | * Enable/disable generating the codec wake signal, overriding the |
| 709 | * internal logic to generate the codec wake to controller. |
| 710 | */ |
| 711 | tmp = I915_READ(HSW_AUD_CHICKENBIT); |
| 712 | tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL; |
| 713 | I915_WRITE(HSW_AUD_CHICKENBIT, tmp); |
| 714 | usleep_range(1000, 1500); |
| 715 | |
| 716 | if (enable) { |
| 717 | tmp = I915_READ(HSW_AUD_CHICKENBIT); |
| 718 | tmp |= SKL_AUD_CODEC_WAKE_SIGNAL; |
| 719 | I915_WRITE(HSW_AUD_CHICKENBIT, tmp); |
| 720 | usleep_range(1000, 1500); |
| 721 | } |
Chris Wilson | d838a11 | 2016-08-03 17:09:00 +0100 | [diff] [blame] | 722 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 723 | i915_audio_component_put_power(kdev); |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 724 | } |
| 725 | |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 726 | /* Get CDCLK in kHz */ |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 727 | static int i915_audio_component_get_cdclk_freq(struct device *kdev) |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 728 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 729 | struct drm_i915_private *dev_priv = kdev_to_i915(kdev); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 730 | |
| 731 | if (WARN_ON_ONCE(!HAS_DDI(dev_priv))) |
| 732 | return -ENODEV; |
| 733 | |
Ville Syrjälä | 1033f92 | 2016-04-26 19:46:33 +0300 | [diff] [blame] | 734 | return dev_priv->cdclk_freq; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 735 | } |
| 736 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 737 | static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv, |
| 738 | int port, int pipe) |
| 739 | { |
| 740 | |
| 741 | if (WARN_ON(pipe >= I915_MAX_PIPES)) |
| 742 | return NULL; |
| 743 | |
| 744 | /* MST */ |
| 745 | if (pipe >= 0) |
| 746 | return dev_priv->av_enc_map[pipe]; |
| 747 | |
| 748 | /* Non-MST */ |
| 749 | for_each_pipe(dev_priv, pipe) { |
| 750 | struct intel_encoder *encoder; |
| 751 | |
| 752 | encoder = dev_priv->av_enc_map[pipe]; |
| 753 | if (encoder == NULL) |
| 754 | continue; |
| 755 | |
| 756 | if (port == encoder->port) |
| 757 | return encoder; |
| 758 | } |
| 759 | |
| 760 | return NULL; |
| 761 | } |
| 762 | |
| 763 | static int i915_audio_component_sync_audio_rate(struct device *kdev, int port, |
| 764 | int pipe, int rate) |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 765 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 766 | struct drm_i915_private *dev_priv = kdev_to_i915(kdev); |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 767 | struct intel_encoder *intel_encoder; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 768 | struct intel_crtc *crtc; |
Jani Nikula | 8f1ec18 | 2016-10-10 18:04:02 +0300 | [diff] [blame] | 769 | struct drm_display_mode *adjusted_mode; |
Libin Yang | 7e8275c | 2015-09-25 09:36:12 +0800 | [diff] [blame] | 770 | struct i915_audio_component *acomp = dev_priv->audio_component; |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 771 | int err = 0; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 772 | |
Libin Yang | 4bd2d6f | 2016-10-10 18:04:04 +0300 | [diff] [blame] | 773 | if (!HAS_DDI(dev_priv)) |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 774 | return 0; |
| 775 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 776 | i915_audio_component_get_power(kdev); |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 777 | mutex_lock(&dev_priv->av_mutex); |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 778 | |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 779 | /* 1. get the pipe */ |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 780 | intel_encoder = get_saved_enc(dev_priv, port, pipe); |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 781 | if (!intel_encoder || !intel_encoder->base.crtc || |
Libin Yang | 6014ac1 | 2016-10-25 17:54:18 +0300 | [diff] [blame] | 782 | (intel_encoder->type != INTEL_OUTPUT_HDMI && |
| 783 | intel_encoder->type != INTEL_OUTPUT_DP)) { |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 784 | DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port)); |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 785 | err = -ENODEV; |
| 786 | goto unlock; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 787 | } |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 788 | |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 789 | /* pipe passed from the audio driver will be -1 for Non-MST case */ |
| 790 | crtc = to_intel_crtc(intel_encoder->base.crtc); |
| 791 | pipe = crtc->pipe; |
| 792 | |
Jani Nikula | 8f1ec18 | 2016-10-10 18:04:02 +0300 | [diff] [blame] | 793 | adjusted_mode = &crtc->config->base.adjusted_mode; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 794 | |
Libin Yang | 7e8275c | 2015-09-25 09:36:12 +0800 | [diff] [blame] | 795 | /* port must be valid now, otherwise the pipe will be invalid */ |
| 796 | acomp->aud_sample_rate[port] = rate; |
| 797 | |
Jani Nikula | 8f1ec18 | 2016-10-10 18:04:02 +0300 | [diff] [blame] | 798 | hsw_audio_config_update(crtc, port, adjusted_mode); |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 799 | |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 800 | unlock: |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 801 | mutex_unlock(&dev_priv->av_mutex); |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 802 | i915_audio_component_put_power(kdev); |
Takashi Iwai | 0bdf5a0 | 2015-11-30 18:19:39 +0100 | [diff] [blame] | 803 | return err; |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 804 | } |
| 805 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 806 | static int i915_audio_component_get_eld(struct device *kdev, int port, |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 807 | int pipe, bool *enabled, |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 808 | unsigned char *buf, int max_bytes) |
| 809 | { |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 810 | struct drm_i915_private *dev_priv = kdev_to_i915(kdev); |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 811 | struct intel_encoder *intel_encoder; |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 812 | const u8 *eld; |
| 813 | int ret = -EINVAL; |
| 814 | |
| 815 | mutex_lock(&dev_priv->av_mutex); |
Pandiyan, Dhinakaran | f931894 | 2016-09-21 13:02:48 -0700 | [diff] [blame] | 816 | |
| 817 | intel_encoder = get_saved_enc(dev_priv, port, pipe); |
| 818 | if (!intel_encoder) { |
| 819 | DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port)); |
| 820 | mutex_unlock(&dev_priv->av_mutex); |
| 821 | return ret; |
| 822 | } |
| 823 | |
| 824 | ret = 0; |
| 825 | *enabled = intel_encoder->audio_connector != NULL; |
| 826 | if (*enabled) { |
| 827 | eld = intel_encoder->audio_connector->eld; |
| 828 | ret = drm_eld_size(eld); |
| 829 | memcpy(buf, eld, min(max_bytes, ret)); |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 830 | } |
| 831 | |
| 832 | mutex_unlock(&dev_priv->av_mutex); |
| 833 | return ret; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 834 | } |
| 835 | |
| 836 | static const struct i915_audio_component_ops i915_audio_component_ops = { |
| 837 | .owner = THIS_MODULE, |
| 838 | .get_power = i915_audio_component_get_power, |
| 839 | .put_power = i915_audio_component_put_power, |
Lu, Han | 632f3ab | 2015-05-05 09:05:47 +0800 | [diff] [blame] | 840 | .codec_wake_override = i915_audio_component_codec_wake_override, |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 841 | .get_cdclk_freq = i915_audio_component_get_cdclk_freq, |
Libin Yang | 4a21ef7 | 2015-09-02 14:11:39 +0800 | [diff] [blame] | 842 | .sync_audio_rate = i915_audio_component_sync_audio_rate, |
Takashi Iwai | cae666c | 2015-11-12 15:23:41 +0100 | [diff] [blame] | 843 | .get_eld = i915_audio_component_get_eld, |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 844 | }; |
| 845 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 846 | static int i915_audio_component_bind(struct device *i915_kdev, |
| 847 | struct device *hda_kdev, void *data) |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 848 | { |
| 849 | struct i915_audio_component *acomp = data; |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 850 | struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev); |
Libin Yang | 7e8275c | 2015-09-25 09:36:12 +0800 | [diff] [blame] | 851 | int i; |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 852 | |
| 853 | if (WARN_ON(acomp->ops || acomp->dev)) |
| 854 | return -EEXIST; |
| 855 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 856 | drm_modeset_lock_all(&dev_priv->drm); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 857 | acomp->ops = &i915_audio_component_ops; |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 858 | acomp->dev = i915_kdev; |
Libin Yang | 7e8275c | 2015-09-25 09:36:12 +0800 | [diff] [blame] | 859 | BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS); |
| 860 | for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++) |
| 861 | acomp->aud_sample_rate[i] = 0; |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 862 | dev_priv->audio_component = acomp; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 863 | drm_modeset_unlock_all(&dev_priv->drm); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 864 | |
| 865 | return 0; |
| 866 | } |
| 867 | |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 868 | static void i915_audio_component_unbind(struct device *i915_kdev, |
| 869 | struct device *hda_kdev, void *data) |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 870 | { |
| 871 | struct i915_audio_component *acomp = data; |
David Weinehall | c49d13e | 2016-08-22 13:32:42 +0300 | [diff] [blame] | 872 | struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 873 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 874 | drm_modeset_lock_all(&dev_priv->drm); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 875 | acomp->ops = NULL; |
| 876 | acomp->dev = NULL; |
David Henningsson | 51e1d83 | 2015-08-19 10:48:56 +0200 | [diff] [blame] | 877 | dev_priv->audio_component = NULL; |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 878 | drm_modeset_unlock_all(&dev_priv->drm); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 879 | } |
| 880 | |
| 881 | static const struct component_ops i915_audio_component_bind_ops = { |
| 882 | .bind = i915_audio_component_bind, |
| 883 | .unbind = i915_audio_component_unbind, |
| 884 | }; |
| 885 | |
| 886 | /** |
| 887 | * i915_audio_component_init - initialize and register the audio component |
| 888 | * @dev_priv: i915 device instance |
| 889 | * |
| 890 | * This will register with the component framework a child component which |
| 891 | * will bind dynamically to the snd_hda_intel driver's corresponding master |
| 892 | * component when the latter is registered. During binding the child |
| 893 | * initializes an instance of struct i915_audio_component which it receives |
| 894 | * from the master. The master can then start to use the interface defined by |
| 895 | * this struct. Each side can break the binding at any point by deregistering |
| 896 | * its own component after which each side's component unbind callback is |
| 897 | * called. |
| 898 | * |
| 899 | * We ignore any error during registration and continue with reduced |
| 900 | * functionality (i.e. without HDMI audio). |
| 901 | */ |
| 902 | void i915_audio_component_init(struct drm_i915_private *dev_priv) |
| 903 | { |
| 904 | int ret; |
| 905 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 906 | ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 907 | if (ret < 0) { |
| 908 | DRM_ERROR("failed to add audio component (%d)\n", ret); |
| 909 | /* continue with reduced functionality */ |
| 910 | return; |
| 911 | } |
| 912 | |
| 913 | dev_priv->audio_component_registered = true; |
| 914 | } |
| 915 | |
| 916 | /** |
| 917 | * i915_audio_component_cleanup - deregister the audio component |
| 918 | * @dev_priv: i915 device instance |
| 919 | * |
| 920 | * Deregisters the audio component, breaking any existing binding to the |
| 921 | * corresponding snd_hda_intel driver's master component. |
| 922 | */ |
| 923 | void i915_audio_component_cleanup(struct drm_i915_private *dev_priv) |
| 924 | { |
| 925 | if (!dev_priv->audio_component_registered) |
| 926 | return; |
| 927 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 928 | component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops); |
Imre Deak | 58fddc2 | 2015-01-08 17:54:14 +0200 | [diff] [blame] | 929 | dev_priv->audio_component_registered = false; |
| 930 | } |