blob: 7093cfbb62b1ee4dda1d8f496048d6780c9f7087 [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
27#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020028
29#include <drm/drmP.h>
30#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020031#include "i915_drv.h"
32
Jani Nikula28855d22014-10-27 16:27:00 +020033/**
34 * DOC: High Definition Audio over HDMI and Display Port
35 *
36 * The graphics and audio drivers together support High Definition Audio over
37 * HDMI and Display Port. The audio programming sequences are divided into audio
38 * codec and controller enable and disable sequences. The graphics driver
39 * handles the audio codec sequences, while the audio driver handles the audio
40 * controller sequences.
41 *
42 * The disable sequences must be performed before disabling the transcoder or
43 * port. The enable sequences may only be performed after enabling the
Jani Nikula3e6da4a2015-07-02 16:05:27 +030044 * transcoder and port, and after completed link training. Therefore the audio
45 * enable/disable sequences are part of the modeset sequence.
Jani Nikula28855d22014-10-27 16:27:00 +020046 *
47 * The codec and controller sequences could be done either parallel or serial,
48 * but generally the ELDV/PD change in the codec sequence indicates to the audio
49 * driver that the controller sequence should start. Indeed, most of the
50 * co-operation between the graphics and audio drivers is handled via audio
51 * related registers. (The notable exception is the power management, not
52 * covered here.)
Libin Yangcb422612015-10-01 17:01:09 +080053 *
Daniel Vetter62cacc72016-08-12 22:48:37 +020054 * The struct &i915_audio_component is used to interact between the graphics
55 * and audio drivers. The struct &i915_audio_component_ops @ops in it is
Libin Yangcb422612015-10-01 17:01:09 +080056 * defined in graphics driver and called in audio driver. The
Daniel Vetter62cacc72016-08-12 22:48:37 +020057 * struct &i915_audio_component_audio_ops @audio_ops is called from i915 driver.
Jani Nikula28855d22014-10-27 16:27:00 +020058 */
59
Jani Nikula87fcb2a2014-10-27 16:26:44 +020060static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +020061 int clock;
62 u32 config;
63} hdmi_audio_clock[] = {
Ville Syrjälä606bb5e2015-10-08 11:43:34 +030064 { 25175, AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +020065 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
66 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +030067 { 27027, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +020068 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +030069 { 54054, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
70 { 74176, AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +020071 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
Ville Syrjälä606bb5e2015-10-08 11:43:34 +030072 { 148352, AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
Jani Nikula7c10a2b2014-10-27 16:26:43 +020073 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
74};
75
Libin Yang4a21ef72015-09-02 14:11:39 +080076/* HDMI N/CTS table */
77#define TMDS_297M 297000
Ville Syrjälä606bb5e2015-10-08 11:43:34 +030078#define TMDS_296M 296703
Libin Yang4a21ef72015-09-02 14:11:39 +080079static const struct {
80 int sample_rate;
81 int clock;
82 int n;
83 int cts;
Jani Nikula9eeb7302016-10-10 18:04:07 +030084} hdmi_aud_ncts[] = {
Libin Yang4a21ef72015-09-02 14:11:39 +080085 { 44100, TMDS_296M, 4459, 234375 },
86 { 44100, TMDS_297M, 4704, 247500 },
87 { 48000, TMDS_296M, 5824, 281250 },
88 { 48000, TMDS_297M, 5120, 247500 },
89 { 32000, TMDS_296M, 5824, 421875 },
90 { 32000, TMDS_297M, 3072, 222750 },
91 { 88200, TMDS_296M, 8918, 234375 },
92 { 88200, TMDS_297M, 9408, 247500 },
93 { 96000, TMDS_296M, 11648, 281250 },
94 { 96000, TMDS_297M, 10240, 247500 },
95 { 176400, TMDS_296M, 17836, 234375 },
96 { 176400, TMDS_297M, 18816, 247500 },
97 { 192000, TMDS_296M, 23296, 281250 },
98 { 192000, TMDS_297M, 20480, 247500 },
99};
100
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200101/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300102static u32 audio_config_hdmi_pixel_clock(const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200103{
104 int i;
105
106 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300107 if (adjusted_mode->crtc_clock == hdmi_audio_clock[i].clock)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200108 break;
109 }
110
111 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300112 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n",
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300113 adjusted_mode->crtc_clock);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200114 i = 1;
115 }
116
117 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
118 hdmi_audio_clock[i].clock,
119 hdmi_audio_clock[i].config);
120
121 return hdmi_audio_clock[i].config;
122}
123
Jani Nikula9eeb7302016-10-10 18:04:07 +0300124static int audio_config_hdmi_get_n(const struct drm_display_mode *adjusted_mode,
125 int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800126{
127 int i;
128
Jani Nikula9eeb7302016-10-10 18:04:07 +0300129 for (i = 0; i < ARRAY_SIZE(hdmi_aud_ncts); i++) {
130 if (rate == hdmi_aud_ncts[i].sample_rate &&
131 adjusted_mode->crtc_clock == hdmi_aud_ncts[i].clock) {
132 return hdmi_aud_ncts[i].n;
Libin Yang4a21ef72015-09-02 14:11:39 +0800133 }
134 }
135 return 0;
136}
137
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200138static bool intel_eld_uptodate(struct drm_connector *connector,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200139 i915_reg_t reg_eldv, uint32_t bits_eldv,
140 i915_reg_t reg_elda, uint32_t bits_elda,
141 i915_reg_t reg_edid)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200142{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100143 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200144 uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200145 uint32_t tmp;
146 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200147
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200148 tmp = I915_READ(reg_eldv);
149 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200150
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200151 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200152 return false;
153
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200154 tmp = I915_READ(reg_elda);
155 tmp &= ~bits_elda;
156 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200157
Jani Nikula938fd8a2014-10-28 16:20:48 +0200158 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200159 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
160 return false;
161
162 return true;
163}
164
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200165static void g4x_audio_codec_disable(struct intel_encoder *encoder)
166{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100167 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200168 uint32_t eldv, tmp;
169
170 DRM_DEBUG_KMS("Disable audio codec\n");
171
172 tmp = I915_READ(G4X_AUD_VID_DID);
173 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
174 eldv = G4X_ELDV_DEVCL_DEVBLC;
175 else
176 eldv = G4X_ELDV_DEVCTG;
177
178 /* Invalidate ELD */
179 tmp = I915_READ(G4X_AUD_CNTL_ST);
180 tmp &= ~eldv;
181 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
182}
183
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200184static void g4x_audio_codec_enable(struct drm_connector *connector,
185 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300186 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200187{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100188 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200189 uint8_t *eld = connector->eld;
190 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200191 uint32_t tmp;
192 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200193
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200194 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
195
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200196 tmp = I915_READ(G4X_AUD_VID_DID);
197 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200198 eldv = G4X_ELDV_DEVCL_DEVBLC;
199 else
200 eldv = G4X_ELDV_DEVCTG;
201
202 if (intel_eld_uptodate(connector,
203 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200204 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200205 G4X_HDMIW_HDMIEDID))
206 return;
207
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200208 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200209 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200210 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
211 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200212
Jani Nikula938fd8a2014-10-28 16:20:48 +0200213 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200214 DRM_DEBUG_DRIVER("ELD size %d\n", len);
215 for (i = 0; i < len; i++)
216 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
217
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200218 tmp = I915_READ(G4X_AUD_CNTL_ST);
219 tmp |= eldv;
220 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200221}
222
Jani Nikula12e87f22016-10-10 18:04:03 +0300223static void
224hsw_dp_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
225 const struct drm_display_mode *adjusted_mode)
226{
227 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
228 enum pipe pipe = intel_crtc->pipe;
229 u32 tmp;
230
231 tmp = I915_READ(HSW_AUD_CFG(pipe));
232 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
233 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
234 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
235 tmp |= AUD_CONFIG_N_VALUE_INDEX;
236
237 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
238}
239
240static void
241hsw_hdmi_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
242 const struct drm_display_mode *adjusted_mode)
Jani Nikula6c262912016-10-10 18:04:00 +0300243{
244 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
245 struct i915_audio_component *acomp = dev_priv->audio_component;
Jani Nikula3af306d2016-10-10 18:04:01 +0300246 int rate = acomp ? acomp->aud_sample_rate[port] : 0;
Jani Nikula6c262912016-10-10 18:04:00 +0300247 enum pipe pipe = intel_crtc->pipe;
Jani Nikula3af306d2016-10-10 18:04:01 +0300248 int n;
Jani Nikula6c262912016-10-10 18:04:00 +0300249 u32 tmp;
250
251 tmp = I915_READ(HSW_AUD_CFG(pipe));
252 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
253 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Jani Nikula6c262912016-10-10 18:04:00 +0300254 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
Jani Nikula12e87f22016-10-10 18:04:03 +0300255 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
256
Libin Yanga7c4efb2016-10-10 18:04:05 +0300257 if (adjusted_mode->crtc_clock == TMDS_296M ||
258 adjusted_mode->crtc_clock == TMDS_297M) {
Jani Nikula9eeb7302016-10-10 18:04:07 +0300259 n = audio_config_hdmi_get_n(adjusted_mode, rate);
Jani Nikula25613892016-10-10 18:04:06 +0300260 if (n != 0) {
261 tmp &= ~AUD_CONFIG_N_MASK;
262 tmp |= AUD_CONFIG_N(n);
263 tmp |= AUD_CONFIG_N_PROG_ENABLE;
264 } else {
Jani Nikula6c262912016-10-10 18:04:00 +0300265 DRM_DEBUG_KMS("no suitable N value is found\n");
Jani Nikula25613892016-10-10 18:04:06 +0300266 }
Jani Nikula6c262912016-10-10 18:04:00 +0300267 }
268
269 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
270}
271
Jani Nikula12e87f22016-10-10 18:04:03 +0300272static void
273hsw_audio_config_update(struct intel_crtc *intel_crtc, enum port port,
274 const struct drm_display_mode *adjusted_mode)
275{
276 if (intel_crtc_has_dp_encoder(intel_crtc->config))
277 hsw_dp_audio_config_update(intel_crtc, port, adjusted_mode);
278 else
279 hsw_hdmi_audio_config_update(intel_crtc, port, adjusted_mode);
280}
281
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200282static void hsw_audio_codec_disable(struct intel_encoder *encoder)
283{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100284 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200285 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
286 enum pipe pipe = intel_crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200287 uint32_t tmp;
288
Jani Nikula5fad84a2014-11-04 10:30:23 +0200289 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
290
Libin Yang4a21ef72015-09-02 14:11:39 +0800291 mutex_lock(&dev_priv->av_mutex);
292
Jani Nikula5fad84a2014-11-04 10:30:23 +0200293 /* Disable timestamps */
294 tmp = I915_READ(HSW_AUD_CFG(pipe));
295 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
296 tmp |= AUD_CONFIG_N_PROG_ENABLE;
297 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
298 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300299 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikula5fad84a2014-11-04 10:30:23 +0200300 tmp |= AUD_CONFIG_N_VALUE_INDEX;
301 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
302
303 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200304 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200305 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200306 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200307 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Libin Yang4a21ef72015-09-02 14:11:39 +0800308
309 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200310}
311
312static void hsw_audio_codec_enable(struct drm_connector *connector,
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700313 struct intel_encoder *intel_encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300314 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200315{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100316 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700317 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200318 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700319 enum port port = intel_encoder->port;
Jani Nikula5fad84a2014-11-04 10:30:23 +0200320 const uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200321 uint32_t tmp;
322 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200323
Jani Nikula5fad84a2014-11-04 10:30:23 +0200324 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200325 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200326
Libin Yang4a21ef72015-09-02 14:11:39 +0800327 mutex_lock(&dev_priv->av_mutex);
328
Jani Nikula5fad84a2014-11-04 10:30:23 +0200329 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200330 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200331 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
332 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200333 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200334
335 /*
336 * FIXME: We're supposed to wait for vblank here, but we have vblanks
337 * disabled during the mode set. The proper fix would be to push the
338 * rest of the setup into a vblank work item, queued here, but the
339 * infrastructure is not there yet.
340 */
341
342 /* Reset ELD write address */
343 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
344 tmp &= ~IBX_ELD_ADDRESS_MASK;
345 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
346
347 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200348 len = min(drm_eld_size(eld), 84);
349 for (i = 0; i < len / 4; i++)
Jani Nikula5fad84a2014-11-04 10:30:23 +0200350 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
351
352 /* ELD valid */
353 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200354 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200355 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
356
357 /* Enable timestamps */
Jani Nikula6c262912016-10-10 18:04:00 +0300358 hsw_audio_config_update(intel_crtc, port, adjusted_mode);
Libin Yang4a21ef72015-09-02 14:11:39 +0800359
360 mutex_unlock(&dev_priv->av_mutex);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200361}
362
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700363static void ilk_audio_codec_disable(struct intel_encoder *intel_encoder)
Jani Nikula495a5bb2014-10-27 16:26:55 +0200364{
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700365 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
366 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200367 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700368 enum port port = intel_encoder->port;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200369 uint32_t tmp, eldv;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200370 i915_reg_t aud_config, aud_cntrl_st2;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200371
372 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
373 port_name(port), pipe_name(pipe));
374
Jani Nikulad3902c32015-05-04 17:20:49 +0300375 if (WARN_ON(port == PORT_A))
376 return;
377
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +0300378 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200379 aud_config = IBX_AUD_CFG(pipe);
380 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wayne Boyer666a4532015-12-09 12:29:35 -0800381 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula495a5bb2014-10-27 16:26:55 +0200382 aud_config = VLV_AUD_CFG(pipe);
383 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
384 } else {
385 aud_config = CPT_AUD_CFG(pipe);
386 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
387 }
388
389 /* Disable timestamps */
390 tmp = I915_READ(aud_config);
391 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
392 tmp |= AUD_CONFIG_N_PROG_ENABLE;
393 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
394 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300395 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikula495a5bb2014-10-27 16:26:55 +0200396 tmp |= AUD_CONFIG_N_VALUE_INDEX;
397 I915_WRITE(aud_config, tmp);
398
Jani Nikulad3902c32015-05-04 17:20:49 +0300399 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200400
401 /* Invalidate ELD */
402 tmp = I915_READ(aud_cntrl_st2);
403 tmp &= ~eldv;
404 I915_WRITE(aud_cntrl_st2, tmp);
405}
406
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200407static void ilk_audio_codec_enable(struct drm_connector *connector,
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700408 struct intel_encoder *intel_encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300409 const struct drm_display_mode *adjusted_mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200410{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100411 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700412 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
Jani Nikulac6bde932014-11-04 10:31:28 +0200413 enum pipe pipe = intel_crtc->pipe;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700414 enum port port = intel_encoder->port;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200415 uint8_t *eld = connector->eld;
Pandiyan, Dhinakaran38cb2ec2016-08-10 23:41:13 -0700416 uint32_t tmp, eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200417 int len, i;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200418 i915_reg_t hdmiw_hdmiedid, aud_config, aud_cntl_st, aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200419
420 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200421 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200422
Jani Nikulad3902c32015-05-04 17:20:49 +0300423 if (WARN_ON(port == PORT_A))
424 return;
425
Jani Nikulac6bde932014-11-04 10:31:28 +0200426 /*
427 * FIXME: We're supposed to wait for vblank here, but we have vblanks
428 * disabled during the mode set. The proper fix would be to push the
429 * rest of the setup into a vblank work item, queued here, but the
430 * infrastructure is not there yet.
431 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200432
Tvrtko Ursulin6e266952016-10-13 11:02:53 +0100433 if (HAS_PCH_IBX(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200434 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
435 aud_config = IBX_AUD_CFG(pipe);
436 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
437 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100438 } else if (IS_VALLEYVIEW(dev_priv) ||
439 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200440 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
441 aud_config = VLV_AUD_CFG(pipe);
442 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
443 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
444 } else {
445 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
446 aud_config = CPT_AUD_CFG(pipe);
447 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
448 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
449 }
450
Jani Nikulad3902c32015-05-04 17:20:49 +0300451 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200452
Jani Nikulac6bde932014-11-04 10:31:28 +0200453 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200454 tmp = I915_READ(aud_cntrl_st2);
455 tmp &= ~eldv;
456 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200457
Jani Nikulac6bde932014-11-04 10:31:28 +0200458 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200459 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200460 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200461 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200462
Jani Nikulac6bde932014-11-04 10:31:28 +0200463 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200464 len = min(drm_eld_size(eld), 84);
465 for (i = 0; i < len / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200466 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
467
Jani Nikulac6bde932014-11-04 10:31:28 +0200468 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200469 tmp = I915_READ(aud_cntrl_st2);
470 tmp |= eldv;
471 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200472
473 /* Enable timestamps */
474 tmp = I915_READ(aud_config);
475 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
476 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
477 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300478 if (intel_crtc_has_dp_encoder(intel_crtc->config))
Jani Nikulac6bde932014-11-04 10:31:28 +0200479 tmp |= AUD_CONFIG_N_VALUE_INDEX;
480 else
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300481 tmp |= audio_config_hdmi_pixel_clock(adjusted_mode);
Jani Nikulac6bde932014-11-04 10:31:28 +0200482 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200483}
484
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200485/**
486 * intel_audio_codec_enable - Enable the audio codec for HD audio
487 * @intel_encoder: encoder on which to enable audio
488 *
489 * The enable sequences may only be performed after enabling the transcoder and
490 * port, and after completed link training.
491 */
492void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200493{
Jani Nikula33d1e7c62014-10-27 16:26:46 +0200494 struct drm_encoder *encoder = &intel_encoder->base;
495 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300496 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200497 struct drm_connector *connector;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700498 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200499 struct i915_audio_component *acomp = dev_priv->audio_component;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700500 enum port port = intel_encoder->port;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700501 enum pipe pipe = crtc->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200502
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +0300503 connector = drm_select_eld(encoder);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200504 if (!connector)
505 return;
506
507 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
508 connector->base.id,
509 connector->name,
510 connector->encoder->base.id,
511 connector->encoder->name);
512
Jani Nikula6189b032014-10-28 13:53:01 +0200513 /* ELD Conn_Type */
514 connector->eld[5] &= ~(3 << 2);
Ville Syrjälä2210ce72016-06-22 21:57:05 +0300515 if (intel_crtc_has_dp_encoder(crtc->config))
Jani Nikula6189b032014-10-28 13:53:01 +0200516 connector->eld[5] |= (1 << 2);
517
Ville Syrjälä124abe02015-09-08 13:40:45 +0300518 connector->eld[6] = drm_av_sync_delay(connector, adjusted_mode) / 2;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200519
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200520 if (dev_priv->display.audio_codec_enable)
Ville Syrjälä124abe02015-09-08 13:40:45 +0300521 dev_priv->display.audio_codec_enable(connector, intel_encoder,
522 adjusted_mode);
David Henningsson51e1d832015-08-19 10:48:56 +0200523
Takashi Iwaicae666c2015-11-12 15:23:41 +0100524 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700525 intel_encoder->audio_connector = connector;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700526
Takashi Iwai9dfbffc2016-02-24 15:35:22 +0100527 /* referred in audio callbacks */
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700528 dev_priv->av_enc_map[pipe] = intel_encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100529 mutex_unlock(&dev_priv->av_mutex);
530
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700531 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
532 if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
533 pipe = -1;
534
David Henningsson51e1d832015-08-19 10:48:56 +0200535 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700536 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
537 (int) port, (int) pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200538}
539
540/**
541 * intel_audio_codec_disable - Disable the audio codec for HD audio
Geliang Tang95d0be62015-09-15 06:04:36 -0700542 * @intel_encoder: encoder on which to disable audio
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200543 *
544 * The disable sequences must be performed before disabling the transcoder or
545 * port.
546 */
David Henningsson51e1d832015-08-19 10:48:56 +0200547void intel_audio_codec_disable(struct intel_encoder *intel_encoder)
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200548{
David Henningsson51e1d832015-08-19 10:48:56 +0200549 struct drm_encoder *encoder = &intel_encoder->base;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700550 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
David Henningsson51e1d832015-08-19 10:48:56 +0200551 struct i915_audio_component *acomp = dev_priv->audio_component;
Pandiyan, Dhinakarand8dee422016-09-19 18:24:39 -0700552 enum port port = intel_encoder->port;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700553 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
554 enum pipe pipe = crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200555
556 if (dev_priv->display.audio_codec_disable)
David Henningsson51e1d832015-08-19 10:48:56 +0200557 dev_priv->display.audio_codec_disable(intel_encoder);
558
Takashi Iwaicae666c2015-11-12 15:23:41 +0100559 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf1a3ace2016-09-19 18:24:40 -0700560 intel_encoder->audio_connector = NULL;
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700561 dev_priv->av_enc_map[pipe] = NULL;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100562 mutex_unlock(&dev_priv->av_mutex);
563
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700564 /* audio drivers expect pipe = -1 to indicate Non-MST cases */
565 if (intel_encoder->type != INTEL_OUTPUT_DP_MST)
566 pipe = -1;
567
David Henningsson51e1d832015-08-19 10:48:56 +0200568 if (acomp && acomp->audio_ops && acomp->audio_ops->pin_eld_notify)
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700569 acomp->audio_ops->pin_eld_notify(acomp->audio_ops->audio_ptr,
570 (int) port, (int) pipe);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200571}
572
573/**
Imre Deak88212942016-03-16 13:38:53 +0200574 * intel_init_audio_hooks - Set up chip specific audio hooks
575 * @dev_priv: device private
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200576 */
Imre Deak88212942016-03-16 13:38:53 +0200577void intel_init_audio_hooks(struct drm_i915_private *dev_priv)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200578{
Imre Deak88212942016-03-16 13:38:53 +0200579 if (IS_G4X(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200580 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200581 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200582 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200583 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200584 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200585 } else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200586 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
587 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
Imre Deak88212942016-03-16 13:38:53 +0200588 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200589 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200590 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200591 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200592}
Imre Deak58fddc22015-01-08 17:54:14 +0200593
David Weinehallc49d13e2016-08-22 13:32:42 +0300594static void i915_audio_component_get_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200595{
David Weinehallc49d13e2016-08-22 13:32:42 +0300596 intel_display_power_get(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200597}
598
David Weinehallc49d13e2016-08-22 13:32:42 +0300599static void i915_audio_component_put_power(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200600{
David Weinehallc49d13e2016-08-22 13:32:42 +0300601 intel_display_power_put(kdev_to_i915(kdev), POWER_DOMAIN_AUDIO);
Imre Deak58fddc22015-01-08 17:54:14 +0200602}
603
David Weinehallc49d13e2016-08-22 13:32:42 +0300604static void i915_audio_component_codec_wake_override(struct device *kdev,
Lu, Han632f3ab2015-05-05 09:05:47 +0800605 bool enable)
606{
David Weinehallc49d13e2016-08-22 13:32:42 +0300607 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800608 u32 tmp;
609
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700610 if (!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv))
Lu, Han632f3ab2015-05-05 09:05:47 +0800611 return;
612
David Weinehallc49d13e2016-08-22 13:32:42 +0300613 i915_audio_component_get_power(kdev);
Chris Wilsond838a112016-08-03 17:09:00 +0100614
Lu, Han632f3ab2015-05-05 09:05:47 +0800615 /*
616 * Enable/disable generating the codec wake signal, overriding the
617 * internal logic to generate the codec wake to controller.
618 */
619 tmp = I915_READ(HSW_AUD_CHICKENBIT);
620 tmp &= ~SKL_AUD_CODEC_WAKE_SIGNAL;
621 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
622 usleep_range(1000, 1500);
623
624 if (enable) {
625 tmp = I915_READ(HSW_AUD_CHICKENBIT);
626 tmp |= SKL_AUD_CODEC_WAKE_SIGNAL;
627 I915_WRITE(HSW_AUD_CHICKENBIT, tmp);
628 usleep_range(1000, 1500);
629 }
Chris Wilsond838a112016-08-03 17:09:00 +0100630
David Weinehallc49d13e2016-08-22 13:32:42 +0300631 i915_audio_component_put_power(kdev);
Lu, Han632f3ab2015-05-05 09:05:47 +0800632}
633
Imre Deak58fddc22015-01-08 17:54:14 +0200634/* Get CDCLK in kHz */
David Weinehallc49d13e2016-08-22 13:32:42 +0300635static int i915_audio_component_get_cdclk_freq(struct device *kdev)
Imre Deak58fddc22015-01-08 17:54:14 +0200636{
David Weinehallc49d13e2016-08-22 13:32:42 +0300637 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200638
639 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
640 return -ENODEV;
641
Ville Syrjälä1033f922016-04-26 19:46:33 +0300642 return dev_priv->cdclk_freq;
Imre Deak58fddc22015-01-08 17:54:14 +0200643}
644
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700645static struct intel_encoder *get_saved_enc(struct drm_i915_private *dev_priv,
646 int port, int pipe)
647{
648
649 if (WARN_ON(pipe >= I915_MAX_PIPES))
650 return NULL;
651
652 /* MST */
653 if (pipe >= 0)
654 return dev_priv->av_enc_map[pipe];
655
656 /* Non-MST */
657 for_each_pipe(dev_priv, pipe) {
658 struct intel_encoder *encoder;
659
660 encoder = dev_priv->av_enc_map[pipe];
661 if (encoder == NULL)
662 continue;
663
664 if (port == encoder->port)
665 return encoder;
666 }
667
668 return NULL;
669}
670
671static int i915_audio_component_sync_audio_rate(struct device *kdev, int port,
672 int pipe, int rate)
Libin Yang4a21ef72015-09-02 14:11:39 +0800673{
David Weinehallc49d13e2016-08-22 13:32:42 +0300674 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Libin Yang4a21ef72015-09-02 14:11:39 +0800675 struct intel_encoder *intel_encoder;
Libin Yang4a21ef72015-09-02 14:11:39 +0800676 struct intel_crtc *crtc;
Jani Nikula8f1ec182016-10-10 18:04:02 +0300677 struct drm_display_mode *adjusted_mode;
Libin Yang7e8275c2015-09-25 09:36:12 +0800678 struct i915_audio_component *acomp = dev_priv->audio_component;
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100679 int err = 0;
Libin Yang4a21ef72015-09-02 14:11:39 +0800680
Libin Yang4bd2d6f2016-10-10 18:04:04 +0300681 if (!HAS_DDI(dev_priv))
Libin Yang4a21ef72015-09-02 14:11:39 +0800682 return 0;
683
David Weinehallc49d13e2016-08-22 13:32:42 +0300684 i915_audio_component_get_power(kdev);
Libin Yang4a21ef72015-09-02 14:11:39 +0800685 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700686
Libin Yang4a21ef72015-09-02 14:11:39 +0800687 /* 1. get the pipe */
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700688 intel_encoder = get_saved_enc(dev_priv, port, pipe);
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100689 if (!intel_encoder || !intel_encoder->base.crtc ||
690 intel_encoder->type != INTEL_OUTPUT_HDMI) {
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700691 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100692 err = -ENODEV;
693 goto unlock;
Libin Yang4a21ef72015-09-02 14:11:39 +0800694 }
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100695
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700696 /* pipe passed from the audio driver will be -1 for Non-MST case */
697 crtc = to_intel_crtc(intel_encoder->base.crtc);
698 pipe = crtc->pipe;
699
Jani Nikula8f1ec182016-10-10 18:04:02 +0300700 adjusted_mode = &crtc->config->base.adjusted_mode;
Libin Yang4a21ef72015-09-02 14:11:39 +0800701
Libin Yang7e8275c2015-09-25 09:36:12 +0800702 /* port must be valid now, otherwise the pipe will be invalid */
703 acomp->aud_sample_rate[port] = rate;
704
Jani Nikula8f1ec182016-10-10 18:04:02 +0300705 hsw_audio_config_update(crtc, port, adjusted_mode);
Libin Yang4a21ef72015-09-02 14:11:39 +0800706
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100707 unlock:
Libin Yang4a21ef72015-09-02 14:11:39 +0800708 mutex_unlock(&dev_priv->av_mutex);
David Weinehallc49d13e2016-08-22 13:32:42 +0300709 i915_audio_component_put_power(kdev);
Takashi Iwai0bdf5a02015-11-30 18:19:39 +0100710 return err;
Libin Yang4a21ef72015-09-02 14:11:39 +0800711}
712
David Weinehallc49d13e2016-08-22 13:32:42 +0300713static int i915_audio_component_get_eld(struct device *kdev, int port,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700714 int pipe, bool *enabled,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100715 unsigned char *buf, int max_bytes)
716{
David Weinehallc49d13e2016-08-22 13:32:42 +0300717 struct drm_i915_private *dev_priv = kdev_to_i915(kdev);
Takashi Iwaicae666c2015-11-12 15:23:41 +0100718 struct intel_encoder *intel_encoder;
Takashi Iwaicae666c2015-11-12 15:23:41 +0100719 const u8 *eld;
720 int ret = -EINVAL;
721
722 mutex_lock(&dev_priv->av_mutex);
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -0700723
724 intel_encoder = get_saved_enc(dev_priv, port, pipe);
725 if (!intel_encoder) {
726 DRM_DEBUG_KMS("Not valid for port %c\n", port_name(port));
727 mutex_unlock(&dev_priv->av_mutex);
728 return ret;
729 }
730
731 ret = 0;
732 *enabled = intel_encoder->audio_connector != NULL;
733 if (*enabled) {
734 eld = intel_encoder->audio_connector->eld;
735 ret = drm_eld_size(eld);
736 memcpy(buf, eld, min(max_bytes, ret));
Takashi Iwaicae666c2015-11-12 15:23:41 +0100737 }
738
739 mutex_unlock(&dev_priv->av_mutex);
740 return ret;
Imre Deak58fddc22015-01-08 17:54:14 +0200741}
742
743static const struct i915_audio_component_ops i915_audio_component_ops = {
744 .owner = THIS_MODULE,
745 .get_power = i915_audio_component_get_power,
746 .put_power = i915_audio_component_put_power,
Lu, Han632f3ab2015-05-05 09:05:47 +0800747 .codec_wake_override = i915_audio_component_codec_wake_override,
Imre Deak58fddc22015-01-08 17:54:14 +0200748 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
Libin Yang4a21ef72015-09-02 14:11:39 +0800749 .sync_audio_rate = i915_audio_component_sync_audio_rate,
Takashi Iwaicae666c2015-11-12 15:23:41 +0100750 .get_eld = i915_audio_component_get_eld,
Imre Deak58fddc22015-01-08 17:54:14 +0200751};
752
David Weinehallc49d13e2016-08-22 13:32:42 +0300753static int i915_audio_component_bind(struct device *i915_kdev,
754 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200755{
756 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300757 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Libin Yang7e8275c2015-09-25 09:36:12 +0800758 int i;
Imre Deak58fddc22015-01-08 17:54:14 +0200759
760 if (WARN_ON(acomp->ops || acomp->dev))
761 return -EEXIST;
762
Chris Wilson91c8a322016-07-05 10:40:23 +0100763 drm_modeset_lock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200764 acomp->ops = &i915_audio_component_ops;
David Weinehallc49d13e2016-08-22 13:32:42 +0300765 acomp->dev = i915_kdev;
Libin Yang7e8275c2015-09-25 09:36:12 +0800766 BUILD_BUG_ON(MAX_PORTS != I915_MAX_PORTS);
767 for (i = 0; i < ARRAY_SIZE(acomp->aud_sample_rate); i++)
768 acomp->aud_sample_rate[i] = 0;
David Henningsson51e1d832015-08-19 10:48:56 +0200769 dev_priv->audio_component = acomp;
Chris Wilson91c8a322016-07-05 10:40:23 +0100770 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200771
772 return 0;
773}
774
David Weinehallc49d13e2016-08-22 13:32:42 +0300775static void i915_audio_component_unbind(struct device *i915_kdev,
776 struct device *hda_kdev, void *data)
Imre Deak58fddc22015-01-08 17:54:14 +0200777{
778 struct i915_audio_component *acomp = data;
David Weinehallc49d13e2016-08-22 13:32:42 +0300779 struct drm_i915_private *dev_priv = kdev_to_i915(i915_kdev);
Imre Deak58fddc22015-01-08 17:54:14 +0200780
Chris Wilson91c8a322016-07-05 10:40:23 +0100781 drm_modeset_lock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200782 acomp->ops = NULL;
783 acomp->dev = NULL;
David Henningsson51e1d832015-08-19 10:48:56 +0200784 dev_priv->audio_component = NULL;
Chris Wilson91c8a322016-07-05 10:40:23 +0100785 drm_modeset_unlock_all(&dev_priv->drm);
Imre Deak58fddc22015-01-08 17:54:14 +0200786}
787
788static const struct component_ops i915_audio_component_bind_ops = {
789 .bind = i915_audio_component_bind,
790 .unbind = i915_audio_component_unbind,
791};
792
793/**
794 * i915_audio_component_init - initialize and register the audio component
795 * @dev_priv: i915 device instance
796 *
797 * This will register with the component framework a child component which
798 * will bind dynamically to the snd_hda_intel driver's corresponding master
799 * component when the latter is registered. During binding the child
800 * initializes an instance of struct i915_audio_component which it receives
801 * from the master. The master can then start to use the interface defined by
802 * this struct. Each side can break the binding at any point by deregistering
803 * its own component after which each side's component unbind callback is
804 * called.
805 *
806 * We ignore any error during registration and continue with reduced
807 * functionality (i.e. without HDMI audio).
808 */
809void i915_audio_component_init(struct drm_i915_private *dev_priv)
810{
811 int ret;
812
Chris Wilson91c8a322016-07-05 10:40:23 +0100813 ret = component_add(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +0200814 if (ret < 0) {
815 DRM_ERROR("failed to add audio component (%d)\n", ret);
816 /* continue with reduced functionality */
817 return;
818 }
819
820 dev_priv->audio_component_registered = true;
821}
822
823/**
824 * i915_audio_component_cleanup - deregister the audio component
825 * @dev_priv: i915 device instance
826 *
827 * Deregisters the audio component, breaking any existing binding to the
828 * corresponding snd_hda_intel driver's master component.
829 */
830void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
831{
832 if (!dev_priv->audio_component_registered)
833 return;
834
Chris Wilson91c8a322016-07-05 10:40:23 +0100835 component_del(dev_priv->drm.dev, &i915_audio_component_bind_ops);
Imre Deak58fddc22015-01-08 17:54:14 +0200836 dev_priv->audio_component_registered = false;
837}