blob: 340ffe20b53bbd5fac460c9c548ebf7e0d85a4d3 [file] [log] [blame]
Mark Brown6d4baf02011-09-20 15:44:21 +01001/*
2 * wm5100.c -- WM5100 ALSA SoC Audio driver
3 *
4 * Copyright 2011 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
18#include <linux/gcd.h>
19#include <linux/gpio.h>
20#include <linux/i2c.h>
21#include <linux/platform_device.h>
22#include <linux/regulator/consumer.h>
23#include <linux/regulator/fixed.h>
24#include <linux/slab.h>
25#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brownba896ed2011-09-27 17:39:50 +010029#include <sound/jack.h>
Mark Brown6d4baf02011-09-20 15:44:21 +010030#include <sound/initval.h>
31#include <sound/tlv.h>
32#include <sound/wm5100.h>
33
34#include "wm5100.h"
35
36#define WM5100_NUM_CORE_SUPPLIES 2
37static const char *wm5100_core_supply_names[WM5100_NUM_CORE_SUPPLIES] = {
38 "DBVDD1",
39 "LDOVDD", /* If DCVDD is supplied externally specify as LDOVDD */
40};
41
42#define WM5100_AIFS 3
43#define WM5100_SYNC_SRS 3
44
45struct wm5100_fll {
46 int fref;
47 int fout;
48 int src;
49 struct completion lock;
50};
51
52/* codec private data */
53struct wm5100_priv {
Mark Brownbd132ec2011-10-23 11:10:45 +010054 struct regmap *regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +010055 struct snd_soc_codec *codec;
56
57 struct regulator_bulk_data core_supplies[WM5100_NUM_CORE_SUPPLIES];
58 struct regulator *cpvdd;
Mark Brown7aefb082011-09-21 17:59:02 +010059 struct regulator *dbvdd2;
60 struct regulator *dbvdd3;
Mark Brown6d4baf02011-09-20 15:44:21 +010061
62 int rev;
63
64 int sysclk;
65 int asyncclk;
66
67 bool aif_async[WM5100_AIFS];
68 bool aif_symmetric[WM5100_AIFS];
69 int sr_ref[WM5100_SYNC_SRS];
70
71 bool out_ena[2];
72
Mark Brownba896ed2011-09-27 17:39:50 +010073 struct snd_soc_jack *jack;
74 bool jack_detecting;
75 bool jack_mic;
76 int jack_mode;
77
Mark Brown6d4baf02011-09-20 15:44:21 +010078 struct wm5100_fll fll[2];
79
80 struct wm5100_pdata pdata;
81
82#ifdef CONFIG_GPIOLIB
83 struct gpio_chip gpio_chip;
84#endif
85};
86
87static int wm5100_sr_code[] = {
88 0,
89 12000,
90 24000,
91 48000,
92 96000,
93 192000,
94 384000,
95 768000,
96 0,
97 11025,
98 22050,
99 44100,
100 88200,
101 176400,
102 352800,
103 705600,
104 4000,
105 8000,
106 16000,
107 32000,
108 64000,
109 128000,
110 256000,
111 512000,
112};
113
114static int wm5100_sr_regs[WM5100_SYNC_SRS] = {
115 WM5100_CLOCKING_4,
116 WM5100_CLOCKING_5,
117 WM5100_CLOCKING_6,
118};
119
120static int wm5100_alloc_sr(struct snd_soc_codec *codec, int rate)
121{
122 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
123 int sr_code, sr_free, i;
124
125 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
126 if (wm5100_sr_code[i] == rate)
127 break;
128 if (i == ARRAY_SIZE(wm5100_sr_code)) {
129 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
130 return -EINVAL;
131 }
132 sr_code = i;
133
134 if ((wm5100->sysclk % rate) == 0) {
135 /* Is this rate already in use? */
136 sr_free = -1;
137 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
138 if (!wm5100->sr_ref[i] && sr_free == -1) {
139 sr_free = i;
140 continue;
141 }
142 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
143 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
144 break;
145 }
146
147 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
148 wm5100->sr_ref[i]++;
149 dev_dbg(codec->dev, "SR %dHz, slot %d, ref %d\n",
150 rate, i, wm5100->sr_ref[i]);
151 return i;
152 }
153
154 if (sr_free == -1) {
155 dev_err(codec->dev, "All SR slots already in use\n");
156 return -EBUSY;
157 }
158
159 dev_dbg(codec->dev, "Allocating SR slot %d for %dHz\n",
160 sr_free, rate);
161 wm5100->sr_ref[sr_free]++;
162 snd_soc_update_bits(codec, wm5100_sr_regs[sr_free],
163 WM5100_SAMPLE_RATE_1_MASK,
164 sr_code);
165
166 return sr_free;
167
168 } else {
169 dev_err(codec->dev,
170 "SR %dHz incompatible with %dHz SYSCLK and %dHz ASYNCCLK\n",
171 rate, wm5100->sysclk, wm5100->asyncclk);
172 return -EINVAL;
173 }
174}
175
176static void wm5100_free_sr(struct snd_soc_codec *codec, int rate)
177{
178 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
179 int i, sr_code;
180
181 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
182 if (wm5100_sr_code[i] == rate)
183 break;
184 if (i == ARRAY_SIZE(wm5100_sr_code)) {
185 dev_err(codec->dev, "Unsupported sample rate: %dHz\n", rate);
186 return;
187 }
188 sr_code = wm5100_sr_code[i];
189
190 for (i = 0; i < ARRAY_SIZE(wm5100_sr_regs); i++) {
191 if (!wm5100->sr_ref[i])
192 continue;
193
194 if ((snd_soc_read(codec, wm5100_sr_regs[i]) &
195 WM5100_SAMPLE_RATE_1_MASK) == sr_code)
196 break;
197 }
198 if (i < ARRAY_SIZE(wm5100_sr_regs)) {
199 wm5100->sr_ref[i]--;
200 dev_dbg(codec->dev, "Dereference SR %dHz, count now %d\n",
201 rate, wm5100->sr_ref[i]);
202 } else {
203 dev_warn(codec->dev, "Freeing unreferenced sample rate %dHz\n",
204 rate);
205 }
206}
207
208static int wm5100_reset(struct snd_soc_codec *codec)
209{
210 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
211
212 if (wm5100->pdata.reset) {
213 gpio_set_value_cansleep(wm5100->pdata.reset, 0);
214 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
215
216 return 0;
217 } else {
218 return snd_soc_write(codec, WM5100_SOFTWARE_RESET, 0);
219 }
220}
221
222static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
223static DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
224static DECLARE_TLV_DB_SCALE(mixer_tlv, -3200, 100, 0);
225static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
226static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
227
228static const char *wm5100_mixer_texts[] = {
229 "None",
230 "Tone Generator 1",
231 "Tone Generator 2",
232 "AEC loopback",
233 "IN1L",
234 "IN1R",
235 "IN2L",
236 "IN2R",
237 "IN3L",
238 "IN3R",
239 "IN4L",
240 "IN4R",
241 "AIF1RX1",
242 "AIF1RX2",
243 "AIF1RX3",
244 "AIF1RX4",
245 "AIF1RX5",
246 "AIF1RX6",
247 "AIF1RX7",
248 "AIF1RX8",
249 "AIF2RX1",
250 "AIF2RX2",
251 "AIF3RX1",
252 "AIF3RX2",
253 "EQ1",
254 "EQ2",
255 "EQ3",
256 "EQ4",
257 "DRC1L",
258 "DRC1R",
259 "LHPF1",
260 "LHPF2",
261 "LHPF3",
262 "LHPF4",
263 "DSP1.1",
264 "DSP1.2",
265 "DSP1.3",
266 "DSP1.4",
267 "DSP1.5",
268 "DSP1.6",
269 "DSP2.1",
270 "DSP2.2",
271 "DSP2.3",
272 "DSP2.4",
273 "DSP2.5",
274 "DSP2.6",
275 "DSP3.1",
276 "DSP3.2",
277 "DSP3.3",
278 "DSP3.4",
279 "DSP3.5",
280 "DSP3.6",
281 "ASRC1L",
282 "ASRC1R",
283 "ASRC2L",
284 "ASRC2R",
285 "ISRC1INT1",
286 "ISRC1INT2",
287 "ISRC1INT3",
288 "ISRC1INT4",
289 "ISRC2INT1",
290 "ISRC2INT2",
291 "ISRC2INT3",
292 "ISRC2INT4",
293 "ISRC1DEC1",
294 "ISRC1DEC2",
295 "ISRC1DEC3",
296 "ISRC1DEC4",
297 "ISRC2DEC1",
298 "ISRC2DEC2",
299 "ISRC2DEC3",
300 "ISRC2DEC4",
301};
302
303static int wm5100_mixer_values[] = {
304 0x00,
305 0x04, /* Tone */
306 0x05,
307 0x08, /* AEC */
308 0x10, /* Input */
309 0x11,
310 0x12,
311 0x13,
312 0x14,
313 0x15,
314 0x16,
315 0x17,
316 0x20, /* AIF */
317 0x21,
318 0x22,
319 0x23,
320 0x24,
321 0x25,
322 0x26,
323 0x27,
324 0x28,
325 0x29,
326 0x30, /* AIF3 - check */
327 0x31,
328 0x50, /* EQ */
329 0x51,
330 0x52,
331 0x53,
332 0x54,
333 0x58, /* DRC */
334 0x59,
335 0x60, /* LHPF1 */
336 0x61, /* LHPF2 */
337 0x62, /* LHPF3 */
338 0x63, /* LHPF4 */
339 0x68, /* DSP1 */
340 0x69,
341 0x6a,
342 0x6b,
343 0x6c,
344 0x6d,
345 0x70, /* DSP2 */
346 0x71,
347 0x72,
348 0x73,
349 0x74,
350 0x75,
351 0x78, /* DSP3 */
352 0x79,
353 0x7a,
354 0x7b,
355 0x7c,
356 0x7d,
357 0x90, /* ASRC1 */
358 0x91,
359 0x92, /* ASRC2 */
360 0x93,
361 0xa0, /* ISRC1DEC1 */
362 0xa1,
363 0xa2,
364 0xa3,
365 0xa4, /* ISRC1INT1 */
366 0xa5,
367 0xa6,
368 0xa7,
369 0xa8, /* ISRC2DEC1 */
370 0xa9,
371 0xaa,
372 0xab,
373 0xac, /* ISRC2INT1 */
374 0xad,
375 0xae,
376 0xaf,
377};
378
379#define WM5100_MIXER_CONTROLS(name, base) \
380 SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
381 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
382 SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
383 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
384 SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
385 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
386 SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
387 WM5100_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
388
389#define WM5100_MUX_ENUM_DECL(name, reg) \
390 SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, \
391 wm5100_mixer_texts, wm5100_mixer_values)
392
393#define WM5100_MUX_CTL_DECL(name) \
394 const struct snd_kcontrol_new name##_mux = \
395 SOC_DAPM_VALUE_ENUM("Route", name##_enum)
396
397#define WM5100_MIXER_ENUMS(name, base_reg) \
398 static WM5100_MUX_ENUM_DECL(name##_in1_enum, base_reg); \
399 static WM5100_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2); \
400 static WM5100_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4); \
401 static WM5100_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6); \
402 static WM5100_MUX_CTL_DECL(name##_in1); \
403 static WM5100_MUX_CTL_DECL(name##_in2); \
404 static WM5100_MUX_CTL_DECL(name##_in3); \
405 static WM5100_MUX_CTL_DECL(name##_in4)
406
407WM5100_MIXER_ENUMS(HPOUT1L, WM5100_OUT1LMIX_INPUT_1_SOURCE);
408WM5100_MIXER_ENUMS(HPOUT1R, WM5100_OUT1RMIX_INPUT_1_SOURCE);
409WM5100_MIXER_ENUMS(HPOUT2L, WM5100_OUT2LMIX_INPUT_1_SOURCE);
410WM5100_MIXER_ENUMS(HPOUT2R, WM5100_OUT2RMIX_INPUT_1_SOURCE);
411WM5100_MIXER_ENUMS(HPOUT3L, WM5100_OUT3LMIX_INPUT_1_SOURCE);
412WM5100_MIXER_ENUMS(HPOUT3R, WM5100_OUT3RMIX_INPUT_1_SOURCE);
413
414WM5100_MIXER_ENUMS(SPKOUTL, WM5100_OUT4LMIX_INPUT_1_SOURCE);
415WM5100_MIXER_ENUMS(SPKOUTR, WM5100_OUT4RMIX_INPUT_1_SOURCE);
416WM5100_MIXER_ENUMS(SPKDAT1L, WM5100_OUT5LMIX_INPUT_1_SOURCE);
417WM5100_MIXER_ENUMS(SPKDAT1R, WM5100_OUT5RMIX_INPUT_1_SOURCE);
418WM5100_MIXER_ENUMS(SPKDAT2L, WM5100_OUT6LMIX_INPUT_1_SOURCE);
419WM5100_MIXER_ENUMS(SPKDAT2R, WM5100_OUT6RMIX_INPUT_1_SOURCE);
420
421WM5100_MIXER_ENUMS(PWM1, WM5100_PWM1MIX_INPUT_1_SOURCE);
422WM5100_MIXER_ENUMS(PWM2, WM5100_PWM1MIX_INPUT_1_SOURCE);
423
424WM5100_MIXER_ENUMS(AIF1TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
425WM5100_MIXER_ENUMS(AIF1TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
426WM5100_MIXER_ENUMS(AIF1TX3, WM5100_AIF1TX3MIX_INPUT_1_SOURCE);
427WM5100_MIXER_ENUMS(AIF1TX4, WM5100_AIF1TX4MIX_INPUT_1_SOURCE);
428WM5100_MIXER_ENUMS(AIF1TX5, WM5100_AIF1TX5MIX_INPUT_1_SOURCE);
429WM5100_MIXER_ENUMS(AIF1TX6, WM5100_AIF1TX6MIX_INPUT_1_SOURCE);
430WM5100_MIXER_ENUMS(AIF1TX7, WM5100_AIF1TX7MIX_INPUT_1_SOURCE);
431WM5100_MIXER_ENUMS(AIF1TX8, WM5100_AIF1TX8MIX_INPUT_1_SOURCE);
432
433WM5100_MIXER_ENUMS(AIF2TX1, WM5100_AIF2TX1MIX_INPUT_1_SOURCE);
434WM5100_MIXER_ENUMS(AIF2TX2, WM5100_AIF2TX2MIX_INPUT_1_SOURCE);
435
436WM5100_MIXER_ENUMS(AIF3TX1, WM5100_AIF1TX1MIX_INPUT_1_SOURCE);
437WM5100_MIXER_ENUMS(AIF3TX2, WM5100_AIF1TX2MIX_INPUT_1_SOURCE);
438
439WM5100_MIXER_ENUMS(EQ1, WM5100_EQ1MIX_INPUT_1_SOURCE);
440WM5100_MIXER_ENUMS(EQ2, WM5100_EQ2MIX_INPUT_1_SOURCE);
441WM5100_MIXER_ENUMS(EQ3, WM5100_EQ3MIX_INPUT_1_SOURCE);
442WM5100_MIXER_ENUMS(EQ4, WM5100_EQ4MIX_INPUT_1_SOURCE);
443
444WM5100_MIXER_ENUMS(DRC1L, WM5100_DRC1LMIX_INPUT_1_SOURCE);
445WM5100_MIXER_ENUMS(DRC1R, WM5100_DRC1RMIX_INPUT_1_SOURCE);
446
447WM5100_MIXER_ENUMS(LHPF1, WM5100_HPLP1MIX_INPUT_1_SOURCE);
448WM5100_MIXER_ENUMS(LHPF2, WM5100_HPLP2MIX_INPUT_1_SOURCE);
449WM5100_MIXER_ENUMS(LHPF3, WM5100_HPLP3MIX_INPUT_1_SOURCE);
450WM5100_MIXER_ENUMS(LHPF4, WM5100_HPLP4MIX_INPUT_1_SOURCE);
451
452#define WM5100_MUX(name, ctrl) \
453 SND_SOC_DAPM_VALUE_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
454
455#define WM5100_MIXER_WIDGETS(name, name_str) \
456 WM5100_MUX(name_str " Input 1", &name##_in1_mux), \
457 WM5100_MUX(name_str " Input 2", &name##_in2_mux), \
458 WM5100_MUX(name_str " Input 3", &name##_in3_mux), \
459 WM5100_MUX(name_str " Input 4", &name##_in4_mux), \
460 SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
461
462#define WM5100_MIXER_INPUT_ROUTES(name) \
463 { name, "Tone Generator 1", "Tone Generator 1" }, \
464 { name, "Tone Generator 2", "Tone Generator 2" }, \
465 { name, "IN1L", "IN1L PGA" }, \
466 { name, "IN1R", "IN1R PGA" }, \
467 { name, "IN2L", "IN2L PGA" }, \
468 { name, "IN2R", "IN2R PGA" }, \
469 { name, "IN3L", "IN3L PGA" }, \
470 { name, "IN3R", "IN3R PGA" }, \
471 { name, "IN4L", "IN4L PGA" }, \
472 { name, "IN4R", "IN4R PGA" }, \
473 { name, "AIF1RX1", "AIF1RX1" }, \
474 { name, "AIF1RX2", "AIF1RX2" }, \
475 { name, "AIF1RX3", "AIF1RX3" }, \
476 { name, "AIF1RX4", "AIF1RX4" }, \
477 { name, "AIF1RX5", "AIF1RX5" }, \
478 { name, "AIF1RX6", "AIF1RX6" }, \
479 { name, "AIF1RX7", "AIF1RX7" }, \
480 { name, "AIF1RX8", "AIF1RX8" }, \
481 { name, "AIF2RX1", "AIF2RX1" }, \
482 { name, "AIF2RX2", "AIF2RX2" }, \
483 { name, "AIF3RX1", "AIF3RX1" }, \
484 { name, "AIF3RX2", "AIF3RX2" }, \
485 { name, "EQ1", "EQ1" }, \
486 { name, "EQ2", "EQ2" }, \
487 { name, "EQ3", "EQ3" }, \
488 { name, "EQ4", "EQ4" }, \
489 { name, "DRC1L", "DRC1L" }, \
490 { name, "DRC1R", "DRC1R" }, \
491 { name, "LHPF1", "LHPF1" }, \
492 { name, "LHPF2", "LHPF2" }, \
493 { name, "LHPF3", "LHPF3" }, \
494 { name, "LHPF4", "LHPF4" }
495
496#define WM5100_MIXER_ROUTES(widget, name) \
497 { widget, NULL, name " Mixer" }, \
498 { name " Mixer", NULL, name " Input 1" }, \
499 { name " Mixer", NULL, name " Input 2" }, \
500 { name " Mixer", NULL, name " Input 3" }, \
501 { name " Mixer", NULL, name " Input 4" }, \
502 WM5100_MIXER_INPUT_ROUTES(name " Input 1"), \
503 WM5100_MIXER_INPUT_ROUTES(name " Input 2"), \
504 WM5100_MIXER_INPUT_ROUTES(name " Input 3"), \
505 WM5100_MIXER_INPUT_ROUTES(name " Input 4")
506
507static const char *wm5100_lhpf_mode_text[] = {
508 "Low-pass", "High-pass"
509};
510
511static const struct soc_enum wm5100_lhpf1_mode =
512 SOC_ENUM_SINGLE(WM5100_HPLPF1_1, WM5100_LHPF1_MODE_SHIFT, 2,
513 wm5100_lhpf_mode_text);
514
515static const struct soc_enum wm5100_lhpf2_mode =
516 SOC_ENUM_SINGLE(WM5100_HPLPF2_1, WM5100_LHPF2_MODE_SHIFT, 2,
517 wm5100_lhpf_mode_text);
518
519static const struct soc_enum wm5100_lhpf3_mode =
520 SOC_ENUM_SINGLE(WM5100_HPLPF3_1, WM5100_LHPF3_MODE_SHIFT, 2,
521 wm5100_lhpf_mode_text);
522
523static const struct soc_enum wm5100_lhpf4_mode =
524 SOC_ENUM_SINGLE(WM5100_HPLPF4_1, WM5100_LHPF4_MODE_SHIFT, 2,
525 wm5100_lhpf_mode_text);
526
527static const struct snd_kcontrol_new wm5100_snd_controls[] = {
528SOC_SINGLE("IN1 High Performance Switch", WM5100_IN1L_CONTROL,
529 WM5100_IN1_OSR_SHIFT, 1, 0),
530SOC_SINGLE("IN2 High Performance Switch", WM5100_IN2L_CONTROL,
531 WM5100_IN2_OSR_SHIFT, 1, 0),
532SOC_SINGLE("IN3 High Performance Switch", WM5100_IN3L_CONTROL,
533 WM5100_IN3_OSR_SHIFT, 1, 0),
534SOC_SINGLE("IN4 High Performance Switch", WM5100_IN4L_CONTROL,
535 WM5100_IN4_OSR_SHIFT, 1, 0),
536
537/* Only applicable for analogue inputs */
538SOC_DOUBLE_R_TLV("IN1 Volume", WM5100_IN1L_CONTROL, WM5100_IN1R_CONTROL,
539 WM5100_IN1L_PGA_VOL_SHIFT, 94, 0, in_tlv),
540SOC_DOUBLE_R_TLV("IN2 Volume", WM5100_IN2L_CONTROL, WM5100_IN2R_CONTROL,
541 WM5100_IN2L_PGA_VOL_SHIFT, 94, 0, in_tlv),
542SOC_DOUBLE_R_TLV("IN3 Volume", WM5100_IN3L_CONTROL, WM5100_IN3R_CONTROL,
543 WM5100_IN3L_PGA_VOL_SHIFT, 94, 0, in_tlv),
544SOC_DOUBLE_R_TLV("IN4 Volume", WM5100_IN4L_CONTROL, WM5100_IN4R_CONTROL,
545 WM5100_IN4L_PGA_VOL_SHIFT, 94, 0, in_tlv),
546
547SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_1L,
548 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_VOL_SHIFT, 191,
549 0, digital_tlv),
550SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_2L,
551 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_VOL_SHIFT, 191,
552 0, digital_tlv),
553SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_3L,
554 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_VOL_SHIFT, 191,
555 0, digital_tlv),
556SOC_DOUBLE_R_TLV("IN4 Digital Volume", WM5100_ADC_DIGITAL_VOLUME_4L,
557 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_VOL_SHIFT, 191,
558 0, digital_tlv),
559
560SOC_DOUBLE_R("IN1 Switch", WM5100_ADC_DIGITAL_VOLUME_1L,
561 WM5100_ADC_DIGITAL_VOLUME_1R, WM5100_IN1L_MUTE_SHIFT, 1, 1),
562SOC_DOUBLE_R("IN2 Switch", WM5100_ADC_DIGITAL_VOLUME_2L,
563 WM5100_ADC_DIGITAL_VOLUME_2R, WM5100_IN2L_MUTE_SHIFT, 1, 1),
564SOC_DOUBLE_R("IN3 Switch", WM5100_ADC_DIGITAL_VOLUME_3L,
565 WM5100_ADC_DIGITAL_VOLUME_3R, WM5100_IN3L_MUTE_SHIFT, 1, 1),
566SOC_DOUBLE_R("IN4 Switch", WM5100_ADC_DIGITAL_VOLUME_4L,
567 WM5100_ADC_DIGITAL_VOLUME_4R, WM5100_IN4L_MUTE_SHIFT, 1, 1),
568
569SOC_SINGLE("HPOUT1 High Performance Switch", WM5100_OUT_VOLUME_1L,
570 WM5100_OUT1_OSR_SHIFT, 1, 0),
571SOC_SINGLE("HPOUT2 High Performance Switch", WM5100_OUT_VOLUME_2L,
572 WM5100_OUT2_OSR_SHIFT, 1, 0),
573SOC_SINGLE("HPOUT3 High Performance Switch", WM5100_OUT_VOLUME_3L,
574 WM5100_OUT3_OSR_SHIFT, 1, 0),
575SOC_SINGLE("SPKOUT High Performance Switch", WM5100_OUT_VOLUME_4L,
576 WM5100_OUT4_OSR_SHIFT, 1, 0),
577SOC_SINGLE("SPKDAT1 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_5L,
578 WM5100_OUT5_OSR_SHIFT, 1, 0),
579SOC_SINGLE("SPKDAT2 High Performance Switch", WM5100_DAC_VOLUME_LIMIT_6L,
580 WM5100_OUT6_OSR_SHIFT, 1, 0),
581
582SOC_DOUBLE_R_TLV("HPOUT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_1L,
583 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_VOL_SHIFT, 159, 0,
584 digital_tlv),
585SOC_DOUBLE_R_TLV("HPOUT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_2L,
586 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_VOL_SHIFT, 159, 0,
587 digital_tlv),
588SOC_DOUBLE_R_TLV("HPOUT3 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_3L,
589 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_VOL_SHIFT, 159, 0,
590 digital_tlv),
591SOC_DOUBLE_R_TLV("SPKOUT Digital Volume", WM5100_DAC_DIGITAL_VOLUME_4L,
592 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_VOL_SHIFT, 159, 0,
593 digital_tlv),
594SOC_DOUBLE_R_TLV("SPKDAT1 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_5L,
595 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_VOL_SHIFT, 159, 0,
596 digital_tlv),
597SOC_DOUBLE_R_TLV("SPKDAT2 Digital Volume", WM5100_DAC_DIGITAL_VOLUME_6L,
598 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_VOL_SHIFT, 159, 0,
599 digital_tlv),
600
601SOC_DOUBLE_R("HPOUT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_1L,
602 WM5100_DAC_DIGITAL_VOLUME_1R, WM5100_OUT1L_MUTE_SHIFT, 1, 1),
603SOC_DOUBLE_R("HPOUT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_2L,
604 WM5100_DAC_DIGITAL_VOLUME_2R, WM5100_OUT2L_MUTE_SHIFT, 1, 1),
605SOC_DOUBLE_R("HPOUT3 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_3L,
606 WM5100_DAC_DIGITAL_VOLUME_3R, WM5100_OUT3L_MUTE_SHIFT, 1, 1),
607SOC_DOUBLE_R("SPKOUT Digital Switch", WM5100_DAC_DIGITAL_VOLUME_4L,
608 WM5100_DAC_DIGITAL_VOLUME_4R, WM5100_OUT4L_MUTE_SHIFT, 1, 1),
609SOC_DOUBLE_R("SPKDAT1 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_5L,
610 WM5100_DAC_DIGITAL_VOLUME_5R, WM5100_OUT5L_MUTE_SHIFT, 1, 1),
611SOC_DOUBLE_R("SPKDAT2 Digital Switch", WM5100_DAC_DIGITAL_VOLUME_6L,
612 WM5100_DAC_DIGITAL_VOLUME_6R, WM5100_OUT6L_MUTE_SHIFT, 1, 1),
613
614/* FIXME: Only valid from -12dB to 0dB (52-64) */
615SOC_DOUBLE_R_TLV("HPOUT1 Volume", WM5100_OUT_VOLUME_1L, WM5100_OUT_VOLUME_1R,
616 WM5100_OUT1L_PGA_VOL_SHIFT, 64, 0, out_tlv),
617SOC_DOUBLE_R_TLV("HPOUT2 Volume", WM5100_OUT_VOLUME_2L, WM5100_OUT_VOLUME_2R,
618 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
619SOC_DOUBLE_R_TLV("HPOUT3 Volume", WM5100_OUT_VOLUME_3L, WM5100_OUT_VOLUME_3R,
620 WM5100_OUT2L_PGA_VOL_SHIFT, 64, 0, out_tlv),
621
622SOC_DOUBLE("SPKDAT1 Switch", WM5100_PDM_SPK1_CTRL_1, WM5100_SPK1L_MUTE_SHIFT,
623 WM5100_SPK1R_MUTE_SHIFT, 1, 1),
624SOC_DOUBLE("SPKDAT2 Switch", WM5100_PDM_SPK2_CTRL_1, WM5100_SPK2L_MUTE_SHIFT,
625 WM5100_SPK2R_MUTE_SHIFT, 1, 1),
626
627SOC_SINGLE_TLV("EQ1 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ1_B1_GAIN_SHIFT,
628 24, 0, eq_tlv),
629SOC_SINGLE_TLV("EQ1 Band 2 Volume", WM5100_EQ1_1, WM5100_EQ1_B2_GAIN_SHIFT,
630 24, 0, eq_tlv),
631SOC_SINGLE_TLV("EQ1 Band 3 Volume", WM5100_EQ1_1, WM5100_EQ1_B3_GAIN_SHIFT,
632 24, 0, eq_tlv),
633SOC_SINGLE_TLV("EQ1 Band 4 Volume", WM5100_EQ1_2, WM5100_EQ1_B4_GAIN_SHIFT,
634 24, 0, eq_tlv),
635SOC_SINGLE_TLV("EQ1 Band 5 Volume", WM5100_EQ1_2, WM5100_EQ1_B5_GAIN_SHIFT,
636 24, 0, eq_tlv),
637
638SOC_SINGLE_TLV("EQ2 Band 1 Volume", WM5100_EQ2_1, WM5100_EQ2_B1_GAIN_SHIFT,
639 24, 0, eq_tlv),
640SOC_SINGLE_TLV("EQ2 Band 2 Volume", WM5100_EQ2_1, WM5100_EQ2_B2_GAIN_SHIFT,
641 24, 0, eq_tlv),
642SOC_SINGLE_TLV("EQ2 Band 3 Volume", WM5100_EQ2_1, WM5100_EQ2_B3_GAIN_SHIFT,
643 24, 0, eq_tlv),
644SOC_SINGLE_TLV("EQ2 Band 4 Volume", WM5100_EQ2_2, WM5100_EQ2_B4_GAIN_SHIFT,
645 24, 0, eq_tlv),
646SOC_SINGLE_TLV("EQ2 Band 5 Volume", WM5100_EQ2_2, WM5100_EQ2_B5_GAIN_SHIFT,
647 24, 0, eq_tlv),
648
649SOC_SINGLE_TLV("EQ3 Band 1 Volume", WM5100_EQ1_1, WM5100_EQ3_B1_GAIN_SHIFT,
650 24, 0, eq_tlv),
651SOC_SINGLE_TLV("EQ3 Band 2 Volume", WM5100_EQ3_1, WM5100_EQ3_B2_GAIN_SHIFT,
652 24, 0, eq_tlv),
653SOC_SINGLE_TLV("EQ3 Band 3 Volume", WM5100_EQ3_1, WM5100_EQ3_B3_GAIN_SHIFT,
654 24, 0, eq_tlv),
655SOC_SINGLE_TLV("EQ3 Band 4 Volume", WM5100_EQ3_2, WM5100_EQ3_B4_GAIN_SHIFT,
656 24, 0, eq_tlv),
657SOC_SINGLE_TLV("EQ3 Band 5 Volume", WM5100_EQ3_2, WM5100_EQ3_B5_GAIN_SHIFT,
658 24, 0, eq_tlv),
659
660SOC_SINGLE_TLV("EQ4 Band 1 Volume", WM5100_EQ4_1, WM5100_EQ4_B1_GAIN_SHIFT,
661 24, 0, eq_tlv),
662SOC_SINGLE_TLV("EQ4 Band 2 Volume", WM5100_EQ4_1, WM5100_EQ4_B2_GAIN_SHIFT,
663 24, 0, eq_tlv),
664SOC_SINGLE_TLV("EQ4 Band 3 Volume", WM5100_EQ4_1, WM5100_EQ4_B3_GAIN_SHIFT,
665 24, 0, eq_tlv),
666SOC_SINGLE_TLV("EQ4 Band 4 Volume", WM5100_EQ4_2, WM5100_EQ4_B4_GAIN_SHIFT,
667 24, 0, eq_tlv),
668SOC_SINGLE_TLV("EQ4 Band 5 Volume", WM5100_EQ4_2, WM5100_EQ4_B5_GAIN_SHIFT,
669 24, 0, eq_tlv),
670
671SOC_ENUM("LHPF1 Mode", wm5100_lhpf1_mode),
672SOC_ENUM("LHPF2 Mode", wm5100_lhpf2_mode),
673SOC_ENUM("LHPF3 Mode", wm5100_lhpf3_mode),
674SOC_ENUM("LHPF4 Mode", wm5100_lhpf4_mode),
675
676WM5100_MIXER_CONTROLS("HPOUT1L", WM5100_OUT1LMIX_INPUT_1_SOURCE),
677WM5100_MIXER_CONTROLS("HPOUT1R", WM5100_OUT1RMIX_INPUT_1_SOURCE),
678WM5100_MIXER_CONTROLS("HPOUT2L", WM5100_OUT2LMIX_INPUT_1_SOURCE),
679WM5100_MIXER_CONTROLS("HPOUT2R", WM5100_OUT2RMIX_INPUT_1_SOURCE),
680WM5100_MIXER_CONTROLS("HPOUT3L", WM5100_OUT3LMIX_INPUT_1_SOURCE),
681WM5100_MIXER_CONTROLS("HPOUT3R", WM5100_OUT3RMIX_INPUT_1_SOURCE),
682
683WM5100_MIXER_CONTROLS("SPKOUTL", WM5100_OUT4LMIX_INPUT_1_SOURCE),
684WM5100_MIXER_CONTROLS("SPKOUTR", WM5100_OUT4RMIX_INPUT_1_SOURCE),
685WM5100_MIXER_CONTROLS("SPKDAT1L", WM5100_OUT5LMIX_INPUT_1_SOURCE),
686WM5100_MIXER_CONTROLS("SPKDAT1R", WM5100_OUT5RMIX_INPUT_1_SOURCE),
687WM5100_MIXER_CONTROLS("SPKDAT2L", WM5100_OUT6LMIX_INPUT_1_SOURCE),
688WM5100_MIXER_CONTROLS("SPKDAT2R", WM5100_OUT6RMIX_INPUT_1_SOURCE),
689
690WM5100_MIXER_CONTROLS("PWM1", WM5100_PWM1MIX_INPUT_1_SOURCE),
691WM5100_MIXER_CONTROLS("PWM2", WM5100_PWM2MIX_INPUT_1_SOURCE),
692
693WM5100_MIXER_CONTROLS("AIF1TX1", WM5100_AIF1TX1MIX_INPUT_1_SOURCE),
694WM5100_MIXER_CONTROLS("AIF1TX2", WM5100_AIF1TX2MIX_INPUT_1_SOURCE),
695WM5100_MIXER_CONTROLS("AIF1TX3", WM5100_AIF1TX3MIX_INPUT_1_SOURCE),
696WM5100_MIXER_CONTROLS("AIF1TX4", WM5100_AIF1TX4MIX_INPUT_1_SOURCE),
697WM5100_MIXER_CONTROLS("AIF1TX5", WM5100_AIF1TX5MIX_INPUT_1_SOURCE),
698WM5100_MIXER_CONTROLS("AIF1TX6", WM5100_AIF1TX6MIX_INPUT_1_SOURCE),
699WM5100_MIXER_CONTROLS("AIF1TX7", WM5100_AIF1TX7MIX_INPUT_1_SOURCE),
700WM5100_MIXER_CONTROLS("AIF1TX8", WM5100_AIF1TX8MIX_INPUT_1_SOURCE),
701
702WM5100_MIXER_CONTROLS("AIF2TX1", WM5100_AIF2TX1MIX_INPUT_1_SOURCE),
703WM5100_MIXER_CONTROLS("AIF2TX2", WM5100_AIF2TX2MIX_INPUT_1_SOURCE),
704
705WM5100_MIXER_CONTROLS("AIF3TX1", WM5100_AIF3TX1MIX_INPUT_1_SOURCE),
706WM5100_MIXER_CONTROLS("AIF3TX2", WM5100_AIF3TX2MIX_INPUT_1_SOURCE),
707
708WM5100_MIXER_CONTROLS("EQ1", WM5100_EQ1MIX_INPUT_1_SOURCE),
709WM5100_MIXER_CONTROLS("EQ2", WM5100_EQ2MIX_INPUT_1_SOURCE),
710WM5100_MIXER_CONTROLS("EQ3", WM5100_EQ3MIX_INPUT_1_SOURCE),
711WM5100_MIXER_CONTROLS("EQ4", WM5100_EQ4MIX_INPUT_1_SOURCE),
712
713WM5100_MIXER_CONTROLS("DRC1L", WM5100_DRC1LMIX_INPUT_1_SOURCE),
714WM5100_MIXER_CONTROLS("DRC1R", WM5100_DRC1RMIX_INPUT_1_SOURCE),
715
716WM5100_MIXER_CONTROLS("LHPF1", WM5100_HPLP1MIX_INPUT_1_SOURCE),
717WM5100_MIXER_CONTROLS("LHPF2", WM5100_HPLP2MIX_INPUT_1_SOURCE),
718WM5100_MIXER_CONTROLS("LHPF3", WM5100_HPLP3MIX_INPUT_1_SOURCE),
719WM5100_MIXER_CONTROLS("LHPF4", WM5100_HPLP4MIX_INPUT_1_SOURCE),
720};
721
722static void wm5100_seq_notifier(struct snd_soc_dapm_context *dapm,
723 enum snd_soc_dapm_type event, int subseq)
724{
725 struct snd_soc_codec *codec = container_of(dapm,
726 struct snd_soc_codec, dapm);
727 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
728 u16 val, expect, i;
729
730 /* Wait for the outputs to flag themselves as enabled */
731 if (wm5100->out_ena[0]) {
732 expect = snd_soc_read(codec, WM5100_CHANNEL_ENABLES_1);
733 for (i = 0; i < 200; i++) {
734 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_1);
735 if (val == expect) {
736 wm5100->out_ena[0] = false;
737 break;
738 }
739 }
740 if (i == 200) {
741 dev_err(codec->dev, "Timeout waiting for OUTPUT1 %x\n",
742 expect);
743 }
744 }
745
746 if (wm5100->out_ena[1]) {
747 expect = snd_soc_read(codec, WM5100_OUTPUT_ENABLES_2);
748 for (i = 0; i < 200; i++) {
749 val = snd_soc_read(codec, WM5100_OUTPUT_STATUS_2);
750 if (val == expect) {
751 wm5100->out_ena[1] = false;
752 break;
753 }
754 }
755 if (i == 200) {
756 dev_err(codec->dev, "Timeout waiting for OUTPUT2 %x\n",
757 expect);
758 }
759 }
760}
761
762static int wm5100_out_ev(struct snd_soc_dapm_widget *w,
763 struct snd_kcontrol *kcontrol,
764 int event)
765{
766 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(w->codec);
767
768 switch (w->reg) {
769 case WM5100_CHANNEL_ENABLES_1:
770 wm5100->out_ena[0] = true;
771 break;
772 case WM5100_OUTPUT_ENABLES_2:
773 wm5100->out_ena[0] = true;
774 break;
775 default:
776 break;
777 }
778
779 return 0;
780}
781
782static int wm5100_cp_ev(struct snd_soc_dapm_widget *w,
783 struct snd_kcontrol *kcontrol,
784 int event)
785{
786 struct snd_soc_codec *codec = w->codec;
787 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
788 int ret;
789
790 switch (event) {
791 case SND_SOC_DAPM_PRE_PMU:
792 ret = regulator_enable(wm5100->cpvdd);
793 if (ret != 0) {
794 dev_err(codec->dev, "Failed to enable CPVDD: %d\n",
795 ret);
796 return ret;
797 }
798 return ret;
799
800 case SND_SOC_DAPM_POST_PMD:
801 ret = regulator_disable_deferred(wm5100->cpvdd, 20);
802 if (ret != 0) {
803 dev_err(codec->dev, "Failed to disable CPVDD: %d\n",
804 ret);
805 return ret;
806 }
807 return ret;
808
809 default:
810 BUG();
811 return 0;
812 }
813}
814
Mark Brown7aefb082011-09-21 17:59:02 +0100815static int wm5100_dbvdd_ev(struct snd_soc_dapm_widget *w,
816 struct snd_kcontrol *kcontrol,
817 int event)
818{
819 struct snd_soc_codec *codec = w->codec;
820 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
821 struct regulator *regulator;
822 int ret;
823
824 switch (w->shift) {
825 case 2:
826 regulator = wm5100->dbvdd2;
827 break;
828 case 3:
829 regulator = wm5100->dbvdd3;
830 break;
831 default:
832 BUG();
833 return 0;
834 }
835
836 switch (event) {
837 case SND_SOC_DAPM_PRE_PMU:
838 ret = regulator_enable(regulator);
839 if (ret != 0) {
840 dev_err(codec->dev, "Failed to enable DBVDD%d: %d\n",
841 w->shift, ret);
842 return ret;
843 }
844 return ret;
845
846 case SND_SOC_DAPM_POST_PMD:
847 ret = regulator_disable(regulator);
848 if (ret != 0) {
849 dev_err(codec->dev, "Failed to enable DBVDD%d: %d\n",
850 w->shift, ret);
851 return ret;
852 }
853 return ret;
854
855 default:
856 BUG();
857 return 0;
858 }
859}
860
Mark Brown6d4baf02011-09-20 15:44:21 +0100861static void wm5100_log_status3(struct snd_soc_codec *codec, int val)
862{
863 if (val & WM5100_SPK_SHUTDOWN_WARN_EINT)
864 dev_crit(codec->dev, "Speaker shutdown warning\n");
865 if (val & WM5100_SPK_SHUTDOWN_EINT)
866 dev_crit(codec->dev, "Speaker shutdown\n");
867 if (val & WM5100_CLKGEN_ERR_EINT)
868 dev_crit(codec->dev, "SYSCLK underclocked\n");
869 if (val & WM5100_CLKGEN_ERR_ASYNC_EINT)
870 dev_crit(codec->dev, "ASYNCCLK underclocked\n");
871}
872
873static void wm5100_log_status4(struct snd_soc_codec *codec, int val)
874{
875 if (val & WM5100_AIF3_ERR_EINT)
876 dev_err(codec->dev, "AIF3 configuration error\n");
877 if (val & WM5100_AIF2_ERR_EINT)
878 dev_err(codec->dev, "AIF2 configuration error\n");
879 if (val & WM5100_AIF1_ERR_EINT)
880 dev_err(codec->dev, "AIF1 configuration error\n");
881 if (val & WM5100_CTRLIF_ERR_EINT)
882 dev_err(codec->dev, "Control interface error\n");
883 if (val & WM5100_ISRC2_UNDERCLOCKED_EINT)
884 dev_err(codec->dev, "ISRC2 underclocked\n");
885 if (val & WM5100_ISRC1_UNDERCLOCKED_EINT)
886 dev_err(codec->dev, "ISRC1 underclocked\n");
887 if (val & WM5100_FX_UNDERCLOCKED_EINT)
888 dev_err(codec->dev, "FX underclocked\n");
889 if (val & WM5100_AIF3_UNDERCLOCKED_EINT)
890 dev_err(codec->dev, "AIF3 underclocked\n");
891 if (val & WM5100_AIF2_UNDERCLOCKED_EINT)
892 dev_err(codec->dev, "AIF2 underclocked\n");
893 if (val & WM5100_AIF1_UNDERCLOCKED_EINT)
894 dev_err(codec->dev, "AIF1 underclocked\n");
895 if (val & WM5100_ASRC_UNDERCLOCKED_EINT)
896 dev_err(codec->dev, "ASRC underclocked\n");
897 if (val & WM5100_DAC_UNDERCLOCKED_EINT)
898 dev_err(codec->dev, "DAC underclocked\n");
899 if (val & WM5100_ADC_UNDERCLOCKED_EINT)
900 dev_err(codec->dev, "ADC underclocked\n");
901 if (val & WM5100_MIXER_UNDERCLOCKED_EINT)
902 dev_err(codec->dev, "Mixer underclocked\n");
903}
904
905static int wm5100_post_ev(struct snd_soc_dapm_widget *w,
906 struct snd_kcontrol *kcontrol,
907 int event)
908{
909 struct snd_soc_codec *codec = w->codec;
910 int ret;
911
912 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_3);
913 ret &= WM5100_SPK_SHUTDOWN_WARN_STS |
914 WM5100_SPK_SHUTDOWN_STS | WM5100_CLKGEN_ERR_STS |
915 WM5100_CLKGEN_ERR_ASYNC_STS;
916 wm5100_log_status3(codec, ret);
917
918 ret = snd_soc_read(codec, WM5100_INTERRUPT_RAW_STATUS_4);
919 wm5100_log_status4(codec, ret);
920
921 return 0;
922}
923
924static const struct snd_soc_dapm_widget wm5100_dapm_widgets[] = {
925SND_SOC_DAPM_SUPPLY("SYSCLK", WM5100_CLOCKING_3, WM5100_SYSCLK_ENA_SHIFT, 0,
926 NULL, 0),
927SND_SOC_DAPM_SUPPLY("ASYNCCLK", WM5100_CLOCKING_6, WM5100_ASYNC_CLK_ENA_SHIFT,
928 0, NULL, 0),
929
930SND_SOC_DAPM_SUPPLY("CP1", WM5100_HP_CHARGE_PUMP_1, WM5100_CP1_ENA_SHIFT, 0,
931 wm5100_cp_ev,
932 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
933SND_SOC_DAPM_SUPPLY("CP2", WM5100_MIC_CHARGE_PUMP_1, WM5100_CP2_ENA_SHIFT, 0,
934 NULL, 0),
935SND_SOC_DAPM_SUPPLY("CP2 Active", WM5100_MIC_CHARGE_PUMP_1,
936 WM5100_CP2_BYPASS_SHIFT, 1, wm5100_cp_ev,
937 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown7aefb082011-09-21 17:59:02 +0100938SND_SOC_DAPM_SUPPLY("DBVDD2", SND_SOC_NOPM, 2, 0, wm5100_dbvdd_ev,
939 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
940SND_SOC_DAPM_SUPPLY("DBVDD3", SND_SOC_NOPM, 3, 0, wm5100_dbvdd_ev,
941 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown6d4baf02011-09-20 15:44:21 +0100942
943SND_SOC_DAPM_SUPPLY("MICBIAS1", WM5100_MIC_BIAS_CTRL_1, WM5100_MICB1_ENA_SHIFT,
944 0, NULL, 0),
945SND_SOC_DAPM_SUPPLY("MICBIAS2", WM5100_MIC_BIAS_CTRL_2, WM5100_MICB2_ENA_SHIFT,
946 0, NULL, 0),
947SND_SOC_DAPM_SUPPLY("MICBIAS3", WM5100_MIC_BIAS_CTRL_3, WM5100_MICB3_ENA_SHIFT,
948 0, NULL, 0),
949
950SND_SOC_DAPM_INPUT("IN1L"),
951SND_SOC_DAPM_INPUT("IN1R"),
952SND_SOC_DAPM_INPUT("IN2L"),
953SND_SOC_DAPM_INPUT("IN2R"),
954SND_SOC_DAPM_INPUT("IN3L"),
955SND_SOC_DAPM_INPUT("IN3R"),
956SND_SOC_DAPM_INPUT("IN4L"),
957SND_SOC_DAPM_INPUT("IN4R"),
958SND_SOC_DAPM_INPUT("TONE"),
959
960SND_SOC_DAPM_PGA_E("IN1L PGA", WM5100_INPUT_ENABLES, WM5100_IN1L_ENA_SHIFT, 0,
961 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
962SND_SOC_DAPM_PGA_E("IN1R PGA", WM5100_INPUT_ENABLES, WM5100_IN1R_ENA_SHIFT, 0,
963 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
964SND_SOC_DAPM_PGA_E("IN2L PGA", WM5100_INPUT_ENABLES, WM5100_IN2L_ENA_SHIFT, 0,
965 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
966SND_SOC_DAPM_PGA_E("IN2R PGA", WM5100_INPUT_ENABLES, WM5100_IN2R_ENA_SHIFT, 0,
967 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
968SND_SOC_DAPM_PGA_E("IN3L PGA", WM5100_INPUT_ENABLES, WM5100_IN3L_ENA_SHIFT, 0,
969 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
970SND_SOC_DAPM_PGA_E("IN3R PGA", WM5100_INPUT_ENABLES, WM5100_IN3R_ENA_SHIFT, 0,
971 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
972SND_SOC_DAPM_PGA_E("IN4L PGA", WM5100_INPUT_ENABLES, WM5100_IN4L_ENA_SHIFT, 0,
973 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
974SND_SOC_DAPM_PGA_E("IN4R PGA", WM5100_INPUT_ENABLES, WM5100_IN4R_ENA_SHIFT, 0,
975 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
976
977SND_SOC_DAPM_PGA("Tone Generator 1", WM5100_TONE_GENERATOR_1,
978 WM5100_TONE1_ENA_SHIFT, 0, NULL, 0),
979SND_SOC_DAPM_PGA("Tone Generator 2", WM5100_TONE_GENERATOR_1,
980 WM5100_TONE2_ENA_SHIFT, 0, NULL, 0),
981
982SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 0,
983 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX1_ENA_SHIFT, 0),
984SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 1,
985 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX2_ENA_SHIFT, 0),
986SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 2,
987 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX3_ENA_SHIFT, 0),
988SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 3,
989 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX4_ENA_SHIFT, 0),
990SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 4,
991 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX5_ENA_SHIFT, 0),
992SND_SOC_DAPM_AIF_IN("AIF1RX6", "AIF1 Playback", 5,
993 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX6_ENA_SHIFT, 0),
994SND_SOC_DAPM_AIF_IN("AIF1RX7", "AIF1 Playback", 6,
995 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX7_ENA_SHIFT, 0),
996SND_SOC_DAPM_AIF_IN("AIF1RX8", "AIF1 Playback", 7,
997 WM5100_AUDIO_IF_1_27, WM5100_AIF1RX8_ENA_SHIFT, 0),
998
999SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 0,
1000 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX1_ENA_SHIFT, 0),
1001SND_SOC_DAPM_AIF_IN("AIF2RX2", "AIF2 Playback", 1,
1002 WM5100_AUDIO_IF_2_27, WM5100_AIF2RX2_ENA_SHIFT, 0),
1003
1004SND_SOC_DAPM_AIF_IN("AIF3RX1", "AIF3 Playback", 0,
1005 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX1_ENA_SHIFT, 0),
1006SND_SOC_DAPM_AIF_IN("AIF3RX2", "AIF3 Playback", 1,
1007 WM5100_AUDIO_IF_3_27, WM5100_AIF3RX2_ENA_SHIFT, 0),
1008
1009SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 0,
1010 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX1_ENA_SHIFT, 0),
1011SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 1,
1012 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX2_ENA_SHIFT, 0),
1013SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 2,
1014 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX3_ENA_SHIFT, 0),
1015SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 3,
1016 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX4_ENA_SHIFT, 0),
1017SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 4,
1018 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX5_ENA_SHIFT, 0),
1019SND_SOC_DAPM_AIF_OUT("AIF1TX6", "AIF1 Capture", 5,
1020 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX6_ENA_SHIFT, 0),
1021SND_SOC_DAPM_AIF_OUT("AIF1TX7", "AIF1 Capture", 6,
1022 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX7_ENA_SHIFT, 0),
1023SND_SOC_DAPM_AIF_OUT("AIF1TX8", "AIF1 Capture", 7,
1024 WM5100_AUDIO_IF_1_26, WM5100_AIF1TX8_ENA_SHIFT, 0),
1025
1026SND_SOC_DAPM_AIF_OUT("AIF2TX1", "AIF2 Capture", 0,
1027 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX1_ENA_SHIFT, 0),
1028SND_SOC_DAPM_AIF_OUT("AIF2TX2", "AIF2 Capture", 1,
1029 WM5100_AUDIO_IF_2_26, WM5100_AIF2TX2_ENA_SHIFT, 0),
1030
1031SND_SOC_DAPM_AIF_OUT("AIF3TX1", "AIF3 Capture", 0,
1032 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX1_ENA_SHIFT, 0),
1033SND_SOC_DAPM_AIF_OUT("AIF3TX2", "AIF3 Capture", 1,
1034 WM5100_AUDIO_IF_3_26, WM5100_AIF3TX2_ENA_SHIFT, 0),
1035
1036SND_SOC_DAPM_PGA_E("OUT6L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6L_ENA_SHIFT, 0,
1037 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1038SND_SOC_DAPM_PGA_E("OUT6R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT6R_ENA_SHIFT, 0,
1039 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1040SND_SOC_DAPM_PGA_E("OUT5L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5L_ENA_SHIFT, 0,
1041 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1042SND_SOC_DAPM_PGA_E("OUT5R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT5R_ENA_SHIFT, 0,
1043 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1044SND_SOC_DAPM_PGA_E("OUT4L", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4L_ENA_SHIFT, 0,
1045 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1046SND_SOC_DAPM_PGA_E("OUT4R", WM5100_OUTPUT_ENABLES_2, WM5100_OUT4R_ENA_SHIFT, 0,
1047 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1048SND_SOC_DAPM_PGA_E("OUT3L", WM5100_CHANNEL_ENABLES_1, WM5100_HP3L_ENA_SHIFT, 0,
1049 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1050SND_SOC_DAPM_PGA_E("OUT3R", WM5100_CHANNEL_ENABLES_1, WM5100_HP3R_ENA_SHIFT, 0,
1051 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1052SND_SOC_DAPM_PGA_E("OUT2L", WM5100_CHANNEL_ENABLES_1, WM5100_HP2L_ENA_SHIFT, 0,
1053 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1054SND_SOC_DAPM_PGA_E("OUT2R", WM5100_CHANNEL_ENABLES_1, WM5100_HP2R_ENA_SHIFT, 0,
1055 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1056SND_SOC_DAPM_PGA_E("OUT1L", WM5100_CHANNEL_ENABLES_1, WM5100_HP1L_ENA_SHIFT, 0,
1057 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1058SND_SOC_DAPM_PGA_E("OUT1R", WM5100_CHANNEL_ENABLES_1, WM5100_HP1R_ENA_SHIFT, 0,
1059 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1060SND_SOC_DAPM_PGA_E("PWM1 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM1_ENA_SHIFT, 0,
1061 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1062SND_SOC_DAPM_PGA_E("PWM2 Driver", WM5100_PWM_DRIVE_1, WM5100_PWM2_ENA_SHIFT, 0,
1063 NULL, 0, wm5100_out_ev, SND_SOC_DAPM_POST_PMU),
1064
1065SND_SOC_DAPM_PGA("EQ1", WM5100_EQ1_1, WM5100_EQ1_ENA_SHIFT, 0, NULL, 0),
1066SND_SOC_DAPM_PGA("EQ2", WM5100_EQ2_1, WM5100_EQ2_ENA_SHIFT, 0, NULL, 0),
1067SND_SOC_DAPM_PGA("EQ3", WM5100_EQ3_1, WM5100_EQ3_ENA_SHIFT, 0, NULL, 0),
1068SND_SOC_DAPM_PGA("EQ4", WM5100_EQ4_1, WM5100_EQ4_ENA_SHIFT, 0, NULL, 0),
1069
1070SND_SOC_DAPM_PGA("DRC1L", WM5100_DRC1_CTRL1, WM5100_DRCL_ENA_SHIFT, 0,
1071 NULL, 0),
1072SND_SOC_DAPM_PGA("DRC1R", WM5100_DRC1_CTRL1, WM5100_DRCR_ENA_SHIFT, 0,
1073 NULL, 0),
1074
1075SND_SOC_DAPM_PGA("LHPF1", WM5100_HPLPF1_1, WM5100_LHPF1_ENA_SHIFT, 0,
1076 NULL, 0),
1077SND_SOC_DAPM_PGA("LHPF2", WM5100_HPLPF2_1, WM5100_LHPF2_ENA_SHIFT, 0,
1078 NULL, 0),
1079SND_SOC_DAPM_PGA("LHPF3", WM5100_HPLPF3_1, WM5100_LHPF3_ENA_SHIFT, 0,
1080 NULL, 0),
1081SND_SOC_DAPM_PGA("LHPF4", WM5100_HPLPF4_1, WM5100_LHPF4_ENA_SHIFT, 0,
1082 NULL, 0),
1083
1084WM5100_MIXER_WIDGETS(EQ1, "EQ1"),
1085WM5100_MIXER_WIDGETS(EQ2, "EQ2"),
1086WM5100_MIXER_WIDGETS(EQ3, "EQ3"),
1087WM5100_MIXER_WIDGETS(EQ4, "EQ4"),
1088
1089WM5100_MIXER_WIDGETS(DRC1L, "DRC1L"),
1090WM5100_MIXER_WIDGETS(DRC1R, "DRC1R"),
1091
1092WM5100_MIXER_WIDGETS(LHPF1, "LHPF1"),
1093WM5100_MIXER_WIDGETS(LHPF2, "LHPF2"),
1094WM5100_MIXER_WIDGETS(LHPF3, "LHPF3"),
1095WM5100_MIXER_WIDGETS(LHPF4, "LHPF4"),
1096
1097WM5100_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1098WM5100_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1099WM5100_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1100WM5100_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1101WM5100_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1102WM5100_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1103WM5100_MIXER_WIDGETS(AIF1TX7, "AIF1TX7"),
1104WM5100_MIXER_WIDGETS(AIF1TX8, "AIF1TX8"),
1105
1106WM5100_MIXER_WIDGETS(AIF2TX1, "AIF2TX1"),
1107WM5100_MIXER_WIDGETS(AIF2TX2, "AIF2TX2"),
1108
1109WM5100_MIXER_WIDGETS(AIF3TX1, "AIF3TX1"),
1110WM5100_MIXER_WIDGETS(AIF3TX2, "AIF3TX2"),
1111
1112WM5100_MIXER_WIDGETS(HPOUT1L, "HPOUT1L"),
1113WM5100_MIXER_WIDGETS(HPOUT1R, "HPOUT1R"),
1114WM5100_MIXER_WIDGETS(HPOUT2L, "HPOUT2L"),
1115WM5100_MIXER_WIDGETS(HPOUT2R, "HPOUT2R"),
1116WM5100_MIXER_WIDGETS(HPOUT3L, "HPOUT3L"),
1117WM5100_MIXER_WIDGETS(HPOUT3R, "HPOUT3R"),
1118
1119WM5100_MIXER_WIDGETS(SPKOUTL, "SPKOUTL"),
1120WM5100_MIXER_WIDGETS(SPKOUTR, "SPKOUTR"),
1121WM5100_MIXER_WIDGETS(SPKDAT1L, "SPKDAT1L"),
1122WM5100_MIXER_WIDGETS(SPKDAT1R, "SPKDAT1R"),
1123WM5100_MIXER_WIDGETS(SPKDAT2L, "SPKDAT2L"),
1124WM5100_MIXER_WIDGETS(SPKDAT2R, "SPKDAT2R"),
1125
1126WM5100_MIXER_WIDGETS(PWM1, "PWM1"),
1127WM5100_MIXER_WIDGETS(PWM2, "PWM2"),
1128
1129SND_SOC_DAPM_OUTPUT("HPOUT1L"),
1130SND_SOC_DAPM_OUTPUT("HPOUT1R"),
1131SND_SOC_DAPM_OUTPUT("HPOUT2L"),
1132SND_SOC_DAPM_OUTPUT("HPOUT2R"),
1133SND_SOC_DAPM_OUTPUT("HPOUT3L"),
1134SND_SOC_DAPM_OUTPUT("HPOUT3R"),
1135SND_SOC_DAPM_OUTPUT("SPKOUTL"),
1136SND_SOC_DAPM_OUTPUT("SPKOUTR"),
1137SND_SOC_DAPM_OUTPUT("SPKDAT1"),
1138SND_SOC_DAPM_OUTPUT("SPKDAT2"),
1139SND_SOC_DAPM_OUTPUT("PWM1"),
1140SND_SOC_DAPM_OUTPUT("PWM2"),
1141};
1142
1143/* We register a _POST event if we don't have IRQ support so we can
1144 * look at the error status from the CODEC - if we've got the IRQ
1145 * hooked up then we will get prompted to look by an interrupt.
1146 */
1147static const struct snd_soc_dapm_widget wm5100_dapm_widgets_noirq[] = {
1148SND_SOC_DAPM_POST("Post", wm5100_post_ev),
1149};
1150
1151static const struct snd_soc_dapm_route wm5100_dapm_routes[] = {
1152 { "IN1L", NULL, "SYSCLK" },
1153 { "IN1R", NULL, "SYSCLK" },
1154 { "IN2L", NULL, "SYSCLK" },
1155 { "IN2R", NULL, "SYSCLK" },
1156 { "IN3L", NULL, "SYSCLK" },
1157 { "IN3R", NULL, "SYSCLK" },
1158 { "IN4L", NULL, "SYSCLK" },
1159 { "IN4R", NULL, "SYSCLK" },
1160
1161 { "OUT1L", NULL, "SYSCLK" },
1162 { "OUT1R", NULL, "SYSCLK" },
1163 { "OUT2L", NULL, "SYSCLK" },
1164 { "OUT2R", NULL, "SYSCLK" },
1165 { "OUT3L", NULL, "SYSCLK" },
1166 { "OUT3R", NULL, "SYSCLK" },
1167 { "OUT4L", NULL, "SYSCLK" },
1168 { "OUT4R", NULL, "SYSCLK" },
1169 { "OUT5L", NULL, "SYSCLK" },
1170 { "OUT5R", NULL, "SYSCLK" },
1171 { "OUT6L", NULL, "SYSCLK" },
1172 { "OUT6R", NULL, "SYSCLK" },
1173
1174 { "AIF1RX1", NULL, "SYSCLK" },
1175 { "AIF1RX2", NULL, "SYSCLK" },
1176 { "AIF1RX3", NULL, "SYSCLK" },
1177 { "AIF1RX4", NULL, "SYSCLK" },
1178 { "AIF1RX5", NULL, "SYSCLK" },
1179 { "AIF1RX6", NULL, "SYSCLK" },
1180 { "AIF1RX7", NULL, "SYSCLK" },
1181 { "AIF1RX8", NULL, "SYSCLK" },
1182
1183 { "AIF2RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001184 { "AIF2RX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001185 { "AIF2RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001186 { "AIF2RX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001187
1188 { "AIF3RX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001189 { "AIF3RX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001190 { "AIF3RX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001191 { "AIF3RX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001192
1193 { "AIF1TX1", NULL, "SYSCLK" },
1194 { "AIF1TX2", NULL, "SYSCLK" },
1195 { "AIF1TX3", NULL, "SYSCLK" },
1196 { "AIF1TX4", NULL, "SYSCLK" },
1197 { "AIF1TX5", NULL, "SYSCLK" },
1198 { "AIF1TX6", NULL, "SYSCLK" },
1199 { "AIF1TX7", NULL, "SYSCLK" },
1200 { "AIF1TX8", NULL, "SYSCLK" },
1201
1202 { "AIF2TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001203 { "AIF2TX1", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001204 { "AIF2TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001205 { "AIF2TX2", NULL, "DBVDD2" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001206
1207 { "AIF3TX1", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001208 { "AIF3TX1", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001209 { "AIF3TX2", NULL, "SYSCLK" },
Mark Brown7aefb082011-09-21 17:59:02 +01001210 { "AIF3TX2", NULL, "DBVDD3" },
Mark Brown6d4baf02011-09-20 15:44:21 +01001211
1212 { "MICBIAS1", NULL, "CP2" },
1213 { "MICBIAS2", NULL, "CP2" },
1214 { "MICBIAS3", NULL, "CP2" },
1215
1216 { "IN1L PGA", NULL, "CP2" },
1217 { "IN1R PGA", NULL, "CP2" },
1218 { "IN2L PGA", NULL, "CP2" },
1219 { "IN2R PGA", NULL, "CP2" },
1220 { "IN3L PGA", NULL, "CP2" },
1221 { "IN3R PGA", NULL, "CP2" },
1222 { "IN4L PGA", NULL, "CP2" },
1223 { "IN4R PGA", NULL, "CP2" },
1224
1225 { "IN1L PGA", NULL, "CP2 Active" },
1226 { "IN1R PGA", NULL, "CP2 Active" },
1227 { "IN2L PGA", NULL, "CP2 Active" },
1228 { "IN2R PGA", NULL, "CP2 Active" },
1229 { "IN3L PGA", NULL, "CP2 Active" },
1230 { "IN3R PGA", NULL, "CP2 Active" },
1231 { "IN4L PGA", NULL, "CP2 Active" },
1232 { "IN4R PGA", NULL, "CP2 Active" },
1233
1234 { "OUT1L", NULL, "CP1" },
1235 { "OUT1R", NULL, "CP1" },
1236 { "OUT2L", NULL, "CP1" },
1237 { "OUT2R", NULL, "CP1" },
1238 { "OUT3L", NULL, "CP1" },
1239 { "OUT3R", NULL, "CP1" },
1240
1241 { "Tone Generator 1", NULL, "TONE" },
1242 { "Tone Generator 2", NULL, "TONE" },
1243
1244 { "IN1L PGA", NULL, "IN1L" },
1245 { "IN1R PGA", NULL, "IN1R" },
1246 { "IN2L PGA", NULL, "IN2L" },
1247 { "IN2R PGA", NULL, "IN2R" },
1248 { "IN3L PGA", NULL, "IN3L" },
1249 { "IN3R PGA", NULL, "IN3R" },
1250 { "IN4L PGA", NULL, "IN4L" },
1251 { "IN4R PGA", NULL, "IN4R" },
1252
1253 WM5100_MIXER_ROUTES("OUT1L", "HPOUT1L"),
1254 WM5100_MIXER_ROUTES("OUT1R", "HPOUT1R"),
1255 WM5100_MIXER_ROUTES("OUT2L", "HPOUT2L"),
1256 WM5100_MIXER_ROUTES("OUT2R", "HPOUT2R"),
1257 WM5100_MIXER_ROUTES("OUT3L", "HPOUT3L"),
1258 WM5100_MIXER_ROUTES("OUT3R", "HPOUT3R"),
1259
1260 WM5100_MIXER_ROUTES("OUT4L", "SPKOUTL"),
1261 WM5100_MIXER_ROUTES("OUT4R", "SPKOUTR"),
1262 WM5100_MIXER_ROUTES("OUT5L", "SPKDAT1L"),
1263 WM5100_MIXER_ROUTES("OUT5R", "SPKDAT1R"),
1264 WM5100_MIXER_ROUTES("OUT6L", "SPKDAT2L"),
1265 WM5100_MIXER_ROUTES("OUT6R", "SPKDAT2R"),
1266
1267 WM5100_MIXER_ROUTES("PWM1 Driver", "PWM1"),
1268 WM5100_MIXER_ROUTES("PWM2 Driver", "PWM2"),
1269
1270 WM5100_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1271 WM5100_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1272 WM5100_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1273 WM5100_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1274 WM5100_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1275 WM5100_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1276 WM5100_MIXER_ROUTES("AIF1TX7", "AIF1TX7"),
1277 WM5100_MIXER_ROUTES("AIF1TX8", "AIF1TX8"),
1278
1279 WM5100_MIXER_ROUTES("AIF2TX1", "AIF2TX1"),
1280 WM5100_MIXER_ROUTES("AIF2TX2", "AIF2TX2"),
1281
1282 WM5100_MIXER_ROUTES("AIF3TX1", "AIF3TX1"),
1283 WM5100_MIXER_ROUTES("AIF3TX2", "AIF3TX2"),
1284
1285 WM5100_MIXER_ROUTES("EQ1", "EQ1"),
1286 WM5100_MIXER_ROUTES("EQ2", "EQ2"),
1287 WM5100_MIXER_ROUTES("EQ3", "EQ3"),
1288 WM5100_MIXER_ROUTES("EQ4", "EQ4"),
1289
1290 WM5100_MIXER_ROUTES("DRC1L", "DRC1L"),
1291 WM5100_MIXER_ROUTES("DRC1R", "DRC1R"),
1292
1293 WM5100_MIXER_ROUTES("LHPF1", "LHPF1"),
1294 WM5100_MIXER_ROUTES("LHPF2", "LHPF2"),
1295 WM5100_MIXER_ROUTES("LHPF3", "LHPF3"),
1296 WM5100_MIXER_ROUTES("LHPF4", "LHPF4"),
1297
1298 { "HPOUT1L", NULL, "OUT1L" },
1299 { "HPOUT1R", NULL, "OUT1R" },
1300 { "HPOUT2L", NULL, "OUT2L" },
1301 { "HPOUT2R", NULL, "OUT2R" },
1302 { "HPOUT3L", NULL, "OUT3L" },
1303 { "HPOUT3R", NULL, "OUT3R" },
1304 { "SPKOUTL", NULL, "OUT4L" },
1305 { "SPKOUTR", NULL, "OUT4R" },
1306 { "SPKDAT1", NULL, "OUT5L" },
1307 { "SPKDAT1", NULL, "OUT5R" },
1308 { "SPKDAT2", NULL, "OUT6L" },
1309 { "SPKDAT2", NULL, "OUT6R" },
1310 { "PWM1", NULL, "PWM1 Driver" },
1311 { "PWM2", NULL, "PWM2 Driver" },
1312};
1313
1314static struct {
1315 int reg;
1316 int val;
1317} wm5100_reva_patches[] = {
1318 { WM5100_AUDIO_IF_1_10, 0 },
1319 { WM5100_AUDIO_IF_1_11, 1 },
1320 { WM5100_AUDIO_IF_1_12, 2 },
1321 { WM5100_AUDIO_IF_1_13, 3 },
1322 { WM5100_AUDIO_IF_1_14, 4 },
1323 { WM5100_AUDIO_IF_1_15, 5 },
1324 { WM5100_AUDIO_IF_1_16, 6 },
1325 { WM5100_AUDIO_IF_1_17, 7 },
1326
1327 { WM5100_AUDIO_IF_1_18, 0 },
1328 { WM5100_AUDIO_IF_1_19, 1 },
1329 { WM5100_AUDIO_IF_1_20, 2 },
1330 { WM5100_AUDIO_IF_1_21, 3 },
1331 { WM5100_AUDIO_IF_1_22, 4 },
1332 { WM5100_AUDIO_IF_1_23, 5 },
1333 { WM5100_AUDIO_IF_1_24, 6 },
1334 { WM5100_AUDIO_IF_1_25, 7 },
1335
1336 { WM5100_AUDIO_IF_2_10, 0 },
1337 { WM5100_AUDIO_IF_2_11, 1 },
1338
1339 { WM5100_AUDIO_IF_2_18, 0 },
1340 { WM5100_AUDIO_IF_2_19, 1 },
1341
1342 { WM5100_AUDIO_IF_3_10, 0 },
1343 { WM5100_AUDIO_IF_3_11, 1 },
1344
1345 { WM5100_AUDIO_IF_3_18, 0 },
1346 { WM5100_AUDIO_IF_3_19, 1 },
1347};
1348
1349static int wm5100_set_bias_level(struct snd_soc_codec *codec,
1350 enum snd_soc_bias_level level)
1351{
1352 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1353 int ret, i;
1354
1355 switch (level) {
1356 case SND_SOC_BIAS_ON:
1357 break;
1358
1359 case SND_SOC_BIAS_PREPARE:
1360 break;
1361
1362 case SND_SOC_BIAS_STANDBY:
1363 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1364 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
1365 wm5100->core_supplies);
1366 if (ret != 0) {
1367 dev_err(codec->dev,
1368 "Failed to enable supplies: %d\n",
1369 ret);
1370 return ret;
1371 }
1372
1373 if (wm5100->pdata.ldo_ena) {
1374 gpio_set_value_cansleep(wm5100->pdata.ldo_ena,
1375 1);
1376 msleep(2);
1377 }
1378
Mark Brownbd132ec2011-10-23 11:10:45 +01001379 regcache_cache_only(wm5100->regmap, false);
Mark Brown6d4baf02011-09-20 15:44:21 +01001380
1381 switch (wm5100->rev) {
1382 case 0:
1383 snd_soc_write(codec, 0x11, 0x3);
1384 snd_soc_write(codec, 0x203, 0xc);
1385 snd_soc_write(codec, 0x206, 0);
1386 snd_soc_write(codec, 0x207, 0xf0);
1387 snd_soc_write(codec, 0x208, 0x3c);
1388 snd_soc_write(codec, 0x209, 0);
1389 snd_soc_write(codec, 0x211, 0x20d8);
1390 snd_soc_write(codec, 0x11, 0);
1391
1392 for (i = 0;
1393 i < ARRAY_SIZE(wm5100_reva_patches);
1394 i++)
1395 snd_soc_write(codec,
1396 wm5100_reva_patches[i].reg,
1397 wm5100_reva_patches[i].val);
1398 break;
1399 default:
1400 break;
1401 }
1402
Mark Brown60bf5b02011-11-09 16:29:07 +00001403 regcache_sync(wm5100->regmap);
Mark Brown6d4baf02011-09-20 15:44:21 +01001404 }
1405 break;
1406
1407 case SND_SOC_BIAS_OFF:
1408 if (wm5100->pdata.ldo_ena)
1409 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
1410 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
1411 wm5100->core_supplies);
1412 break;
1413 }
1414 codec->dapm.bias_level = level;
1415
1416 return 0;
1417}
1418
1419static int wm5100_dai_to_base(struct snd_soc_dai *dai)
1420{
1421 switch (dai->id) {
1422 case 0:
1423 return WM5100_AUDIO_IF_1_1 - 1;
1424 case 1:
1425 return WM5100_AUDIO_IF_2_1 - 1;
1426 case 2:
1427 return WM5100_AUDIO_IF_3_1 - 1;
1428 default:
1429 BUG();
1430 return -EINVAL;
1431 }
1432}
1433
1434static int wm5100_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1435{
1436 struct snd_soc_codec *codec = dai->codec;
1437 int lrclk, bclk, mask, base;
1438
1439 base = wm5100_dai_to_base(dai);
1440 if (base < 0)
1441 return base;
1442
1443 lrclk = 0;
1444 bclk = 0;
1445
1446 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1447 case SND_SOC_DAIFMT_DSP_A:
1448 mask = 0;
1449 break;
1450 case SND_SOC_DAIFMT_DSP_B:
1451 mask = 1;
1452 break;
1453 case SND_SOC_DAIFMT_I2S:
1454 mask = 2;
1455 break;
1456 case SND_SOC_DAIFMT_LEFT_J:
1457 mask = 3;
1458 break;
1459 default:
1460 dev_err(codec->dev, "Unsupported DAI format %d\n",
1461 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1462 return -EINVAL;
1463 }
1464
1465 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1466 case SND_SOC_DAIFMT_CBS_CFS:
1467 break;
1468 case SND_SOC_DAIFMT_CBS_CFM:
1469 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1470 break;
1471 case SND_SOC_DAIFMT_CBM_CFS:
1472 bclk |= WM5100_AIF1_BCLK_MSTR;
1473 break;
1474 case SND_SOC_DAIFMT_CBM_CFM:
1475 lrclk |= WM5100_AIF1TX_LRCLK_MSTR;
1476 bclk |= WM5100_AIF1_BCLK_MSTR;
1477 break;
1478 default:
1479 dev_err(codec->dev, "Unsupported master mode %d\n",
1480 fmt & SND_SOC_DAIFMT_MASTER_MASK);
1481 return -EINVAL;
1482 }
1483
1484 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1485 case SND_SOC_DAIFMT_NB_NF:
1486 break;
1487 case SND_SOC_DAIFMT_IB_IF:
1488 bclk |= WM5100_AIF1_BCLK_INV;
1489 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1490 break;
1491 case SND_SOC_DAIFMT_IB_NF:
1492 bclk |= WM5100_AIF1_BCLK_INV;
1493 break;
1494 case SND_SOC_DAIFMT_NB_IF:
1495 lrclk |= WM5100_AIF1TX_LRCLK_INV;
1496 break;
1497 default:
1498 return -EINVAL;
1499 }
1500
1501 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_MSTR |
1502 WM5100_AIF1_BCLK_INV, bclk);
1503 snd_soc_update_bits(codec, base + 2, WM5100_AIF1TX_LRCLK_MSTR |
1504 WM5100_AIF1TX_LRCLK_INV, lrclk);
1505 snd_soc_update_bits(codec, base + 3, WM5100_AIF1TX_LRCLK_MSTR |
1506 WM5100_AIF1TX_LRCLK_INV, lrclk);
1507 snd_soc_update_bits(codec, base + 5, WM5100_AIF1_FMT_MASK, mask);
1508
1509 return 0;
1510}
1511
1512#define WM5100_NUM_BCLK_RATES 19
1513
1514static int wm5100_bclk_rates_dat[WM5100_NUM_BCLK_RATES] = {
1515 32000,
1516 48000,
1517 64000,
1518 96000,
1519 128000,
1520 192000,
Mark Brownd73ec752011-09-22 17:48:01 +01001521 256000,
Mark Brown6d4baf02011-09-20 15:44:21 +01001522 384000,
1523 512000,
1524 768000,
1525 1024000,
1526 1536000,
1527 2048000,
1528 3072000,
1529 4096000,
1530 6144000,
1531 8192000,
1532 12288000,
1533 24576000,
1534};
1535
1536static int wm5100_bclk_rates_cd[WM5100_NUM_BCLK_RATES] = {
1537 29400,
1538 44100,
1539 58800,
1540 88200,
1541 117600,
1542 176400,
1543 235200,
1544 352800,
1545 470400,
1546 705600,
1547 940800,
1548 1411200,
1549 1881600,
1550 2882400,
1551 3763200,
1552 5644800,
1553 7526400,
1554 11289600,
1555 22579600,
1556};
1557
1558static int wm5100_hw_params(struct snd_pcm_substream *substream,
1559 struct snd_pcm_hw_params *params,
1560 struct snd_soc_dai *dai)
1561{
1562 struct snd_soc_codec *codec = dai->codec;
1563 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1564 bool async = wm5100->aif_async[dai->id];
1565 int i, base, bclk, aif_rate, lrclk, wl, fl, sr;
1566 int *bclk_rates;
1567
1568 base = wm5100_dai_to_base(dai);
1569 if (base < 0)
1570 return base;
1571
1572 /* Data sizes if not using TDM */
1573 wl = snd_pcm_format_width(params_format(params));
1574 if (wl < 0)
1575 return wl;
1576 fl = snd_soc_params_to_frame_size(params);
1577 if (fl < 0)
1578 return fl;
1579
1580 dev_dbg(codec->dev, "Word length %d bits, frame length %d bits\n",
1581 wl, fl);
1582
1583 /* Target BCLK rate */
1584 bclk = snd_soc_params_to_bclk(params);
1585 if (bclk < 0)
1586 return bclk;
1587
1588 /* Root for BCLK depends on SYS/ASYNCCLK */
1589 if (!async) {
1590 aif_rate = wm5100->sysclk;
1591 sr = wm5100_alloc_sr(codec, params_rate(params));
1592 if (sr < 0)
1593 return sr;
1594 } else {
1595 /* If we're in ASYNCCLK set the ASYNC sample rate */
1596 aif_rate = wm5100->asyncclk;
1597 sr = 3;
1598
1599 for (i = 0; i < ARRAY_SIZE(wm5100_sr_code); i++)
1600 if (params_rate(params) == wm5100_sr_code[i])
1601 break;
1602 if (i == ARRAY_SIZE(wm5100_sr_code)) {
1603 dev_err(codec->dev, "Invalid rate %dHzn",
1604 params_rate(params));
1605 return -EINVAL;
1606 }
1607
1608 /* TODO: We should really check for symmetry */
1609 snd_soc_update_bits(codec, WM5100_CLOCKING_8,
1610 WM5100_ASYNC_SAMPLE_RATE_MASK, i);
1611 }
1612
1613 if (!aif_rate) {
1614 dev_err(codec->dev, "%s has no rate set\n",
1615 async ? "ASYNCCLK" : "SYSCLK");
1616 return -EINVAL;
1617 }
1618
1619 dev_dbg(codec->dev, "Target BCLK is %dHz, using %dHz %s\n",
1620 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1621
1622 if (aif_rate % 4000)
1623 bclk_rates = wm5100_bclk_rates_cd;
1624 else
1625 bclk_rates = wm5100_bclk_rates_dat;
1626
1627 for (i = 0; i < WM5100_NUM_BCLK_RATES; i++)
1628 if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1629 break;
1630 if (i == WM5100_NUM_BCLK_RATES) {
1631 dev_err(codec->dev,
1632 "No valid BCLK for %dHz found from %dHz %s\n",
1633 bclk, aif_rate, async ? "ASYNCCLK" : "SYSCLK");
1634 return -EINVAL;
1635 }
1636
1637 bclk = i;
1638 dev_dbg(codec->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1639 snd_soc_update_bits(codec, base + 1, WM5100_AIF1_BCLK_FREQ_MASK, bclk);
1640
1641 lrclk = bclk_rates[bclk] / params_rate(params);
1642 dev_dbg(codec->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1643 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1644 wm5100->aif_symmetric[dai->id])
1645 snd_soc_update_bits(codec, base + 7,
1646 WM5100_AIF1RX_BCPF_MASK, lrclk);
1647 else
1648 snd_soc_update_bits(codec, base + 6,
1649 WM5100_AIF1TX_BCPF_MASK, lrclk);
1650
1651 i = (wl << WM5100_AIF1TX_WL_SHIFT) | fl;
1652 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1653 snd_soc_update_bits(codec, base + 9,
1654 WM5100_AIF1RX_WL_MASK |
1655 WM5100_AIF1RX_SLOT_LEN_MASK, i);
1656 else
1657 snd_soc_update_bits(codec, base + 8,
1658 WM5100_AIF1TX_WL_MASK |
1659 WM5100_AIF1TX_SLOT_LEN_MASK, i);
1660
1661 snd_soc_update_bits(codec, base + 4, WM5100_AIF1_RATE_MASK, sr);
1662
1663 return 0;
1664}
1665
1666static struct snd_soc_dai_ops wm5100_dai_ops = {
1667 .set_fmt = wm5100_set_fmt,
1668 .hw_params = wm5100_hw_params,
1669};
1670
1671static int wm5100_set_sysclk(struct snd_soc_codec *codec, int clk_id,
1672 int source, unsigned int freq, int dir)
1673{
1674 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1675 int *rate_store;
1676 int fval, audio_rate, ret, reg;
1677
1678 switch (clk_id) {
1679 case WM5100_CLK_SYSCLK:
1680 reg = WM5100_CLOCKING_3;
1681 rate_store = &wm5100->sysclk;
1682 break;
1683 case WM5100_CLK_ASYNCCLK:
1684 reg = WM5100_CLOCKING_7;
1685 rate_store = &wm5100->asyncclk;
1686 break;
1687 case WM5100_CLK_32KHZ:
1688 /* The 32kHz clock is slightly different to the others */
1689 switch (source) {
1690 case WM5100_CLKSRC_MCLK1:
1691 case WM5100_CLKSRC_MCLK2:
1692 case WM5100_CLKSRC_SYSCLK:
1693 snd_soc_update_bits(codec, WM5100_CLOCKING_1,
1694 WM5100_CLK_32K_SRC_MASK,
1695 source);
1696 break;
1697 default:
1698 return -EINVAL;
1699 }
1700 return 0;
1701
1702 case WM5100_CLK_AIF1:
1703 case WM5100_CLK_AIF2:
1704 case WM5100_CLK_AIF3:
1705 /* Not real clocks, record which clock domain they're in */
1706 switch (source) {
1707 case WM5100_CLKSRC_SYSCLK:
1708 wm5100->aif_async[clk_id - 1] = false;
1709 break;
1710 case WM5100_CLKSRC_ASYNCCLK:
1711 wm5100->aif_async[clk_id - 1] = true;
1712 break;
1713 default:
1714 dev_err(codec->dev, "Invalid source %d\n", source);
1715 return -EINVAL;
1716 }
1717 return 0;
1718
1719 case WM5100_CLK_OPCLK:
1720 switch (freq) {
1721 case 5644800:
1722 case 6144000:
1723 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1724 WM5100_OPCLK_SEL_MASK, 0);
1725 break;
1726 case 11289600:
1727 case 12288000:
1728 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1729 WM5100_OPCLK_SEL_MASK, 0);
1730 break;
1731 case 22579200:
1732 case 24576000:
1733 snd_soc_update_bits(codec, WM5100_MISC_GPIO_1,
1734 WM5100_OPCLK_SEL_MASK, 0);
1735 break;
1736 default:
1737 dev_err(codec->dev, "Unsupported OPCLK %dHz\n",
1738 freq);
1739 return -EINVAL;
1740 }
1741 return 0;
1742
1743 default:
1744 dev_err(codec->dev, "Unknown clock %d\n", clk_id);
1745 return -EINVAL;
1746 }
1747
1748 switch (source) {
1749 case WM5100_CLKSRC_SYSCLK:
1750 case WM5100_CLKSRC_ASYNCCLK:
1751 dev_err(codec->dev, "Invalid source %d\n", source);
1752 return -EINVAL;
1753 }
1754
1755 switch (freq) {
1756 case 5644800:
1757 case 6144000:
1758 fval = 0;
1759 break;
1760 case 11289600:
1761 case 12288000:
1762 fval = 1;
1763 break;
1764 case 22579200:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001765 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001766 fval = 2;
1767 break;
1768 default:
1769 dev_err(codec->dev, "Invalid clock rate: %d\n", freq);
1770 return -EINVAL;
1771 }
1772
1773 switch (freq) {
1774 case 5644800:
1775 case 11289600:
1776 case 22579200:
1777 audio_rate = 44100;
1778 break;
1779
1780 case 6144000:
1781 case 12288000:
Mark Brown11c2b5f2011-10-03 21:07:06 +01001782 case 24576000:
Mark Brown6d4baf02011-09-20 15:44:21 +01001783 audio_rate = 48000;
1784 break;
1785
1786 default:
1787 BUG();
1788 audio_rate = 0;
1789 break;
1790 }
1791
1792 /* TODO: Check if MCLKs are in use and enable/disable pulls to
1793 * match.
1794 */
1795
1796 snd_soc_update_bits(codec, reg, WM5100_SYSCLK_FREQ_MASK |
1797 WM5100_SYSCLK_SRC_MASK,
1798 fval << WM5100_SYSCLK_FREQ_SHIFT | source);
1799
1800 /* If this is SYSCLK then configure the clock rate for the
1801 * internal audio functions to the natural sample rate for
1802 * this clock rate.
1803 */
1804 if (clk_id == WM5100_CLK_SYSCLK) {
1805 dev_dbg(codec->dev, "Setting primary audio rate to %dHz",
1806 audio_rate);
1807 if (0 && *rate_store)
1808 wm5100_free_sr(codec, audio_rate);
1809 ret = wm5100_alloc_sr(codec, audio_rate);
1810 if (ret != 0)
1811 dev_warn(codec->dev, "Primary audio slot is %d\n",
1812 ret);
1813 }
1814
1815 *rate_store = freq;
1816
1817 return 0;
1818}
1819
1820struct _fll_div {
1821 u16 fll_fratio;
1822 u16 fll_outdiv;
1823 u16 fll_refclk_div;
1824 u16 n;
1825 u16 theta;
1826 u16 lambda;
1827};
1828
1829static struct {
1830 unsigned int min;
1831 unsigned int max;
1832 u16 fll_fratio;
1833 int ratio;
1834} fll_fratios[] = {
1835 { 0, 64000, 4, 16 },
1836 { 64000, 128000, 3, 8 },
1837 { 128000, 256000, 2, 4 },
1838 { 256000, 1000000, 1, 2 },
1839 { 1000000, 13500000, 0, 1 },
1840};
1841
1842static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1843 unsigned int Fout)
1844{
1845 unsigned int target;
1846 unsigned int div;
1847 unsigned int fratio, gcd_fll;
1848 int i;
1849
1850 /* Fref must be <=13.5MHz */
1851 div = 1;
1852 fll_div->fll_refclk_div = 0;
1853 while ((Fref / div) > 13500000) {
1854 div *= 2;
1855 fll_div->fll_refclk_div++;
1856
1857 if (div > 8) {
1858 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1859 Fref);
1860 return -EINVAL;
1861 }
1862 }
1863
1864 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1865
1866 /* Apply the division for our remaining calculations */
1867 Fref /= div;
1868
1869 /* Fvco should be 90-100MHz; don't check the upper bound */
1870 div = 2;
1871 while (Fout * div < 90000000) {
1872 div++;
1873 if (div > 64) {
1874 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1875 Fout);
1876 return -EINVAL;
1877 }
1878 }
1879 target = Fout * div;
1880 fll_div->fll_outdiv = div - 1;
1881
1882 pr_debug("FLL Fvco=%dHz\n", target);
1883
1884 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1885 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1886 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1887 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1888 fratio = fll_fratios[i].ratio;
1889 break;
1890 }
1891 }
1892 if (i == ARRAY_SIZE(fll_fratios)) {
1893 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1894 return -EINVAL;
1895 }
1896
1897 fll_div->n = target / (fratio * Fref);
1898
1899 if (target % Fref == 0) {
1900 fll_div->theta = 0;
1901 fll_div->lambda = 0;
1902 } else {
1903 gcd_fll = gcd(target, fratio * Fref);
1904
1905 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1906 / gcd_fll;
1907 fll_div->lambda = (fratio * Fref) / gcd_fll;
1908 }
1909
1910 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1911 fll_div->n, fll_div->theta, fll_div->lambda);
1912 pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1913 fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1914 fll_div->fll_refclk_div);
1915
1916 return 0;
1917}
1918
1919static int wm5100_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
1920 unsigned int Fref, unsigned int Fout)
1921{
1922 struct i2c_client *i2c = to_i2c_client(codec->dev);
1923 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
1924 struct _fll_div factors;
1925 struct wm5100_fll *fll;
1926 int ret, base, lock, i, timeout;
1927
1928 switch (fll_id) {
1929 case WM5100_FLL1:
1930 fll = &wm5100->fll[0];
1931 base = WM5100_FLL1_CONTROL_1 - 1;
1932 lock = WM5100_FLL1_LOCK_STS;
1933 break;
1934 case WM5100_FLL2:
1935 fll = &wm5100->fll[1];
1936 base = WM5100_FLL2_CONTROL_2 - 1;
1937 lock = WM5100_FLL2_LOCK_STS;
1938 break;
1939 default:
1940 dev_err(codec->dev, "Unknown FLL %d\n",fll_id);
1941 return -EINVAL;
1942 }
1943
1944 if (!Fout) {
1945 dev_dbg(codec->dev, "FLL%d disabled", fll_id);
1946 fll->fout = 0;
1947 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1948 return 0;
1949 }
1950
1951 switch (source) {
1952 case WM5100_FLL_SRC_MCLK1:
1953 case WM5100_FLL_SRC_MCLK2:
1954 case WM5100_FLL_SRC_FLL1:
1955 case WM5100_FLL_SRC_FLL2:
1956 case WM5100_FLL_SRC_AIF1BCLK:
1957 case WM5100_FLL_SRC_AIF2BCLK:
1958 case WM5100_FLL_SRC_AIF3BCLK:
1959 break;
1960 default:
1961 dev_err(codec->dev, "Invalid FLL source %d\n", source);
1962 return -EINVAL;
1963 }
1964
1965 ret = fll_factors(&factors, Fref, Fout);
1966 if (ret < 0)
1967 return ret;
1968
1969 /* Disable the FLL while we reconfigure */
1970 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, 0);
1971
1972 snd_soc_update_bits(codec, base + 2,
1973 WM5100_FLL1_OUTDIV_MASK | WM5100_FLL1_FRATIO_MASK,
1974 (factors.fll_outdiv << WM5100_FLL1_OUTDIV_SHIFT) |
1975 factors.fll_fratio);
1976 snd_soc_update_bits(codec, base + 3, WM5100_FLL1_THETA_MASK,
1977 factors.theta);
1978 snd_soc_update_bits(codec, base + 5, WM5100_FLL1_N_MASK, factors.n);
1979 snd_soc_update_bits(codec, base + 6,
1980 WM5100_FLL1_REFCLK_DIV_MASK |
1981 WM5100_FLL1_REFCLK_SRC_MASK,
1982 (factors.fll_refclk_div
1983 << WM5100_FLL1_REFCLK_DIV_SHIFT) | source);
1984 snd_soc_update_bits(codec, base + 7, WM5100_FLL1_LAMBDA_MASK,
1985 factors.lambda);
1986
1987 /* Clear any pending completions */
1988 try_wait_for_completion(&fll->lock);
1989
1990 snd_soc_update_bits(codec, base + 1, WM5100_FLL1_ENA, WM5100_FLL1_ENA);
1991
1992 if (i2c->irq)
1993 timeout = 2;
1994 else
1995 timeout = 50;
1996
Mark Brownbd132ec2011-10-23 11:10:45 +01001997 snd_soc_update_bits(codec, WM5100_CLOCKING_3, WM5100_SYSCLK_ENA,
1998 WM5100_SYSCLK_ENA);
1999
Mark Brown6d4baf02011-09-20 15:44:21 +01002000 /* Poll for the lock; will use interrupt when we can test */
2001 for (i = 0; i < timeout; i++) {
2002 if (i2c->irq) {
2003 ret = wait_for_completion_timeout(&fll->lock,
2004 msecs_to_jiffies(25));
2005 if (ret > 0)
2006 break;
2007 } else {
2008 msleep(1);
2009 }
2010
2011 ret = snd_soc_read(codec,
2012 WM5100_INTERRUPT_RAW_STATUS_3);
2013 if (ret < 0) {
2014 dev_err(codec->dev,
2015 "Failed to read FLL status: %d\n",
2016 ret);
2017 continue;
2018 }
2019 if (ret & lock)
2020 break;
2021 }
2022 if (i == timeout) {
2023 dev_err(codec->dev, "FLL%d lock timed out\n", fll_id);
2024 return -ETIMEDOUT;
2025 }
2026
2027 fll->src = source;
2028 fll->fref = Fref;
2029 fll->fout = Fout;
2030
2031 dev_dbg(codec->dev, "FLL%d running %dHz->%dHz\n", fll_id,
2032 Fref, Fout);
2033
2034 return 0;
2035}
2036
2037/* Actually go much higher */
2038#define WM5100_RATES SNDRV_PCM_RATE_8000_192000
2039
2040#define WM5100_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
2041 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2042
2043static struct snd_soc_dai_driver wm5100_dai[] = {
2044 {
2045 .name = "wm5100-aif1",
2046 .playback = {
2047 .stream_name = "AIF1 Playback",
2048 .channels_min = 2,
2049 .channels_max = 2,
2050 .rates = WM5100_RATES,
2051 .formats = WM5100_FORMATS,
2052 },
2053 .capture = {
2054 .stream_name = "AIF1 Capture",
2055 .channels_min = 2,
2056 .channels_max = 2,
2057 .rates = WM5100_RATES,
2058 .formats = WM5100_FORMATS,
2059 },
2060 .ops = &wm5100_dai_ops,
2061 },
2062 {
2063 .name = "wm5100-aif2",
2064 .id = 1,
2065 .playback = {
2066 .stream_name = "AIF2 Playback",
2067 .channels_min = 2,
2068 .channels_max = 2,
2069 .rates = WM5100_RATES,
2070 .formats = WM5100_FORMATS,
2071 },
2072 .capture = {
2073 .stream_name = "AIF2 Capture",
2074 .channels_min = 2,
2075 .channels_max = 2,
2076 .rates = WM5100_RATES,
2077 .formats = WM5100_FORMATS,
2078 },
2079 .ops = &wm5100_dai_ops,
2080 },
2081 {
2082 .name = "wm5100-aif3",
2083 .id = 2,
2084 .playback = {
2085 .stream_name = "AIF3 Playback",
2086 .channels_min = 2,
2087 .channels_max = 2,
2088 .rates = WM5100_RATES,
2089 .formats = WM5100_FORMATS,
2090 },
2091 .capture = {
2092 .stream_name = "AIF3 Capture",
2093 .channels_min = 2,
2094 .channels_max = 2,
2095 .rates = WM5100_RATES,
2096 .formats = WM5100_FORMATS,
2097 },
2098 .ops = &wm5100_dai_ops,
2099 },
2100};
2101
2102static int wm5100_dig_vu[] = {
2103 WM5100_ADC_DIGITAL_VOLUME_1L,
2104 WM5100_ADC_DIGITAL_VOLUME_1R,
2105 WM5100_ADC_DIGITAL_VOLUME_2L,
2106 WM5100_ADC_DIGITAL_VOLUME_2R,
2107 WM5100_ADC_DIGITAL_VOLUME_3L,
2108 WM5100_ADC_DIGITAL_VOLUME_3R,
2109 WM5100_ADC_DIGITAL_VOLUME_4L,
2110 WM5100_ADC_DIGITAL_VOLUME_4R,
2111
2112 WM5100_DAC_DIGITAL_VOLUME_1L,
2113 WM5100_DAC_DIGITAL_VOLUME_1R,
2114 WM5100_DAC_DIGITAL_VOLUME_2L,
2115 WM5100_DAC_DIGITAL_VOLUME_2R,
2116 WM5100_DAC_DIGITAL_VOLUME_3L,
2117 WM5100_DAC_DIGITAL_VOLUME_3R,
2118 WM5100_DAC_DIGITAL_VOLUME_4L,
2119 WM5100_DAC_DIGITAL_VOLUME_4R,
2120 WM5100_DAC_DIGITAL_VOLUME_5L,
2121 WM5100_DAC_DIGITAL_VOLUME_5R,
2122 WM5100_DAC_DIGITAL_VOLUME_6L,
2123 WM5100_DAC_DIGITAL_VOLUME_6R,
2124};
2125
Mark Brownba896ed2011-09-27 17:39:50 +01002126static void wm5100_set_detect_mode(struct snd_soc_codec *codec, int the_mode)
2127{
2128 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2129 struct wm5100_jack_mode *mode = &wm5100->pdata.jack_modes[the_mode];
2130
2131 BUG_ON(the_mode >= ARRAY_SIZE(wm5100->pdata.jack_modes));
2132
2133 gpio_set_value_cansleep(wm5100->pdata.hp_pol, mode->hp_pol);
2134 snd_soc_update_bits(codec, WM5100_ACCESSORY_DETECT_MODE_1,
2135 WM5100_ACCDET_BIAS_SRC_MASK |
2136 WM5100_ACCDET_SRC,
2137 (mode->bias << WM5100_ACCDET_BIAS_SRC_SHIFT) |
2138 mode->micd_src << WM5100_ACCDET_SRC_SHIFT);
Mark Brown1cba77c2011-10-12 18:39:53 +01002139 snd_soc_update_bits(codec, WM5100_MISC_CONTROL,
2140 WM5100_HPCOM_SRC,
2141 mode->micd_src << WM5100_HPCOM_SRC_SHIFT);
Mark Brownba896ed2011-09-27 17:39:50 +01002142
2143 wm5100->jack_mode = the_mode;
2144
2145 dev_dbg(codec->dev, "Set microphone polarity to %d\n",
2146 wm5100->jack_mode);
2147}
2148
2149static void wm5100_micd_irq(struct snd_soc_codec *codec)
2150{
2151 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2152 int val;
2153
2154 val = snd_soc_read(codec, WM5100_MIC_DETECT_3);
2155
2156 dev_dbg(codec->dev, "Microphone event: %x\n", val);
2157
2158 if (!(val & WM5100_ACCDET_VALID)) {
2159 dev_warn(codec->dev, "Microphone detection state invalid\n");
2160 return;
2161 }
2162
2163 /* No accessory, reset everything and report removal */
2164 if (!(val & WM5100_ACCDET_STS)) {
2165 dev_dbg(codec->dev, "Jack removal detected\n");
2166 wm5100->jack_mic = false;
2167 wm5100->jack_detecting = true;
2168 snd_soc_jack_report(wm5100->jack, 0,
2169 SND_JACK_LINEOUT | SND_JACK_HEADSET |
2170 SND_JACK_BTN_0);
2171
2172 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2173 WM5100_ACCDET_RATE_MASK,
2174 WM5100_ACCDET_RATE_MASK);
2175 return;
2176 }
2177
2178 /* If the measurement is very high we've got a microphone,
2179 * either we just detected one or if we already reported then
2180 * we've got a button release event.
2181 */
2182 if (val & 0x400) {
2183 if (wm5100->jack_detecting) {
2184 dev_dbg(codec->dev, "Microphone detected\n");
2185 wm5100->jack_mic = true;
2186 snd_soc_jack_report(wm5100->jack,
2187 SND_JACK_HEADSET,
2188 SND_JACK_HEADSET | SND_JACK_BTN_0);
2189
2190 /* Increase poll rate to give better responsiveness
2191 * for buttons */
2192 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2193 WM5100_ACCDET_RATE_MASK,
2194 5 << WM5100_ACCDET_RATE_SHIFT);
2195 } else {
2196 dev_dbg(codec->dev, "Mic button up\n");
2197 snd_soc_jack_report(wm5100->jack, 0, SND_JACK_BTN_0);
2198 }
2199
2200 return;
2201 }
2202
2203 /* If we detected a lower impedence during initial startup
2204 * then we probably have the wrong polarity, flip it. Don't
2205 * do this for the lowest impedences to speed up detection of
2206 * plain headphones.
2207 */
2208 if (wm5100->jack_detecting && (val & 0x3f8)) {
2209 wm5100_set_detect_mode(codec, !wm5100->jack_mode);
2210
2211 return;
2212 }
2213
2214 /* Don't distinguish between buttons, just report any low
2215 * impedence as BTN_0.
2216 */
2217 if (val & 0x3fc) {
2218 if (wm5100->jack_mic) {
2219 dev_dbg(codec->dev, "Mic button detected\n");
2220 snd_soc_jack_report(wm5100->jack, SND_JACK_BTN_0,
2221 SND_JACK_BTN_0);
2222 } else if (wm5100->jack_detecting) {
2223 dev_dbg(codec->dev, "Headphone detected\n");
2224 snd_soc_jack_report(wm5100->jack, SND_JACK_HEADPHONE,
2225 SND_JACK_HEADPHONE);
2226
2227 /* Increase the detection rate a bit for
2228 * responsiveness.
2229 */
2230 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2231 WM5100_ACCDET_RATE_MASK,
2232 7 << WM5100_ACCDET_RATE_SHIFT);
2233 }
2234 }
2235}
2236
2237int wm5100_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack)
2238{
2239 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2240
2241 if (jack) {
2242 wm5100->jack = jack;
2243 wm5100->jack_detecting = true;
2244
2245 wm5100_set_detect_mode(codec, 0);
2246
2247 /* Slowest detection rate, gives debounce for initial
2248 * detection */
2249 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2250 WM5100_ACCDET_BIAS_STARTTIME_MASK |
2251 WM5100_ACCDET_RATE_MASK,
2252 (7 << WM5100_ACCDET_BIAS_STARTTIME_SHIFT) |
2253 WM5100_ACCDET_RATE_MASK);
2254
2255 /* We need the charge pump to power MICBIAS */
2256 snd_soc_dapm_force_enable_pin(&codec->dapm, "CP2");
2257 snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
2258 snd_soc_dapm_sync(&codec->dapm);
2259
2260 /* We start off just enabling microphone detection - even a
2261 * plain headphone will trigger detection.
2262 */
2263 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2264 WM5100_ACCDET_ENA, WM5100_ACCDET_ENA);
2265
2266 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2267 WM5100_IM_ACCDET_EINT, 0);
2268 } else {
2269 snd_soc_update_bits(codec, WM5100_INTERRUPT_STATUS_3_MASK,
2270 WM5100_IM_HPDET_EINT |
2271 WM5100_IM_ACCDET_EINT,
2272 WM5100_IM_HPDET_EINT |
2273 WM5100_IM_ACCDET_EINT);
2274 snd_soc_update_bits(codec, WM5100_MIC_DETECT_1,
2275 WM5100_ACCDET_ENA, 0);
2276 wm5100->jack = NULL;
2277 }
2278
2279 return 0;
2280}
2281
Mark Brown6d4baf02011-09-20 15:44:21 +01002282static irqreturn_t wm5100_irq(int irq, void *data)
2283{
2284 struct snd_soc_codec *codec = data;
2285 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2286 irqreturn_t status = IRQ_NONE;
2287 int irq_val;
2288
2289 irq_val = snd_soc_read(codec, WM5100_INTERRUPT_STATUS_3);
2290 if (irq_val < 0) {
2291 dev_err(codec->dev, "Failed to read IRQ status 3: %d\n",
2292 irq_val);
2293 irq_val = 0;
2294 }
2295 irq_val &= ~snd_soc_read(codec, WM5100_INTERRUPT_STATUS_3_MASK);
2296
2297 snd_soc_write(codec, WM5100_INTERRUPT_STATUS_3, irq_val);
2298
2299 if (irq_val)
2300 status = IRQ_HANDLED;
2301
2302 wm5100_log_status3(codec, irq_val);
2303
2304 if (irq_val & WM5100_FLL1_LOCK_EINT) {
2305 dev_dbg(codec->dev, "FLL1 locked\n");
2306 complete(&wm5100->fll[0].lock);
2307 }
2308 if (irq_val & WM5100_FLL2_LOCK_EINT) {
2309 dev_dbg(codec->dev, "FLL2 locked\n");
2310 complete(&wm5100->fll[1].lock);
2311 }
2312
Mark Brownba896ed2011-09-27 17:39:50 +01002313 if (irq_val & WM5100_ACCDET_EINT)
2314 wm5100_micd_irq(codec);
2315
Mark Brown6d4baf02011-09-20 15:44:21 +01002316 irq_val = snd_soc_read(codec, WM5100_INTERRUPT_STATUS_4);
2317 if (irq_val < 0) {
2318 dev_err(codec->dev, "Failed to read IRQ status 4: %d\n",
2319 irq_val);
2320 irq_val = 0;
2321 }
2322 irq_val &= ~snd_soc_read(codec, WM5100_INTERRUPT_STATUS_4_MASK);
2323
2324 if (irq_val)
2325 status = IRQ_HANDLED;
2326
2327 snd_soc_write(codec, WM5100_INTERRUPT_STATUS_4, irq_val);
2328
2329 wm5100_log_status4(codec, irq_val);
2330
2331 return status;
2332}
2333
2334static irqreturn_t wm5100_edge_irq(int irq, void *data)
2335{
2336 irqreturn_t ret = IRQ_NONE;
2337 irqreturn_t val;
2338
2339 do {
2340 val = wm5100_irq(irq, data);
2341 if (val != IRQ_NONE)
2342 ret = val;
2343 } while (val != IRQ_NONE);
2344
2345 return ret;
2346}
2347
2348#ifdef CONFIG_GPIOLIB
2349static inline struct wm5100_priv *gpio_to_wm5100(struct gpio_chip *chip)
2350{
2351 return container_of(chip, struct wm5100_priv, gpio_chip);
2352}
2353
2354static void wm5100_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
2355{
2356 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
2357 struct snd_soc_codec *codec = wm5100->codec;
2358
2359 snd_soc_update_bits(codec, WM5100_GPIO_CTRL_1 + offset,
2360 WM5100_GP1_LVL, !!value << WM5100_GP1_LVL_SHIFT);
2361}
2362
2363static int wm5100_gpio_direction_out(struct gpio_chip *chip,
2364 unsigned offset, int value)
2365{
2366 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
2367 struct snd_soc_codec *codec = wm5100->codec;
Mark Brown64964e82011-10-31 19:02:13 +00002368 int val, ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002369
2370 val = (1 << WM5100_GP1_FN_SHIFT) | (!!value << WM5100_GP1_LVL_SHIFT);
2371
Mark Brown64964e82011-10-31 19:02:13 +00002372 ret = snd_soc_update_bits(codec, WM5100_GPIO_CTRL_1 + offset,
2373 WM5100_GP1_FN_MASK | WM5100_GP1_DIR |
2374 WM5100_GP1_LVL, val);
2375 if (ret < 0)
2376 return ret;
2377 else
2378 return 0;
Mark Brown6d4baf02011-09-20 15:44:21 +01002379}
2380
2381static int wm5100_gpio_get(struct gpio_chip *chip, unsigned offset)
2382{
2383 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
2384 struct snd_soc_codec *codec = wm5100->codec;
2385 int ret;
2386
2387 ret = snd_soc_read(codec, WM5100_GPIO_CTRL_1 + offset);
2388 if (ret < 0)
2389 return ret;
2390
2391 return (ret & WM5100_GP1_LVL) != 0;
2392}
2393
2394static int wm5100_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
2395{
2396 struct wm5100_priv *wm5100 = gpio_to_wm5100(chip);
2397 struct snd_soc_codec *codec = wm5100->codec;
2398
2399 return snd_soc_update_bits(codec, WM5100_GPIO_CTRL_1 + offset,
2400 WM5100_GP1_FN_MASK | WM5100_GP1_DIR,
2401 (1 << WM5100_GP1_FN_SHIFT) |
2402 (1 << WM5100_GP1_DIR_SHIFT));
2403}
2404
2405static struct gpio_chip wm5100_template_chip = {
2406 .label = "wm5100",
2407 .owner = THIS_MODULE,
2408 .direction_output = wm5100_gpio_direction_out,
2409 .set = wm5100_gpio_set,
2410 .direction_input = wm5100_gpio_direction_in,
2411 .get = wm5100_gpio_get,
2412 .can_sleep = 1,
2413};
2414
2415static void wm5100_init_gpio(struct snd_soc_codec *codec)
2416{
2417 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2418 int ret;
2419
2420 wm5100->gpio_chip = wm5100_template_chip;
2421 wm5100->gpio_chip.ngpio = 6;
2422 wm5100->gpio_chip.dev = codec->dev;
2423
2424 if (wm5100->pdata.gpio_base)
2425 wm5100->gpio_chip.base = wm5100->pdata.gpio_base;
2426 else
2427 wm5100->gpio_chip.base = -1;
2428
2429 ret = gpiochip_add(&wm5100->gpio_chip);
2430 if (ret != 0)
2431 dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
2432}
2433
2434static void wm5100_free_gpio(struct snd_soc_codec *codec)
2435{
2436 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2437 int ret;
2438
2439 ret = gpiochip_remove(&wm5100->gpio_chip);
2440 if (ret != 0)
2441 dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
2442}
2443#else
2444static void wm5100_init_gpio(struct snd_soc_codec *codec)
2445{
2446}
2447
2448static void wm5100_free_gpio(struct snd_soc_codec *codec)
2449{
2450}
2451#endif
2452
2453static int wm5100_probe(struct snd_soc_codec *codec)
2454{
2455 struct i2c_client *i2c = to_i2c_client(codec->dev);
2456 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
2457 int ret, i, irq_flags;
2458
2459 wm5100->codec = codec;
Mark Brownbd132ec2011-10-23 11:10:45 +01002460 codec->control_data = wm5100->regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +01002461
Mark Brownbd132ec2011-10-23 11:10:45 +01002462 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown6d4baf02011-09-20 15:44:21 +01002463 if (ret != 0) {
2464 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
2465 return ret;
2466 }
2467
2468 for (i = 0; i < ARRAY_SIZE(wm5100->core_supplies); i++)
2469 wm5100->core_supplies[i].supply = wm5100_core_supply_names[i];
2470
2471 ret = regulator_bulk_get(&i2c->dev, ARRAY_SIZE(wm5100->core_supplies),
2472 wm5100->core_supplies);
2473 if (ret != 0) {
2474 dev_err(codec->dev, "Failed to request core supplies: %d\n",
2475 ret);
2476 return ret;
2477 }
2478
2479 wm5100->cpvdd = regulator_get(&i2c->dev, "CPVDD");
2480 if (IS_ERR(wm5100->cpvdd)) {
2481 ret = PTR_ERR(wm5100->cpvdd);
2482 dev_err(&i2c->dev, "Failed to get CPVDD: %d\n", ret);
2483 goto err_core;
2484 }
2485
Mark Brown7aefb082011-09-21 17:59:02 +01002486 wm5100->dbvdd2 = regulator_get(&i2c->dev, "DBVDD2");
2487 if (IS_ERR(wm5100->dbvdd2)) {
2488 ret = PTR_ERR(wm5100->dbvdd2);
2489 dev_err(&i2c->dev, "Failed to get DBVDD2: %d\n", ret);
2490 goto err_cpvdd;
2491 }
2492
2493 wm5100->dbvdd3 = regulator_get(&i2c->dev, "DBVDD3");
2494 if (IS_ERR(wm5100->dbvdd3)) {
2495 ret = PTR_ERR(wm5100->dbvdd3);
2496 dev_err(&i2c->dev, "Failed to get DBVDD2: %d\n", ret);
2497 goto err_dbvdd2;
2498 }
2499
Mark Brown6d4baf02011-09-20 15:44:21 +01002500 ret = regulator_bulk_enable(ARRAY_SIZE(wm5100->core_supplies),
2501 wm5100->core_supplies);
2502 if (ret != 0) {
2503 dev_err(codec->dev, "Failed to enable core supplies: %d\n",
2504 ret);
Mark Brown7aefb082011-09-21 17:59:02 +01002505 goto err_dbvdd3;
Mark Brown6d4baf02011-09-20 15:44:21 +01002506 }
2507
2508 if (wm5100->pdata.ldo_ena) {
2509 ret = gpio_request_one(wm5100->pdata.ldo_ena,
2510 GPIOF_OUT_INIT_HIGH, "WM5100 LDOENA");
2511 if (ret < 0) {
2512 dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2513 wm5100->pdata.ldo_ena, ret);
2514 goto err_enable;
2515 }
2516 msleep(2);
2517 }
2518
2519 if (wm5100->pdata.reset) {
2520 ret = gpio_request_one(wm5100->pdata.reset,
2521 GPIOF_OUT_INIT_HIGH, "WM5100 /RESET");
2522 if (ret < 0) {
2523 dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2524 wm5100->pdata.reset, ret);
2525 goto err_ldo;
2526 }
2527 }
2528
2529 ret = snd_soc_read(codec, WM5100_SOFTWARE_RESET);
2530 if (ret < 0) {
2531 dev_err(codec->dev, "Failed to read ID register\n");
2532 goto err_reset;
2533 }
2534 switch (ret) {
2535 case 0x8997:
2536 case 0x5100:
2537 break;
2538
2539 default:
2540 dev_err(codec->dev, "Device is not a WM5100, ID is %x\n", ret);
2541 ret = -EINVAL;
2542 goto err_reset;
2543 }
2544
2545 ret = snd_soc_read(codec, WM5100_DEVICE_REVISION);
2546 if (ret < 0) {
2547 dev_err(codec->dev, "Failed to read revision register\n");
2548 goto err_reset;
2549 }
2550 wm5100->rev = ret & WM5100_DEVICE_REVISION_MASK;
2551
2552 dev_info(codec->dev, "revision %c\n", wm5100->rev + 'A');
2553
2554 ret = wm5100_reset(codec);
2555 if (ret < 0) {
2556 dev_err(codec->dev, "Failed to issue reset\n");
2557 goto err_reset;
2558 }
2559
Mark Brownbd132ec2011-10-23 11:10:45 +01002560 regcache_cache_only(wm5100->regmap, true);
Mark Brown6d4baf02011-09-20 15:44:21 +01002561
2562 wm5100_init_gpio(codec);
2563
2564 for (i = 0; i < ARRAY_SIZE(wm5100_dig_vu); i++)
2565 snd_soc_update_bits(codec, wm5100_dig_vu[i], WM5100_OUT_VU,
2566 WM5100_OUT_VU);
2567
2568 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.in_mode); i++) {
2569 snd_soc_update_bits(codec, WM5100_IN1L_CONTROL,
2570 WM5100_IN1_MODE_MASK |
2571 WM5100_IN1_DMIC_SUP_MASK,
2572 (wm5100->pdata.in_mode[i] <<
2573 WM5100_IN1_MODE_SHIFT) |
2574 (wm5100->pdata.dmic_sup[i] <<
2575 WM5100_IN1_DMIC_SUP_SHIFT));
2576 }
2577
2578 for (i = 0; i < ARRAY_SIZE(wm5100->pdata.gpio_defaults); i++) {
2579 if (!wm5100->pdata.gpio_defaults[i])
2580 continue;
2581
2582 snd_soc_write(codec, WM5100_GPIO_CTRL_1 + i,
2583 wm5100->pdata.gpio_defaults[i]);
2584 }
2585
2586 /* Don't debounce interrupts to support use of SYSCLK only */
2587 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_1, 0);
2588 snd_soc_write(codec, WM5100_IRQ_DEBOUNCE_2, 0);
2589
2590 /* TODO: check if we're symmetric */
2591
2592 if (i2c->irq) {
2593 if (wm5100->pdata.irq_flags)
2594 irq_flags = wm5100->pdata.irq_flags;
2595 else
2596 irq_flags = IRQF_TRIGGER_LOW;
2597
2598 irq_flags |= IRQF_ONESHOT;
2599
2600 if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
2601 ret = request_threaded_irq(i2c->irq, NULL,
2602 wm5100_edge_irq,
2603 irq_flags, "wm5100", codec);
2604 else
2605 ret = request_threaded_irq(i2c->irq, NULL, wm5100_irq,
2606 irq_flags, "wm5100", codec);
2607
2608 if (ret != 0) {
2609 dev_err(codec->dev, "Failed to request IRQ %d: %d\n",
2610 i2c->irq, ret);
2611 } else {
2612 /* Enable default interrupts */
2613 snd_soc_update_bits(codec,
2614 WM5100_INTERRUPT_STATUS_3_MASK,
2615 WM5100_IM_SPK_SHUTDOWN_WARN_EINT |
2616 WM5100_IM_SPK_SHUTDOWN_EINT |
2617 WM5100_IM_ASRC2_LOCK_EINT |
2618 WM5100_IM_ASRC1_LOCK_EINT |
2619 WM5100_IM_FLL2_LOCK_EINT |
2620 WM5100_IM_FLL1_LOCK_EINT |
2621 WM5100_CLKGEN_ERR_EINT |
2622 WM5100_CLKGEN_ERR_ASYNC_EINT, 0);
2623
2624 snd_soc_update_bits(codec,
2625 WM5100_INTERRUPT_STATUS_4_MASK,
2626 WM5100_AIF3_ERR_EINT |
2627 WM5100_AIF2_ERR_EINT |
2628 WM5100_AIF1_ERR_EINT |
2629 WM5100_CTRLIF_ERR_EINT |
2630 WM5100_ISRC2_UNDERCLOCKED_EINT |
2631 WM5100_ISRC1_UNDERCLOCKED_EINT |
2632 WM5100_FX_UNDERCLOCKED_EINT |
2633 WM5100_AIF3_UNDERCLOCKED_EINT |
2634 WM5100_AIF2_UNDERCLOCKED_EINT |
2635 WM5100_AIF1_UNDERCLOCKED_EINT |
2636 WM5100_ASRC_UNDERCLOCKED_EINT |
2637 WM5100_DAC_UNDERCLOCKED_EINT |
2638 WM5100_ADC_UNDERCLOCKED_EINT |
2639 WM5100_MIXER_UNDERCLOCKED_EINT, 0);
2640 }
2641 } else {
2642 snd_soc_dapm_new_controls(&codec->dapm,
2643 wm5100_dapm_widgets_noirq,
2644 ARRAY_SIZE(wm5100_dapm_widgets_noirq));
2645 }
2646
2647 if (wm5100->pdata.hp_pol) {
2648 ret = gpio_request_one(wm5100->pdata.hp_pol,
2649 GPIOF_OUT_INIT_HIGH, "WM5100 HP_POL");
2650 if (ret < 0) {
2651 dev_err(&i2c->dev, "Failed to request HP_POL %d: %d\n",
2652 wm5100->pdata.hp_pol, ret);
2653 goto err_gpio;
2654 }
2655 }
2656
2657 /* We'll get woken up again when the system has something useful
2658 * for us to do.
2659 */
2660 if (wm5100->pdata.ldo_ena)
2661 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2662 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2663 wm5100->core_supplies);
2664
2665 return 0;
2666
2667err_gpio:
Axel Lin0a742682011-09-23 13:23:10 +08002668 if (i2c->irq)
2669 free_irq(i2c->irq, codec);
Mark Brown6d4baf02011-09-20 15:44:21 +01002670 wm5100_free_gpio(codec);
2671err_reset:
2672 if (wm5100->pdata.reset) {
2673 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
2674 gpio_free(wm5100->pdata.reset);
2675 }
2676err_ldo:
2677 if (wm5100->pdata.ldo_ena) {
2678 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2679 gpio_free(wm5100->pdata.ldo_ena);
2680 }
2681err_enable:
2682 regulator_bulk_disable(ARRAY_SIZE(wm5100->core_supplies),
2683 wm5100->core_supplies);
Mark Brown7aefb082011-09-21 17:59:02 +01002684err_dbvdd3:
2685 regulator_put(wm5100->dbvdd3);
2686err_dbvdd2:
2687 regulator_put(wm5100->dbvdd2);
Mark Brown6d4baf02011-09-20 15:44:21 +01002688err_cpvdd:
2689 regulator_put(wm5100->cpvdd);
2690err_core:
2691 regulator_bulk_free(ARRAY_SIZE(wm5100->core_supplies),
2692 wm5100->core_supplies);
2693
2694 return ret;
2695}
2696
2697static int wm5100_remove(struct snd_soc_codec *codec)
2698{
2699 struct wm5100_priv *wm5100 = snd_soc_codec_get_drvdata(codec);
Axel Lin0a742682011-09-23 13:23:10 +08002700 struct i2c_client *i2c = to_i2c_client(codec->dev);
Mark Brown6d4baf02011-09-20 15:44:21 +01002701
2702 wm5100_set_bias_level(codec, SND_SOC_BIAS_OFF);
2703 if (wm5100->pdata.hp_pol) {
2704 gpio_free(wm5100->pdata.hp_pol);
2705 }
Axel Lin0a742682011-09-23 13:23:10 +08002706 if (i2c->irq)
2707 free_irq(i2c->irq, codec);
Mark Brown6d4baf02011-09-20 15:44:21 +01002708 wm5100_free_gpio(codec);
2709 if (wm5100->pdata.reset) {
2710 gpio_set_value_cansleep(wm5100->pdata.reset, 1);
2711 gpio_free(wm5100->pdata.reset);
2712 }
2713 if (wm5100->pdata.ldo_ena) {
2714 gpio_set_value_cansleep(wm5100->pdata.ldo_ena, 0);
2715 gpio_free(wm5100->pdata.ldo_ena);
2716 }
Mark Brown7aefb082011-09-21 17:59:02 +01002717 regulator_put(wm5100->dbvdd3);
2718 regulator_put(wm5100->dbvdd2);
Mark Brown6d4baf02011-09-20 15:44:21 +01002719 regulator_put(wm5100->cpvdd);
2720 regulator_bulk_free(ARRAY_SIZE(wm5100->core_supplies),
2721 wm5100->core_supplies);
2722 return 0;
2723}
2724
2725static struct snd_soc_codec_driver soc_codec_dev_wm5100 = {
2726 .probe = wm5100_probe,
2727 .remove = wm5100_remove,
2728
2729 .set_sysclk = wm5100_set_sysclk,
2730 .set_pll = wm5100_set_fll,
2731 .set_bias_level = wm5100_set_bias_level,
2732 .idle_bias_off = 1,
2733
2734 .seq_notifier = wm5100_seq_notifier,
2735 .controls = wm5100_snd_controls,
2736 .num_controls = ARRAY_SIZE(wm5100_snd_controls),
2737 .dapm_widgets = wm5100_dapm_widgets,
2738 .num_dapm_widgets = ARRAY_SIZE(wm5100_dapm_widgets),
2739 .dapm_routes = wm5100_dapm_routes,
2740 .num_dapm_routes = ARRAY_SIZE(wm5100_dapm_routes),
Mark Brownbd132ec2011-10-23 11:10:45 +01002741};
Mark Brown6d4baf02011-09-20 15:44:21 +01002742
Mark Brownbd132ec2011-10-23 11:10:45 +01002743static const struct regmap_config wm5100_regmap = {
2744 .reg_bits = 16,
2745 .val_bits = 16,
Mark Brown6d4baf02011-09-20 15:44:21 +01002746
Mark Brownbd132ec2011-10-23 11:10:45 +01002747 .max_register = WM5100_MAX_REGISTER,
2748 .reg_defaults = wm5100_reg_defaults,
2749 .num_reg_defaults = ARRAY_SIZE(wm5100_reg_defaults),
2750 .volatile_reg = wm5100_volatile_register,
2751 .readable_reg = wm5100_readable_register,
2752 .cache_type = REGCACHE_RBTREE,
Mark Brown6d4baf02011-09-20 15:44:21 +01002753};
2754
2755static __devinit int wm5100_i2c_probe(struct i2c_client *i2c,
2756 const struct i2c_device_id *id)
2757{
2758 struct wm5100_pdata *pdata = dev_get_platdata(&i2c->dev);
2759 struct wm5100_priv *wm5100;
2760 int ret, i;
2761
2762 wm5100 = kzalloc(sizeof(struct wm5100_priv), GFP_KERNEL);
2763 if (wm5100 == NULL)
2764 return -ENOMEM;
2765
Mark Brownbd132ec2011-10-23 11:10:45 +01002766 wm5100->regmap = regmap_init_i2c(i2c, &wm5100_regmap);
2767 if (IS_ERR(wm5100->regmap)) {
2768 ret = PTR_ERR(wm5100->regmap);
2769 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2770 ret);
2771 goto err_alloc;
2772 }
2773
Mark Brown6d4baf02011-09-20 15:44:21 +01002774 for (i = 0; i < ARRAY_SIZE(wm5100->fll); i++)
2775 init_completion(&wm5100->fll[i].lock);
2776
2777 if (pdata)
2778 wm5100->pdata = *pdata;
2779
2780 i2c_set_clientdata(i2c, wm5100);
2781
2782 ret = snd_soc_register_codec(&i2c->dev,
2783 &soc_codec_dev_wm5100, wm5100_dai,
2784 ARRAY_SIZE(wm5100_dai));
2785 if (ret < 0) {
2786 dev_err(&i2c->dev, "Failed to register WM5100: %d\n", ret);
Mark Brownbd132ec2011-10-23 11:10:45 +01002787 goto err_regmap;
Mark Brown6d4baf02011-09-20 15:44:21 +01002788 }
2789
2790 return ret;
Mark Brownbd132ec2011-10-23 11:10:45 +01002791
2792err_regmap:
2793 regmap_exit(wm5100->regmap);
2794err_alloc:
2795 kfree(wm5100);
2796 return ret;
Mark Brown6d4baf02011-09-20 15:44:21 +01002797}
2798
2799static __devexit int wm5100_i2c_remove(struct i2c_client *client)
2800{
Mark Brownbd132ec2011-10-23 11:10:45 +01002801 struct wm5100_priv *wm5100 = i2c_get_clientdata(client);
2802
Mark Brown6d4baf02011-09-20 15:44:21 +01002803 snd_soc_unregister_codec(&client->dev);
Mark Brownbd132ec2011-10-23 11:10:45 +01002804 regmap_exit(wm5100->regmap);
2805 kfree(wm5100);
2806
Mark Brown6d4baf02011-09-20 15:44:21 +01002807 return 0;
2808}
2809
2810static const struct i2c_device_id wm5100_i2c_id[] = {
2811 { "wm5100", 0 },
2812 { }
2813};
2814MODULE_DEVICE_TABLE(i2c, wm5100_i2c_id);
2815
2816static struct i2c_driver wm5100_i2c_driver = {
2817 .driver = {
2818 .name = "wm5100",
2819 .owner = THIS_MODULE,
2820 },
2821 .probe = wm5100_i2c_probe,
2822 .remove = __devexit_p(wm5100_i2c_remove),
2823 .id_table = wm5100_i2c_id,
2824};
2825
2826static int __init wm5100_modinit(void)
2827{
2828 return i2c_add_driver(&wm5100_i2c_driver);
2829}
2830module_init(wm5100_modinit);
2831
2832static void __exit wm5100_exit(void)
2833{
2834 i2c_del_driver(&wm5100_i2c_driver);
2835}
2836module_exit(wm5100_exit);
2837
2838MODULE_DESCRIPTION("ASoC WM5100 driver");
2839MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2840MODULE_LICENSE("GPL");