blob: 9bf676ee2509c871a74953551ba4e8c6ca5acf15 [file] [log] [blame]
Benjamin Gaignard9c41e452017-11-30 09:43:57 +01001// SPDX-License-Identifier: GPL-2.0
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02002/*
3 * Driver for STMicroelectronics STM32F7 I2C controller
4 *
5 * This I2C controller is described in the STM32F75xxx and STM32F74xxx Soc
6 * reference manual.
7 * Please see below a link to the documentation:
8 * http://www.st.com/resource/en/reference_manual/dm00124865.pdf
9 *
10 * Copyright (C) M'boumba Cedric Madianga 2017
Benjamin Gaignard9c41e452017-11-30 09:43:57 +010011 * Copyright (C) STMicroelectronics 2017
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020012 * Author: M'boumba Cedric Madianga <cedric.madianga@gmail.com>
13 *
14 * This driver is based on i2c-stm32f4.c
15 *
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020016 */
17#include <linux/clk.h>
18#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/i2c.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/iopoll.h>
24#include <linux/module.h>
25#include <linux/of.h>
26#include <linux/of_address.h>
27#include <linux/of_irq.h>
28#include <linux/of_platform.h>
29#include <linux/platform_device.h>
30#include <linux/reset.h>
31#include <linux/slab.h>
32
33#include "i2c-stm32.h"
34
35/* STM32F7 I2C registers */
36#define STM32F7_I2C_CR1 0x00
37#define STM32F7_I2C_CR2 0x04
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020038#define STM32F7_I2C_OAR1 0x08
39#define STM32F7_I2C_OAR2 0x0C
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020040#define STM32F7_I2C_TIMINGR 0x10
41#define STM32F7_I2C_ISR 0x18
42#define STM32F7_I2C_ICR 0x1C
43#define STM32F7_I2C_RXDR 0x24
44#define STM32F7_I2C_TXDR 0x28
45
46/* STM32F7 I2C control 1 */
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020047#define STM32F7_I2C_CR1_SBC BIT(16)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020048#define STM32F7_I2C_CR1_ANFOFF BIT(12)
49#define STM32F7_I2C_CR1_ERRIE BIT(7)
50#define STM32F7_I2C_CR1_TCIE BIT(6)
51#define STM32F7_I2C_CR1_STOPIE BIT(5)
52#define STM32F7_I2C_CR1_NACKIE BIT(4)
53#define STM32F7_I2C_CR1_ADDRIE BIT(3)
54#define STM32F7_I2C_CR1_RXIE BIT(2)
55#define STM32F7_I2C_CR1_TXIE BIT(1)
56#define STM32F7_I2C_CR1_PE BIT(0)
57#define STM32F7_I2C_ALL_IRQ_MASK (STM32F7_I2C_CR1_ERRIE \
58 | STM32F7_I2C_CR1_TCIE \
59 | STM32F7_I2C_CR1_STOPIE \
60 | STM32F7_I2C_CR1_NACKIE \
61 | STM32F7_I2C_CR1_RXIE \
62 | STM32F7_I2C_CR1_TXIE)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020063#define STM32F7_I2C_XFER_IRQ_MASK (STM32F7_I2C_CR1_TCIE \
64 | STM32F7_I2C_CR1_STOPIE \
65 | STM32F7_I2C_CR1_NACKIE \
66 | STM32F7_I2C_CR1_RXIE \
67 | STM32F7_I2C_CR1_TXIE)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020068
69/* STM32F7 I2C control 2 */
70#define STM32F7_I2C_CR2_RELOAD BIT(24)
71#define STM32F7_I2C_CR2_NBYTES_MASK GENMASK(23, 16)
72#define STM32F7_I2C_CR2_NBYTES(n) (((n) & 0xff) << 16)
73#define STM32F7_I2C_CR2_NACK BIT(15)
74#define STM32F7_I2C_CR2_STOP BIT(14)
75#define STM32F7_I2C_CR2_START BIT(13)
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +020076#define STM32F7_I2C_CR2_HEAD10R BIT(12)
77#define STM32F7_I2C_CR2_ADD10 BIT(11)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020078#define STM32F7_I2C_CR2_RD_WRN BIT(10)
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +020079#define STM32F7_I2C_CR2_SADD10_MASK GENMASK(9, 0)
80#define STM32F7_I2C_CR2_SADD10(n) (((n) & \
81 STM32F7_I2C_CR2_SADD10_MASK))
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +020082#define STM32F7_I2C_CR2_SADD7_MASK GENMASK(7, 1)
83#define STM32F7_I2C_CR2_SADD7(n) (((n) & 0x7f) << 1)
84
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +020085/* STM32F7 I2C Own Address 1 */
86#define STM32F7_I2C_OAR1_OA1EN BIT(15)
87#define STM32F7_I2C_OAR1_OA1MODE BIT(10)
88#define STM32F7_I2C_OAR1_OA1_10_MASK GENMASK(9, 0)
89#define STM32F7_I2C_OAR1_OA1_10(n) (((n) & \
90 STM32F7_I2C_OAR1_OA1_10_MASK))
91#define STM32F7_I2C_OAR1_OA1_7_MASK GENMASK(7, 1)
92#define STM32F7_I2C_OAR1_OA1_7(n) (((n) & 0x7f) << 1)
93#define STM32F7_I2C_OAR1_MASK (STM32F7_I2C_OAR1_OA1_7_MASK \
94 | STM32F7_I2C_OAR1_OA1_10_MASK \
95 | STM32F7_I2C_OAR1_OA1EN \
96 | STM32F7_I2C_OAR1_OA1MODE)
97
98/* STM32F7 I2C Own Address 2 */
99#define STM32F7_I2C_OAR2_OA2EN BIT(15)
100#define STM32F7_I2C_OAR2_OA2MSK_MASK GENMASK(10, 8)
101#define STM32F7_I2C_OAR2_OA2MSK(n) (((n) & 0x7) << 8)
102#define STM32F7_I2C_OAR2_OA2_7_MASK GENMASK(7, 1)
103#define STM32F7_I2C_OAR2_OA2_7(n) (((n) & 0x7f) << 1)
104#define STM32F7_I2C_OAR2_MASK (STM32F7_I2C_OAR2_OA2MSK_MASK \
105 | STM32F7_I2C_OAR2_OA2_7_MASK \
106 | STM32F7_I2C_OAR2_OA2EN)
107
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200108/* STM32F7 I2C Interrupt Status */
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200109#define STM32F7_I2C_ISR_ADDCODE_MASK GENMASK(23, 17)
110#define STM32F7_I2C_ISR_ADDCODE_GET(n) \
111 (((n) & STM32F7_I2C_ISR_ADDCODE_MASK) >> 17)
112#define STM32F7_I2C_ISR_DIR BIT(16)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200113#define STM32F7_I2C_ISR_BUSY BIT(15)
114#define STM32F7_I2C_ISR_ARLO BIT(9)
115#define STM32F7_I2C_ISR_BERR BIT(8)
116#define STM32F7_I2C_ISR_TCR BIT(7)
117#define STM32F7_I2C_ISR_TC BIT(6)
118#define STM32F7_I2C_ISR_STOPF BIT(5)
119#define STM32F7_I2C_ISR_NACKF BIT(4)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200120#define STM32F7_I2C_ISR_ADDR BIT(3)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200121#define STM32F7_I2C_ISR_RXNE BIT(2)
122#define STM32F7_I2C_ISR_TXIS BIT(1)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200123#define STM32F7_I2C_ISR_TXE BIT(0)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200124
125/* STM32F7 I2C Interrupt Clear */
126#define STM32F7_I2C_ICR_ARLOCF BIT(9)
127#define STM32F7_I2C_ICR_BERRCF BIT(8)
128#define STM32F7_I2C_ICR_STOPCF BIT(5)
129#define STM32F7_I2C_ICR_NACKCF BIT(4)
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200130#define STM32F7_I2C_ICR_ADDRCF BIT(3)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200131
132/* STM32F7 I2C Timing */
133#define STM32F7_I2C_TIMINGR_PRESC(n) (((n) & 0xf) << 28)
134#define STM32F7_I2C_TIMINGR_SCLDEL(n) (((n) & 0xf) << 20)
135#define STM32F7_I2C_TIMINGR_SDADEL(n) (((n) & 0xf) << 16)
136#define STM32F7_I2C_TIMINGR_SCLH(n) (((n) & 0xff) << 8)
137#define STM32F7_I2C_TIMINGR_SCLL(n) ((n) & 0xff)
138
139#define STM32F7_I2C_MAX_LEN 0xff
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200140#define STM32F7_I2C_MAX_SLAVE 0x2
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200141
142#define STM32F7_I2C_DNF_DEFAULT 0
143#define STM32F7_I2C_DNF_MAX 16
144
145#define STM32F7_I2C_ANALOG_FILTER_ENABLE 1
146#define STM32F7_I2C_ANALOG_FILTER_DELAY_MIN 50 /* ns */
147#define STM32F7_I2C_ANALOG_FILTER_DELAY_MAX 260 /* ns */
148
149#define STM32F7_I2C_RISE_TIME_DEFAULT 25 /* ns */
150#define STM32F7_I2C_FALL_TIME_DEFAULT 10 /* ns */
151
152#define STM32F7_PRESC_MAX BIT(4)
153#define STM32F7_SCLDEL_MAX BIT(4)
154#define STM32F7_SDADEL_MAX BIT(4)
155#define STM32F7_SCLH_MAX BIT(8)
156#define STM32F7_SCLL_MAX BIT(8)
157
158/**
159 * struct stm32f7_i2c_spec - private i2c specification timing
160 * @rate: I2C bus speed (Hz)
161 * @rate_min: 80% of I2C bus speed (Hz)
162 * @rate_max: 100% of I2C bus speed (Hz)
163 * @fall_max: Max fall time of both SDA and SCL signals (ns)
164 * @rise_max: Max rise time of both SDA and SCL signals (ns)
165 * @hddat_min: Min data hold time (ns)
166 * @vddat_max: Max data valid time (ns)
167 * @sudat_min: Min data setup time (ns)
168 * @l_min: Min low period of the SCL clock (ns)
169 * @h_min: Min high period of the SCL clock (ns)
170 */
171struct stm32f7_i2c_spec {
172 u32 rate;
173 u32 rate_min;
174 u32 rate_max;
175 u32 fall_max;
176 u32 rise_max;
177 u32 hddat_min;
178 u32 vddat_max;
179 u32 sudat_min;
180 u32 l_min;
181 u32 h_min;
182};
183
184/**
185 * struct stm32f7_i2c_setup - private I2C timing setup parameters
186 * @speed: I2C speed mode (standard, Fast Plus)
187 * @speed_freq: I2C speed frequency (Hz)
188 * @clock_src: I2C clock source frequency (Hz)
189 * @rise_time: Rise time (ns)
190 * @fall_time: Fall time (ns)
191 * @dnf: Digital filter coefficient (0-16)
192 * @analog_filter: Analog filter delay (On/Off)
193 */
194struct stm32f7_i2c_setup {
195 enum stm32_i2c_speed speed;
196 u32 speed_freq;
197 u32 clock_src;
198 u32 rise_time;
199 u32 fall_time;
200 u8 dnf;
201 bool analog_filter;
202};
203
204/**
205 * struct stm32f7_i2c_timings - private I2C output parameters
206 * @prec: Prescaler value
207 * @scldel: Data setup time
208 * @sdadel: Data hold time
209 * @sclh: SCL high period (master mode)
210 * @sclh: SCL low period (master mode)
211 */
212struct stm32f7_i2c_timings {
213 struct list_head node;
214 u8 presc;
215 u8 scldel;
216 u8 sdadel;
217 u8 sclh;
218 u8 scll;
219};
220
221/**
222 * struct stm32f7_i2c_msg - client specific data
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200223 * @addr: 8-bit or 10-bit slave addr, including r/w bit
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200224 * @count: number of bytes to be transferred
225 * @buf: data buffer
226 * @result: result of the transfer
227 * @stop: last I2C msg to be sent, i.e. STOP to be generated
228 */
229struct stm32f7_i2c_msg {
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200230 u16 addr;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200231 u32 count;
232 u8 *buf;
233 int result;
234 bool stop;
235};
236
237/**
238 * struct stm32f7_i2c_dev - private data of the controller
239 * @adap: I2C adapter for this controller
240 * @dev: device for this controller
241 * @base: virtual memory area
242 * @complete: completion of I2C message
243 * @clk: hw i2c clock
244 * @speed: I2C clock frequency of the controller. Standard, Fast or Fast+
245 * @msg: Pointer to data to be written
246 * @msg_num: number of I2C messages to be executed
247 * @msg_id: message identifiant
248 * @f7_msg: customized i2c msg for driver usage
249 * @setup: I2C timing input setup
250 * @timing: I2C computed timings
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200251 * @slave: list of slave devices registered on the I2C bus
252 * @slave_running: slave device currently used
253 * @slave_dir: transfer direction for the current slave device
254 * @master_mode: boolean to know in which mode the I2C is running (master or
255 * slave)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200256 */
257struct stm32f7_i2c_dev {
258 struct i2c_adapter adap;
259 struct device *dev;
260 void __iomem *base;
261 struct completion complete;
262 struct clk *clk;
263 int speed;
264 struct i2c_msg *msg;
265 unsigned int msg_num;
266 unsigned int msg_id;
267 struct stm32f7_i2c_msg f7_msg;
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +0200268 struct stm32f7_i2c_setup setup;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200269 struct stm32f7_i2c_timings timing;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200270 struct i2c_client *slave[STM32F7_I2C_MAX_SLAVE];
271 struct i2c_client *slave_running;
272 u32 slave_dir;
273 bool master_mode;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200274};
275
276/**
277 * All these values are coming from I2C Specification, Version 6.0, 4th of
278 * April 2014.
279 *
280 * Table10. Characteristics of the SDA and SCL bus lines for Standard, Fast,
281 * and Fast-mode Plus I2C-bus devices
282 */
283static struct stm32f7_i2c_spec i2c_specs[] = {
284 [STM32_I2C_SPEED_STANDARD] = {
285 .rate = 100000,
286 .rate_min = 80000,
287 .rate_max = 100000,
288 .fall_max = 300,
289 .rise_max = 1000,
290 .hddat_min = 0,
291 .vddat_max = 3450,
292 .sudat_min = 250,
293 .l_min = 4700,
294 .h_min = 4000,
295 },
296 [STM32_I2C_SPEED_FAST] = {
297 .rate = 400000,
298 .rate_min = 320000,
299 .rate_max = 400000,
300 .fall_max = 300,
301 .rise_max = 300,
302 .hddat_min = 0,
303 .vddat_max = 900,
304 .sudat_min = 100,
305 .l_min = 1300,
306 .h_min = 600,
307 },
308 [STM32_I2C_SPEED_FAST_PLUS] = {
309 .rate = 1000000,
310 .rate_min = 800000,
311 .rate_max = 1000000,
312 .fall_max = 100,
313 .rise_max = 120,
314 .hddat_min = 0,
315 .vddat_max = 450,
316 .sudat_min = 50,
317 .l_min = 500,
318 .h_min = 260,
319 },
320};
321
Colin Ian King25f2f442017-09-18 09:15:39 +0100322static const struct stm32f7_i2c_setup stm32f7_setup = {
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200323 .rise_time = STM32F7_I2C_RISE_TIME_DEFAULT,
324 .fall_time = STM32F7_I2C_FALL_TIME_DEFAULT,
325 .dnf = STM32F7_I2C_DNF_DEFAULT,
326 .analog_filter = STM32F7_I2C_ANALOG_FILTER_ENABLE,
327};
328
329static inline void stm32f7_i2c_set_bits(void __iomem *reg, u32 mask)
330{
331 writel_relaxed(readl_relaxed(reg) | mask, reg);
332}
333
334static inline void stm32f7_i2c_clr_bits(void __iomem *reg, u32 mask)
335{
336 writel_relaxed(readl_relaxed(reg) & ~mask, reg);
337}
338
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200339static void stm32f7_i2c_disable_irq(struct stm32f7_i2c_dev *i2c_dev, u32 mask)
340{
341 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1, mask);
342}
343
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200344static int stm32f7_i2c_compute_timing(struct stm32f7_i2c_dev *i2c_dev,
345 struct stm32f7_i2c_setup *setup,
346 struct stm32f7_i2c_timings *output)
347{
348 u32 p_prev = STM32F7_PRESC_MAX;
349 u32 i2cclk = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
350 setup->clock_src);
351 u32 i2cbus = DIV_ROUND_CLOSEST(NSEC_PER_SEC,
352 setup->speed_freq);
353 u32 clk_error_prev = i2cbus;
354 u32 tsync;
355 u32 af_delay_min, af_delay_max;
356 u32 dnf_delay;
357 u32 clk_min, clk_max;
358 int sdadel_min, sdadel_max;
359 int scldel_min;
360 struct stm32f7_i2c_timings *v, *_v, *s;
361 struct list_head solutions;
362 u16 p, l, a, h;
363 int ret = 0;
364
365 if (setup->speed >= STM32_I2C_SPEED_END) {
366 dev_err(i2c_dev->dev, "speed out of bound {%d/%d}\n",
367 setup->speed, STM32_I2C_SPEED_END - 1);
368 return -EINVAL;
369 }
370
371 if ((setup->rise_time > i2c_specs[setup->speed].rise_max) ||
372 (setup->fall_time > i2c_specs[setup->speed].fall_max)) {
373 dev_err(i2c_dev->dev,
374 "timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
375 setup->rise_time, i2c_specs[setup->speed].rise_max,
376 setup->fall_time, i2c_specs[setup->speed].fall_max);
377 return -EINVAL;
378 }
379
380 if (setup->dnf > STM32F7_I2C_DNF_MAX) {
381 dev_err(i2c_dev->dev,
382 "DNF out of bound %d/%d\n",
383 setup->dnf, STM32F7_I2C_DNF_MAX);
384 return -EINVAL;
385 }
386
387 if (setup->speed_freq > i2c_specs[setup->speed].rate) {
388 dev_err(i2c_dev->dev, "ERROR: Freq {%d/%d}\n",
389 setup->speed_freq, i2c_specs[setup->speed].rate);
390 return -EINVAL;
391 }
392
393 /* Analog and Digital Filters */
394 af_delay_min =
395 (setup->analog_filter ?
396 STM32F7_I2C_ANALOG_FILTER_DELAY_MIN : 0);
397 af_delay_max =
398 (setup->analog_filter ?
399 STM32F7_I2C_ANALOG_FILTER_DELAY_MAX : 0);
400 dnf_delay = setup->dnf * i2cclk;
401
402 sdadel_min = setup->fall_time - i2c_specs[setup->speed].hddat_min -
403 af_delay_min - (setup->dnf + 3) * i2cclk;
404
405 sdadel_max = i2c_specs[setup->speed].vddat_max - setup->rise_time -
406 af_delay_max - (setup->dnf + 4) * i2cclk;
407
408 scldel_min = setup->rise_time + i2c_specs[setup->speed].sudat_min;
409
410 if (sdadel_min < 0)
411 sdadel_min = 0;
412 if (sdadel_max < 0)
413 sdadel_max = 0;
414
415 dev_dbg(i2c_dev->dev, "SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n",
416 sdadel_min, sdadel_max, scldel_min);
417
418 INIT_LIST_HEAD(&solutions);
419 /* Compute possible values for PRESC, SCLDEL and SDADEL */
420 for (p = 0; p < STM32F7_PRESC_MAX; p++) {
421 for (l = 0; l < STM32F7_SCLDEL_MAX; l++) {
422 u32 scldel = (l + 1) * (p + 1) * i2cclk;
423
424 if (scldel < scldel_min)
425 continue;
426
427 for (a = 0; a < STM32F7_SDADEL_MAX; a++) {
428 u32 sdadel = (a * (p + 1) + 1) * i2cclk;
429
430 if (((sdadel >= sdadel_min) &&
431 (sdadel <= sdadel_max)) &&
432 (p != p_prev)) {
433 v = kmalloc(sizeof(*v), GFP_KERNEL);
434 if (!v) {
435 ret = -ENOMEM;
436 goto exit;
437 }
438
439 v->presc = p;
440 v->scldel = l;
441 v->sdadel = a;
442 p_prev = p;
443
444 list_add_tail(&v->node,
445 &solutions);
446 }
447 }
448 }
449 }
450
451 if (list_empty(&solutions)) {
452 dev_err(i2c_dev->dev, "no Prescaler solution\n");
453 ret = -EPERM;
454 goto exit;
455 }
456
457 tsync = af_delay_min + dnf_delay + (2 * i2cclk);
458 s = NULL;
459 clk_max = NSEC_PER_SEC / i2c_specs[setup->speed].rate_min;
460 clk_min = NSEC_PER_SEC / i2c_specs[setup->speed].rate_max;
461
462 /*
463 * Among Prescaler possibilities discovered above figures out SCL Low
464 * and High Period. Provided:
465 * - SCL Low Period has to be higher than SCL Clock Low Period
466 * defined by I2C Specification. I2C Clock has to be lower than
467 * (SCL Low Period - Analog/Digital filters) / 4.
468 * - SCL High Period has to be lower than SCL Clock High Period
469 * defined by I2C Specification
470 * - I2C Clock has to be lower than SCL High Period
471 */
472 list_for_each_entry(v, &solutions, node) {
473 u32 prescaler = (v->presc + 1) * i2cclk;
474
475 for (l = 0; l < STM32F7_SCLL_MAX; l++) {
476 u32 tscl_l = (l + 1) * prescaler + tsync;
477
478 if ((tscl_l < i2c_specs[setup->speed].l_min) ||
479 (i2cclk >=
480 ((tscl_l - af_delay_min - dnf_delay) / 4))) {
481 continue;
482 }
483
484 for (h = 0; h < STM32F7_SCLH_MAX; h++) {
485 u32 tscl_h = (h + 1) * prescaler + tsync;
486 u32 tscl = tscl_l + tscl_h +
487 setup->rise_time + setup->fall_time;
488
489 if ((tscl >= clk_min) && (tscl <= clk_max) &&
490 (tscl_h >= i2c_specs[setup->speed].h_min) &&
491 (i2cclk < tscl_h)) {
492 int clk_error = tscl - i2cbus;
493
494 if (clk_error < 0)
495 clk_error = -clk_error;
496
497 if (clk_error < clk_error_prev) {
498 clk_error_prev = clk_error;
499 v->scll = l;
500 v->sclh = h;
501 s = v;
502 }
503 }
504 }
505 }
506 }
507
508 if (!s) {
509 dev_err(i2c_dev->dev, "no solution at all\n");
510 ret = -EPERM;
511 goto exit;
512 }
513
514 output->presc = s->presc;
515 output->scldel = s->scldel;
516 output->sdadel = s->sdadel;
517 output->scll = s->scll;
518 output->sclh = s->sclh;
519
520 dev_dbg(i2c_dev->dev,
521 "Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
522 output->presc,
523 output->scldel, output->sdadel,
524 output->scll, output->sclh);
525
526exit:
527 /* Release list and memory */
528 list_for_each_entry_safe(v, _v, &solutions, node) {
529 list_del(&v->node);
530 kfree(v);
531 }
532
533 return ret;
534}
535
536static int stm32f7_i2c_setup_timing(struct stm32f7_i2c_dev *i2c_dev,
537 struct stm32f7_i2c_setup *setup)
538{
539 int ret = 0;
540
541 setup->speed = i2c_dev->speed;
542 setup->speed_freq = i2c_specs[setup->speed].rate;
543 setup->clock_src = clk_get_rate(i2c_dev->clk);
544
545 if (!setup->clock_src) {
546 dev_err(i2c_dev->dev, "clock rate is 0\n");
547 return -EINVAL;
548 }
549
550 do {
551 ret = stm32f7_i2c_compute_timing(i2c_dev, setup,
552 &i2c_dev->timing);
553 if (ret) {
554 dev_err(i2c_dev->dev,
555 "failed to compute I2C timings.\n");
556 if (i2c_dev->speed > STM32_I2C_SPEED_STANDARD) {
557 i2c_dev->speed--;
558 setup->speed = i2c_dev->speed;
559 setup->speed_freq =
560 i2c_specs[setup->speed].rate;
561 dev_warn(i2c_dev->dev,
562 "downgrade I2C Speed Freq to (%i)\n",
563 i2c_specs[setup->speed].rate);
564 } else {
565 break;
566 }
567 }
568 } while (ret);
569
570 if (ret) {
571 dev_err(i2c_dev->dev, "Impossible to compute I2C timings.\n");
572 return ret;
573 }
574
575 dev_dbg(i2c_dev->dev, "I2C Speed(%i), Freq(%i), Clk Source(%i)\n",
576 setup->speed, setup->speed_freq, setup->clock_src);
577 dev_dbg(i2c_dev->dev, "I2C Rise(%i) and Fall(%i) Time\n",
578 setup->rise_time, setup->fall_time);
579 dev_dbg(i2c_dev->dev, "I2C Analog Filter(%s), DNF(%i)\n",
580 (setup->analog_filter ? "On" : "Off"), setup->dnf);
581
582 return 0;
583}
584
585static void stm32f7_i2c_hw_config(struct stm32f7_i2c_dev *i2c_dev)
586{
587 struct stm32f7_i2c_timings *t = &i2c_dev->timing;
588 u32 timing = 0;
589
590 /* Timing settings */
591 timing |= STM32F7_I2C_TIMINGR_PRESC(t->presc);
592 timing |= STM32F7_I2C_TIMINGR_SCLDEL(t->scldel);
593 timing |= STM32F7_I2C_TIMINGR_SDADEL(t->sdadel);
594 timing |= STM32F7_I2C_TIMINGR_SCLH(t->sclh);
595 timing |= STM32F7_I2C_TIMINGR_SCLL(t->scll);
596 writel_relaxed(timing, i2c_dev->base + STM32F7_I2C_TIMINGR);
597
598 /* Enable I2C */
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +0200599 if (i2c_dev->setup.analog_filter)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200600 stm32f7_i2c_clr_bits(i2c_dev->base + STM32F7_I2C_CR1,
601 STM32F7_I2C_CR1_ANFOFF);
602 else
603 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
604 STM32F7_I2C_CR1_ANFOFF);
605 stm32f7_i2c_set_bits(i2c_dev->base + STM32F7_I2C_CR1,
606 STM32F7_I2C_CR1_PE);
607}
608
609static void stm32f7_i2c_write_tx_data(struct stm32f7_i2c_dev *i2c_dev)
610{
611 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
612 void __iomem *base = i2c_dev->base;
613
614 if (f7_msg->count) {
615 writeb_relaxed(*f7_msg->buf++, base + STM32F7_I2C_TXDR);
616 f7_msg->count--;
617 }
618}
619
620static void stm32f7_i2c_read_rx_data(struct stm32f7_i2c_dev *i2c_dev)
621{
622 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
623 void __iomem *base = i2c_dev->base;
624
625 if (f7_msg->count) {
626 *f7_msg->buf++ = readb_relaxed(base + STM32F7_I2C_RXDR);
627 f7_msg->count--;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200628 } else {
629 /* Flush RX buffer has no data is expected */
630 readb_relaxed(base + STM32F7_I2C_RXDR);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200631 }
632}
633
634static void stm32f7_i2c_reload(struct stm32f7_i2c_dev *i2c_dev)
635{
636 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
637 u32 cr2;
638
639 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
640
641 cr2 &= ~STM32F7_I2C_CR2_NBYTES_MASK;
642 if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
643 cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
644 } else {
645 cr2 &= ~STM32F7_I2C_CR2_RELOAD;
646 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
647 }
648
649 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
650}
651
652static int stm32f7_i2c_wait_free_bus(struct stm32f7_i2c_dev *i2c_dev)
653{
654 u32 status;
655 int ret;
656
657 ret = readl_relaxed_poll_timeout(i2c_dev->base + STM32F7_I2C_ISR,
658 status,
659 !(status & STM32F7_I2C_ISR_BUSY),
660 10, 1000);
661 if (ret) {
662 dev_dbg(i2c_dev->dev, "bus busy\n");
663 ret = -EBUSY;
664 }
665
666 return ret;
667}
668
669static void stm32f7_i2c_xfer_msg(struct stm32f7_i2c_dev *i2c_dev,
670 struct i2c_msg *msg)
671{
672 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
673 void __iomem *base = i2c_dev->base;
674 u32 cr1, cr2;
675
676 f7_msg->addr = msg->addr;
677 f7_msg->buf = msg->buf;
678 f7_msg->count = msg->len;
679 f7_msg->result = 0;
680 f7_msg->stop = (i2c_dev->msg_id >= i2c_dev->msg_num - 1);
681
682 reinit_completion(&i2c_dev->complete);
683
684 cr1 = readl_relaxed(base + STM32F7_I2C_CR1);
685 cr2 = readl_relaxed(base + STM32F7_I2C_CR2);
686
687 /* Set transfer direction */
688 cr2 &= ~STM32F7_I2C_CR2_RD_WRN;
689 if (msg->flags & I2C_M_RD)
690 cr2 |= STM32F7_I2C_CR2_RD_WRN;
691
692 /* Set slave address */
Pierre-Yves MORDRET8c7ecc92018-04-11 15:24:53 +0200693 cr2 &= ~(STM32F7_I2C_CR2_HEAD10R | STM32F7_I2C_CR2_ADD10);
694 if (msg->flags & I2C_M_TEN) {
695 cr2 &= ~STM32F7_I2C_CR2_SADD10_MASK;
696 cr2 |= STM32F7_I2C_CR2_SADD10(f7_msg->addr);
697 cr2 |= STM32F7_I2C_CR2_ADD10;
698 } else {
699 cr2 &= ~STM32F7_I2C_CR2_SADD7_MASK;
700 cr2 |= STM32F7_I2C_CR2_SADD7(f7_msg->addr);
701 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200702
703 /* Set nb bytes to transfer and reload if needed */
704 cr2 &= ~(STM32F7_I2C_CR2_NBYTES_MASK | STM32F7_I2C_CR2_RELOAD);
705 if (f7_msg->count > STM32F7_I2C_MAX_LEN) {
706 cr2 |= STM32F7_I2C_CR2_NBYTES(STM32F7_I2C_MAX_LEN);
707 cr2 |= STM32F7_I2C_CR2_RELOAD;
708 } else {
709 cr2 |= STM32F7_I2C_CR2_NBYTES(f7_msg->count);
710 }
711
712 /* Enable NACK, STOP, error and transfer complete interrupts */
713 cr1 |= STM32F7_I2C_CR1_ERRIE | STM32F7_I2C_CR1_TCIE |
714 STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE;
715
716 /* Clear TX/RX interrupt */
717 cr1 &= ~(STM32F7_I2C_CR1_RXIE | STM32F7_I2C_CR1_TXIE);
718
719 /* Enable RX/TX interrupt according to msg direction */
720 if (msg->flags & I2C_M_RD)
721 cr1 |= STM32F7_I2C_CR1_RXIE;
722 else
723 cr1 |= STM32F7_I2C_CR1_TXIE;
724
725 /* Configure Start/Repeated Start */
726 cr2 |= STM32F7_I2C_CR2_START;
727
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200728 i2c_dev->master_mode = true;
729
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200730 /* Write configurations registers */
731 writel_relaxed(cr1, base + STM32F7_I2C_CR1);
732 writel_relaxed(cr2, base + STM32F7_I2C_CR2);
733}
734
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200735static bool stm32f7_i2c_is_addr_match(struct i2c_client *slave, u32 addcode)
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200736{
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200737 u32 addr;
738
739 if (!slave)
740 return false;
741
742 if (slave->flags & I2C_CLIENT_TEN) {
743 /*
744 * For 10-bit addr, addcode = 11110XY with
745 * X = Bit 9 of slave address
746 * Y = Bit 8 of slave address
747 */
748 addr = slave->addr >> 8;
749 addr |= 0x78;
750 if (addr == addcode)
751 return true;
752 } else {
753 addr = slave->addr & 0x7f;
754 if (addr == addcode)
755 return true;
756 }
757
758 return false;
759}
760
761static void stm32f7_i2c_slave_start(struct stm32f7_i2c_dev *i2c_dev)
762{
763 struct i2c_client *slave = i2c_dev->slave_running;
764 void __iomem *base = i2c_dev->base;
765 u32 mask;
766 u8 value = 0;
767
768 if (i2c_dev->slave_dir) {
769 /* Notify i2c slave that new read transfer is starting */
770 i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
771
772 /*
773 * Disable slave TX config in case of I2C combined message
774 * (I2C Write followed by I2C Read)
775 */
776 mask = STM32F7_I2C_CR2_RELOAD;
777 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, mask);
778 mask = STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
779 STM32F7_I2C_CR1_TCIE;
780 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR1, mask);
781
782 /* Enable TX empty, STOP, NACK interrupts */
783 mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
784 STM32F7_I2C_CR1_TXIE;
785 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
786
787 } else {
788 /* Notify i2c slave that new write transfer is starting */
789 i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
790
791 /* Set reload mode to be able to ACK/NACK each received byte */
792 mask = STM32F7_I2C_CR2_RELOAD;
793 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
794
795 /*
796 * Set STOP, NACK, RX empty and transfer complete interrupts.*
797 * Set Slave Byte Control to be able to ACK/NACK each data
798 * byte received
799 */
800 mask = STM32F7_I2C_CR1_STOPIE | STM32F7_I2C_CR1_NACKIE |
801 STM32F7_I2C_CR1_SBC | STM32F7_I2C_CR1_RXIE |
802 STM32F7_I2C_CR1_TCIE;
803 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
804 }
805}
806
807static void stm32f7_i2c_slave_addr(struct stm32f7_i2c_dev *i2c_dev)
808{
809 void __iomem *base = i2c_dev->base;
810 u32 isr, addcode, dir, mask;
811 int i;
812
813 isr = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
814 addcode = STM32F7_I2C_ISR_ADDCODE_GET(isr);
815 dir = isr & STM32F7_I2C_ISR_DIR;
816
817 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
818 if (stm32f7_i2c_is_addr_match(i2c_dev->slave[i], addcode)) {
819 i2c_dev->slave_running = i2c_dev->slave[i];
820 i2c_dev->slave_dir = dir;
821
822 /* Start I2C slave processing */
823 stm32f7_i2c_slave_start(i2c_dev);
824
825 /* Clear ADDR flag */
826 mask = STM32F7_I2C_ICR_ADDRCF;
827 writel_relaxed(mask, base + STM32F7_I2C_ICR);
828 break;
829 }
830 }
831}
832
833static int stm32f7_i2c_get_slave_id(struct stm32f7_i2c_dev *i2c_dev,
834 struct i2c_client *slave, int *id)
835{
836 int i;
837
838 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
839 if (i2c_dev->slave[i] == slave) {
840 *id = i;
841 return 0;
842 }
843 }
844
845 dev_err(i2c_dev->dev, "Slave 0x%x not registered\n", slave->addr);
846
847 return -ENODEV;
848}
849
850static int stm32f7_i2c_get_free_slave_id(struct stm32f7_i2c_dev *i2c_dev,
851 struct i2c_client *slave, int *id)
852{
853 struct device *dev = i2c_dev->dev;
854 int i;
855
856 /*
857 * slave[0] supports 7-bit and 10-bit slave address
858 * slave[1] supports 7-bit slave address only
859 */
860 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
861 if (i == 1 && (slave->flags & I2C_CLIENT_PEC))
862 continue;
863 if (!i2c_dev->slave[i]) {
864 *id = i;
865 return 0;
866 }
867 }
868
869 dev_err(dev, "Slave 0x%x could not be registered\n", slave->addr);
870
871 return -EINVAL;
872}
873
874static bool stm32f7_i2c_is_slave_registered(struct stm32f7_i2c_dev *i2c_dev)
875{
876 int i;
877
878 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
879 if (i2c_dev->slave[i])
880 return true;
881 }
882
883 return false;
884}
885
886static bool stm32f7_i2c_is_slave_busy(struct stm32f7_i2c_dev *i2c_dev)
887{
888 int i, busy;
889
890 busy = 0;
891 for (i = 0; i < STM32F7_I2C_MAX_SLAVE; i++) {
892 if (i2c_dev->slave[i])
893 busy++;
894 }
895
896 return i == busy;
897}
898
899static irqreturn_t stm32f7_i2c_slave_isr_event(struct stm32f7_i2c_dev *i2c_dev)
900{
901 void __iomem *base = i2c_dev->base;
902 u32 cr2, status, mask;
903 u8 val;
904 int ret;
905
906 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
907
908 /* Slave transmitter mode */
909 if (status & STM32F7_I2C_ISR_TXIS) {
910 i2c_slave_event(i2c_dev->slave_running,
911 I2C_SLAVE_READ_PROCESSED,
912 &val);
913
914 /* Write data byte */
915 writel_relaxed(val, base + STM32F7_I2C_TXDR);
916 }
917
918 /* Transfer Complete Reload for Slave receiver mode */
919 if (status & STM32F7_I2C_ISR_TCR || status & STM32F7_I2C_ISR_RXNE) {
920 /*
921 * Read data byte then set NBYTES to receive next byte or NACK
922 * the current received byte
923 */
924 val = readb_relaxed(i2c_dev->base + STM32F7_I2C_RXDR);
925 ret = i2c_slave_event(i2c_dev->slave_running,
926 I2C_SLAVE_WRITE_RECEIVED,
927 &val);
928 if (!ret) {
929 cr2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_CR2);
930 cr2 |= STM32F7_I2C_CR2_NBYTES(1);
931 writel_relaxed(cr2, i2c_dev->base + STM32F7_I2C_CR2);
932 } else {
933 mask = STM32F7_I2C_CR2_NACK;
934 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
935 }
936 }
937
938 /* NACK received */
939 if (status & STM32F7_I2C_ISR_NACKF) {
940 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
941 writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
942 }
943
944 /* STOP received */
945 if (status & STM32F7_I2C_ISR_STOPF) {
946 /* Disable interrupts */
947 stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_XFER_IRQ_MASK);
948
949 if (i2c_dev->slave_dir) {
950 /*
951 * Flush TX buffer in order to not used the byte in
952 * TXDR for the next transfer
953 */
954 mask = STM32F7_I2C_ISR_TXE;
955 stm32f7_i2c_set_bits(base + STM32F7_I2C_ISR, mask);
956 }
957
958 /* Clear STOP flag */
959 writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
960
961 /* Notify i2c slave that a STOP flag has been detected */
962 i2c_slave_event(i2c_dev->slave_running, I2C_SLAVE_STOP, &val);
963
964 i2c_dev->slave_running = NULL;
965 }
966
967 /* Address match received */
968 if (status & STM32F7_I2C_ISR_ADDR)
969 stm32f7_i2c_slave_addr(i2c_dev);
970
971 return IRQ_HANDLED;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200972}
973
974static irqreturn_t stm32f7_i2c_isr_event(int irq, void *data)
975{
976 struct stm32f7_i2c_dev *i2c_dev = data;
977 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
978 void __iomem *base = i2c_dev->base;
979 u32 status, mask;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +0200980 int ret;
981
982 /* Check if the interrupt if for a slave device */
983 if (!i2c_dev->master_mode) {
984 ret = stm32f7_i2c_slave_isr_event(i2c_dev);
985 return ret;
986 }
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +0200987
988 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
989
990 /* Tx empty */
991 if (status & STM32F7_I2C_ISR_TXIS)
992 stm32f7_i2c_write_tx_data(i2c_dev);
993
994 /* RX not empty */
995 if (status & STM32F7_I2C_ISR_RXNE)
996 stm32f7_i2c_read_rx_data(i2c_dev);
997
998 /* NACK received */
999 if (status & STM32F7_I2C_ISR_NACKF) {
1000 dev_dbg(i2c_dev->dev, "<%s>: Receive NACK\n", __func__);
1001 writel_relaxed(STM32F7_I2C_ICR_NACKCF, base + STM32F7_I2C_ICR);
1002 f7_msg->result = -ENXIO;
1003 }
1004
1005 /* STOP detection flag */
1006 if (status & STM32F7_I2C_ISR_STOPF) {
1007 /* Disable interrupts */
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001008 if (stm32f7_i2c_is_slave_registered(i2c_dev))
1009 mask = STM32F7_I2C_XFER_IRQ_MASK;
1010 else
1011 mask = STM32F7_I2C_ALL_IRQ_MASK;
1012 stm32f7_i2c_disable_irq(i2c_dev, mask);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001013
1014 /* Clear STOP flag */
1015 writel_relaxed(STM32F7_I2C_ICR_STOPCF, base + STM32F7_I2C_ICR);
1016
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001017 i2c_dev->master_mode = false;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001018 complete(&i2c_dev->complete);
1019 }
1020
1021 /* Transfer complete */
1022 if (status & STM32F7_I2C_ISR_TC) {
1023 if (f7_msg->stop) {
1024 mask = STM32F7_I2C_CR2_STOP;
1025 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR2, mask);
1026 } else {
1027 i2c_dev->msg_id++;
1028 i2c_dev->msg++;
1029 stm32f7_i2c_xfer_msg(i2c_dev, i2c_dev->msg);
1030 }
1031 }
1032
1033 /*
1034 * Transfer Complete Reload: 255 data bytes have been transferred
1035 * We have to prepare the I2C controller to transfer the remaining
1036 * data.
1037 */
1038 if (status & STM32F7_I2C_ISR_TCR)
1039 stm32f7_i2c_reload(i2c_dev);
1040
1041 return IRQ_HANDLED;
1042}
1043
1044static irqreturn_t stm32f7_i2c_isr_error(int irq, void *data)
1045{
1046 struct stm32f7_i2c_dev *i2c_dev = data;
1047 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1048 void __iomem *base = i2c_dev->base;
1049 struct device *dev = i2c_dev->dev;
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001050 u32 mask, status;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001051
1052 status = readl_relaxed(i2c_dev->base + STM32F7_I2C_ISR);
1053
1054 /* Bus error */
1055 if (status & STM32F7_I2C_ISR_BERR) {
1056 dev_err(dev, "<%s>: Bus error\n", __func__);
1057 writel_relaxed(STM32F7_I2C_ICR_BERRCF, base + STM32F7_I2C_ICR);
1058 f7_msg->result = -EIO;
1059 }
1060
1061 /* Arbitration loss */
1062 if (status & STM32F7_I2C_ISR_ARLO) {
1063 dev_dbg(dev, "<%s>: Arbitration loss\n", __func__);
1064 writel_relaxed(STM32F7_I2C_ICR_ARLOCF, base + STM32F7_I2C_ICR);
1065 f7_msg->result = -EAGAIN;
1066 }
1067
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001068 /* Disable interrupts */
1069 if (stm32f7_i2c_is_slave_registered(i2c_dev))
1070 mask = STM32F7_I2C_XFER_IRQ_MASK;
1071 else
1072 mask = STM32F7_I2C_ALL_IRQ_MASK;
1073 stm32f7_i2c_disable_irq(i2c_dev, mask);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001074
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001075 i2c_dev->master_mode = false;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001076 complete(&i2c_dev->complete);
1077
1078 return IRQ_HANDLED;
1079}
1080
1081static int stm32f7_i2c_xfer(struct i2c_adapter *i2c_adap,
1082 struct i2c_msg msgs[], int num)
1083{
1084 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(i2c_adap);
1085 struct stm32f7_i2c_msg *f7_msg = &i2c_dev->f7_msg;
1086 unsigned long time_left;
1087 int ret;
1088
1089 i2c_dev->msg = msgs;
1090 i2c_dev->msg_num = num;
1091 i2c_dev->msg_id = 0;
1092
1093 ret = clk_enable(i2c_dev->clk);
1094 if (ret) {
1095 dev_err(i2c_dev->dev, "Failed to enable clock\n");
1096 return ret;
1097 }
1098
1099 ret = stm32f7_i2c_wait_free_bus(i2c_dev);
1100 if (ret)
1101 goto clk_free;
1102
1103 stm32f7_i2c_xfer_msg(i2c_dev, msgs);
1104
1105 time_left = wait_for_completion_timeout(&i2c_dev->complete,
1106 i2c_dev->adap.timeout);
1107 ret = f7_msg->result;
1108
1109 if (!time_left) {
1110 dev_dbg(i2c_dev->dev, "Access to slave 0x%x timed out\n",
1111 i2c_dev->msg->addr);
1112 ret = -ETIMEDOUT;
1113 }
1114
1115clk_free:
1116 clk_disable(i2c_dev->clk);
1117
1118 return (ret < 0) ? ret : num;
1119}
1120
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001121static int stm32f7_i2c_reg_slave(struct i2c_client *slave)
1122{
1123 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1124 void __iomem *base = i2c_dev->base;
1125 struct device *dev = i2c_dev->dev;
1126 u32 oar1, oar2, mask;
1127 int id, ret;
1128
1129 if (slave->flags & I2C_CLIENT_PEC) {
1130 dev_err(dev, "SMBus PEC not supported in slave mode\n");
1131 return -EINVAL;
1132 }
1133
1134 if (stm32f7_i2c_is_slave_busy(i2c_dev)) {
1135 dev_err(dev, "Too much slave registered\n");
1136 return -EBUSY;
1137 }
1138
1139 ret = stm32f7_i2c_get_free_slave_id(i2c_dev, slave, &id);
1140 if (ret)
1141 return ret;
1142
1143 if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
1144 ret = clk_enable(i2c_dev->clk);
1145 if (ret) {
1146 dev_err(dev, "Failed to enable clock\n");
1147 return ret;
1148 }
1149 }
1150
1151 if (id == 0) {
1152 /* Configure Own Address 1 */
1153 oar1 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR1);
1154 oar1 &= ~STM32F7_I2C_OAR1_MASK;
1155 if (slave->flags & I2C_CLIENT_TEN) {
1156 oar1 |= STM32F7_I2C_OAR1_OA1_10(slave->addr);
1157 oar1 |= STM32F7_I2C_OAR1_OA1MODE;
1158 } else {
1159 oar1 |= STM32F7_I2C_OAR1_OA1_7(slave->addr);
1160 }
1161 oar1 |= STM32F7_I2C_OAR1_OA1EN;
1162 i2c_dev->slave[id] = slave;
1163 writel_relaxed(oar1, i2c_dev->base + STM32F7_I2C_OAR1);
1164 } else if (id == 1) {
1165 /* Configure Own Address 2 */
1166 oar2 = readl_relaxed(i2c_dev->base + STM32F7_I2C_OAR2);
1167 oar2 &= ~STM32F7_I2C_OAR2_MASK;
1168 if (slave->flags & I2C_CLIENT_TEN) {
1169 ret = -EOPNOTSUPP;
1170 goto exit;
1171 }
1172
1173 oar2 |= STM32F7_I2C_OAR2_OA2_7(slave->addr);
1174 oar2 |= STM32F7_I2C_OAR2_OA2EN;
1175 i2c_dev->slave[id] = slave;
1176 writel_relaxed(oar2, i2c_dev->base + STM32F7_I2C_OAR2);
1177 } else {
1178 ret = -ENODEV;
1179 goto exit;
1180 }
1181
1182 /* Enable ACK */
1183 stm32f7_i2c_clr_bits(base + STM32F7_I2C_CR2, STM32F7_I2C_CR2_NACK);
1184
1185 /* Enable Address match interrupt, error interrupt and enable I2C */
1186 mask = STM32F7_I2C_CR1_ADDRIE | STM32F7_I2C_CR1_ERRIE |
1187 STM32F7_I2C_CR1_PE;
1188 stm32f7_i2c_set_bits(base + STM32F7_I2C_CR1, mask);
1189
1190 return 0;
1191
1192exit:
1193 if (!(stm32f7_i2c_is_slave_registered(i2c_dev)))
1194 clk_disable(i2c_dev->clk);
1195
1196 return ret;
1197}
1198
1199static int stm32f7_i2c_unreg_slave(struct i2c_client *slave)
1200{
1201 struct stm32f7_i2c_dev *i2c_dev = i2c_get_adapdata(slave->adapter);
1202 void __iomem *base = i2c_dev->base;
1203 u32 mask;
1204 int id, ret;
1205
1206 ret = stm32f7_i2c_get_slave_id(i2c_dev, slave, &id);
1207 if (ret)
1208 return ret;
1209
1210 WARN_ON(!i2c_dev->slave[id]);
1211
1212 if (id == 0) {
1213 mask = STM32F7_I2C_OAR1_OA1EN;
1214 stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR1, mask);
1215 } else {
1216 mask = STM32F7_I2C_OAR2_OA2EN;
1217 stm32f7_i2c_clr_bits(base + STM32F7_I2C_OAR2, mask);
1218 }
1219
1220 i2c_dev->slave[id] = NULL;
1221
1222 if (!(stm32f7_i2c_is_slave_registered(i2c_dev))) {
1223 stm32f7_i2c_disable_irq(i2c_dev, STM32F7_I2C_ALL_IRQ_MASK);
1224 clk_disable(i2c_dev->clk);
1225 }
1226
1227 return 0;
1228}
1229
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001230static u32 stm32f7_i2c_func(struct i2c_adapter *adap)
1231{
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001232 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR |
1233 I2C_FUNC_SLAVE;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001234}
1235
1236static struct i2c_algorithm stm32f7_i2c_algo = {
1237 .master_xfer = stm32f7_i2c_xfer,
1238 .functionality = stm32f7_i2c_func,
Pierre-Yves MORDRET60d609f2018-04-11 15:24:54 +02001239 .reg_slave = stm32f7_i2c_reg_slave,
1240 .unreg_slave = stm32f7_i2c_unreg_slave,
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001241};
1242
1243static int stm32f7_i2c_probe(struct platform_device *pdev)
1244{
1245 struct device_node *np = pdev->dev.of_node;
1246 struct stm32f7_i2c_dev *i2c_dev;
1247 const struct stm32f7_i2c_setup *setup;
1248 struct resource *res;
1249 u32 irq_error, irq_event, clk_rate, rise_time, fall_time;
1250 struct i2c_adapter *adap;
1251 struct reset_control *rst;
1252 int ret;
1253
1254 i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
1255 if (!i2c_dev)
1256 return -ENOMEM;
1257
1258 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1259 i2c_dev->base = devm_ioremap_resource(&pdev->dev, res);
1260 if (IS_ERR(i2c_dev->base))
1261 return PTR_ERR(i2c_dev->base);
1262
1263 irq_event = irq_of_parse_and_map(np, 0);
1264 if (!irq_event) {
1265 dev_err(&pdev->dev, "IRQ event missing or invalid\n");
1266 return -EINVAL;
1267 }
1268
1269 irq_error = irq_of_parse_and_map(np, 1);
1270 if (!irq_error) {
1271 dev_err(&pdev->dev, "IRQ error missing or invalid\n");
1272 return -EINVAL;
1273 }
1274
1275 i2c_dev->clk = devm_clk_get(&pdev->dev, NULL);
1276 if (IS_ERR(i2c_dev->clk)) {
1277 dev_err(&pdev->dev, "Error: Missing controller clock\n");
1278 return PTR_ERR(i2c_dev->clk);
1279 }
1280 ret = clk_prepare_enable(i2c_dev->clk);
1281 if (ret) {
1282 dev_err(&pdev->dev, "Failed to prepare_enable clock\n");
1283 return ret;
1284 }
1285
1286 i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
1287 ret = device_property_read_u32(&pdev->dev, "clock-frequency",
1288 &clk_rate);
1289 if (!ret && clk_rate >= 1000000)
1290 i2c_dev->speed = STM32_I2C_SPEED_FAST_PLUS;
1291 else if (!ret && clk_rate >= 400000)
1292 i2c_dev->speed = STM32_I2C_SPEED_FAST;
1293 else if (!ret && clk_rate >= 100000)
1294 i2c_dev->speed = STM32_I2C_SPEED_STANDARD;
1295
1296 rst = devm_reset_control_get(&pdev->dev, NULL);
1297 if (IS_ERR(rst)) {
1298 dev_err(&pdev->dev, "Error: Missing controller reset\n");
1299 ret = PTR_ERR(rst);
1300 goto clk_free;
1301 }
1302 reset_control_assert(rst);
1303 udelay(2);
1304 reset_control_deassert(rst);
1305
1306 i2c_dev->dev = &pdev->dev;
1307
1308 ret = devm_request_irq(&pdev->dev, irq_event, stm32f7_i2c_isr_event, 0,
1309 pdev->name, i2c_dev);
1310 if (ret) {
1311 dev_err(&pdev->dev, "Failed to request irq event %i\n",
1312 irq_event);
1313 goto clk_free;
1314 }
1315
1316 ret = devm_request_irq(&pdev->dev, irq_error, stm32f7_i2c_isr_error, 0,
1317 pdev->name, i2c_dev);
1318 if (ret) {
1319 dev_err(&pdev->dev, "Failed to request irq error %i\n",
1320 irq_error);
1321 goto clk_free;
1322 }
1323
1324 setup = of_device_get_match_data(&pdev->dev);
Pierre-Yves MORDRET771b7bf2018-03-21 17:48:40 +01001325 if (!setup) {
1326 dev_err(&pdev->dev, "Can't get device data\n");
1327 ret = -ENODEV;
1328 goto clk_free;
1329 }
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001330 i2c_dev->setup = *setup;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001331
1332 ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-rising-time-ns",
1333 &rise_time);
1334 if (!ret)
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001335 i2c_dev->setup.rise_time = rise_time;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001336
1337 ret = device_property_read_u32(i2c_dev->dev, "i2c-scl-falling-time-ns",
1338 &fall_time);
1339 if (!ret)
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001340 i2c_dev->setup.fall_time = fall_time;
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001341
Pierre-Yves MORDRET463a9212017-09-21 15:30:09 +02001342 ret = stm32f7_i2c_setup_timing(i2c_dev, &i2c_dev->setup);
Pierre-Yves MORDRETaeb068c2017-09-14 16:28:37 +02001343 if (ret)
1344 goto clk_free;
1345
1346 stm32f7_i2c_hw_config(i2c_dev);
1347
1348 adap = &i2c_dev->adap;
1349 i2c_set_adapdata(adap, i2c_dev);
1350 snprintf(adap->name, sizeof(adap->name), "STM32F7 I2C(%pa)",
1351 &res->start);
1352 adap->owner = THIS_MODULE;
1353 adap->timeout = 2 * HZ;
1354 adap->retries = 3;
1355 adap->algo = &stm32f7_i2c_algo;
1356 adap->dev.parent = &pdev->dev;
1357 adap->dev.of_node = pdev->dev.of_node;
1358
1359 init_completion(&i2c_dev->complete);
1360
1361 ret = i2c_add_adapter(adap);
1362 if (ret)
1363 goto clk_free;
1364
1365 platform_set_drvdata(pdev, i2c_dev);
1366
1367 clk_disable(i2c_dev->clk);
1368
1369 dev_info(i2c_dev->dev, "STM32F7 I2C-%d bus adapter\n", adap->nr);
1370
1371 return 0;
1372
1373clk_free:
1374 clk_disable_unprepare(i2c_dev->clk);
1375
1376 return ret;
1377}
1378
1379static int stm32f7_i2c_remove(struct platform_device *pdev)
1380{
1381 struct stm32f7_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
1382
1383 i2c_del_adapter(&i2c_dev->adap);
1384
1385 clk_unprepare(i2c_dev->clk);
1386
1387 return 0;
1388}
1389
1390static const struct of_device_id stm32f7_i2c_match[] = {
1391 { .compatible = "st,stm32f7-i2c", .data = &stm32f7_setup},
1392 {},
1393};
1394MODULE_DEVICE_TABLE(of, stm32f7_i2c_match);
1395
1396static struct platform_driver stm32f7_i2c_driver = {
1397 .driver = {
1398 .name = "stm32f7-i2c",
1399 .of_match_table = stm32f7_i2c_match,
1400 },
1401 .probe = stm32f7_i2c_probe,
1402 .remove = stm32f7_i2c_remove,
1403};
1404
1405module_platform_driver(stm32f7_i2c_driver);
1406
1407MODULE_AUTHOR("M'boumba Cedric Madianga <cedric.madianga@gmail.com>");
1408MODULE_DESCRIPTION("STMicroelectronics STM32F7 I2C driver");
1409MODULE_LICENSE("GPL v2");