blob: d4640117fa8ccd04b3d2a5126655770713f6f119 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Gabor Juhos98c316e2010-11-25 18:26:07 +010024#include <linux/pm_qos_params.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujith394cf0a2009-02-09 13:26:54 +053026#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
28
29/*
30 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
31 * should rely on this file or its contents.
32 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Sujith394cf0a2009-02-09 13:26:54 +053034struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith394cf0a2009-02-09 13:26:54 +053036/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070037
Ming Lei13bda122009-12-29 22:57:28 +080038#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053039 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080040 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053041 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080042 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053043 (((unsigned long long int)(x)) & 0xffffffff) : \
44 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070045
Sujith394cf0a2009-02-09 13:26:54 +053046/* increment with wrap-around */
47#define INCR(_l, _sz) do { \
48 (_l)++; \
49 (_l) &= ((_sz) - 1); \
50 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051
Sujith394cf0a2009-02-09 13:26:54 +053052/* decrement with wrap-around */
53#define DECR(_l, _sz) do { \
54 (_l)--; \
55 (_l) &= ((_sz) - 1); \
56 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070057
Sujith394cf0a2009-02-09 13:26:54 +053058#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070059
Mohammed Shafi Shajakhan4dc35302010-12-14 13:18:28 +053060#define ATH9K_PM_QOS_DEFAULT_VALUE 55
61
Sujith394cf0a2009-02-09 13:26:54 +053062#define TSF_TO_TU(_h,_l) \
63 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
64
65#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
66
Sujith394cf0a2009-02-09 13:26:54 +053067struct ath_config {
68 u32 ath_aggr_prot;
69 u16 txpowlimit;
70 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070071};
72
Sujith394cf0a2009-02-09 13:26:54 +053073/*************************/
74/* Descriptor Management */
75/*************************/
76
77#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053078 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053079 (_bf)->bf_lastbf = NULL; \
80 (_bf)->bf_next = NULL; \
81 memset(&((_bf)->bf_state), 0, \
82 sizeof(struct ath_buf_state)); \
83 } while (0)
84
Sujitha119cc42009-03-30 15:28:38 +053085#define ATH_RXBUF_RESET(_bf) do { \
86 (_bf)->bf_stale = false; \
87 } while (0)
88
Sujith394cf0a2009-02-09 13:26:54 +053089/**
90 * enum buffer_type - Buffer type flags
91 *
Sujith394cf0a2009-02-09 13:26:54 +053092 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
93 * @BUF_AGGR: Indicates whether the buffer can be aggregated
94 * (used in aggregation scheduling)
Sujith394cf0a2009-02-09 13:26:54 +053095 * @BUF_XRETRY: To denote excessive retries of the buffer
96 */
97enum buffer_type {
Sujith394cf0a2009-02-09 13:26:54 +053098 BUF_AMPDU = BIT(2),
99 BUF_AGGR = BIT(3),
Sujith394cf0a2009-02-09 13:26:54 +0530100 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700101};
102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
104#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
Sujith394cf0a2009-02-09 13:26:54 +0530105#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400107#define ATH_TXSTATUS_RING_SIZE 64
108
Sujith394cf0a2009-02-09 13:26:54 +0530109struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400110 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530111 dma_addr_t dd_desc_paddr;
112 u32 dd_desc_len;
113 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530114};
115
116int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400118 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530119void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
120 struct list_head *head);
121
122/***********/
123/* RX / TX */
124/***********/
125
126#define ATH_MAX_ANTENNA 3
127#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530128#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200129#define ATH_TXBUF_RESERVE 5
130#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530131#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530133
134#define TID_TO_WME_AC(_tid) \
135 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
136 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
137 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
138 WME_AC_VO)
139
Sujith394cf0a2009-02-09 13:26:54 +0530140#define ADDBA_EXCHANGE_ATTEMPTS 10
141#define ATH_AGGR_DELIM_SZ 4
142#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
143/* number of delimiters for encryption padding */
144#define ATH_AGGR_ENCRYPTDELIM 10
145/* minimum h/w qdepth to be sustained to maximize aggregation */
146#define ATH_AGGR_MIN_QDEPTH 2
147#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530148
149#define IEEE80211_SEQ_SEQ_SHIFT 4
150#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530151#define IEEE80211_WEP_IVLEN 3
152#define IEEE80211_WEP_KIDLEN 1
153#define IEEE80211_WEP_CRCLEN 4
154#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
155 (IEEE80211_WEP_IVLEN + \
156 IEEE80211_WEP_KIDLEN + \
157 IEEE80211_WEP_CRCLEN))
158
159/* return whether a bit at index _n in bitmap _bm is set
160 * _sz is the size of the bitmap */
161#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
162 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
163
164/* return block-ack bitmap index given sequence and starting sequence */
165#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
166
167/* returns delimiter padding required given the packet length */
168#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800169 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
170 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530171
172#define BAW_WITHIN(_start, _bawsz, _seqno) \
173 ((((_seqno) - (_start)) & 4095) < (_bawsz))
174
Sujith394cf0a2009-02-09 13:26:54 +0530175#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
176
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400177#define ATH_TX_COMPLETE_POLL_INT 1000
178
Sujith394cf0a2009-02-09 13:26:54 +0530179enum ATH_AGGR_STATUS {
180 ATH_AGGR_DONE,
181 ATH_AGGR_BAW_CLOSED,
182 ATH_AGGR_LIMITED,
183};
184
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400185#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530186struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530187 u32 axq_qnum;
188 u32 *axq_link;
189 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530190 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530191 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100192 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530193 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400194 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530195 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
197 struct list_head txq_fifo_pending;
198 u8 txq_headidx;
199 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100200 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530201};
202
Sujith93ef24b2010-05-20 15:34:40 +0530203struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100204 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530205 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530206 struct list_head list;
207 struct list_head tid_q;
208};
209
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100210struct ath_frame_info {
211 int framelen;
212 u32 keyix;
213 enum ath9k_key_type keytype;
214 u8 retries;
215 u16 seqno;
216};
217
Sujith93ef24b2010-05-20 15:34:40 +0530218struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530219 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400220 u8 bfs_paprd;
Felix Fietkau61117f02010-11-11 03:18:36 +0100221 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530222};
223
224struct ath_buf {
225 struct list_head list;
226 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
227 an aggregate) */
228 struct ath_buf *bf_next; /* next subframe in the aggregate */
229 struct sk_buff *bf_mpdu; /* enclosing frame structure */
230 void *bf_desc; /* virtual addr of desc */
231 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700232 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530233 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530234 u16 bf_flags;
235 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530236 struct ath_wiphy *aphy;
237};
238
239struct ath_atx_tid {
240 struct list_head list;
241 struct list_head buf_q;
242 struct ath_node *an;
243 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200244 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530245 u16 seq_start;
246 u16 seq_next;
247 u16 baw_size;
248 int tidno;
249 int baw_head; /* first un-acked tx buffer */
250 int baw_tail; /* next unused tx buffer slot */
251 int sched;
252 int paused;
253 u8 state;
254};
255
256struct ath_node {
Ben Greear7f010c92011-01-09 23:11:49 -0800257#ifdef CONFIG_ATH9K_DEBUGFS
258 struct list_head list; /* for sc->nodes */
259 struct ieee80211_sta *sta; /* station struct we're part of */
260#endif
Sujith93ef24b2010-05-20 15:34:40 +0530261 struct ath_atx_tid tid[WME_NUM_TID];
262 struct ath_atx_ac ac[WME_NUM_AC];
263 u16 maxampdu;
264 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530265};
266
Sujith394cf0a2009-02-09 13:26:54 +0530267#define AGGR_CLEANUP BIT(1)
268#define AGGR_ADDBA_COMPLETE BIT(2)
269#define AGGR_ADDBA_PROGRESS BIT(3)
270
Sujith394cf0a2009-02-09 13:26:54 +0530271struct ath_tx_control {
272 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100273 struct ath_node *an;
Sujith394cf0a2009-02-09 13:26:54 +0530274 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200275 enum ath9k_internal_frame_type frame_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400276 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530277};
278
Sujith394cf0a2009-02-09 13:26:54 +0530279#define ATH_TX_ERROR 0x01
280#define ATH_TX_XRETRY 0x02
281#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530282
Sujith394cf0a2009-02-09 13:26:54 +0530283struct ath_tx {
284 u16 seq_no;
285 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530286 spinlock_t txbuflock;
287 struct list_head txbuf;
288 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
289 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100290 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530291};
292
Felix Fietkaub5c804752010-04-15 17:38:48 -0400293struct ath_rx_edma {
294 struct sk_buff_head rx_fifo;
295 struct sk_buff_head rx_buffers;
296 u32 rx_fifo_hwsize;
297};
298
Sujith394cf0a2009-02-09 13:26:54 +0530299struct ath_rx {
300 u8 defant;
301 u8 rxotherant;
302 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530303 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530304 spinlock_t rxbuflock;
305 struct list_head rxbuf;
306 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400307 struct ath_buf *rx_bufptr;
308 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530309};
310
311int ath_startrecv(struct ath_softc *sc);
312bool ath_stoprecv(struct ath_softc *sc);
313void ath_flushrecv(struct ath_softc *sc);
314u32 ath_calcrxfilter(struct ath_softc *sc);
315int ath_rx_init(struct ath_softc *sc, int nbufs);
316void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400317int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530318struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
319void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau080e1a22010-12-05 20:17:53 +0100320bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530321void ath_draintxq(struct ath_softc *sc,
322 struct ath_txq *txq, bool retry_tx);
323void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
324void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
325void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
326int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530327void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530328int ath_txq_update(struct ath_softc *sc, int qnum,
329 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200330int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530331 struct ath_tx_control *txctl);
332void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400333void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200334int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
335 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530336void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530337void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
338
339/********/
Sujith17d79042009-02-09 13:27:03 +0530340/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530341/********/
342
Sujith17d79042009-02-09 13:27:03 +0530343struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530344 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200345 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530346 enum nl80211_iftype av_opmode;
347 struct ath_buf *av_bcbuf;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200348 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530349};
350
351/*******************/
352/* Beacon Handling */
353/*******************/
354
355/*
356 * Regardless of the number of beacons we stagger, (i.e. regardless of the
357 * number of BSSIDs) if a given beacon does not go out even after waiting this
358 * number of beacon intervals, the game's up.
359 */
360#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200361#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530362#define ATH_DEFAULT_BINTVAL 100 /* TU */
363#define ATH_DEFAULT_BMISS_LIMIT 10
364#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
365
366struct ath_beacon_config {
367 u16 beacon_interval;
368 u16 listen_interval;
369 u16 dtim_period;
370 u16 bmiss_timeout;
371 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530372};
373
Sujith394cf0a2009-02-09 13:26:54 +0530374struct ath_beacon {
375 enum {
376 OK, /* no change needed */
377 UPDATE, /* update pending */
378 COMMIT /* beacon sent, commit change */
379 } updateslot; /* slot time update fsm */
380
381 u32 beaconq;
382 u32 bmisscnt;
383 u32 ast_be_xmit;
384 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200385 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200386 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530387 int slottime;
388 int slotupdate;
389 struct ath9k_tx_queue_info beacon_qi;
390 struct ath_descdma bdma;
391 struct ath_txq *cabq;
392 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700393};
394
Sujith9fc9ab02009-03-03 10:16:51 +0530395void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200396void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200397int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530398void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530399int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400
Sujith394cf0a2009-02-09 13:26:54 +0530401/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530402/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530403/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530404
Sujith20977d32009-02-20 15:13:28 +0530405#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
406#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400407#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
408#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200409#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530410#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
411#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530412
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700413#define ATH_PAPRD_TIMEOUT 100 /* msecs */
414
Felix Fietkau347809f2010-07-02 00:09:52 +0200415void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400416void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530417void ath_ani_calibrate(unsigned long data);
418
Sujith0fca65c2010-01-08 10:36:00 +0530419/**********/
420/* BTCOEX */
421/**********/
422
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700423struct ath_btcoex {
424 bool hw_timer_enabled;
425 spinlock_t btcoex_lock;
426 struct timer_list period_timer; /* Timer for BT period */
427 u32 bt_priority_cnt;
428 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700429 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700430 u32 btcoex_no_stomp; /* in usec */
431 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530432 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700433 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700434};
435
Sujith0fca65c2010-01-08 10:36:00 +0530436int ath_init_btcoex_timer(struct ath_softc *sc);
437void ath9k_btcoex_timer_resume(struct ath_softc *sc);
438void ath9k_btcoex_timer_pause(struct ath_softc *sc);
439
Sujith394cf0a2009-02-09 13:26:54 +0530440/********************/
441/* LED Control */
442/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530443
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530444#define ATH_LED_PIN_DEF 1
445#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530446#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
447#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530448
Sujith394cf0a2009-02-09 13:26:54 +0530449enum ath_led_type {
450 ATH_LED_RADIO,
451 ATH_LED_ASSOC,
452 ATH_LED_TX,
453 ATH_LED_RX
454};
Sujithf1dc5602008-10-29 10:16:30 +0530455
Sujith394cf0a2009-02-09 13:26:54 +0530456struct ath_led {
457 struct ath_softc *sc;
458 struct led_classdev led_cdev;
459 enum ath_led_type led_type;
460 char name[32];
461 bool registered;
462};
Sujithf1dc5602008-10-29 10:16:30 +0530463
Sujith0fca65c2010-01-08 10:36:00 +0530464void ath_init_leds(struct ath_softc *sc);
465void ath_deinit_leds(struct ath_softc *sc);
466
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700467/* Antenna diversity/combining */
468#define ATH_ANT_RX_CURRENT_SHIFT 4
469#define ATH_ANT_RX_MAIN_SHIFT 2
470#define ATH_ANT_RX_MASK 0x3
471
472#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
473#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
474#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
475#define ATH_ANT_DIV_COMB_INIT_COUNT 95
476#define ATH_ANT_DIV_COMB_MAX_COUNT 100
477#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
478#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
479
480#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
481#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
482#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
483#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
484#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
485
486enum ath9k_ant_div_comb_lna_conf {
487 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
488 ATH_ANT_DIV_COMB_LNA2,
489 ATH_ANT_DIV_COMB_LNA1,
490 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
491};
492
493struct ath_ant_comb {
494 u16 count;
495 u16 total_pkt_count;
496 bool scan;
497 bool scan_not_start;
498 int main_total_rssi;
499 int alt_total_rssi;
500 int alt_recv_cnt;
501 int main_recv_cnt;
502 int rssi_lna1;
503 int rssi_lna2;
504 int rssi_add;
505 int rssi_sub;
506 int rssi_first;
507 int rssi_second;
508 int rssi_third;
509 bool alt_good;
510 int quick_scan_cnt;
511 int main_conf;
512 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
513 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
514 int first_bias;
515 int second_bias;
516 bool first_ratio;
517 bool second_ratio;
518 unsigned long scan_start_time;
519};
520
Sujith394cf0a2009-02-09 13:26:54 +0530521/********************/
522/* Main driver core */
523/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530524
Sujith394cf0a2009-02-09 13:26:54 +0530525/*
526 * Default cache line size, in bytes.
527 * Used when PCI device not fully initialized by bootrom/BIOS
528*/
529#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530530#define ATH_REGCLASSIDS_MAX 10
531#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
532#define ATH_MAX_SW_RETRIES 10
533#define ATH_CHAN_MAX 255
534#define IEEE80211_WEP_NKID 4 /* number of key ids */
535
Sujith394cf0a2009-02-09 13:26:54 +0530536#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530537#define ATH_RATE_DUMMY_MARKER 0
538
Sujith1b04b932010-01-08 10:36:05 +0530539#define SC_OP_INVALID BIT(0)
540#define SC_OP_BEACONS BIT(1)
541#define SC_OP_RXAGGR BIT(2)
542#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200543#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530544#define SC_OP_PREAMBLE_SHORT BIT(5)
545#define SC_OP_PROTECT_ENABLE BIT(6)
546#define SC_OP_RXFLUSH BIT(7)
547#define SC_OP_LED_ASSOCIATED BIT(8)
548#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530549#define SC_OP_TSF_RESET BIT(11)
550#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530551#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700552#define SC_OP_ANI_RUN BIT(14)
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530553#define SC_OP_ENABLE_APM BIT(15)
Sujith1b04b932010-01-08 10:36:05 +0530554
555/* Powersave flags */
556#define PS_WAIT_FOR_BEACON BIT(0)
557#define PS_WAIT_FOR_CAB BIT(1)
558#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
559#define PS_WAIT_FOR_TX_ACK BIT(3)
560#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530561
Jouni Malinenbce048d2009-03-03 19:23:28 +0200562struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100563struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200564
Ben Greear48014162011-01-15 19:13:48 +0000565struct ath9k_vif_iter_data {
566 const u8 *hw_macaddr; /* phy's hardware address, set
567 * before starting iteration for
568 * valid bssid mask.
569 */
570 u8 mask[ETH_ALEN]; /* bssid mask */
571 int naps; /* number of AP vifs */
572 int nmeshes; /* number of mesh vifs */
573 int nstations; /* number of station vifs */
574 int nwds; /* number of nwd vifs */
575 int nadhocs; /* number of adhoc vifs */
576 int nothers; /* number of vifs not specified above. */
577};
578
Sujith394cf0a2009-02-09 13:26:54 +0530579struct ath_softc {
580 struct ieee80211_hw *hw;
581 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200582
583 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200584 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200585 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
586 * have NULL entries */
587 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200588 int chan_idx;
589 int chan_is_ht;
590 struct ath_wiphy *next_wiphy;
591 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200592 int wiphy_select_failures;
593 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200594 struct delayed_work wiphy_work;
595 unsigned long wiphy_scheduler_int;
596 int wiphy_scheduler_index;
Felix Fietkau34300982010-10-10 18:21:52 +0200597 struct survey_info *cur_survey;
598 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200599
Sujith394cf0a2009-02-09 13:26:54 +0530600 struct tasklet_struct intr_tq;
601 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530602 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530603 void __iomem *mem;
604 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700605 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400606 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700607 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530608 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400609 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200610 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400611 struct completion paprd_complete;
Felix Fietkau82259b72010-11-14 15:20:04 +0100612 bool paprd_pending;
Sujith394cf0a2009-02-09 13:26:54 +0530613
Sujith17d79042009-02-09 13:27:03 +0530614 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530615 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530616 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530617 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200618 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530619 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000620 short nbcnvifs;
621 short nvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400622 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530623
Sujith17d79042009-02-09 13:27:03 +0530624 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530625 struct ath_rx rx;
626 struct ath_tx tx;
627 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530628 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
629
630 struct ath_led radio_led;
631 struct ath_led assoc_led;
632 struct ath_led tx_led;
633 struct ath_led rx_led;
634 struct delayed_work ath_led_blink_work;
635 int led_on_duration;
636 int led_off_duration;
637 int led_on_cnt;
638 int led_off_cnt;
639
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200640 int beacon_interval;
641
Felix Fietkaua830df02009-11-23 22:33:27 +0100642#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530643 struct ath9k_debug debug;
Ben Greear7f010c92011-01-09 23:11:49 -0800644 spinlock_t nodes_lock;
645 struct list_head nodes; /* basically, stations */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700646#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530647 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400648 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700649 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400650
651 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700652
653 struct ath_ant_comb ant_comb;
Gabor Juhos98c316e2010-11-25 18:26:07 +0100654
655 struct pm_qos_request_list pm_qos_req;
Sujith394cf0a2009-02-09 13:26:54 +0530656};
657
Jouni Malinenbce048d2009-03-03 19:23:28 +0200658struct ath_wiphy {
659 struct ath_softc *sc; /* shared for all virtual wiphys */
660 struct ieee80211_hw *hw;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200661 struct ath9k_hw_cal_data caldata;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200662 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200663 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200664 ATH_WIPHY_ACTIVE,
665 ATH_WIPHY_PAUSING,
666 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200667 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200668 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700669 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200670 int chan_idx;
671 int chan_is_ht;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200672 int last_rssi;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200673};
674
Sujith55624202010-01-08 10:36:02 +0530675void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530676int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530677int ath_cabq_update(struct ath_softc *);
678
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700679static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530680{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700681 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530682}
683
Sujith394cf0a2009-02-09 13:26:54 +0530684extern struct ieee80211_ops ath9k_ops;
John W. Linville3e6109c2011-01-05 09:39:17 -0500685extern int ath9k_modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530686extern int led_blink;
Mohammed Shafi Shajakhan4dc35302010-12-14 13:18:28 +0530687extern int ath9k_pm_qos_value;
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530688extern bool is_ath9k_unloaded;
Sujith394cf0a2009-02-09 13:26:54 +0530689
690irqreturn_t ath_isr(int irq, void *dev);
Mohammed Shafi Shajakhandb7ec382010-12-22 12:20:12 +0530691void ath9k_init_crypto(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530692int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700693 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530694void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530695void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200696void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
697 struct ath9k_channel *ichan);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200698int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
699 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800700
701void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
702void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530703bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Ben Greear48014162011-01-15 19:13:48 +0000704bool ath9k_uses_beacons(int type);
Sujith394cf0a2009-02-09 13:26:54 +0530705
706#ifdef CONFIG_PCI
707int ath_pci_init(void);
708void ath_pci_exit(void);
709#else
710static inline int ath_pci_init(void) { return 0; };
711static inline void ath_pci_exit(void) {};
712#endif
713
714#ifdef CONFIG_ATHEROS_AR71XX
715int ath_ahb_init(void);
716void ath_ahb_exit(void);
717#else
718static inline int ath_ahb_init(void) { return 0; };
719static inline void ath_ahb_exit(void) {};
720#endif
721
Gabor Juhos0bc07982009-07-14 20:17:14 -0400722void ath9k_ps_wakeup(struct ath_softc *sc);
723void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200724
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530725u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
726
Felix Fietkau31a01642010-09-14 18:37:19 +0200727void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200728int ath9k_wiphy_add(struct ath_softc *sc);
729int ath9k_wiphy_del(struct ath_wiphy *aphy);
Felix Fietkau61117f02010-11-11 03:18:36 +0100730void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200731int ath9k_wiphy_pause(struct ath_wiphy *aphy);
732int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200733int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200734void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200735void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200736bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200737void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
738 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200739bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200740void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400741bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700742void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200743
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800744void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700745bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800746
Sujith0fca65c2010-01-08 10:36:00 +0530747void ath_start_rfkill_poll(struct ath_softc *sc);
748extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
Ben Greear48014162011-01-15 19:13:48 +0000749void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
750 struct ieee80211_vif *vif,
751 struct ath9k_vif_iter_data *iter_data);
752
Sujith0fca65c2010-01-08 10:36:00 +0530753
Sujith394cf0a2009-02-09 13:26:54 +0530754#endif /* ATH9K_H */