blob: 1e2d65826d128ed35fccfbc93c07b9369c98b126 [file] [log] [blame]
Vivien Didelotec561272016-09-02 14:45:33 -04001/*
Andrew Lunndc30c352016-10-16 19:56:49 +02002 * Marvell 88E6xxx Switch Global 2 Registers support (device address
3 * 0x1C)
Vivien Didelotec561272016-09-02 14:45:33 -04004 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016 Vivien Didelot <vivien.didelot@savoirfairelinux.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
Andrew Lunndc30c352016-10-16 19:56:49 +020015#include <linux/irqdomain.h>
Vivien Didelotec561272016-09-02 14:45:33 -040016#include "mv88e6xxx.h"
17#include "global2.h"
18
Vivien Didelot9fe850f2016-09-29 12:21:54 -040019#define ADDR_GLOBAL2 0x1c
20
21static int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
22{
23 return mv88e6xxx_read(chip, ADDR_GLOBAL2, reg, val);
24}
25
26static int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
27{
28 return mv88e6xxx_write(chip, ADDR_GLOBAL2, reg, val);
29}
30
31static int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update)
32{
33 return mv88e6xxx_update(chip, ADDR_GLOBAL2, reg, update);
34}
35
36static int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
37{
38 return mv88e6xxx_wait(chip, ADDR_GLOBAL2, reg, mask);
39}
40
Andrew Lunn6e55f692016-12-03 04:45:16 +010041/* Offset 0x02: Management Enable 2x */
42/* Offset 0x03: Management Enable 0x */
43
44int mv88e6095_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
45{
46 int err;
47
48 /* Consider the frames with reserved multicast destination
49 * addresses matching 01:80:c2:00:00:2x as MGMT.
50 */
51 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
52 err = mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_2X, 0xffff);
53 if (err)
54 return err;
55 }
56
57 /* Consider the frames with reserved multicast destination
58 * addresses matching 01:80:c2:00:00:0x as MGMT.
59 */
60 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X))
61 return mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_0X, 0xffff);
62
63 return 0;
64}
65
Vivien Didelotec561272016-09-02 14:45:33 -040066/* Offset 0x06: Device Mapping Table register */
67
68static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
69 int target, int port)
70{
71 u16 val = (target << 8) | (port & 0xf);
72
Vivien Didelot9fe850f2016-09-29 12:21:54 -040073 return mv88e6xxx_g2_update(chip, GLOBAL2_DEVICE_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -040074}
75
76static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
77{
78 int target, port;
79 int err;
80
81 /* Initialize the routing port to the 32 possible target devices */
82 for (target = 0; target < 32; ++target) {
83 port = 0xf;
84
85 if (target < DSA_MAX_SWITCHES) {
86 port = chip->ds->rtable[target];
87 if (port == DSA_RTABLE_NONE)
88 port = 0xf;
89 }
90
91 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
92 if (err)
93 break;
94 }
95
96 return err;
97}
98
99/* Offset 0x07: Trunk Mask Table register */
100
101static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
102 bool hask, u16 mask)
103{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400104 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400105 u16 val = (num << 12) | (mask & port_mask);
106
107 if (hask)
108 val |= GLOBAL2_TRUNK_MASK_HASK;
109
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400110 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MASK, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400111}
112
113/* Offset 0x08: Trunk Mapping Table register */
114
115static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
116 u16 map)
117{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400118 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400119 u16 val = (id << 11) | (map & port_mask);
120
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400121 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400122}
123
124static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
125{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400126 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400127 int i, err;
128
129 /* Clear all eight possible Trunk Mask vectors */
130 for (i = 0; i < 8; ++i) {
131 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
132 if (err)
133 return err;
134 }
135
136 /* Clear all sixteen possible Trunk ID routing vectors */
137 for (i = 0; i < 16; ++i) {
138 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
139 if (err)
140 return err;
141 }
142
143 return 0;
144}
145
146/* Offset 0x09: Ingress Rate Command register
147 * Offset 0x0A: Ingress Rate Data register
148 */
149
150static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
151{
152 int port, err;
153
154 /* Init all Ingress Rate Limit resources of all ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400155 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
Vivien Didelotec561272016-09-02 14:45:33 -0400156 /* XXX newer chips (like 88E6390) have different 2-bit ops */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400157 err = mv88e6xxx_g2_write(chip, GLOBAL2_IRL_CMD,
158 GLOBAL2_IRL_CMD_OP_INIT_ALL |
159 (port << 8));
Vivien Didelotec561272016-09-02 14:45:33 -0400160 if (err)
161 break;
162
163 /* Wait for the operation to complete */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400164 err = mv88e6xxx_g2_wait(chip, GLOBAL2_IRL_CMD,
165 GLOBAL2_IRL_CMD_BUSY);
Vivien Didelotec561272016-09-02 14:45:33 -0400166 if (err)
167 break;
168 }
169
170 return err;
171}
172
173/* Offset 0x0D: Switch MAC/WoL/WoF register */
174
175static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
176 unsigned int pointer, u8 data)
177{
178 u16 val = (pointer << 8) | data;
179
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400180 return mv88e6xxx_g2_update(chip, GLOBAL2_SWITCH_MAC, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400181}
182
183int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
184{
185 int i, err;
186
187 for (i = 0; i < 6; i++) {
188 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
189 if (err)
190 break;
191 }
192
193 return err;
194}
195
196/* Offset 0x0F: Priority Override Table */
197
198static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
199 u8 data)
200{
201 u16 val = (pointer << 8) | (data & 0x7);
202
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400203 return mv88e6xxx_g2_update(chip, GLOBAL2_PRIO_OVERRIDE, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400204}
205
206static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
207{
208 int i, err;
209
210 /* Clear all sixteen possible Priority Override entries */
211 for (i = 0; i < 16; i++) {
212 err = mv88e6xxx_g2_pot_write(chip, i, 0);
213 if (err)
214 break;
215 }
216
217 return err;
218}
219
220/* Offset 0x14: EEPROM Command
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500221 * Offset 0x15: EEPROM Data (for 16-bit data access)
222 * Offset 0x15: EEPROM Addr (for 8-bit data access)
Vivien Didelotec561272016-09-02 14:45:33 -0400223 */
224
225static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
226{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400227 return mv88e6xxx_g2_wait(chip, GLOBAL2_EEPROM_CMD,
228 GLOBAL2_EEPROM_CMD_BUSY |
229 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelotec561272016-09-02 14:45:33 -0400230}
231
232static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
233{
234 int err;
235
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400236 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400237 if (err)
238 return err;
239
240 return mv88e6xxx_g2_eeprom_wait(chip);
241}
242
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500243static int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
244 u16 addr, u8 *data)
245{
246 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ;
247 int err;
248
249 err = mv88e6xxx_g2_eeprom_wait(chip);
250 if (err)
251 return err;
252
253 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
254 if (err)
255 return err;
256
257 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
258 if (err)
259 return err;
260
261 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &cmd);
262 if (err)
263 return err;
264
265 *data = cmd & 0xff;
266
267 return 0;
268}
269
270static int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
271 u16 addr, u8 data)
272{
273 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | GLOBAL2_EEPROM_CMD_WRITE_EN;
274 int err;
275
276 err = mv88e6xxx_g2_eeprom_wait(chip);
277 if (err)
278 return err;
279
280 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
281 if (err)
282 return err;
283
284 return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
285}
286
Vivien Didelotec561272016-09-02 14:45:33 -0400287static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
288 u8 addr, u16 *data)
289{
290 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
291 int err;
292
293 err = mv88e6xxx_g2_eeprom_wait(chip);
294 if (err)
295 return err;
296
297 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
298 if (err)
299 return err;
300
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400301 return mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400302}
303
304static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
305 u8 addr, u16 data)
306{
307 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
308 int err;
309
310 err = mv88e6xxx_g2_eeprom_wait(chip);
311 if (err)
312 return err;
313
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400314 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400315 if (err)
316 return err;
317
318 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
319}
320
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500321int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
322 struct ethtool_eeprom *eeprom, u8 *data)
323{
324 unsigned int offset = eeprom->offset;
325 unsigned int len = eeprom->len;
326 int err;
327
328 eeprom->len = 0;
329
330 while (len) {
331 err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
332 if (err)
333 return err;
334
335 eeprom->len++;
336 offset++;
337 data++;
338 len--;
339 }
340
341 return 0;
342}
343
344int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
345 struct ethtool_eeprom *eeprom, u8 *data)
346{
347 unsigned int offset = eeprom->offset;
348 unsigned int len = eeprom->len;
349 int err;
350
351 eeprom->len = 0;
352
353 while (len) {
354 err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
355 if (err)
356 return err;
357
358 eeprom->len++;
359 offset++;
360 data++;
361 len--;
362 }
363
364 return 0;
365}
366
Vivien Didelotec561272016-09-02 14:45:33 -0400367int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
368 struct ethtool_eeprom *eeprom, u8 *data)
369{
370 unsigned int offset = eeprom->offset;
371 unsigned int len = eeprom->len;
372 u16 val;
373 int err;
374
375 eeprom->len = 0;
376
377 if (offset & 1) {
378 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
379 if (err)
380 return err;
381
382 *data++ = (val >> 8) & 0xff;
383
384 offset++;
385 len--;
386 eeprom->len++;
387 }
388
389 while (len >= 2) {
390 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
391 if (err)
392 return err;
393
394 *data++ = val & 0xff;
395 *data++ = (val >> 8) & 0xff;
396
397 offset += 2;
398 len -= 2;
399 eeprom->len += 2;
400 }
401
402 if (len) {
403 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
404 if (err)
405 return err;
406
407 *data++ = val & 0xff;
408
409 offset++;
410 len--;
411 eeprom->len++;
412 }
413
414 return 0;
415}
416
417int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
418 struct ethtool_eeprom *eeprom, u8 *data)
419{
420 unsigned int offset = eeprom->offset;
421 unsigned int len = eeprom->len;
422 u16 val;
423 int err;
424
425 /* Ensure the RO WriteEn bit is set */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400426 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &val);
Vivien Didelotec561272016-09-02 14:45:33 -0400427 if (err)
428 return err;
429
430 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
431 return -EROFS;
432
433 eeprom->len = 0;
434
435 if (offset & 1) {
436 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
437 if (err)
438 return err;
439
440 val = (*data++ << 8) | (val & 0xff);
441
442 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
443 if (err)
444 return err;
445
446 offset++;
447 len--;
448 eeprom->len++;
449 }
450
451 while (len >= 2) {
452 val = *data++;
453 val |= *data++ << 8;
454
455 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
456 if (err)
457 return err;
458
459 offset += 2;
460 len -= 2;
461 eeprom->len += 2;
462 }
463
464 if (len) {
465 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
466 if (err)
467 return err;
468
469 val = (val & 0xff00) | *data++;
470
471 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
472 if (err)
473 return err;
474
475 offset++;
476 len--;
477 eeprom->len++;
478 }
479
480 return 0;
481}
482
483/* Offset 0x18: SMI PHY Command Register
484 * Offset 0x19: SMI PHY Data Register
485 */
486
487static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
488{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400489 return mv88e6xxx_g2_wait(chip, GLOBAL2_SMI_PHY_CMD,
490 GLOBAL2_SMI_PHY_CMD_BUSY);
Vivien Didelotec561272016-09-02 14:45:33 -0400491}
492
493static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
494{
495 int err;
496
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400497 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400498 if (err)
499 return err;
500
501 return mv88e6xxx_g2_smi_phy_wait(chip);
502}
503
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100504static int mv88e6xxx_g2_smi_phy_write_addr(struct mv88e6xxx_chip *chip,
505 int addr, int device, int reg,
506 bool external)
Vivien Didelotec561272016-09-02 14:45:33 -0400507{
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100508 int cmd = SMI_CMD_OP_45_WRITE_ADDR | (addr << 5) | device;
Vivien Didelotec561272016-09-02 14:45:33 -0400509 int err;
510
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100511 if (external)
512 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
513
514 err = mv88e6xxx_g2_smi_phy_wait(chip);
515 if (err)
516 return err;
517
518 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, reg);
519 if (err)
520 return err;
521
522 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
523}
524
525int mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip, int addr,
526 int reg_c45, u16 *val, bool external)
527{
528 int device = (reg_c45 >> 16) & 0x1f;
529 int reg = reg_c45 & 0xffff;
530 int err;
531 u16 cmd;
532
533 err = mv88e6xxx_g2_smi_phy_write_addr(chip, addr, device, reg,
534 external);
535 if (err)
536 return err;
537
538 cmd = GLOBAL2_SMI_PHY_CMD_OP_45_READ_DATA | (addr << 5) | device;
539
540 if (external)
541 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
542
543 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
544 if (err)
545 return err;
546
547 err = mv88e6xxx_g2_read(chip, GLOBAL2_SMI_PHY_DATA, val);
548 if (err)
549 return err;
550
551 err = *val;
552
553 return 0;
554}
555
556int mv88e6xxx_g2_smi_phy_read_c22(struct mv88e6xxx_chip *chip, int addr,
557 int reg, u16 *val, bool external)
558{
559 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
560 int err;
561
562 if (external)
Andrew Lunnc61a6a72017-01-24 14:53:51 +0100563 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
564
Vivien Didelotec561272016-09-02 14:45:33 -0400565 err = mv88e6xxx_g2_smi_phy_wait(chip);
566 if (err)
567 return err;
568
569 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
570 if (err)
571 return err;
572
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400573 return mv88e6xxx_g2_read(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400574}
575
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100576int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
577 struct mii_bus *bus,
578 int addr, int reg, u16 *val)
579{
580 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
581 bool external = mdio_bus->external;
582
583 if (reg & MII_ADDR_C45)
584 return mv88e6xxx_g2_smi_phy_read_c45(chip, addr, reg, val,
585 external);
586 return mv88e6xxx_g2_smi_phy_read_c22(chip, addr, reg, val, external);
587}
588
589int mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip, int addr,
590 int reg_c45, u16 val, bool external)
591{
592 int device = (reg_c45 >> 16) & 0x1f;
593 int reg = reg_c45 & 0xffff;
594 int err;
595 u16 cmd;
596
597 err = mv88e6xxx_g2_smi_phy_write_addr(chip, addr, device, reg,
598 external);
599 if (err)
600 return err;
601
602 cmd = GLOBAL2_SMI_PHY_CMD_OP_45_WRITE_DATA | (addr << 5) | device;
603
604 if (external)
605 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
606
607 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, val);
608 if (err)
609 return err;
610
611 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
612 if (err)
613 return err;
614
615 return 0;
616}
617
618int mv88e6xxx_g2_smi_phy_write_c22(struct mv88e6xxx_chip *chip, int addr,
619 int reg, u16 val, bool external)
Vivien Didelotec561272016-09-02 14:45:33 -0400620{
621 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
622 int err;
623
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100624 if (external)
Andrew Lunnc61a6a72017-01-24 14:53:51 +0100625 cmd |= GLOBAL2_SMI_PHY_CMD_EXTERNAL;
626
Vivien Didelotec561272016-09-02 14:45:33 -0400627 err = mv88e6xxx_g2_smi_phy_wait(chip);
628 if (err)
629 return err;
630
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400631 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400632 if (err)
633 return err;
634
635 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
636}
637
Andrew Lunncf3e80d2017-02-04 20:12:24 +0100638int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
639 struct mii_bus *bus,
640 int addr, int reg, u16 val)
641{
642 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
643 bool external = mdio_bus->external;
644
645 if (reg & MII_ADDR_C45)
646 return mv88e6xxx_g2_smi_phy_write_c45(chip, addr, reg, val,
647 external);
648
649 return mv88e6xxx_g2_smi_phy_write_c22(chip, addr, reg, val, external);
650}
651
Andrew Lunnfcd25162017-02-09 00:03:42 +0100652static int mv88e6097_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
653{
654 u16 reg;
655
656 mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
657
658 dev_info(chip->dev, "Watchdog event: 0x%04x", reg);
659
660 return IRQ_HANDLED;
661}
662
663static void mv88e6097_watchdog_free(struct mv88e6xxx_chip *chip)
664{
665 u16 reg;
666
667 mv88e6xxx_g2_read(chip, GLOBAL2_WDOG_CONTROL, &reg);
668
669 reg &= ~(GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE |
670 GLOBAL2_WDOG_CONTROL_QC_ENABLE);
671
672 mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL, reg);
673}
674
675static int mv88e6097_watchdog_setup(struct mv88e6xxx_chip *chip)
676{
677 return mv88e6xxx_g2_write(chip, GLOBAL2_WDOG_CONTROL,
678 GLOBAL2_WDOG_CONTROL_EGRESS_ENABLE |
679 GLOBAL2_WDOG_CONTROL_QC_ENABLE |
680 GLOBAL2_WDOG_CONTROL_SWRESET);
681}
682
683const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {
684 .irq_action = mv88e6097_watchdog_action,
685 .irq_setup = mv88e6097_watchdog_setup,
686 .irq_free = mv88e6097_watchdog_free,
687};
688
689static irqreturn_t mv88e6xxx_g2_watchdog_thread_fn(int irq, void *dev_id)
690{
691 struct mv88e6xxx_chip *chip = dev_id;
692 irqreturn_t ret = IRQ_NONE;
693
694 mutex_lock(&chip->reg_lock);
695 if (chip->info->ops->watchdog_ops->irq_action)
696 ret = chip->info->ops->watchdog_ops->irq_action(chip, irq);
697 mutex_unlock(&chip->reg_lock);
698
699 return ret;
700}
701
702static void mv88e6xxx_g2_watchdog_free(struct mv88e6xxx_chip *chip)
703{
704 mutex_lock(&chip->reg_lock);
705 if (chip->info->ops->watchdog_ops->irq_free)
706 chip->info->ops->watchdog_ops->irq_free(chip);
707 mutex_unlock(&chip->reg_lock);
708
709 free_irq(chip->watchdog_irq, chip);
710 irq_dispose_mapping(chip->watchdog_irq);
711}
712
713static int mv88e6xxx_g2_watchdog_setup(struct mv88e6xxx_chip *chip)
714{
715 int err;
716
717 chip->watchdog_irq = irq_find_mapping(chip->g2_irq.domain,
718 GLOBAL2_INT_SOURCE_WATCHDOG);
719 if (chip->watchdog_irq < 0)
720 return chip->watchdog_irq;
721
722 err = request_threaded_irq(chip->watchdog_irq, NULL,
723 mv88e6xxx_g2_watchdog_thread_fn,
724 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
725 "mv88e6xxx-watchdog", chip);
726 if (err)
727 return err;
728
729 mutex_lock(&chip->reg_lock);
730 if (chip->info->ops->watchdog_ops->irq_setup)
731 err = chip->info->ops->watchdog_ops->irq_setup(chip);
732 mutex_unlock(&chip->reg_lock);
733
734 return err;
735}
736
Andrew Lunndc30c352016-10-16 19:56:49 +0200737static void mv88e6xxx_g2_irq_mask(struct irq_data *d)
738{
739 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
740 unsigned int n = d->hwirq;
741
742 chip->g2_irq.masked |= (1 << n);
743}
744
745static void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
746{
747 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
748 unsigned int n = d->hwirq;
749
750 chip->g2_irq.masked &= ~(1 << n);
751}
752
753static irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
754{
755 struct mv88e6xxx_chip *chip = dev_id;
756 unsigned int nhandled = 0;
757 unsigned int sub_irq;
758 unsigned int n;
759 int err;
760 u16 reg;
761
762 mutex_lock(&chip->reg_lock);
763 err = mv88e6xxx_g2_read(chip, GLOBAL2_INT_SOURCE, &reg);
764 mutex_unlock(&chip->reg_lock);
765 if (err)
766 goto out;
767
768 for (n = 0; n < 16; ++n) {
769 if (reg & (1 << n)) {
770 sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
771 handle_nested_irq(sub_irq);
772 ++nhandled;
773 }
774 }
775out:
776 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
777}
778
779static void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
780{
781 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
782
783 mutex_lock(&chip->reg_lock);
784}
785
786static void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
787{
788 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
789
790 mv88e6xxx_g2_write(chip, GLOBAL2_INT_MASK, ~chip->g2_irq.masked);
791
792 mutex_unlock(&chip->reg_lock);
793}
794
795static struct irq_chip mv88e6xxx_g2_irq_chip = {
796 .name = "mv88e6xxx-g2",
797 .irq_mask = mv88e6xxx_g2_irq_mask,
798 .irq_unmask = mv88e6xxx_g2_irq_unmask,
799 .irq_bus_lock = mv88e6xxx_g2_irq_bus_lock,
800 .irq_bus_sync_unlock = mv88e6xxx_g2_irq_bus_sync_unlock,
801};
802
803static int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
804 unsigned int irq,
805 irq_hw_number_t hwirq)
806{
807 struct mv88e6xxx_chip *chip = d->host_data;
808
809 irq_set_chip_data(irq, d->host_data);
810 irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
811 irq_set_noprobe(irq);
812
813 return 0;
814}
815
816static const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
817 .map = mv88e6xxx_g2_irq_domain_map,
818 .xlate = irq_domain_xlate_twocell,
819};
820
821void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
822{
823 int irq, virq;
824
Andrew Lunnfcd25162017-02-09 00:03:42 +0100825 mv88e6xxx_g2_watchdog_free(chip);
826
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100827 free_irq(chip->device_irq, chip);
828 irq_dispose_mapping(chip->device_irq);
829
Andrew Lunndc30c352016-10-16 19:56:49 +0200830 for (irq = 0; irq < 16; irq++) {
831 virq = irq_find_mapping(chip->g2_irq.domain, irq);
832 irq_dispose_mapping(virq);
833 }
834
835 irq_domain_remove(chip->g2_irq.domain);
836}
837
838int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
839{
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100840 int err, irq, virq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200841
842 if (!chip->dev->of_node)
843 return -EINVAL;
844
845 chip->g2_irq.domain = irq_domain_add_simple(
846 chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
847 if (!chip->g2_irq.domain)
848 return -ENOMEM;
849
850 for (irq = 0; irq < 16; irq++)
851 irq_create_mapping(chip->g2_irq.domain, irq);
852
853 chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
854 chip->g2_irq.masked = ~0;
855
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100856 chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
857 GLOBAL_STATUS_IRQ_DEVICE);
858 if (chip->device_irq < 0) {
859 err = chip->device_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200860 goto out;
861 }
862
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100863 err = request_threaded_irq(chip->device_irq, NULL,
864 mv88e6xxx_g2_irq_thread_fn,
865 IRQF_ONESHOT, "mv88e6xxx-g1", chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200866 if (err)
867 goto out;
868
Andrew Lunnfcd25162017-02-09 00:03:42 +0100869 return mv88e6xxx_g2_watchdog_setup(chip);
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100870
Andrew Lunndc30c352016-10-16 19:56:49 +0200871out:
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100872 for (irq = 0; irq < 16; irq++) {
873 virq = irq_find_mapping(chip->g2_irq.domain, irq);
874 irq_dispose_mapping(virq);
875 }
876
877 irq_domain_remove(chip->g2_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200878
879 return err;
880}
881
Vivien Didelotec561272016-09-02 14:45:33 -0400882int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
883{
884 u16 reg;
885 int err;
886
Vivien Didelotec561272016-09-02 14:45:33 -0400887 /* Ignore removed tag data on doubly tagged packets, disable
888 * flow control messages, force flow control priority to the
889 * highest, and send all special multicast frames to the CPU
890 * port at the highest priority.
891 */
892 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
893 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
894 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
895 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400896 err = mv88e6xxx_g2_write(chip, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelotec561272016-09-02 14:45:33 -0400897 if (err)
898 return err;
899
900 /* Program the DSA routing table. */
901 err = mv88e6xxx_g2_set_device_mapping(chip);
902 if (err)
903 return err;
904
905 /* Clear all trunk masks and mapping. */
906 err = mv88e6xxx_g2_clear_trunk(chip);
907 if (err)
908 return err;
909
910 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
911 /* Disable ingress rate limiting by resetting all per port
912 * ingress rate limit resources to their initial state.
913 */
914 err = mv88e6xxx_g2_clear_irl(chip);
915 if (err)
916 return err;
917 }
918
919 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
920 /* Initialize Cross-chip Port VLAN Table to reset defaults */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400921 err = mv88e6xxx_g2_write(chip, GLOBAL2_PVT_ADDR,
922 GLOBAL2_PVT_ADDR_OP_INIT_ONES);
Vivien Didelotec561272016-09-02 14:45:33 -0400923 if (err)
924 return err;
925 }
926
927 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
928 /* Clear the priority override table. */
929 err = mv88e6xxx_g2_clear_pot(chip);
930 if (err)
931 return err;
932 }
933
934 return 0;
935}