blob: ead2e265c9ef93d0bca39ecdb918d9b6aec63206 [file] [log] [blame]
Vivien Didelotec561272016-09-02 14:45:33 -04001/*
Andrew Lunndc30c352016-10-16 19:56:49 +02002 * Marvell 88E6xxx Switch Global 2 Registers support (device address
3 * 0x1C)
Vivien Didelotec561272016-09-02 14:45:33 -04004 *
5 * Copyright (c) 2008 Marvell Semiconductor
6 *
7 * Copyright (c) 2016 Vivien Didelot <vivien.didelot@savoirfairelinux.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 */
14
Andrew Lunndc30c352016-10-16 19:56:49 +020015#include <linux/irqdomain.h>
Vivien Didelotec561272016-09-02 14:45:33 -040016#include "mv88e6xxx.h"
17#include "global2.h"
18
Vivien Didelot9fe850f2016-09-29 12:21:54 -040019#define ADDR_GLOBAL2 0x1c
20
21static int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
22{
23 return mv88e6xxx_read(chip, ADDR_GLOBAL2, reg, val);
24}
25
26static int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
27{
28 return mv88e6xxx_write(chip, ADDR_GLOBAL2, reg, val);
29}
30
31static int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update)
32{
33 return mv88e6xxx_update(chip, ADDR_GLOBAL2, reg, update);
34}
35
36static int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask)
37{
38 return mv88e6xxx_wait(chip, ADDR_GLOBAL2, reg, mask);
39}
40
Andrew Lunn6e55f692016-12-03 04:45:16 +010041/* Offset 0x02: Management Enable 2x */
42/* Offset 0x03: Management Enable 0x */
43
44int mv88e6095_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
45{
46 int err;
47
48 /* Consider the frames with reserved multicast destination
49 * addresses matching 01:80:c2:00:00:2x as MGMT.
50 */
51 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X)) {
52 err = mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_2X, 0xffff);
53 if (err)
54 return err;
55 }
56
57 /* Consider the frames with reserved multicast destination
58 * addresses matching 01:80:c2:00:00:0x as MGMT.
59 */
60 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X))
61 return mv88e6xxx_g2_write(chip, GLOBAL2_MGMT_EN_0X, 0xffff);
62
63 return 0;
64}
65
Vivien Didelotec561272016-09-02 14:45:33 -040066/* Offset 0x06: Device Mapping Table register */
67
68static int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip,
69 int target, int port)
70{
71 u16 val = (target << 8) | (port & 0xf);
72
Vivien Didelot9fe850f2016-09-29 12:21:54 -040073 return mv88e6xxx_g2_update(chip, GLOBAL2_DEVICE_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -040074}
75
76static int mv88e6xxx_g2_set_device_mapping(struct mv88e6xxx_chip *chip)
77{
78 int target, port;
79 int err;
80
81 /* Initialize the routing port to the 32 possible target devices */
82 for (target = 0; target < 32; ++target) {
83 port = 0xf;
84
85 if (target < DSA_MAX_SWITCHES) {
86 port = chip->ds->rtable[target];
87 if (port == DSA_RTABLE_NONE)
88 port = 0xf;
89 }
90
91 err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
92 if (err)
93 break;
94 }
95
96 return err;
97}
98
99/* Offset 0x07: Trunk Mask Table register */
100
101static int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
102 bool hask, u16 mask)
103{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400104 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400105 u16 val = (num << 12) | (mask & port_mask);
106
107 if (hask)
108 val |= GLOBAL2_TRUNK_MASK_HASK;
109
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400110 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MASK, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400111}
112
113/* Offset 0x08: Trunk Mapping Table register */
114
115static int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
116 u16 map)
117{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400118 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400119 u16 val = (id << 11) | (map & port_mask);
120
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400121 return mv88e6xxx_g2_update(chip, GLOBAL2_TRUNK_MAPPING, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400122}
123
124static int mv88e6xxx_g2_clear_trunk(struct mv88e6xxx_chip *chip)
125{
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400126 const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
Vivien Didelotec561272016-09-02 14:45:33 -0400127 int i, err;
128
129 /* Clear all eight possible Trunk Mask vectors */
130 for (i = 0; i < 8; ++i) {
131 err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
132 if (err)
133 return err;
134 }
135
136 /* Clear all sixteen possible Trunk ID routing vectors */
137 for (i = 0; i < 16; ++i) {
138 err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
139 if (err)
140 return err;
141 }
142
143 return 0;
144}
145
146/* Offset 0x09: Ingress Rate Command register
147 * Offset 0x0A: Ingress Rate Data register
148 */
149
150static int mv88e6xxx_g2_clear_irl(struct mv88e6xxx_chip *chip)
151{
152 int port, err;
153
154 /* Init all Ingress Rate Limit resources of all ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400155 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
Vivien Didelotec561272016-09-02 14:45:33 -0400156 /* XXX newer chips (like 88E6390) have different 2-bit ops */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400157 err = mv88e6xxx_g2_write(chip, GLOBAL2_IRL_CMD,
158 GLOBAL2_IRL_CMD_OP_INIT_ALL |
159 (port << 8));
Vivien Didelotec561272016-09-02 14:45:33 -0400160 if (err)
161 break;
162
163 /* Wait for the operation to complete */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400164 err = mv88e6xxx_g2_wait(chip, GLOBAL2_IRL_CMD,
165 GLOBAL2_IRL_CMD_BUSY);
Vivien Didelotec561272016-09-02 14:45:33 -0400166 if (err)
167 break;
168 }
169
170 return err;
171}
172
173/* Offset 0x0D: Switch MAC/WoL/WoF register */
174
175static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
176 unsigned int pointer, u8 data)
177{
178 u16 val = (pointer << 8) | data;
179
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400180 return mv88e6xxx_g2_update(chip, GLOBAL2_SWITCH_MAC, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400181}
182
183int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
184{
185 int i, err;
186
187 for (i = 0; i < 6; i++) {
188 err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
189 if (err)
190 break;
191 }
192
193 return err;
194}
195
196/* Offset 0x0F: Priority Override Table */
197
198static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
199 u8 data)
200{
201 u16 val = (pointer << 8) | (data & 0x7);
202
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400203 return mv88e6xxx_g2_update(chip, GLOBAL2_PRIO_OVERRIDE, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400204}
205
206static int mv88e6xxx_g2_clear_pot(struct mv88e6xxx_chip *chip)
207{
208 int i, err;
209
210 /* Clear all sixteen possible Priority Override entries */
211 for (i = 0; i < 16; i++) {
212 err = mv88e6xxx_g2_pot_write(chip, i, 0);
213 if (err)
214 break;
215 }
216
217 return err;
218}
219
220/* Offset 0x14: EEPROM Command
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500221 * Offset 0x15: EEPROM Data (for 16-bit data access)
222 * Offset 0x15: EEPROM Addr (for 8-bit data access)
Vivien Didelotec561272016-09-02 14:45:33 -0400223 */
224
225static int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
226{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400227 return mv88e6xxx_g2_wait(chip, GLOBAL2_EEPROM_CMD,
228 GLOBAL2_EEPROM_CMD_BUSY |
229 GLOBAL2_EEPROM_CMD_RUNNING);
Vivien Didelotec561272016-09-02 14:45:33 -0400230}
231
232static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
233{
234 int err;
235
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400236 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400237 if (err)
238 return err;
239
240 return mv88e6xxx_g2_eeprom_wait(chip);
241}
242
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500243static int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
244 u16 addr, u8 *data)
245{
246 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ;
247 int err;
248
249 err = mv88e6xxx_g2_eeprom_wait(chip);
250 if (err)
251 return err;
252
253 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
254 if (err)
255 return err;
256
257 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
258 if (err)
259 return err;
260
261 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &cmd);
262 if (err)
263 return err;
264
265 *data = cmd & 0xff;
266
267 return 0;
268}
269
270static int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
271 u16 addr, u8 data)
272{
273 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | GLOBAL2_EEPROM_CMD_WRITE_EN;
274 int err;
275
276 err = mv88e6xxx_g2_eeprom_wait(chip);
277 if (err)
278 return err;
279
280 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_ADDR, addr);
281 if (err)
282 return err;
283
284 return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
285}
286
Vivien Didelotec561272016-09-02 14:45:33 -0400287static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
288 u8 addr, u16 *data)
289{
290 u16 cmd = GLOBAL2_EEPROM_CMD_OP_READ | addr;
291 int err;
292
293 err = mv88e6xxx_g2_eeprom_wait(chip);
294 if (err)
295 return err;
296
297 err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
298 if (err)
299 return err;
300
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400301 return mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400302}
303
304static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
305 u8 addr, u16 data)
306{
307 u16 cmd = GLOBAL2_EEPROM_CMD_OP_WRITE | addr;
308 int err;
309
310 err = mv88e6xxx_g2_eeprom_wait(chip);
311 if (err)
312 return err;
313
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400314 err = mv88e6xxx_g2_write(chip, GLOBAL2_EEPROM_DATA, data);
Vivien Didelotec561272016-09-02 14:45:33 -0400315 if (err)
316 return err;
317
318 return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
319}
320
Vivien Didelot98fc3c62017-01-12 18:07:16 -0500321int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
322 struct ethtool_eeprom *eeprom, u8 *data)
323{
324 unsigned int offset = eeprom->offset;
325 unsigned int len = eeprom->len;
326 int err;
327
328 eeprom->len = 0;
329
330 while (len) {
331 err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
332 if (err)
333 return err;
334
335 eeprom->len++;
336 offset++;
337 data++;
338 len--;
339 }
340
341 return 0;
342}
343
344int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
345 struct ethtool_eeprom *eeprom, u8 *data)
346{
347 unsigned int offset = eeprom->offset;
348 unsigned int len = eeprom->len;
349 int err;
350
351 eeprom->len = 0;
352
353 while (len) {
354 err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
355 if (err)
356 return err;
357
358 eeprom->len++;
359 offset++;
360 data++;
361 len--;
362 }
363
364 return 0;
365}
366
Vivien Didelotec561272016-09-02 14:45:33 -0400367int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
368 struct ethtool_eeprom *eeprom, u8 *data)
369{
370 unsigned int offset = eeprom->offset;
371 unsigned int len = eeprom->len;
372 u16 val;
373 int err;
374
375 eeprom->len = 0;
376
377 if (offset & 1) {
378 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
379 if (err)
380 return err;
381
382 *data++ = (val >> 8) & 0xff;
383
384 offset++;
385 len--;
386 eeprom->len++;
387 }
388
389 while (len >= 2) {
390 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
391 if (err)
392 return err;
393
394 *data++ = val & 0xff;
395 *data++ = (val >> 8) & 0xff;
396
397 offset += 2;
398 len -= 2;
399 eeprom->len += 2;
400 }
401
402 if (len) {
403 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
404 if (err)
405 return err;
406
407 *data++ = val & 0xff;
408
409 offset++;
410 len--;
411 eeprom->len++;
412 }
413
414 return 0;
415}
416
417int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
418 struct ethtool_eeprom *eeprom, u8 *data)
419{
420 unsigned int offset = eeprom->offset;
421 unsigned int len = eeprom->len;
422 u16 val;
423 int err;
424
425 /* Ensure the RO WriteEn bit is set */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400426 err = mv88e6xxx_g2_read(chip, GLOBAL2_EEPROM_CMD, &val);
Vivien Didelotec561272016-09-02 14:45:33 -0400427 if (err)
428 return err;
429
430 if (!(val & GLOBAL2_EEPROM_CMD_WRITE_EN))
431 return -EROFS;
432
433 eeprom->len = 0;
434
435 if (offset & 1) {
436 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
437 if (err)
438 return err;
439
440 val = (*data++ << 8) | (val & 0xff);
441
442 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
443 if (err)
444 return err;
445
446 offset++;
447 len--;
448 eeprom->len++;
449 }
450
451 while (len >= 2) {
452 val = *data++;
453 val |= *data++ << 8;
454
455 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
456 if (err)
457 return err;
458
459 offset += 2;
460 len -= 2;
461 eeprom->len += 2;
462 }
463
464 if (len) {
465 err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
466 if (err)
467 return err;
468
469 val = (val & 0xff00) | *data++;
470
471 err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
472 if (err)
473 return err;
474
475 offset++;
476 len--;
477 eeprom->len++;
478 }
479
480 return 0;
481}
482
483/* Offset 0x18: SMI PHY Command Register
484 * Offset 0x19: SMI PHY Data Register
485 */
486
487static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
488{
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400489 return mv88e6xxx_g2_wait(chip, GLOBAL2_SMI_PHY_CMD,
490 GLOBAL2_SMI_PHY_CMD_BUSY);
Vivien Didelotec561272016-09-02 14:45:33 -0400491}
492
493static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
494{
495 int err;
496
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400497 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_CMD, cmd);
Vivien Didelotec561272016-09-02 14:45:33 -0400498 if (err)
499 return err;
500
501 return mv88e6xxx_g2_smi_phy_wait(chip);
502}
503
504int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, int addr, int reg,
505 u16 *val)
506{
507 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA | (addr << 5) | reg;
508 int err;
509
510 err = mv88e6xxx_g2_smi_phy_wait(chip);
511 if (err)
512 return err;
513
514 err = mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
515 if (err)
516 return err;
517
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400518 return mv88e6xxx_g2_read(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400519}
520
521int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, int addr, int reg,
522 u16 val)
523{
524 u16 cmd = GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA | (addr << 5) | reg;
525 int err;
526
527 err = mv88e6xxx_g2_smi_phy_wait(chip);
528 if (err)
529 return err;
530
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400531 err = mv88e6xxx_g2_write(chip, GLOBAL2_SMI_PHY_DATA, val);
Vivien Didelotec561272016-09-02 14:45:33 -0400532 if (err)
533 return err;
534
535 return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
536}
537
Andrew Lunndc30c352016-10-16 19:56:49 +0200538static void mv88e6xxx_g2_irq_mask(struct irq_data *d)
539{
540 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
541 unsigned int n = d->hwirq;
542
543 chip->g2_irq.masked |= (1 << n);
544}
545
546static void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
547{
548 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
549 unsigned int n = d->hwirq;
550
551 chip->g2_irq.masked &= ~(1 << n);
552}
553
554static irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
555{
556 struct mv88e6xxx_chip *chip = dev_id;
557 unsigned int nhandled = 0;
558 unsigned int sub_irq;
559 unsigned int n;
560 int err;
561 u16 reg;
562
563 mutex_lock(&chip->reg_lock);
564 err = mv88e6xxx_g2_read(chip, GLOBAL2_INT_SOURCE, &reg);
565 mutex_unlock(&chip->reg_lock);
566 if (err)
567 goto out;
568
569 for (n = 0; n < 16; ++n) {
570 if (reg & (1 << n)) {
571 sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
572 handle_nested_irq(sub_irq);
573 ++nhandled;
574 }
575 }
576out:
577 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
578}
579
580static void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
581{
582 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
583
584 mutex_lock(&chip->reg_lock);
585}
586
587static void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
588{
589 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
590
591 mv88e6xxx_g2_write(chip, GLOBAL2_INT_MASK, ~chip->g2_irq.masked);
592
593 mutex_unlock(&chip->reg_lock);
594}
595
596static struct irq_chip mv88e6xxx_g2_irq_chip = {
597 .name = "mv88e6xxx-g2",
598 .irq_mask = mv88e6xxx_g2_irq_mask,
599 .irq_unmask = mv88e6xxx_g2_irq_unmask,
600 .irq_bus_lock = mv88e6xxx_g2_irq_bus_lock,
601 .irq_bus_sync_unlock = mv88e6xxx_g2_irq_bus_sync_unlock,
602};
603
604static int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
605 unsigned int irq,
606 irq_hw_number_t hwirq)
607{
608 struct mv88e6xxx_chip *chip = d->host_data;
609
610 irq_set_chip_data(irq, d->host_data);
611 irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
612 irq_set_noprobe(irq);
613
614 return 0;
615}
616
617static const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
618 .map = mv88e6xxx_g2_irq_domain_map,
619 .xlate = irq_domain_xlate_twocell,
620};
621
622void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
623{
624 int irq, virq;
625
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100626 free_irq(chip->device_irq, chip);
627 irq_dispose_mapping(chip->device_irq);
628
Andrew Lunndc30c352016-10-16 19:56:49 +0200629 for (irq = 0; irq < 16; irq++) {
630 virq = irq_find_mapping(chip->g2_irq.domain, irq);
631 irq_dispose_mapping(virq);
632 }
633
634 irq_domain_remove(chip->g2_irq.domain);
635}
636
637int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
638{
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100639 int err, irq, virq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200640
641 if (!chip->dev->of_node)
642 return -EINVAL;
643
644 chip->g2_irq.domain = irq_domain_add_simple(
645 chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
646 if (!chip->g2_irq.domain)
647 return -ENOMEM;
648
649 for (irq = 0; irq < 16; irq++)
650 irq_create_mapping(chip->g2_irq.domain, irq);
651
652 chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
653 chip->g2_irq.masked = ~0;
654
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100655 chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
656 GLOBAL_STATUS_IRQ_DEVICE);
657 if (chip->device_irq < 0) {
658 err = chip->device_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +0200659 goto out;
660 }
661
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100662 err = request_threaded_irq(chip->device_irq, NULL,
663 mv88e6xxx_g2_irq_thread_fn,
664 IRQF_ONESHOT, "mv88e6xxx-g1", chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200665 if (err)
666 goto out;
667
668 return 0;
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100669
Andrew Lunndc30c352016-10-16 19:56:49 +0200670out:
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100671 for (irq = 0; irq < 16; irq++) {
672 virq = irq_find_mapping(chip->g2_irq.domain, irq);
673 irq_dispose_mapping(virq);
674 }
675
676 irq_domain_remove(chip->g2_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200677
678 return err;
679}
680
Vivien Didelotec561272016-09-02 14:45:33 -0400681int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
682{
683 u16 reg;
684 int err;
685
Vivien Didelotec561272016-09-02 14:45:33 -0400686 /* Ignore removed tag data on doubly tagged packets, disable
687 * flow control messages, force flow control priority to the
688 * highest, and send all special multicast frames to the CPU
689 * port at the highest priority.
690 */
691 reg = GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI | (0x7 << 4);
692 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_0X) ||
693 mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_MGMT_EN_2X))
694 reg |= GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x7;
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400695 err = mv88e6xxx_g2_write(chip, GLOBAL2_SWITCH_MGMT, reg);
Vivien Didelotec561272016-09-02 14:45:33 -0400696 if (err)
697 return err;
698
699 /* Program the DSA routing table. */
700 err = mv88e6xxx_g2_set_device_mapping(chip);
701 if (err)
702 return err;
703
704 /* Clear all trunk masks and mapping. */
705 err = mv88e6xxx_g2_clear_trunk(chip);
706 if (err)
707 return err;
708
709 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_IRL)) {
710 /* Disable ingress rate limiting by resetting all per port
711 * ingress rate limit resources to their initial state.
712 */
713 err = mv88e6xxx_g2_clear_irl(chip);
714 if (err)
715 return err;
716 }
717
718 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_PVT)) {
719 /* Initialize Cross-chip Port VLAN Table to reset defaults */
Vivien Didelot9fe850f2016-09-29 12:21:54 -0400720 err = mv88e6xxx_g2_write(chip, GLOBAL2_PVT_ADDR,
721 GLOBAL2_PVT_ADDR_OP_INIT_ONES);
Vivien Didelotec561272016-09-02 14:45:33 -0400722 if (err)
723 return err;
724 }
725
726 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_POT)) {
727 /* Clear the priority override table. */
728 err = mv88e6xxx_g2_clear_pot(chip);
729 if (err)
730 return err;
731 }
732
733 return 0;
734}