blob: b96d9d327626ca19cdacf809d4d5aa59bb70a83d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (C) 2002 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10#ifndef _ASM_FPU_H
11#define _ASM_FPU_H
12
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/sched.h>
14#include <linux/thread_info.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070015#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17#include <asm/mipsregs.h>
18#include <asm/cpu.h>
19#include <asm/cpu-features.h>
Ralf Baechlee0cc3a42014-04-28 22:34:01 +020020#include <asm/fpu_emulator.h>
Chris Dearman0b624952007-05-08 16:09:13 +010021#include <asm/hazards.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/processor.h>
23#include <asm/current.h>
Paul Burton33c771b2014-07-11 16:44:30 +010024#include <asm/msa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Ralf Baechlef088fc82006-04-05 09:45:47 +010026#ifdef CONFIG_MIPS_MT_FPAFF
27#include <asm/mips_mt.h>
28#endif
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030struct sigcontext;
31struct sigcontext32;
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033extern void _init_fpu(void);
34extern void _save_fp(struct task_struct *);
35extern void _restore_fp(struct task_struct *);
36
Paul Burton597ce172013-11-22 13:12:07 +000037/*
38 * This enum specifies a mode in which we want the FPU to operate, for cores
Paul Burton4227a2d2014-09-11 08:30:20 +010039 * which implement the Status.FR bit. Note that the bottom bit of the value
40 * purposefully matches the desired value of the Status.FR bit.
Paul Burton597ce172013-11-22 13:12:07 +000041 */
42enum fpu_mode {
43 FPU_32BIT = 0, /* FR = 0 */
Paul Burton4227a2d2014-09-11 08:30:20 +010044 FPU_64BIT, /* FR = 1, FRE = 0 */
Paul Burton597ce172013-11-22 13:12:07 +000045 FPU_AS_IS,
Paul Burton4227a2d2014-09-11 08:30:20 +010046 FPU_HYBRID, /* FR = 1, FRE = 1 */
47
48#define FPU_FR_MASK 0x1
Paul Burton597ce172013-11-22 13:12:07 +000049};
50
51static inline int __enable_fpu(enum fpu_mode mode)
52{
53 int fr;
54
55 switch (mode) {
56 case FPU_AS_IS:
57 /* just enable the FPU in its current mode */
58 set_c0_status(ST0_CU1);
59 enable_fpu_hazard();
60 return 0;
61
Paul Burton4227a2d2014-09-11 08:30:20 +010062 case FPU_HYBRID:
63 if (!cpu_has_fre)
64 return SIGFPE;
65
66 /* set FRE */
67 write_c0_config5(read_c0_config5() | MIPS_CONF5_FRE);
68 goto fr_common;
69
Paul Burton597ce172013-11-22 13:12:07 +000070 case FPU_64BIT:
Markos Chandras6134d942015-01-30 10:20:28 +000071#if !(defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS32_R6) \
72 || defined(CONFIG_64BIT))
Paul Burton597ce172013-11-22 13:12:07 +000073 /* we only have a 32-bit FPU */
74 return SIGFPE;
75#endif
76 /* fall through */
77 case FPU_32BIT:
Paul Burton4227a2d2014-09-11 08:30:20 +010078 /* clear FRE */
79 write_c0_config5(read_c0_config5() & ~MIPS_CONF5_FRE);
80fr_common:
Paul Burton597ce172013-11-22 13:12:07 +000081 /* set CU1 & change FR appropriately */
Paul Burton4227a2d2014-09-11 08:30:20 +010082 fr = (int)mode & FPU_FR_MASK;
Paul Burton597ce172013-11-22 13:12:07 +000083 change_c0_status(ST0_CU1 | ST0_FR, ST0_CU1 | (fr ? ST0_FR : 0));
84 enable_fpu_hazard();
85
86 /* check FR has the desired value */
87 return (!!(read_c0_status() & ST0_FR) == !!fr) ? 0 : SIGFPE;
88
89 default:
90 BUG();
91 }
Aaro Koskinen97b8b16b2014-02-05 22:05:44 +020092
93 return SIGFPE;
Paul Burton597ce172013-11-22 13:12:07 +000094}
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define __disable_fpu() \
97do { \
98 clear_c0_status(ST0_CU1); \
Ralf Baechle70342282013-01-22 12:59:30 +010099 disable_fpu_hazard(); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} while (0)
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#define clear_fpu_owner() clear_thread_flag(TIF_USEDFPU)
103
Ralf Baechle1d74f6b2005-05-09 13:16:07 +0000104static inline int __is_fpu_owner(void)
105{
106 return test_thread_flag(TIF_USEDFPU);
107}
108
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109static inline int is_fpu_owner(void)
110{
Ralf Baechle1d74f6b2005-05-09 13:16:07 +0000111 return cpu_has_fpu && __is_fpu_owner();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112}
113
Paul Burton597ce172013-11-22 13:12:07 +0000114static inline int __own_fpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115{
Paul Burton597ce172013-11-22 13:12:07 +0000116 enum fpu_mode mode;
117 int ret;
118
Paul Burton4227a2d2014-09-11 08:30:20 +0100119 if (test_thread_flag(TIF_HYBRID_FPREGS))
120 mode = FPU_HYBRID;
121 else
122 mode = !test_thread_flag(TIF_32BIT_FPREGS);
123
Paul Burton597ce172013-11-22 13:12:07 +0000124 ret = __enable_fpu(mode);
125 if (ret)
126 return ret;
127
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900128 KSTK_STATUS(current) |= ST0_CU1;
Paul Burton4227a2d2014-09-11 08:30:20 +0100129 if (mode == FPU_64BIT || mode == FPU_HYBRID)
Paul Burton597ce172013-11-22 13:12:07 +0000130 KSTK_STATUS(current) |= ST0_FR;
131 else /* mode == FPU_32BIT */
132 KSTK_STATUS(current) &= ~ST0_FR;
133
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900134 set_thread_flag(TIF_USEDFPU);
Paul Burton597ce172013-11-22 13:12:07 +0000135 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136}
137
Paul Burton597ce172013-11-22 13:12:07 +0000138static inline int own_fpu_inatomic(int restore)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139{
Paul Burton597ce172013-11-22 13:12:07 +0000140 int ret = 0;
141
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900142 if (cpu_has_fpu && !__is_fpu_owner()) {
Paul Burton597ce172013-11-22 13:12:07 +0000143 ret = __own_fpu();
144 if (restore && !ret)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900145 _restore_fp(current);
146 }
Paul Burton597ce172013-11-22 13:12:07 +0000147 return ret;
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900148}
149
Paul Burton597ce172013-11-22 13:12:07 +0000150static inline int own_fpu(int restore)
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900151{
Paul Burton597ce172013-11-22 13:12:07 +0000152 int ret;
153
Atsushi Nemotofaea6232007-04-16 23:19:44 +0900154 preempt_disable();
Paul Burton597ce172013-11-22 13:12:07 +0000155 ret = own_fpu_inatomic(restore);
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900156 preempt_enable();
Paul Burton597ce172013-11-22 13:12:07 +0000157 return ret;
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900158}
159
160static inline void lose_fpu(int save)
161{
162 preempt_disable();
Paul Burton33c771b2014-07-11 16:44:30 +0100163 if (is_msa_enabled()) {
164 if (save) {
165 save_msa(current);
Manuel Lauss842dfc12014-11-07 14:13:54 +0100166 current->thread.fpu.fcr31 =
167 read_32bit_cp1_register(CP1_STATUS);
Paul Burton33c771b2014-07-11 16:44:30 +0100168 }
169 disable_msa();
170 clear_thread_flag(TIF_USEDMSA);
171 } else if (is_fpu_owner()) {
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900172 if (save)
173 _save_fp(current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 __disable_fpu();
175 }
Paul Burton33c771b2014-07-11 16:44:30 +0100176 KSTK_STATUS(current) &= ~ST0_CU1;
177 clear_thread_flag(TIF_USEDFPU);
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900178 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
Paul Burton597ce172013-11-22 13:12:07 +0000181static inline int init_fpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182{
Paul Burton597ce172013-11-22 13:12:07 +0000183 int ret = 0;
184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 if (cpu_has_fpu) {
Paul Burton597ce172013-11-22 13:12:07 +0000186 ret = __own_fpu();
Paul Burton4227a2d2014-09-11 08:30:20 +0100187 if (!ret) {
188 unsigned int config5 = read_c0_config5();
189
190 /*
191 * Ensure FRE is clear whilst running _init_fpu, since
192 * single precision FP instructions are used. If FRE
193 * was set then we'll just end up initialising all 32
194 * 64b registers.
195 */
196 write_c0_config5(config5 & ~MIPS_CONF5_FRE);
197 enable_fpu_hazard();
198
Paul Burton597ce172013-11-22 13:12:07 +0000199 _init_fpu();
Paul Burton4227a2d2014-09-11 08:30:20 +0100200
201 /* Restore FRE */
202 write_c0_config5(config5);
203 enable_fpu_hazard();
204 }
Ralf Baechlee0cc3a42014-04-28 22:34:01 +0200205 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 fpu_emulator_init_fpu();
Paul Burton597ce172013-11-22 13:12:07 +0000207
Paul Burton597ce172013-11-22 13:12:07 +0000208 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
211static inline void save_fp(struct task_struct *tsk)
212{
213 if (cpu_has_fpu)
214 _save_fp(tsk);
215}
216
217static inline void restore_fp(struct task_struct *tsk)
218{
219 if (cpu_has_fpu)
220 _restore_fp(tsk);
221}
222
Paul Burtonbbd426f2014-02-13 11:26:41 +0000223static inline union fpureg *get_fpu_regs(struct task_struct *tsk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224{
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900225 if (tsk == current) {
226 preempt_disable();
227 if (is_fpu_owner())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 _save_fp(current);
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900229 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 }
231
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900232 return tsk->thread.fpu.fpr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233}
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#endif /* _ASM_FPU_H */