Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 MontaVista Software Inc. |
| 3 | * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License as published by the |
| 7 | * Free Software Foundation; either version 2 of the License, or (at your |
| 8 | * option) any later version. |
| 9 | */ |
| 10 | #ifndef _ASM_FPU_H |
| 11 | #define _ASM_FPU_H |
| 12 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/sched.h> |
| 14 | #include <linux/thread_info.h> |
Jiri Slaby | 1977f03 | 2007-10-18 23:40:25 -0700 | [diff] [blame] | 15 | #include <linux/bitops.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | |
| 17 | #include <asm/mipsregs.h> |
| 18 | #include <asm/cpu.h> |
| 19 | #include <asm/cpu-features.h> |
Ralf Baechle | e0cc3a4 | 2014-04-28 22:34:01 +0200 | [diff] [blame] | 20 | #include <asm/fpu_emulator.h> |
Chris Dearman | 0b62495 | 2007-05-08 16:09:13 +0100 | [diff] [blame] | 21 | #include <asm/hazards.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/processor.h> |
| 23 | #include <asm/current.h> |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 24 | #include <asm/msa.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | |
Ralf Baechle | f088fc8 | 2006-04-05 09:45:47 +0100 | [diff] [blame] | 26 | #ifdef CONFIG_MIPS_MT_FPAFF |
| 27 | #include <asm/mips_mt.h> |
| 28 | #endif |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | struct sigcontext; |
| 31 | struct sigcontext32; |
| 32 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | extern void _init_fpu(void); |
| 34 | extern void _save_fp(struct task_struct *); |
| 35 | extern void _restore_fp(struct task_struct *); |
| 36 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 37 | /* |
| 38 | * This enum specifies a mode in which we want the FPU to operate, for cores |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 39 | * which implement the Status.FR bit. Note that the bottom bit of the value |
| 40 | * purposefully matches the desired value of the Status.FR bit. |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 41 | */ |
| 42 | enum fpu_mode { |
| 43 | FPU_32BIT = 0, /* FR = 0 */ |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 44 | FPU_64BIT, /* FR = 1, FRE = 0 */ |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 45 | FPU_AS_IS, |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 46 | FPU_HYBRID, /* FR = 1, FRE = 1 */ |
| 47 | |
| 48 | #define FPU_FR_MASK 0x1 |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 49 | }; |
| 50 | |
| 51 | static inline int __enable_fpu(enum fpu_mode mode) |
| 52 | { |
| 53 | int fr; |
| 54 | |
| 55 | switch (mode) { |
| 56 | case FPU_AS_IS: |
| 57 | /* just enable the FPU in its current mode */ |
| 58 | set_c0_status(ST0_CU1); |
| 59 | enable_fpu_hazard(); |
| 60 | return 0; |
| 61 | |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 62 | case FPU_HYBRID: |
| 63 | if (!cpu_has_fre) |
| 64 | return SIGFPE; |
| 65 | |
| 66 | /* set FRE */ |
| 67 | write_c0_config5(read_c0_config5() | MIPS_CONF5_FRE); |
| 68 | goto fr_common; |
| 69 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 70 | case FPU_64BIT: |
Markos Chandras | 6134d94 | 2015-01-30 10:20:28 +0000 | [diff] [blame^] | 71 | #if !(defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS32_R6) \ |
| 72 | || defined(CONFIG_64BIT)) |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 73 | /* we only have a 32-bit FPU */ |
| 74 | return SIGFPE; |
| 75 | #endif |
| 76 | /* fall through */ |
| 77 | case FPU_32BIT: |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 78 | /* clear FRE */ |
| 79 | write_c0_config5(read_c0_config5() & ~MIPS_CONF5_FRE); |
| 80 | fr_common: |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 81 | /* set CU1 & change FR appropriately */ |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 82 | fr = (int)mode & FPU_FR_MASK; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 83 | change_c0_status(ST0_CU1 | ST0_FR, ST0_CU1 | (fr ? ST0_FR : 0)); |
| 84 | enable_fpu_hazard(); |
| 85 | |
| 86 | /* check FR has the desired value */ |
| 87 | return (!!(read_c0_status() & ST0_FR) == !!fr) ? 0 : SIGFPE; |
| 88 | |
| 89 | default: |
| 90 | BUG(); |
| 91 | } |
Aaro Koskinen | 97b8b16b | 2014-02-05 22:05:44 +0200 | [diff] [blame] | 92 | |
| 93 | return SIGFPE; |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 94 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
| 96 | #define __disable_fpu() \ |
| 97 | do { \ |
| 98 | clear_c0_status(ST0_CU1); \ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 99 | disable_fpu_hazard(); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | } while (0) |
| 101 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | #define clear_fpu_owner() clear_thread_flag(TIF_USEDFPU) |
| 103 | |
Ralf Baechle | 1d74f6b | 2005-05-09 13:16:07 +0000 | [diff] [blame] | 104 | static inline int __is_fpu_owner(void) |
| 105 | { |
| 106 | return test_thread_flag(TIF_USEDFPU); |
| 107 | } |
| 108 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | static inline int is_fpu_owner(void) |
| 110 | { |
Ralf Baechle | 1d74f6b | 2005-05-09 13:16:07 +0000 | [diff] [blame] | 111 | return cpu_has_fpu && __is_fpu_owner(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | } |
| 113 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 114 | static inline int __own_fpu(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 116 | enum fpu_mode mode; |
| 117 | int ret; |
| 118 | |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 119 | if (test_thread_flag(TIF_HYBRID_FPREGS)) |
| 120 | mode = FPU_HYBRID; |
| 121 | else |
| 122 | mode = !test_thread_flag(TIF_32BIT_FPREGS); |
| 123 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 124 | ret = __enable_fpu(mode); |
| 125 | if (ret) |
| 126 | return ret; |
| 127 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 128 | KSTK_STATUS(current) |= ST0_CU1; |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 129 | if (mode == FPU_64BIT || mode == FPU_HYBRID) |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 130 | KSTK_STATUS(current) |= ST0_FR; |
| 131 | else /* mode == FPU_32BIT */ |
| 132 | KSTK_STATUS(current) &= ~ST0_FR; |
| 133 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 134 | set_thread_flag(TIF_USEDFPU); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 135 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | } |
| 137 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 138 | static inline int own_fpu_inatomic(int restore) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 140 | int ret = 0; |
| 141 | |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 142 | if (cpu_has_fpu && !__is_fpu_owner()) { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 143 | ret = __own_fpu(); |
| 144 | if (restore && !ret) |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 145 | _restore_fp(current); |
| 146 | } |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 147 | return ret; |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 148 | } |
| 149 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 150 | static inline int own_fpu(int restore) |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 151 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 152 | int ret; |
| 153 | |
Atsushi Nemoto | faea623 | 2007-04-16 23:19:44 +0900 | [diff] [blame] | 154 | preempt_disable(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 155 | ret = own_fpu_inatomic(restore); |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 156 | preempt_enable(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 157 | return ret; |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | static inline void lose_fpu(int save) |
| 161 | { |
| 162 | preempt_disable(); |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 163 | if (is_msa_enabled()) { |
| 164 | if (save) { |
| 165 | save_msa(current); |
Manuel Lauss | 842dfc1 | 2014-11-07 14:13:54 +0100 | [diff] [blame] | 166 | current->thread.fpu.fcr31 = |
| 167 | read_32bit_cp1_register(CP1_STATUS); |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 168 | } |
| 169 | disable_msa(); |
| 170 | clear_thread_flag(TIF_USEDMSA); |
| 171 | } else if (is_fpu_owner()) { |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 172 | if (save) |
| 173 | _save_fp(current); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | __disable_fpu(); |
| 175 | } |
Paul Burton | 33c771b | 2014-07-11 16:44:30 +0100 | [diff] [blame] | 176 | KSTK_STATUS(current) &= ~ST0_CU1; |
| 177 | clear_thread_flag(TIF_USEDFPU); |
Atsushi Nemoto | 53dc802 | 2007-03-10 01:07:45 +0900 | [diff] [blame] | 178 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | } |
| 180 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 181 | static inline int init_fpu(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 183 | int ret = 0; |
| 184 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | if (cpu_has_fpu) { |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 186 | ret = __own_fpu(); |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 187 | if (!ret) { |
| 188 | unsigned int config5 = read_c0_config5(); |
| 189 | |
| 190 | /* |
| 191 | * Ensure FRE is clear whilst running _init_fpu, since |
| 192 | * single precision FP instructions are used. If FRE |
| 193 | * was set then we'll just end up initialising all 32 |
| 194 | * 64b registers. |
| 195 | */ |
| 196 | write_c0_config5(config5 & ~MIPS_CONF5_FRE); |
| 197 | enable_fpu_hazard(); |
| 198 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 199 | _init_fpu(); |
Paul Burton | 4227a2d | 2014-09-11 08:30:20 +0100 | [diff] [blame] | 200 | |
| 201 | /* Restore FRE */ |
| 202 | write_c0_config5(config5); |
| 203 | enable_fpu_hazard(); |
| 204 | } |
Ralf Baechle | e0cc3a4 | 2014-04-28 22:34:01 +0200 | [diff] [blame] | 205 | } else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | fpu_emulator_init_fpu(); |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 207 | |
Paul Burton | 597ce17 | 2013-11-22 13:12:07 +0000 | [diff] [blame] | 208 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } |
| 210 | |
| 211 | static inline void save_fp(struct task_struct *tsk) |
| 212 | { |
| 213 | if (cpu_has_fpu) |
| 214 | _save_fp(tsk); |
| 215 | } |
| 216 | |
| 217 | static inline void restore_fp(struct task_struct *tsk) |
| 218 | { |
| 219 | if (cpu_has_fpu) |
| 220 | _restore_fp(tsk); |
| 221 | } |
| 222 | |
Paul Burton | bbd426f | 2014-02-13 11:26:41 +0000 | [diff] [blame] | 223 | static inline union fpureg *get_fpu_regs(struct task_struct *tsk) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | { |
Atsushi Nemoto | e04582b | 2006-10-09 00:10:01 +0900 | [diff] [blame] | 225 | if (tsk == current) { |
| 226 | preempt_disable(); |
| 227 | if (is_fpu_owner()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | _save_fp(current); |
Atsushi Nemoto | e04582b | 2006-10-09 00:10:01 +0900 | [diff] [blame] | 229 | preempt_enable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | } |
| 231 | |
Atsushi Nemoto | eae8907 | 2006-05-16 01:26:03 +0900 | [diff] [blame] | 232 | return tsk->thread.fpu.fpr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | } |
| 234 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | #endif /* _ASM_FPU_H */ |