blob: 8cc7f95289ac03770b61ed0ac8f042d8d95f8e9a [file] [log] [blame]
Robert P. J. Day96532ba2008-02-03 15:06:26 +02001#ifndef _LINUX_DMA_MAPPING_H
2#define _LINUX_DMA_MAPPING_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
Andrew Morton842fa692011-11-02 13:39:33 -07004#include <linux/string.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/device.h>
6#include <linux/err.h>
FUJITA Tomonorif0402a22009-01-05 23:59:01 +09007#include <linux/dma-attrs.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +00008#include <linux/dma-direction.h>
FUJITA Tomonorif0402a22009-01-05 23:59:01 +09009#include <linux/scatterlist.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090011struct dma_map_ops {
12 void* (*alloc_coherent)(struct device *dev, size_t size,
13 dma_addr_t *dma_handle, gfp_t gfp);
14 void (*free_coherent)(struct device *dev, size_t size,
15 void *vaddr, dma_addr_t dma_handle);
Marek Szyprowski613c4572012-03-28 16:36:27 +020016 void* (*alloc)(struct device *dev, size_t size,
17 dma_addr_t *dma_handle, gfp_t gfp,
18 struct dma_attrs *attrs);
19 void (*free)(struct device *dev, size_t size,
20 void *vaddr, dma_addr_t dma_handle,
21 struct dma_attrs *attrs);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090022 dma_addr_t (*map_page)(struct device *dev, struct page *page,
23 unsigned long offset, size_t size,
24 enum dma_data_direction dir,
25 struct dma_attrs *attrs);
26 void (*unmap_page)(struct device *dev, dma_addr_t dma_handle,
27 size_t size, enum dma_data_direction dir,
28 struct dma_attrs *attrs);
29 int (*map_sg)(struct device *dev, struct scatterlist *sg,
30 int nents, enum dma_data_direction dir,
31 struct dma_attrs *attrs);
32 void (*unmap_sg)(struct device *dev,
33 struct scatterlist *sg, int nents,
34 enum dma_data_direction dir,
35 struct dma_attrs *attrs);
36 void (*sync_single_for_cpu)(struct device *dev,
37 dma_addr_t dma_handle, size_t size,
38 enum dma_data_direction dir);
39 void (*sync_single_for_device)(struct device *dev,
40 dma_addr_t dma_handle, size_t size,
41 enum dma_data_direction dir);
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090042 void (*sync_sg_for_cpu)(struct device *dev,
43 struct scatterlist *sg, int nents,
44 enum dma_data_direction dir);
45 void (*sync_sg_for_device)(struct device *dev,
46 struct scatterlist *sg, int nents,
47 enum dma_data_direction dir);
48 int (*mapping_error)(struct device *dev, dma_addr_t dma_addr);
49 int (*dma_supported)(struct device *dev, u64 mask);
FUJITA Tomonorif726f30e2009-08-04 19:08:24 +000050 int (*set_dma_mask)(struct device *dev, u64 mask);
Milton Miller3a8f7552011-06-24 09:05:23 +000051#ifdef ARCH_HAS_DMA_GET_REQUIRED_MASK
52 u64 (*get_required_mask)(struct device *dev);
53#endif
FUJITA Tomonorif0402a22009-01-05 23:59:01 +090054 int is_phys;
55};
56
Andrew Morton8f286c32007-10-18 03:05:07 -070057#define DMA_BIT_MASK(n) (((n) == 64) ? ~0ULL : ((1ULL<<(n))-1))
Borislav Petkov34c65382007-10-18 03:05:06 -070058
James Bottomley32e8f702007-10-16 01:23:55 -070059#define DMA_MASK_NONE 0x0ULL
60
Rolf Eike Beerd6bd3a32006-09-29 01:59:48 -070061static inline int valid_dma_direction(int dma_direction)
62{
63 return ((dma_direction == DMA_BIDIRECTIONAL) ||
64 (dma_direction == DMA_TO_DEVICE) ||
65 (dma_direction == DMA_FROM_DEVICE));
66}
67
James Bottomley32e8f702007-10-16 01:23:55 -070068static inline int is_device_dma_capable(struct device *dev)
69{
70 return dev->dma_mask != NULL && *dev->dma_mask != DMA_MASK_NONE;
71}
72
Dan Williams1b0fac42007-07-15 23:40:26 -070073#ifdef CONFIG_HAS_DMA
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#include <asm/dma-mapping.h>
Dan Williams1b0fac42007-07-15 23:40:26 -070075#else
76#include <asm-generic/dma-mapping-broken.h>
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +090079static inline u64 dma_get_mask(struct device *dev)
80{
FUJITA Tomonori07a2c012008-09-19 02:02:05 +090081 if (dev && dev->dma_mask && *dev->dma_mask)
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +090082 return *dev->dma_mask;
Yang Hongyang284901a2009-04-06 19:01:15 -070083 return DMA_BIT_MASK(32);
FUJITA Tomonori589fc9a2008-09-12 19:42:34 +090084}
85
FUJITA Tomonori710224f2010-09-22 13:04:55 -070086#ifdef ARCH_HAS_DMA_SET_COHERENT_MASK
87int dma_set_coherent_mask(struct device *dev, u64 mask);
88#else
FUJITA Tomonori6a1961f2010-03-10 15:23:39 -080089static inline int dma_set_coherent_mask(struct device *dev, u64 mask)
90{
91 if (!dma_supported(dev, mask))
92 return -EIO;
93 dev->coherent_dma_mask = mask;
94 return 0;
95}
FUJITA Tomonori710224f2010-09-22 13:04:55 -070096#endif
FUJITA Tomonori6a1961f2010-03-10 15:23:39 -080097
Linus Torvalds1da177e2005-04-16 15:20:36 -070098extern u64 dma_get_required_mask(struct device *dev);
99
FUJITA Tomonori6b7b6512008-02-04 22:27:55 -0800100static inline unsigned int dma_get_max_seg_size(struct device *dev)
101{
102 return dev->dma_parms ? dev->dma_parms->max_segment_size : 65536;
103}
104
105static inline unsigned int dma_set_max_seg_size(struct device *dev,
106 unsigned int size)
107{
108 if (dev->dma_parms) {
109 dev->dma_parms->max_segment_size = size;
110 return 0;
111 } else
112 return -EIO;
113}
114
FUJITA Tomonorid22a6962008-02-04 22:28:13 -0800115static inline unsigned long dma_get_seg_boundary(struct device *dev)
116{
117 return dev->dma_parms ?
118 dev->dma_parms->segment_boundary_mask : 0xffffffff;
119}
120
121static inline int dma_set_seg_boundary(struct device *dev, unsigned long mask)
122{
123 if (dev->dma_parms) {
124 dev->dma_parms->segment_boundary_mask = mask;
125 return 0;
126 } else
127 return -EIO;
128}
129
Andrew Morton842fa692011-11-02 13:39:33 -0700130static inline void *dma_zalloc_coherent(struct device *dev, size_t size,
131 dma_addr_t *dma_handle, gfp_t flag)
132{
133 void *ret = dma_alloc_coherent(dev, size, dma_handle, flag);
134 if (ret)
135 memset(ret, 0, size);
136 return ret;
137}
138
Heiko Carstense259f192010-08-13 09:39:18 +0200139#ifdef CONFIG_HAS_DMA
FUJITA Tomonori4565f012010-08-10 18:03:22 -0700140static inline int dma_get_cache_alignment(void)
141{
142#ifdef ARCH_DMA_MINALIGN
143 return ARCH_DMA_MINALIGN;
144#endif
145 return 1;
146}
Heiko Carstense259f192010-08-13 09:39:18 +0200147#endif
FUJITA Tomonori4565f012010-08-10 18:03:22 -0700148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149/* flags for the coherent memory api */
150#define DMA_MEMORY_MAP 0x01
151#define DMA_MEMORY_IO 0x02
152#define DMA_MEMORY_INCLUDES_CHILDREN 0x04
153#define DMA_MEMORY_EXCLUSIVE 0x08
154
155#ifndef ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY
156static inline int
157dma_declare_coherent_memory(struct device *dev, dma_addr_t bus_addr,
158 dma_addr_t device_addr, size_t size, int flags)
159{
160 return 0;
161}
162
163static inline void
164dma_release_declared_memory(struct device *dev)
165{
166}
167
168static inline void *
169dma_mark_declared_memory_occupied(struct device *dev,
170 dma_addr_t device_addr, size_t size)
171{
172 return ERR_PTR(-EBUSY);
173}
174#endif
175
Tejun Heo9ac78492007-01-20 16:00:26 +0900176/*
177 * Managed DMA API
178 */
179extern void *dmam_alloc_coherent(struct device *dev, size_t size,
180 dma_addr_t *dma_handle, gfp_t gfp);
181extern void dmam_free_coherent(struct device *dev, size_t size, void *vaddr,
182 dma_addr_t dma_handle);
183extern void *dmam_alloc_noncoherent(struct device *dev, size_t size,
184 dma_addr_t *dma_handle, gfp_t gfp);
185extern void dmam_free_noncoherent(struct device *dev, size_t size, void *vaddr,
186 dma_addr_t dma_handle);
187#ifdef ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY
188extern int dmam_declare_coherent_memory(struct device *dev, dma_addr_t bus_addr,
189 dma_addr_t device_addr, size_t size,
190 int flags);
191extern void dmam_release_declared_memory(struct device *dev);
192#else /* ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY */
193static inline int dmam_declare_coherent_memory(struct device *dev,
194 dma_addr_t bus_addr, dma_addr_t device_addr,
195 size_t size, gfp_t gfp)
196{
197 return 0;
198}
199
200static inline void dmam_release_declared_memory(struct device *dev)
201{
202}
203#endif /* ARCH_HAS_DMA_DECLARE_COHERENT_MEMORY */
204
Arthur Kepner74bc7ce2008-04-29 01:00:30 -0700205#ifndef CONFIG_HAVE_DMA_ATTRS
206struct dma_attrs;
207
208#define dma_map_single_attrs(dev, cpu_addr, size, dir, attrs) \
209 dma_map_single(dev, cpu_addr, size, dir)
210
211#define dma_unmap_single_attrs(dev, dma_addr, size, dir, attrs) \
212 dma_unmap_single(dev, dma_addr, size, dir)
213
214#define dma_map_sg_attrs(dev, sgl, nents, dir, attrs) \
215 dma_map_sg(dev, sgl, nents, dir)
216
217#define dma_unmap_sg_attrs(dev, sgl, nents, dir, attrs) \
218 dma_unmap_sg(dev, sgl, nents, dir)
219
220#endif /* CONFIG_HAVE_DMA_ATTRS */
221
FUJITA Tomonori0acedc12010-03-10 15:23:31 -0800222#ifdef CONFIG_NEED_DMA_MAP_STATE
223#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME) dma_addr_t ADDR_NAME
224#define DEFINE_DMA_UNMAP_LEN(LEN_NAME) __u32 LEN_NAME
225#define dma_unmap_addr(PTR, ADDR_NAME) ((PTR)->ADDR_NAME)
226#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) (((PTR)->ADDR_NAME) = (VAL))
227#define dma_unmap_len(PTR, LEN_NAME) ((PTR)->LEN_NAME)
228#define dma_unmap_len_set(PTR, LEN_NAME, VAL) (((PTR)->LEN_NAME) = (VAL))
229#else
230#define DEFINE_DMA_UNMAP_ADDR(ADDR_NAME)
231#define DEFINE_DMA_UNMAP_LEN(LEN_NAME)
232#define dma_unmap_addr(PTR, ADDR_NAME) (0)
233#define dma_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
234#define dma_unmap_len(PTR, LEN_NAME) (0)
235#define dma_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
236#endif
237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#endif