blob: 2b3a2d6bdb0386ad32e2c7fea8a6b39b190bceec [file] [log] [blame]
Maxime Bizone7300d02009-08-18 13:23:37 +01001#ifndef BCM63XX_REGS_H_
2#define BCM63XX_REGS_H_
3
4/*************************************************************************
5 * _REG relative to RSET_PERF
6 *************************************************************************/
7
8/* Chip Identifier / Revision register */
9#define PERF_REV_REG 0x0
10#define REV_CHIPID_SHIFT 16
11#define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
12#define REV_REVID_SHIFT 0
13#define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
14
15/* Clock Control register */
16#define PERF_CKCTL_REG 0x4
17
18#define CKCTL_6338_ADSLPHY_EN (1 << 0)
19#define CKCTL_6338_MPI_EN (1 << 1)
20#define CKCTL_6338_DRAM_EN (1 << 2)
21#define CKCTL_6338_ENET_EN (1 << 4)
22#define CKCTL_6338_USBS_EN (1 << 4)
23#define CKCTL_6338_SAR_EN (1 << 5)
24#define CKCTL_6338_SPI_EN (1 << 9)
25
26#define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
27 CKCTL_6338_MPI_EN | \
28 CKCTL_6338_ENET_EN | \
29 CKCTL_6338_SAR_EN | \
30 CKCTL_6338_SPI_EN)
31
32#define CKCTL_6345_CPU_EN (1 << 0)
33#define CKCTL_6345_BUS_EN (1 << 1)
34#define CKCTL_6345_EBI_EN (1 << 2)
35#define CKCTL_6345_UART_EN (1 << 3)
36#define CKCTL_6345_ADSLPHY_EN (1 << 4)
37#define CKCTL_6345_ENET_EN (1 << 7)
38#define CKCTL_6345_USBH_EN (1 << 8)
39
40#define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
41 CKCTL_6345_USBH_EN | \
42 CKCTL_6345_ADSLPHY_EN)
43
44#define CKCTL_6348_ADSLPHY_EN (1 << 0)
45#define CKCTL_6348_MPI_EN (1 << 1)
46#define CKCTL_6348_SDRAM_EN (1 << 2)
47#define CKCTL_6348_M2M_EN (1 << 3)
48#define CKCTL_6348_ENET_EN (1 << 4)
49#define CKCTL_6348_SAR_EN (1 << 5)
50#define CKCTL_6348_USBS_EN (1 << 6)
51#define CKCTL_6348_USBH_EN (1 << 8)
52#define CKCTL_6348_SPI_EN (1 << 9)
53
54#define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
55 CKCTL_6348_M2M_EN | \
56 CKCTL_6348_ENET_EN | \
57 CKCTL_6348_SAR_EN | \
58 CKCTL_6348_USBS_EN | \
59 CKCTL_6348_USBH_EN | \
60 CKCTL_6348_SPI_EN)
61
62#define CKCTL_6358_ENET_EN (1 << 4)
63#define CKCTL_6358_ADSLPHY_EN (1 << 5)
64#define CKCTL_6358_PCM_EN (1 << 8)
65#define CKCTL_6358_SPI_EN (1 << 9)
66#define CKCTL_6358_USBS_EN (1 << 10)
67#define CKCTL_6358_SAR_EN (1 << 11)
68#define CKCTL_6358_EMUSB_EN (1 << 17)
69#define CKCTL_6358_ENET0_EN (1 << 18)
70#define CKCTL_6358_ENET1_EN (1 << 19)
71#define CKCTL_6358_USBSU_EN (1 << 20)
72#define CKCTL_6358_EPHY_EN (1 << 21)
73
74#define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
75 CKCTL_6358_ADSLPHY_EN | \
76 CKCTL_6358_PCM_EN | \
77 CKCTL_6358_SPI_EN | \
78 CKCTL_6358_USBS_EN | \
79 CKCTL_6358_SAR_EN | \
80 CKCTL_6358_EMUSB_EN | \
81 CKCTL_6358_ENET0_EN | \
82 CKCTL_6358_ENET1_EN | \
83 CKCTL_6358_USBSU_EN | \
84 CKCTL_6358_EPHY_EN)
85
86/* System PLL Control register */
87#define PERF_SYS_PLL_CTL_REG 0x8
88#define SYS_PLL_SOFT_RESET 0x1
89
90/* Interrupt Mask register */
Maxime Bizonf61cced2011-11-04 19:09:31 +010091#define PERF_IRQMASK_6338_REG 0xc
92#define PERF_IRQMASK_6345_REG 0xc
93#define PERF_IRQMASK_6348_REG 0xc
94#define PERF_IRQMASK_6358_REG 0xc
Maxime Bizone7300d02009-08-18 13:23:37 +010095
96/* Interrupt Status register */
Maxime Bizonf61cced2011-11-04 19:09:31 +010097#define PERF_IRQSTAT_6338_REG 0x10
98#define PERF_IRQSTAT_6345_REG 0x10
99#define PERF_IRQSTAT_6348_REG 0x10
100#define PERF_IRQSTAT_6358_REG 0x10
Maxime Bizone7300d02009-08-18 13:23:37 +0100101
102/* External Interrupt Configuration register */
Maxime Bizon62248922011-11-04 19:09:34 +0100103#define PERF_EXTIRQ_CFG_REG_6338 0x14
104#define PERF_EXTIRQ_CFG_REG_6348 0x14
105#define PERF_EXTIRQ_CFG_REG_6358 0x14
Maxime Bizone7300d02009-08-18 13:23:37 +0100106
Maxime Bizon62248922011-11-04 19:09:34 +0100107/* for 6348 only */
108#define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
109#define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
110#define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
111#define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
112#define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
113#define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
114#define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
115#define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
116
117/* for all others */
118#define EXTIRQ_CFG_SENSE(x) (1 << (x))
119#define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
120#define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
121#define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
122#define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
123#define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
124#define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
125#define EXTIRQ_CFG_MASK_ALL (0xf << 12)
Maxime Bizone7300d02009-08-18 13:23:37 +0100126
127/* Soft Reset register */
128#define PERF_SOFTRESET_REG 0x28
129
130#define SOFTRESET_6338_SPI_MASK (1 << 0)
131#define SOFTRESET_6338_ENET_MASK (1 << 2)
132#define SOFTRESET_6338_USBH_MASK (1 << 3)
133#define SOFTRESET_6338_USBS_MASK (1 << 4)
134#define SOFTRESET_6338_ADSL_MASK (1 << 5)
135#define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
136#define SOFTRESET_6338_SAR_MASK (1 << 7)
137#define SOFTRESET_6338_ACLC_MASK (1 << 8)
138#define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
139#define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
140 SOFTRESET_6338_ENET_MASK | \
141 SOFTRESET_6338_USBH_MASK | \
142 SOFTRESET_6338_USBS_MASK | \
143 SOFTRESET_6338_ADSL_MASK | \
144 SOFTRESET_6338_DMAMEM_MASK | \
145 SOFTRESET_6338_SAR_MASK | \
146 SOFTRESET_6338_ACLC_MASK | \
147 SOFTRESET_6338_ADSLMIPSPLL_MASK)
148
149#define SOFTRESET_6348_SPI_MASK (1 << 0)
150#define SOFTRESET_6348_ENET_MASK (1 << 2)
151#define SOFTRESET_6348_USBH_MASK (1 << 3)
152#define SOFTRESET_6348_USBS_MASK (1 << 4)
153#define SOFTRESET_6348_ADSL_MASK (1 << 5)
154#define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
155#define SOFTRESET_6348_SAR_MASK (1 << 7)
156#define SOFTRESET_6348_ACLC_MASK (1 << 8)
157#define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
158
159#define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
160 SOFTRESET_6348_ENET_MASK | \
161 SOFTRESET_6348_USBH_MASK | \
162 SOFTRESET_6348_USBS_MASK | \
163 SOFTRESET_6348_ADSL_MASK | \
164 SOFTRESET_6348_DMAMEM_MASK | \
165 SOFTRESET_6348_SAR_MASK | \
166 SOFTRESET_6348_ACLC_MASK | \
167 SOFTRESET_6348_ADSLMIPSPLL_MASK)
168
169/* MIPS PLL control register */
170#define PERF_MIPSPLLCTL_REG 0x34
171#define MIPSPLLCTL_N1_SHIFT 20
172#define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
173#define MIPSPLLCTL_N2_SHIFT 15
174#define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
175#define MIPSPLLCTL_M1REF_SHIFT 12
176#define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
177#define MIPSPLLCTL_M2REF_SHIFT 9
178#define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
179#define MIPSPLLCTL_M1CPU_SHIFT 6
180#define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
181#define MIPSPLLCTL_M1BUS_SHIFT 3
182#define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
183#define MIPSPLLCTL_M2BUS_SHIFT 0
184#define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
185
186/* ADSL PHY PLL Control register */
187#define PERF_ADSLPLLCTL_REG 0x38
188#define ADSLPLLCTL_N1_SHIFT 20
189#define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
190#define ADSLPLLCTL_N2_SHIFT 15
191#define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
192#define ADSLPLLCTL_M1REF_SHIFT 12
193#define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
194#define ADSLPLLCTL_M2REF_SHIFT 9
195#define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
196#define ADSLPLLCTL_M1CPU_SHIFT 6
197#define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
198#define ADSLPLLCTL_M1BUS_SHIFT 3
199#define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
200#define ADSLPLLCTL_M2BUS_SHIFT 0
201#define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
202
203#define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
204 (((n1) << ADSLPLLCTL_N1_SHIFT) | \
205 ((n2) << ADSLPLLCTL_N2_SHIFT) | \
206 ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
207 ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
208 ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
209 ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
210 ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
211
212
213/*************************************************************************
214 * _REG relative to RSET_TIMER
215 *************************************************************************/
216
217#define BCM63XX_TIMER_COUNT 4
218#define TIMER_T0_ID 0
219#define TIMER_T1_ID 1
220#define TIMER_T2_ID 2
221#define TIMER_WDT_ID 3
222
223/* Timer irqstat register */
224#define TIMER_IRQSTAT_REG 0
225#define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
226#define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
227#define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
228#define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
229#define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
230#define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
231#define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
232#define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
233#define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
234
235/* Timer control register */
236#define TIMER_CTLx_REG(x) (0x4 + (x * 4))
237#define TIMER_CTL0_REG 0x4
238#define TIMER_CTL1_REG 0x8
239#define TIMER_CTL2_REG 0xC
240#define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
241#define TIMER_CTL_MONOTONIC_MASK (1 << 30)
242#define TIMER_CTL_ENABLE_MASK (1 << 31)
243
244
245/*************************************************************************
246 * _REG relative to RSET_WDT
247 *************************************************************************/
248
249/* Watchdog default count register */
250#define WDT_DEFVAL_REG 0x0
251
252/* Watchdog control register */
253#define WDT_CTL_REG 0x4
254
255/* Watchdog control register constants */
256#define WDT_START_1 (0xff00)
257#define WDT_START_2 (0x00ff)
258#define WDT_STOP_1 (0xee00)
259#define WDT_STOP_2 (0x00ee)
260
261/* Watchdog reset length register */
262#define WDT_RSTLEN_REG 0x8
263
264
265/*************************************************************************
266 * _REG relative to RSET_UARTx
267 *************************************************************************/
268
269/* UART Control Register */
270#define UART_CTL_REG 0x0
271#define UART_CTL_RXTMOUTCNT_SHIFT 0
272#define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
273#define UART_CTL_RSTTXDN_SHIFT 5
274#define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
275#define UART_CTL_RSTRXFIFO_SHIFT 6
276#define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
277#define UART_CTL_RSTTXFIFO_SHIFT 7
278#define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
279#define UART_CTL_STOPBITS_SHIFT 8
280#define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
281#define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
282#define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
283#define UART_CTL_BITSPERSYM_SHIFT 12
284#define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
285#define UART_CTL_XMITBRK_SHIFT 14
286#define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
287#define UART_CTL_RSVD_SHIFT 15
288#define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
289#define UART_CTL_RXPAREVEN_SHIFT 16
290#define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
291#define UART_CTL_RXPAREN_SHIFT 17
292#define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
293#define UART_CTL_TXPAREVEN_SHIFT 18
294#define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
295#define UART_CTL_TXPAREN_SHIFT 18
296#define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
297#define UART_CTL_LOOPBACK_SHIFT 20
298#define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
299#define UART_CTL_RXEN_SHIFT 21
300#define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
301#define UART_CTL_TXEN_SHIFT 22
302#define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
303#define UART_CTL_BRGEN_SHIFT 23
304#define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
305
306/* UART Baudword register */
307#define UART_BAUD_REG 0x4
308
309/* UART Misc Control register */
310#define UART_MCTL_REG 0x8
311#define UART_MCTL_DTR_SHIFT 0
312#define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
313#define UART_MCTL_RTS_SHIFT 1
314#define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
315#define UART_MCTL_RXFIFOTHRESH_SHIFT 8
316#define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
317#define UART_MCTL_TXFIFOTHRESH_SHIFT 12
318#define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
319#define UART_MCTL_RXFIFOFILL_SHIFT 16
320#define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
321#define UART_MCTL_TXFIFOFILL_SHIFT 24
322#define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
323
324/* UART External Input Configuration register */
325#define UART_EXTINP_REG 0xc
326#define UART_EXTINP_RI_SHIFT 0
327#define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
328#define UART_EXTINP_CTS_SHIFT 1
329#define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
330#define UART_EXTINP_DCD_SHIFT 2
331#define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
332#define UART_EXTINP_DSR_SHIFT 3
333#define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
334#define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
335#define UART_EXTINP_IRMASK(x) (1 << (x + 8))
336#define UART_EXTINP_IR_RI 0
337#define UART_EXTINP_IR_CTS 1
338#define UART_EXTINP_IR_DCD 2
339#define UART_EXTINP_IR_DSR 3
340#define UART_EXTINP_RI_NOSENSE_SHIFT 16
341#define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
342#define UART_EXTINP_CTS_NOSENSE_SHIFT 17
343#define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
344#define UART_EXTINP_DCD_NOSENSE_SHIFT 18
345#define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
346#define UART_EXTINP_DSR_NOSENSE_SHIFT 19
347#define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
348
349/* UART Interrupt register */
350#define UART_IR_REG 0x10
351#define UART_IR_MASK(x) (1 << (x + 16))
352#define UART_IR_STAT(x) (1 << (x))
353#define UART_IR_EXTIP 0
354#define UART_IR_TXUNDER 1
355#define UART_IR_TXOVER 2
356#define UART_IR_TXTRESH 3
357#define UART_IR_TXRDLATCH 4
358#define UART_IR_TXEMPTY 5
359#define UART_IR_RXUNDER 6
360#define UART_IR_RXOVER 7
361#define UART_IR_RXTIMEOUT 8
362#define UART_IR_RXFULL 9
363#define UART_IR_RXTHRESH 10
364#define UART_IR_RXNOTEMPTY 11
365#define UART_IR_RXFRAMEERR 12
366#define UART_IR_RXPARERR 13
367#define UART_IR_RXBRK 14
368#define UART_IR_TXDONE 15
369
370/* UART Fifo register */
371#define UART_FIFO_REG 0x14
372#define UART_FIFO_VALID_SHIFT 0
373#define UART_FIFO_VALID_MASK 0xff
374#define UART_FIFO_FRAMEERR_SHIFT 8
375#define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
376#define UART_FIFO_PARERR_SHIFT 9
377#define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
378#define UART_FIFO_BRKDET_SHIFT 10
379#define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
380#define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
381 UART_FIFO_PARERR_MASK | \
382 UART_FIFO_BRKDET_MASK)
383
384
385/*************************************************************************
386 * _REG relative to RSET_GPIO
387 *************************************************************************/
388
389/* GPIO registers */
390#define GPIO_CTL_HI_REG 0x0
391#define GPIO_CTL_LO_REG 0x4
392#define GPIO_DATA_HI_REG 0x8
393#define GPIO_DATA_LO_REG 0xC
394
395/* GPIO mux registers and constants */
396#define GPIO_MODE_REG 0x18
397
398#define GPIO_MODE_6348_G4_DIAG 0x00090000
399#define GPIO_MODE_6348_G4_UTOPIA 0x00080000
400#define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
401#define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
402#define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
403#define GPIO_MODE_6348_G3_DIAG 0x00009000
404#define GPIO_MODE_6348_G3_UTOPIA 0x00008000
405#define GPIO_MODE_6348_G3_EXT_MII 0x00007000
406#define GPIO_MODE_6348_G2_DIAG 0x00000900
407#define GPIO_MODE_6348_G2_PCI 0x00000500
408#define GPIO_MODE_6348_G1_DIAG 0x00000090
409#define GPIO_MODE_6348_G1_UTOPIA 0x00000080
410#define GPIO_MODE_6348_G1_SPI_UART 0x00000060
411#define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
412#define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
413#define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
414#define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
415#define GPIO_MODE_6348_G0_DIAG 0x00000009
416#define GPIO_MODE_6348_G0_EXT_MII 0x00000007
417
418#define GPIO_MODE_6358_EXTRACS (1 << 5)
419#define GPIO_MODE_6358_UART1 (1 << 6)
420#define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
421#define GPIO_MODE_6358_SERIAL_LED (1 << 10)
422#define GPIO_MODE_6358_UTOPIA (1 << 12)
423
424
425/*************************************************************************
426 * _REG relative to RSET_ENET
427 *************************************************************************/
428
429/* Receiver Configuration register */
430#define ENET_RXCFG_REG 0x0
431#define ENET_RXCFG_ALLMCAST_SHIFT 1
432#define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
433#define ENET_RXCFG_PROMISC_SHIFT 3
434#define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
435#define ENET_RXCFG_LOOPBACK_SHIFT 4
436#define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
437#define ENET_RXCFG_ENFLOW_SHIFT 5
438#define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
439
440/* Receive Maximum Length register */
441#define ENET_RXMAXLEN_REG 0x4
442#define ENET_RXMAXLEN_SHIFT 0
443#define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
444
445/* Transmit Maximum Length register */
446#define ENET_TXMAXLEN_REG 0x8
447#define ENET_TXMAXLEN_SHIFT 0
448#define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
449
450/* MII Status/Control register */
451#define ENET_MIISC_REG 0x10
452#define ENET_MIISC_MDCFREQDIV_SHIFT 0
453#define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
454#define ENET_MIISC_PREAMBLEEN_SHIFT 7
455#define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
456
457/* MII Data register */
458#define ENET_MIIDATA_REG 0x14
459#define ENET_MIIDATA_DATA_SHIFT 0
460#define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
461#define ENET_MIIDATA_TA_SHIFT 16
462#define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
463#define ENET_MIIDATA_REG_SHIFT 18
464#define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
465#define ENET_MIIDATA_PHYID_SHIFT 23
466#define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
467#define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
468#define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
469
470/* Ethernet Interrupt Mask register */
471#define ENET_IRMASK_REG 0x18
472
473/* Ethernet Interrupt register */
474#define ENET_IR_REG 0x1c
475#define ENET_IR_MII (1 << 0)
476#define ENET_IR_MIB (1 << 1)
477#define ENET_IR_FLOWC (1 << 2)
478
479/* Ethernet Control register */
480#define ENET_CTL_REG 0x2c
481#define ENET_CTL_ENABLE_SHIFT 0
482#define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
483#define ENET_CTL_DISABLE_SHIFT 1
484#define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
485#define ENET_CTL_SRESET_SHIFT 2
486#define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
487#define ENET_CTL_EPHYSEL_SHIFT 3
488#define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
489
490/* Transmit Control register */
491#define ENET_TXCTL_REG 0x30
492#define ENET_TXCTL_FD_SHIFT 0
493#define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
494
495/* Transmit Watermask register */
496#define ENET_TXWMARK_REG 0x34
497#define ENET_TXWMARK_WM_SHIFT 0
498#define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
499
500/* MIB Control register */
501#define ENET_MIBCTL_REG 0x38
502#define ENET_MIBCTL_RDCLEAR_SHIFT 0
503#define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
504
505/* Perfect Match Data Low register */
506#define ENET_PML_REG(x) (0x58 + (x) * 8)
507#define ENET_PMH_REG(x) (0x5c + (x) * 8)
508#define ENET_PMH_DATAVALID_SHIFT 16
509#define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
510
511/* MIB register */
512#define ENET_MIB_REG(x) (0x200 + (x) * 4)
513#define ENET_MIB_REG_COUNT 55
514
515
516/*************************************************************************
517 * _REG relative to RSET_ENETDMA
518 *************************************************************************/
519
520/* Controller Configuration Register */
521#define ENETDMA_CFG_REG (0x0)
522#define ENETDMA_CFG_EN_SHIFT 0
523#define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
524#define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
525
526/* Flow Control Descriptor Low Threshold register */
527#define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
528
529/* Flow Control Descriptor High Threshold register */
530#define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
531
532/* Flow Control Descriptor Buffer Alloca Threshold register */
533#define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
534#define ENETDMA_BUFALLOC_FORCE_SHIFT 31
535#define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
536
537/* Channel Configuration register */
538#define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
539#define ENETDMA_CHANCFG_EN_SHIFT 0
540#define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
541#define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
542#define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
543
544/* Interrupt Control/Status register */
545#define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
546#define ENETDMA_IR_BUFDONE_MASK (1 << 0)
547#define ENETDMA_IR_PKTDONE_MASK (1 << 1)
548#define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
549
550/* Interrupt Mask register */
551#define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
552
553/* Maximum Burst Length */
554#define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
555
556/* Ring Start Address register */
557#define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
558
559/* State Ram Word 2 */
560#define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
561
562/* State Ram Word 3 */
563#define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
564
565/* State Ram Word 4 */
566#define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
567
568
569/*************************************************************************
Maxime Bizond430b6c2011-11-04 19:09:30 +0100570 * _REG relative to RSET_ENETDMAC
571 *************************************************************************/
572
573/* Channel Configuration register */
574#define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
575#define ENETDMAC_CHANCFG_EN_SHIFT 0
576#define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
577#define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
578#define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
579
580/* Interrupt Control/Status register */
581#define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
582#define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
583#define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
584#define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
585
586/* Interrupt Mask register */
587#define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
588
589/* Maximum Burst Length */
590#define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
591
592
593/*************************************************************************
594 * _REG relative to RSET_ENETDMAS
595 *************************************************************************/
596
597/* Ring Start Address register */
598#define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
599
600/* State Ram Word 2 */
601#define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
602
603/* State Ram Word 3 */
604#define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
605
606/* State Ram Word 4 */
607#define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
608
609
610/*************************************************************************
611 * _REG relative to RSET_ENETSW
612 *************************************************************************/
613
614/* MIB register */
615#define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
616#define ENETSW_MIB_REG_COUNT 47
617
618
619/*************************************************************************
Maxime Bizone7300d02009-08-18 13:23:37 +0100620 * _REG relative to RSET_OHCI_PRIV
621 *************************************************************************/
622
623#define OHCI_PRIV_REG 0x0
624#define OHCI_PRIV_PORT1_HOST_SHIFT 0
625#define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
626#define OHCI_PRIV_REG_SWAP_SHIFT 3
627#define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
628
629
630/*************************************************************************
631 * _REG relative to RSET_USBH_PRIV
632 *************************************************************************/
633
634#define USBH_PRIV_SWAP_REG 0x0
635#define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
636#define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
637#define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
638#define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
639#define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
640#define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
641#define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
642#define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
643
644#define USBH_PRIV_TEST_REG 0x24
645
646
647/*************************************************************************
648 * _REG relative to RSET_MPI
649 *************************************************************************/
650
651/* well known (hard wired) chip select */
652#define MPI_CS_PCMCIA_COMMON 4
653#define MPI_CS_PCMCIA_ATTR 5
654#define MPI_CS_PCMCIA_IO 6
655
656/* Chip select base register */
657#define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
658#define MPI_CSBASE_BASE_SHIFT 13
659#define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
660#define MPI_CSBASE_SIZE_SHIFT 0
661#define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
662
663#define MPI_CSBASE_SIZE_8K 0
664#define MPI_CSBASE_SIZE_16K 1
665#define MPI_CSBASE_SIZE_32K 2
666#define MPI_CSBASE_SIZE_64K 3
667#define MPI_CSBASE_SIZE_128K 4
668#define MPI_CSBASE_SIZE_256K 5
669#define MPI_CSBASE_SIZE_512K 6
670#define MPI_CSBASE_SIZE_1M 7
671#define MPI_CSBASE_SIZE_2M 8
672#define MPI_CSBASE_SIZE_4M 9
673#define MPI_CSBASE_SIZE_8M 10
674#define MPI_CSBASE_SIZE_16M 11
675#define MPI_CSBASE_SIZE_32M 12
676#define MPI_CSBASE_SIZE_64M 13
677#define MPI_CSBASE_SIZE_128M 14
678#define MPI_CSBASE_SIZE_256M 15
679
680/* Chip select control register */
681#define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
682#define MPI_CSCTL_ENABLE_MASK (1 << 0)
683#define MPI_CSCTL_WAIT_SHIFT 1
684#define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
685#define MPI_CSCTL_DATA16_MASK (1 << 4)
686#define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
687#define MPI_CSCTL_TSIZE_MASK (1 << 8)
688#define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
689#define MPI_CSCTL_SETUP_SHIFT 16
690#define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
691#define MPI_CSCTL_HOLD_SHIFT 20
692#define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
693
694/* PCI registers */
695#define MPI_SP0_RANGE_REG 0x100
696#define MPI_SP0_REMAP_REG 0x104
697#define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
698#define MPI_SP1_RANGE_REG 0x10C
699#define MPI_SP1_REMAP_REG 0x110
700#define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
701
702#define MPI_L2PCFG_REG 0x11C
703#define MPI_L2PCFG_CFG_TYPE_SHIFT 0
704#define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
705#define MPI_L2PCFG_REG_SHIFT 2
706#define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
707#define MPI_L2PCFG_FUNC_SHIFT 8
708#define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
709#define MPI_L2PCFG_DEVNUM_SHIFT 11
710#define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
711#define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
712#define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
713
714#define MPI_L2PMEMRANGE1_REG 0x120
715#define MPI_L2PMEMBASE1_REG 0x124
716#define MPI_L2PMEMREMAP1_REG 0x128
717#define MPI_L2PMEMRANGE2_REG 0x12C
718#define MPI_L2PMEMBASE2_REG 0x130
719#define MPI_L2PMEMREMAP2_REG 0x134
720#define MPI_L2PIORANGE_REG 0x138
721#define MPI_L2PIOBASE_REG 0x13C
722#define MPI_L2PIOREMAP_REG 0x140
723#define MPI_L2P_BASE_MASK (0xffff8000)
724#define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
725#define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
726
727#define MPI_PCIMODESEL_REG 0x144
728#define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
729#define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
730#define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
731#define MPI_PCIMODESEL_PREFETCH_SHIFT 4
732#define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
733
734#define MPI_LOCBUSCTL_REG 0x14C
735#define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
736#define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
737
738#define MPI_LOCINT_REG 0x150
739#define MPI_LOCINT_MASK(x) (1 << (x + 16))
740#define MPI_LOCINT_STAT(x) (1 << (x))
741#define MPI_LOCINT_DIR_FAILED 6
742#define MPI_LOCINT_EXT_PCI_INT 7
743#define MPI_LOCINT_SERR 8
744#define MPI_LOCINT_CSERR 9
745
746#define MPI_PCICFGCTL_REG 0x178
747#define MPI_PCICFGCTL_CFGADDR_SHIFT 2
748#define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
749#define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
750
751#define MPI_PCICFGDATA_REG 0x17C
752
753/* PCI host bridge custom register */
754#define BCMPCI_REG_TIMERS 0x40
755#define REG_TIMER_TRDY_SHIFT 0
756#define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
757#define REG_TIMER_RETRY_SHIFT 8
758#define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
759
760
761/*************************************************************************
762 * _REG relative to RSET_PCMCIA
763 *************************************************************************/
764
765#define PCMCIA_C1_REG 0x0
766#define PCMCIA_C1_CD1_MASK (1 << 0)
767#define PCMCIA_C1_CD2_MASK (1 << 1)
768#define PCMCIA_C1_VS1_MASK (1 << 2)
769#define PCMCIA_C1_VS2_MASK (1 << 3)
770#define PCMCIA_C1_VS1OE_MASK (1 << 6)
771#define PCMCIA_C1_VS2OE_MASK (1 << 7)
772#define PCMCIA_C1_CBIDSEL_SHIFT (8)
773#define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
774#define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
775#define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
776#define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
777#define PCMCIA_C1_RESET_MASK (1 << 18)
778
779#define PCMCIA_C2_REG 0x8
780#define PCMCIA_C2_DATA16_MASK (1 << 0)
781#define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
782#define PCMCIA_C2_RWCOUNT_SHIFT 2
783#define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
784#define PCMCIA_C2_INACTIVE_SHIFT 8
785#define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
786#define PCMCIA_C2_SETUP_SHIFT 16
787#define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
788#define PCMCIA_C2_HOLD_SHIFT 24
789#define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
790
791
792/*************************************************************************
793 * _REG relative to RSET_SDRAM
794 *************************************************************************/
795
796#define SDRAM_CFG_REG 0x0
797#define SDRAM_CFG_ROW_SHIFT 4
798#define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
799#define SDRAM_CFG_COL_SHIFT 6
800#define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
801#define SDRAM_CFG_32B_SHIFT 10
802#define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
803#define SDRAM_CFG_BANK_SHIFT 13
804#define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
805
806#define SDRAM_PRIO_REG 0x2C
807#define SDRAM_PRIO_MIPS_SHIFT 29
808#define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
809#define SDRAM_PRIO_ADSL_SHIFT 30
810#define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
811#define SDRAM_PRIO_EN_SHIFT 31
812#define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
813
814
815/*************************************************************************
816 * _REG relative to RSET_MEMC
817 *************************************************************************/
818
819#define MEMC_CFG_REG 0x4
820#define MEMC_CFG_32B_SHIFT 1
821#define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
822#define MEMC_CFG_COL_SHIFT 3
823#define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
824#define MEMC_CFG_ROW_SHIFT 6
825#define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
826
827
828/*************************************************************************
829 * _REG relative to RSET_DDR
830 *************************************************************************/
831
832#define DDR_DMIPSPLLCFG_REG 0x18
833#define DMIPSPLLCFG_M1_SHIFT 0
834#define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
835#define DMIPSPLLCFG_N1_SHIFT 23
836#define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
837#define DMIPSPLLCFG_N2_SHIFT 29
838#define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
839
Maxime Bizond430b6c2011-11-04 19:09:30 +0100840/*************************************************************************
841 * _REG relative to RSET_M2M
842 *************************************************************************/
843
844#define M2M_RX 0
845#define M2M_TX 1
846
847#define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
848#define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
849#define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
850
851#define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
852#define M2M_CTRL_ENABLE_MASK (1 << 0)
853#define M2M_CTRL_IRQEN_MASK (1 << 1)
854#define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
855#define M2M_CTRL_DONE_CLR_MASK (1 << 7)
856#define M2M_CTRL_NOINC_MASK (1 << 8)
857#define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
858#define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
859#define M2M_CTRL_ENDIAN_MASK (1 << 11)
860
861#define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
862#define M2M_STAT_DONE (1 << 0)
863#define M2M_STAT_ERROR (1 << 1)
864
865#define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
866#define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
867
Maxime Bizone7300d02009-08-18 13:23:37 +0100868#endif /* BCM63XX_REGS_H_ */