blob: 52853d8a8fdda04a98bbedde7b70ee3a52d21b18 [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090023#include <drm/drmP.h>
Alex Deucheraaa36a92015-04-20 17:31:14 -040024#include "amdgpu.h"
25#include "amdgpu_ih.h"
26#include "vid.h"
27
28#include "oss/oss_3_0_d.h"
29#include "oss/oss_3_0_sh_mask.h"
30
31#include "bif/bif_5_1_d.h"
32#include "bif/bif_5_1_sh_mask.h"
33
34/*
35 * Interrupts
36 * Starting with r6xx, interrupts are handled via a ring buffer.
37 * Ring buffers are areas of GPU accessible memory that the GPU
38 * writes interrupt vectors into and the host reads vectors out of.
39 * There is a rptr (read pointer) that determines where the
40 * host is currently reading, and a wptr (write pointer)
41 * which determines where the GPU has written. When the
42 * pointers are equal, the ring is idle. When the GPU
43 * writes vectors to the ring buffer, it increments the
44 * wptr. When there is an interrupt, the host then starts
45 * fetching commands and processing them until the pointers are
46 * equal again at which point it updates the rptr.
47 */
48
49static void tonga_ih_set_interrupt_funcs(struct amdgpu_device *adev);
50
51/**
52 * tonga_ih_enable_interrupts - Enable the interrupt ring buffer
53 *
54 * @adev: amdgpu_device pointer
55 *
56 * Enable the interrupt ring buffer (VI).
57 */
58static void tonga_ih_enable_interrupts(struct amdgpu_device *adev)
59{
60 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
61
62 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
63 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 1);
64 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
65 adev->irq.ih.enabled = true;
66}
67
68/**
69 * tonga_ih_disable_interrupts - Disable the interrupt ring buffer
70 *
71 * @adev: amdgpu_device pointer
72 *
73 * Disable the interrupt ring buffer (VI).
74 */
75static void tonga_ih_disable_interrupts(struct amdgpu_device *adev)
76{
77 u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
78
79 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
80 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 0);
81 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
82 /* set rptr, wptr to 0 */
83 WREG32(mmIH_RB_RPTR, 0);
84 WREG32(mmIH_RB_WPTR, 0);
85 adev->irq.ih.enabled = false;
86 adev->irq.ih.rptr = 0;
87}
88
89/**
90 * tonga_ih_irq_init - init and enable the interrupt ring
91 *
92 * @adev: amdgpu_device pointer
93 *
94 * Allocate a ring buffer for the interrupt controller,
95 * enable the RLC, disable interrupts, enable the IH
96 * ring buffer and enable it (VI).
97 * Called at device load and reume.
98 * Returns 0 for success, errors for failure.
99 */
100static int tonga_ih_irq_init(struct amdgpu_device *adev)
101{
Alex Deucheraaa36a92015-04-20 17:31:14 -0400102 int rb_bufsz;
103 u32 interrupt_cntl, ih_rb_cntl, ih_doorbell_rtpr;
104 u64 wptr_off;
105
106 /* disable irqs */
107 tonga_ih_disable_interrupts(adev);
108
109 /* setup interrupt control */
Christian König92e71b02018-02-22 08:35:11 +0100110 WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400111 interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
112 /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
113 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
114 */
115 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
116 /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
117 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
118 WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
119
120 /* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
121 if (adev->irq.ih.use_bus_addr)
122 WREG32(mmIH_RB_BASE, adev->irq.ih.rb_dma_addr >> 8);
123 else
124 WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
125
126 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
127 ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
128 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
129 /* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register value is written to memory */
130 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
131 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0);
132
133 if (adev->irq.msi_enabled)
134 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RPTR_REARM, 1);
135
136 WREG32(mmIH_RB_CNTL, ih_rb_cntl);
137
138 /* set the writeback address whether it's enabled or not */
139 if (adev->irq.ih.use_bus_addr)
140 wptr_off = adev->irq.ih.rb_dma_addr + (adev->irq.ih.wptr_offs * 4);
141 else
142 wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4);
143 WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off));
144 WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF);
145
146 /* set rptr, wptr to 0 */
147 WREG32(mmIH_RB_RPTR, 0);
148 WREG32(mmIH_RB_WPTR, 0);
149
150 ih_doorbell_rtpr = RREG32(mmIH_DOORBELL_RPTR);
151 if (adev->irq.ih.use_doorbell) {
152 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
153 OFFSET, adev->irq.ih.doorbell_index);
154 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
155 ENABLE, 1);
156 } else {
157 ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
158 ENABLE, 0);
159 }
160 WREG32(mmIH_DOORBELL_RPTR, ih_doorbell_rtpr);
161
162 pci_set_master(adev->pdev);
163
164 /* enable interrupts */
165 tonga_ih_enable_interrupts(adev);
166
Muhammad Falak R Wani2f46b2a2016-05-17 15:12:47 +0530167 return 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400168}
169
170/**
171 * tonga_ih_irq_disable - disable interrupts
172 *
173 * @adev: amdgpu_device pointer
174 *
175 * Disable interrupts on the hw (VI).
176 */
177static void tonga_ih_irq_disable(struct amdgpu_device *adev)
178{
179 tonga_ih_disable_interrupts(adev);
180
181 /* Wait and acknowledge irq */
182 mdelay(1);
183}
184
185/**
186 * tonga_ih_get_wptr - get the IH ring buffer wptr
187 *
188 * @adev: amdgpu_device pointer
189 *
190 * Get the IH ring buffer wptr from either the register
191 * or the writeback memory buffer (VI). Also check for
192 * ring buffer overflow and deal with it.
193 * Used by cz_irq_process(VI).
194 * Returns the value of the wptr.
195 */
196static u32 tonga_ih_get_wptr(struct amdgpu_device *adev)
197{
198 u32 wptr, tmp;
199
200 if (adev->irq.ih.use_bus_addr)
201 wptr = le32_to_cpu(adev->irq.ih.ring[adev->irq.ih.wptr_offs]);
202 else
203 wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]);
204
205 if (REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) {
206 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
207 /* When a ring buffer overflow happen start parsing interrupt
208 * from the last not overwritten vector (wptr + 16). Hopefully
209 * this should allow us to catchup.
210 */
211 dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
212 wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask);
213 adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask;
214 tmp = RREG32(mmIH_RB_CNTL);
215 tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
216 WREG32(mmIH_RB_CNTL, tmp);
217 }
218 return (wptr & adev->irq.ih.ptr_mask);
219}
220
221/**
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400222 * tonga_ih_prescreen_iv - prescreen an interrupt vector
223 *
224 * @adev: amdgpu_device pointer
225 *
226 * Returns true if the interrupt vector should be further processed.
227 */
228static bool tonga_ih_prescreen_iv(struct amdgpu_device *adev)
229{
Felix Kuehlingc98171c2017-09-21 16:26:41 -0400230 u32 ring_index = adev->irq.ih.rptr >> 2;
231 u16 pasid;
232
233 switch (le32_to_cpu(adev->irq.ih.ring[ring_index]) & 0xff) {
234 case 146:
235 case 147:
236 pasid = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]) >> 16;
237 if (!pasid || amdgpu_vm_pasid_fault_credit(adev, pasid))
238 return true;
239 break;
240 default:
241 /* Not a VM fault */
242 return true;
243 }
244
245 adev->irq.ih.rptr += 16;
246 return false;
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400247}
248
249/**
Alex Deucheraaa36a92015-04-20 17:31:14 -0400250 * tonga_ih_decode_iv - decode an interrupt vector
251 *
252 * @adev: amdgpu_device pointer
253 *
254 * Decodes the interrupt vector at the current rptr
255 * position and also advance the position.
256 */
257static void tonga_ih_decode_iv(struct amdgpu_device *adev,
258 struct amdgpu_iv_entry *entry)
259{
260 /* wptr/rptr are in bytes! */
261 u32 ring_index = adev->irq.ih.rptr >> 2;
262 uint32_t dw[4];
263
264 dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]);
265 dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]);
266 dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]);
267 dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]);
268
Alex Deucherd766e6a2016-03-29 18:28:50 -0400269 entry->client_id = AMDGPU_IH_CLIENTID_LEGACY;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400270 entry->src_id = dw[0] & 0xff;
Alex Deucher7ccf5aa2016-11-29 18:02:12 -0500271 entry->src_data[0] = dw[1] & 0xfffffff;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400272 entry->ring_id = dw[2] & 0xff;
Christian Königc4f46f22017-12-18 17:08:25 +0100273 entry->vmid = (dw[2] >> 8) & 0xff;
Christian König3816e422018-01-09 19:47:37 +0100274 entry->pasid = (dw[2] >> 16) & 0xffff;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400275
276 /* wptr/rptr are in bytes! */
277 adev->irq.ih.rptr += 16;
278}
279
280/**
281 * tonga_ih_set_rptr - set the IH ring buffer rptr
282 *
283 * @adev: amdgpu_device pointer
284 *
285 * Set the IH ring buffer rptr.
286 */
287static void tonga_ih_set_rptr(struct amdgpu_device *adev)
288{
289 if (adev->irq.ih.use_doorbell) {
290 /* XXX check if swapping is necessary on BE */
291 if (adev->irq.ih.use_bus_addr)
292 adev->irq.ih.ring[adev->irq.ih.rptr_offs] = adev->irq.ih.rptr;
293 else
294 adev->wb.wb[adev->irq.ih.rptr_offs] = adev->irq.ih.rptr;
295 WDOORBELL32(adev->irq.ih.doorbell_index, adev->irq.ih.rptr);
296 } else {
297 WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr);
298 }
299}
300
yanyang15fc3aee2015-05-22 14:39:35 -0400301static int tonga_ih_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400302{
yanyang15fc3aee2015-05-22 14:39:35 -0400303 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucher5f232362015-11-06 01:29:08 -0500304 int ret;
305
306 ret = amdgpu_irq_add_domain(adev);
307 if (ret)
308 return ret;
yanyang15fc3aee2015-05-22 14:39:35 -0400309
Alex Deucheraaa36a92015-04-20 17:31:14 -0400310 tonga_ih_set_interrupt_funcs(adev);
Alex Deucher5f232362015-11-06 01:29:08 -0500311
Alex Deucheraaa36a92015-04-20 17:31:14 -0400312 return 0;
313}
314
yanyang15fc3aee2015-05-22 14:39:35 -0400315static int tonga_ih_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400316{
317 int r;
yanyang15fc3aee2015-05-22 14:39:35 -0400318 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400319
Roger.He8fb6e522017-03-14 16:47:30 +0800320 r = amdgpu_ih_ring_init(adev, 64 * 1024, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400321 if (r)
322 return r;
323
324 adev->irq.ih.use_doorbell = true;
325 adev->irq.ih.doorbell_index = AMDGPU_DOORBELL_IH;
326
327 r = amdgpu_irq_init(adev);
328
329 return r;
330}
331
yanyang15fc3aee2015-05-22 14:39:35 -0400332static int tonga_ih_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400333{
yanyang15fc3aee2015-05-22 14:39:35 -0400334 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
335
Alex Deucheraaa36a92015-04-20 17:31:14 -0400336 amdgpu_irq_fini(adev);
337 amdgpu_ih_ring_fini(adev);
Junwei Zhang303f5512016-04-06 16:01:19 +0800338 amdgpu_irq_remove_domain(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400339
340 return 0;
341}
342
yanyang15fc3aee2015-05-22 14:39:35 -0400343static int tonga_ih_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400344{
345 int r;
yanyang15fc3aee2015-05-22 14:39:35 -0400346 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400347
348 r = tonga_ih_irq_init(adev);
349 if (r)
350 return r;
351
352 return 0;
353}
354
yanyang15fc3aee2015-05-22 14:39:35 -0400355static int tonga_ih_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400356{
yanyang15fc3aee2015-05-22 14:39:35 -0400357 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
358
Alex Deucheraaa36a92015-04-20 17:31:14 -0400359 tonga_ih_irq_disable(adev);
360
361 return 0;
362}
363
yanyang15fc3aee2015-05-22 14:39:35 -0400364static int tonga_ih_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400365{
yanyang15fc3aee2015-05-22 14:39:35 -0400366 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
367
Alex Deucheraaa36a92015-04-20 17:31:14 -0400368 return tonga_ih_hw_fini(adev);
369}
370
yanyang15fc3aee2015-05-22 14:39:35 -0400371static int tonga_ih_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400372{
yanyang15fc3aee2015-05-22 14:39:35 -0400373 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
374
Alex Deucheraaa36a92015-04-20 17:31:14 -0400375 return tonga_ih_hw_init(adev);
376}
377
yanyang15fc3aee2015-05-22 14:39:35 -0400378static bool tonga_ih_is_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400379{
yanyang15fc3aee2015-05-22 14:39:35 -0400380 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400381 u32 tmp = RREG32(mmSRBM_STATUS);
382
383 if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
384 return false;
385
386 return true;
387}
388
yanyang15fc3aee2015-05-22 14:39:35 -0400389static int tonga_ih_wait_for_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400390{
391 unsigned i;
392 u32 tmp;
yanyang15fc3aee2015-05-22 14:39:35 -0400393 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400394
395 for (i = 0; i < adev->usec_timeout; i++) {
396 /* read MC_STATUS */
397 tmp = RREG32(mmSRBM_STATUS);
398 if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
399 return 0;
400 udelay(1);
401 }
402 return -ETIMEDOUT;
403}
404
Alex Deucherda146d32016-10-13 16:07:03 -0400405static bool tonga_ih_check_soft_reset(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400406{
yanyang15fc3aee2015-05-22 14:39:35 -0400407 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800408 u32 srbm_soft_reset = 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400409 u32 tmp = RREG32(mmSRBM_STATUS);
410
411 if (tmp & SRBM_STATUS__IH_BUSY_MASK)
412 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
413 SOFT_RESET_IH, 1);
414
415 if (srbm_soft_reset) {
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800416 adev->irq.srbm_soft_reset = srbm_soft_reset;
Alex Deucherda146d32016-10-13 16:07:03 -0400417 return true;
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800418 } else {
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800419 adev->irq.srbm_soft_reset = 0;
Alex Deucherda146d32016-10-13 16:07:03 -0400420 return false;
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800421 }
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800422}
423
424static int tonga_ih_pre_soft_reset(void *handle)
425{
426 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
427
Alex Deucherda146d32016-10-13 16:07:03 -0400428 if (!adev->irq.srbm_soft_reset)
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800429 return 0;
430
431 return tonga_ih_hw_fini(adev);
432}
433
434static int tonga_ih_post_soft_reset(void *handle)
435{
436 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
437
Alex Deucherda146d32016-10-13 16:07:03 -0400438 if (!adev->irq.srbm_soft_reset)
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800439 return 0;
440
441 return tonga_ih_hw_init(adev);
442}
443
444static int tonga_ih_soft_reset(void *handle)
445{
446 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
447 u32 srbm_soft_reset;
448
Alex Deucherda146d32016-10-13 16:07:03 -0400449 if (!adev->irq.srbm_soft_reset)
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800450 return 0;
451 srbm_soft_reset = adev->irq.srbm_soft_reset;
452
453 if (srbm_soft_reset) {
454 u32 tmp;
455
Alex Deucheraaa36a92015-04-20 17:31:14 -0400456 tmp = RREG32(mmSRBM_SOFT_RESET);
457 tmp |= srbm_soft_reset;
458 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
459 WREG32(mmSRBM_SOFT_RESET, tmp);
460 tmp = RREG32(mmSRBM_SOFT_RESET);
461
462 udelay(50);
463
464 tmp &= ~srbm_soft_reset;
465 WREG32(mmSRBM_SOFT_RESET, tmp);
466 tmp = RREG32(mmSRBM_SOFT_RESET);
467
468 /* Wait a little for things to settle down */
469 udelay(50);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400470 }
471
472 return 0;
473}
474
yanyang15fc3aee2015-05-22 14:39:35 -0400475static int tonga_ih_set_clockgating_state(void *handle,
476 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400477{
Alex Deucheraaa36a92015-04-20 17:31:14 -0400478 return 0;
479}
480
yanyang15fc3aee2015-05-22 14:39:35 -0400481static int tonga_ih_set_powergating_state(void *handle,
482 enum amd_powergating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400483{
Alex Deucheraaa36a92015-04-20 17:31:14 -0400484 return 0;
485}
486
Alex Deuchera1255102016-10-13 17:41:13 -0400487static const struct amd_ip_funcs tonga_ih_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -0400488 .name = "tonga_ih",
Alex Deucheraaa36a92015-04-20 17:31:14 -0400489 .early_init = tonga_ih_early_init,
490 .late_init = NULL,
491 .sw_init = tonga_ih_sw_init,
492 .sw_fini = tonga_ih_sw_fini,
493 .hw_init = tonga_ih_hw_init,
494 .hw_fini = tonga_ih_hw_fini,
495 .suspend = tonga_ih_suspend,
496 .resume = tonga_ih_resume,
497 .is_idle = tonga_ih_is_idle,
498 .wait_for_idle = tonga_ih_wait_for_idle,
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800499 .check_soft_reset = tonga_ih_check_soft_reset,
500 .pre_soft_reset = tonga_ih_pre_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400501 .soft_reset = tonga_ih_soft_reset,
Chunming Zhou1015a1b2016-07-18 17:02:57 +0800502 .post_soft_reset = tonga_ih_post_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400503 .set_clockgating_state = tonga_ih_set_clockgating_state,
504 .set_powergating_state = tonga_ih_set_powergating_state,
505};
506
507static const struct amdgpu_ih_funcs tonga_ih_funcs = {
508 .get_wptr = tonga_ih_get_wptr,
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400509 .prescreen_iv = tonga_ih_prescreen_iv,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400510 .decode_iv = tonga_ih_decode_iv,
511 .set_rptr = tonga_ih_set_rptr
512};
513
514static void tonga_ih_set_interrupt_funcs(struct amdgpu_device *adev)
515{
516 if (adev->irq.ih_funcs == NULL)
517 adev->irq.ih_funcs = &tonga_ih_funcs;
518}
519
Alex Deuchera1255102016-10-13 17:41:13 -0400520const struct amdgpu_ip_block_version tonga_ih_ip_block =
521{
522 .type = AMD_IP_BLOCK_TYPE_IH,
523 .major = 3,
524 .minor = 0,
525 .rev = 0,
526 .funcs = &tonga_ih_ip_funcs,
527};